blob: aadf3359e2a77660b5ee68ac549b5a82fcad8695 [file] [log] [blame]
Andi Kleena32073b2006-06-26 13:56:40 +02001/*
2 * Shared support code for AMD K8 northbridges and derivates.
3 * Copyright 2006 Andi Kleen, SUSE Labs. Subject to GPLv2.
4 */
Joe Perchesc767a542012-05-21 19:50:07 -07005
6#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
7
Andi Kleena32073b2006-06-26 13:56:40 +02008#include <linux/types.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +09009#include <linux/slab.h>
Andi Kleena32073b2006-06-26 13:56:40 +020010#include <linux/init.h>
11#include <linux/errno.h>
12#include <linux/module.h>
13#include <linux/spinlock.h>
Andreas Herrmann23ac4ae2010-09-17 18:03:43 +020014#include <asm/amd_nb.h>
Andi Kleena32073b2006-06-26 13:56:40 +020015
Andi Kleena32073b2006-06-26 13:56:40 +020016static u32 *flush_words;
17
Jan Beulich691269f2011-02-09 08:26:53 +000018const struct pci_device_id amd_nb_misc_ids[] = {
Joerg Roedelcf169702008-09-02 13:13:40 +020019 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_K8_NB_MISC) },
20 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_10H_NB_MISC) },
Borislav Petkovcb293252011-01-19 18:22:11 +010021 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_15H_NB_F3) },
Borislav Petkov24214442012-05-04 18:28:21 +020022 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_15H_M10H_F3) },
Andi Kleena32073b2006-06-26 13:56:40 +020023 {}
24};
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020025EXPORT_SYMBOL(amd_nb_misc_ids);
Andi Kleena32073b2006-06-26 13:56:40 +020026
Hans Rosenfeld41b26102011-01-24 16:05:42 +010027static struct pci_device_id amd_nb_link_ids[] = {
Borislav Petkovcb6c8522011-03-30 20:34:47 +020028 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_15H_NB_F4) },
Hans Rosenfeld41b26102011-01-24 16:05:42 +010029 {}
30};
31
Jan Beulich24d9b702011-01-10 16:20:23 +000032const struct amd_nb_bus_dev_range amd_nb_bus_dev_ranges[] __initconst = {
33 { 0x00, 0x18, 0x20 },
34 { 0xff, 0x00, 0x20 },
35 { 0xfe, 0x00, 0x20 },
36 { }
37};
38
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +020039struct amd_northbridge_info amd_northbridges;
40EXPORT_SYMBOL(amd_northbridges);
Andi Kleena32073b2006-06-26 13:56:40 +020041
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020042static struct pci_dev *next_northbridge(struct pci_dev *dev,
Jan Beulich691269f2011-02-09 08:26:53 +000043 const struct pci_device_id *ids)
Andi Kleena32073b2006-06-26 13:56:40 +020044{
45 do {
46 dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev);
47 if (!dev)
48 break;
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020049 } while (!pci_match_id(ids, dev));
Andi Kleena32073b2006-06-26 13:56:40 +020050 return dev;
51}
52
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020053int amd_cache_northbridges(void)
Andi Kleena32073b2006-06-26 13:56:40 +020054{
Borislav Petkov84fd1d32011-03-03 12:59:32 +010055 u16 i = 0;
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020056 struct amd_northbridge *nb;
Hans Rosenfeld41b26102011-01-24 16:05:42 +010057 struct pci_dev *misc, *link;
Ben Collins3c6df2a2007-05-23 13:57:43 -070058
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020059 if (amd_nb_num())
Andi Kleena32073b2006-06-26 13:56:40 +020060 return 0;
61
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020062 misc = NULL;
63 while ((misc = next_northbridge(misc, amd_nb_misc_ids)) != NULL)
64 i++;
65
66 if (i == 0)
67 return 0;
68
69 nb = kzalloc(i * sizeof(struct amd_northbridge), GFP_KERNEL);
70 if (!nb)
71 return -ENOMEM;
72
73 amd_northbridges.nb = nb;
74 amd_northbridges.num = i;
75
Hans Rosenfeld41b26102011-01-24 16:05:42 +010076 link = misc = NULL;
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020077 for (i = 0; i != amd_nb_num(); i++) {
78 node_to_amd_nb(i)->misc = misc =
79 next_northbridge(misc, amd_nb_misc_ids);
Hans Rosenfeld41b26102011-01-24 16:05:42 +010080 node_to_amd_nb(i)->link = link =
81 next_northbridge(link, amd_nb_link_ids);
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020082 }
Andi Kleena32073b2006-06-26 13:56:40 +020083
Andreas Herrmann900f9ac2010-09-17 18:02:54 +020084 /* some CPU families (e.g. family 0x11) do not support GART */
Andreas Herrmann5c80cc72010-09-30 14:43:16 +020085 if (boot_cpu_data.x86 == 0xf || boot_cpu_data.x86 == 0x10 ||
86 boot_cpu_data.x86 == 0x15)
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020087 amd_northbridges.flags |= AMD_NB_GART;
Andreas Herrmann900f9ac2010-09-17 18:02:54 +020088
Hans Rosenfeldf658bcf2010-10-29 17:14:32 +020089 /*
90 * Some CPU families support L3 Cache Index Disable. There are some
91 * limitations because of E382 and E388 on family 0x10.
92 */
93 if (boot_cpu_data.x86 == 0x10 &&
94 boot_cpu_data.x86_model >= 0x8 &&
95 (boot_cpu_data.x86_model > 0x9 ||
96 boot_cpu_data.x86_mask >= 0x1))
97 amd_northbridges.flags |= AMD_NB_L3_INDEX_DISABLE;
98
Hans Rosenfeldb453de02011-01-24 16:05:41 +010099 if (boot_cpu_data.x86 == 0x15)
100 amd_northbridges.flags |= AMD_NB_L3_INDEX_DISABLE;
101
Hans Rosenfeldcabb5bd2011-02-07 18:10:39 +0100102 /* L3 cache partitioning is supported on family 0x15 */
103 if (boot_cpu_data.x86 == 0x15)
104 amd_northbridges.flags |= AMD_NB_L3_PARTITIONING;
105
Andi Kleena32073b2006-06-26 13:56:40 +0200106 return 0;
107}
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200108EXPORT_SYMBOL_GPL(amd_cache_northbridges);
Andi Kleena32073b2006-06-26 13:56:40 +0200109
Borislav Petkov84fd1d32011-03-03 12:59:32 +0100110/*
111 * Ignores subdevice/subvendor but as far as I can figure out
112 * they're useless anyways
113 */
114bool __init early_is_amd_nb(u32 device)
Andi Kleena32073b2006-06-26 13:56:40 +0200115{
Jan Beulich691269f2011-02-09 08:26:53 +0000116 const struct pci_device_id *id;
Andi Kleena32073b2006-06-26 13:56:40 +0200117 u32 vendor = device & 0xffff;
Jan Beulich691269f2011-02-09 08:26:53 +0000118
Andi Kleena32073b2006-06-26 13:56:40 +0200119 device >>= 16;
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200120 for (id = amd_nb_misc_ids; id->vendor; id++)
Andi Kleena32073b2006-06-26 13:56:40 +0200121 if (vendor == id->vendor && device == id->device)
Borislav Petkov84fd1d32011-03-03 12:59:32 +0100122 return true;
123 return false;
Andi Kleena32073b2006-06-26 13:56:40 +0200124}
125
Bjorn Helgaas24d25db2012-01-05 14:27:19 -0700126struct resource *amd_get_mmconfig_range(struct resource *res)
127{
128 u32 address;
129 u64 base, msr;
130 unsigned segn_busn_bits;
131
132 if (boot_cpu_data.x86_vendor != X86_VENDOR_AMD)
133 return NULL;
134
135 /* assume all cpus from fam10h have mmconfig */
136 if (boot_cpu_data.x86 < 0x10)
137 return NULL;
138
139 address = MSR_FAM10H_MMIO_CONF_BASE;
140 rdmsrl(address, msr);
141
142 /* mmconfig is not enabled */
143 if (!(msr & FAM10H_MMIO_CONF_ENABLE))
144 return NULL;
145
146 base = msr & (FAM10H_MMIO_CONF_BASE_MASK<<FAM10H_MMIO_CONF_BASE_SHIFT);
147
148 segn_busn_bits = (msr >> FAM10H_MMIO_CONF_BUSRANGE_SHIFT) &
149 FAM10H_MMIO_CONF_BUSRANGE_MASK;
150
151 res->flags = IORESOURCE_MEM;
152 res->start = base;
153 res->end = base + (1ULL<<(segn_busn_bits + 20)) - 1;
154 return res;
155}
156
Hans Rosenfeldcabb5bd2011-02-07 18:10:39 +0100157int amd_get_subcaches(int cpu)
158{
159 struct pci_dev *link = node_to_amd_nb(amd_get_nb_id(cpu))->link;
160 unsigned int mask;
Kevin Winchester141168c2011-12-20 20:52:22 -0400161 int cuid;
Hans Rosenfeldcabb5bd2011-02-07 18:10:39 +0100162
163 if (!amd_nb_has_feature(AMD_NB_L3_PARTITIONING))
164 return 0;
165
166 pci_read_config_dword(link, 0x1d4, &mask);
167
Hans Rosenfeldcabb5bd2011-02-07 18:10:39 +0100168 cuid = cpu_data(cpu).compute_unit_id;
Hans Rosenfeldcabb5bd2011-02-07 18:10:39 +0100169 return (mask >> (4 * cuid)) & 0xf;
170}
171
172int amd_set_subcaches(int cpu, int mask)
173{
174 static unsigned int reset, ban;
175 struct amd_northbridge *nb = node_to_amd_nb(amd_get_nb_id(cpu));
176 unsigned int reg;
Kevin Winchester141168c2011-12-20 20:52:22 -0400177 int cuid;
Hans Rosenfeldcabb5bd2011-02-07 18:10:39 +0100178
179 if (!amd_nb_has_feature(AMD_NB_L3_PARTITIONING) || mask > 0xf)
180 return -EINVAL;
181
182 /* if necessary, collect reset state of L3 partitioning and BAN mode */
183 if (reset == 0) {
184 pci_read_config_dword(nb->link, 0x1d4, &reset);
185 pci_read_config_dword(nb->misc, 0x1b8, &ban);
186 ban &= 0x180000;
187 }
188
189 /* deactivate BAN mode if any subcaches are to be disabled */
190 if (mask != 0xf) {
191 pci_read_config_dword(nb->misc, 0x1b8, &reg);
192 pci_write_config_dword(nb->misc, 0x1b8, reg & ~0x180000);
193 }
194
Hans Rosenfeldcabb5bd2011-02-07 18:10:39 +0100195 cuid = cpu_data(cpu).compute_unit_id;
Hans Rosenfeldcabb5bd2011-02-07 18:10:39 +0100196 mask <<= 4 * cuid;
197 mask |= (0xf ^ (1 << cuid)) << 26;
198
199 pci_write_config_dword(nb->link, 0x1d4, mask);
200
201 /* reset BAN mode if L3 partitioning returned to reset state */
202 pci_read_config_dword(nb->link, 0x1d4, &reg);
203 if (reg == reset) {
204 pci_read_config_dword(nb->misc, 0x1b8, &reg);
205 reg &= ~0x180000;
206 pci_write_config_dword(nb->misc, 0x1b8, reg | ban);
207 }
208
209 return 0;
210}
211
Borislav Petkov84fd1d32011-03-03 12:59:32 +0100212static int amd_cache_gart(void)
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200213{
Borislav Petkov84fd1d32011-03-03 12:59:32 +0100214 u16 i;
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200215
216 if (!amd_nb_has_feature(AMD_NB_GART))
217 return 0;
218
219 flush_words = kmalloc(amd_nb_num() * sizeof(u32), GFP_KERNEL);
220 if (!flush_words) {
221 amd_northbridges.flags &= ~AMD_NB_GART;
222 return -ENOMEM;
223 }
224
225 for (i = 0; i != amd_nb_num(); i++)
226 pci_read_config_dword(node_to_amd_nb(i)->misc, 0x9c,
227 &flush_words[i]);
228
229 return 0;
230}
231
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200232void amd_flush_garts(void)
Andi Kleena32073b2006-06-26 13:56:40 +0200233{
234 int flushed, i;
235 unsigned long flags;
236 static DEFINE_SPINLOCK(gart_lock);
237
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200238 if (!amd_nb_has_feature(AMD_NB_GART))
Andreas Herrmann900f9ac2010-09-17 18:02:54 +0200239 return;
240
Andi Kleena32073b2006-06-26 13:56:40 +0200241 /* Avoid races between AGP and IOMMU. In theory it's not needed
242 but I'm not sure if the hardware won't lose flush requests
243 when another is pending. This whole thing is so expensive anyways
244 that it doesn't matter to serialize more. -AK */
245 spin_lock_irqsave(&gart_lock, flags);
246 flushed = 0;
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200247 for (i = 0; i < amd_nb_num(); i++) {
248 pci_write_config_dword(node_to_amd_nb(i)->misc, 0x9c,
249 flush_words[i] | 1);
Andi Kleena32073b2006-06-26 13:56:40 +0200250 flushed++;
251 }
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200252 for (i = 0; i < amd_nb_num(); i++) {
Andi Kleena32073b2006-06-26 13:56:40 +0200253 u32 w;
254 /* Make sure the hardware actually executed the flush*/
255 for (;;) {
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200256 pci_read_config_dword(node_to_amd_nb(i)->misc,
Andi Kleena32073b2006-06-26 13:56:40 +0200257 0x9c, &w);
258 if (!(w & 1))
259 break;
260 cpu_relax();
261 }
262 }
263 spin_unlock_irqrestore(&gart_lock, flags);
264 if (!flushed)
Joe Perchesc767a542012-05-21 19:50:07 -0700265 pr_notice("nothing to flush?\n");
Andi Kleena32073b2006-06-26 13:56:40 +0200266}
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200267EXPORT_SYMBOL_GPL(amd_flush_garts);
Andi Kleena32073b2006-06-26 13:56:40 +0200268
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200269static __init int init_amd_nbs(void)
Borislav Petkov0e152cd2010-03-12 15:43:03 +0100270{
271 int err = 0;
272
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200273 err = amd_cache_northbridges();
Borislav Petkov0e152cd2010-03-12 15:43:03 +0100274
275 if (err < 0)
Joe Perchesc767a542012-05-21 19:50:07 -0700276 pr_notice("Cannot enumerate AMD northbridges\n");
Borislav Petkov0e152cd2010-03-12 15:43:03 +0100277
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200278 if (amd_cache_gart() < 0)
Joe Perchesc767a542012-05-21 19:50:07 -0700279 pr_notice("Cannot initialize GART flush words, GART support disabled\n");
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200280
Borislav Petkov0e152cd2010-03-12 15:43:03 +0100281 return err;
282}
283
284/* This has to go after the PCI subsystem */
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200285fs_initcall(init_amd_nbs);