blob: 6e03b0d6913817a312f72f016b027c46756197ff [file] [log] [blame]
Pekka Enberg77883862009-04-09 11:52:26 +03001#include <linux/linkage.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07002#include <linux/errno.h>
3#include <linux/signal.h>
4#include <linux/sched.h>
5#include <linux/ioport.h>
6#include <linux/interrupt.h>
Pekka Enberg77883862009-04-09 11:52:26 +03007#include <linux/timex.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07008#include <linux/random.h>
Ingo Molnar47f16ca2009-04-10 14:58:05 +02009#include <linux/kprobes.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/init.h>
11#include <linux/kernel_stat.h>
Kay Sieversedbaa602011-12-21 16:26:03 -080012#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/bitops.h>
Pekka Enberg77883862009-04-09 11:52:26 +030014#include <linux/acpi.h>
Jaswinder Singh Rajputaa09e6c2009-01-04 16:35:17 +053015#include <linux/io.h>
16#include <linux/delay.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
Arun Sharma600634972011-07-26 16:09:06 -070018#include <linux/atomic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <asm/timer.h>
Pekka Enberg77883862009-04-09 11:52:26 +030020#include <asm/hw_irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <asm/pgtable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <asm/desc.h>
23#include <asm/apic.h>
Ingo Molnar8e6dafd2009-02-23 00:34:39 +010024#include <asm/setup.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <asm/i8259.h>
Jaswinder Singh Rajputaa09e6c2009-01-04 16:35:17 +053026#include <asm/traps.h>
Sebastian Andrzej Siewior3879a6f2011-02-22 21:07:40 +010027#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Pekka Enberg77883862009-04-09 11:52:26 +030029/*
30 * ISA PIC or low IO-APIC triggered (INTA-cycle or APIC) interrupts:
31 * (these are usually mapped to vectors 0x30-0x3f)
32 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070033
34/*
Pekka Enberg77883862009-04-09 11:52:26 +030035 * The IO-APIC gives us many more interrupt sources. Most of these
36 * are unused but an SMP system is supposed to have enough memory ...
37 * sometimes (mostly wrt. hw bugs) we get corrupted vectors all
38 * across the spectrum, so we really want to be prepared to get all
39 * of these. Plus, more powerful systems might have more than 64
40 * IO-APIC registers.
41 *
42 * (these are usually mapped into the 0x30-0xff vector range)
43 */
44
Pekka Enberg320fd992009-04-09 11:52:25 +030045#ifdef CONFIG_X86_32
Linus Torvalds1da177e2005-04-16 15:20:36 -070046/*
47 * Note that on a 486, we don't want to do a SIGFPE on an irq13
48 * as the irq is unreliable, and exception 16 works correctly
49 * (ie as explained in the intel literature). On a 386, you
50 * can't use exception 16 due to bad IBM design, so we have to
51 * rely on the less exact irq13.
52 *
53 * Careful.. Not only is IRQ13 unreliable, but it is also
54 * leads to races. IBM designers who came up with it should
55 * be shot.
56 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070057
David Howells7d12e782006-10-05 14:55:46 +010058static irqreturn_t math_error_irq(int cpl, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -070059{
Jaswinder Singh Rajputaa09e6c2009-01-04 16:35:17 +053060 outb(0, 0xF0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070061 if (ignore_fpu_irq || !boot_cpu_data.hard_math)
62 return IRQ_NONE;
Kees Cookc9408262012-03-09 16:07:10 -080063 math_error(get_irq_regs(), 0, X86_TRAP_MF);
Linus Torvalds1da177e2005-04-16 15:20:36 -070064 return IRQ_HANDLED;
65}
66
67/*
68 * New motherboards sometimes make IRQ 13 be a PCI interrupt,
69 * so allow interrupt sharing.
70 */
Thomas Gleixner6a61f6a2007-10-17 18:04:36 +020071static struct irqaction fpu_irq = {
72 .handler = math_error_irq,
Thomas Gleixner6a61f6a2007-10-17 18:04:36 +020073 .name = "fpu",
Thomas Gleixner9bbbff22011-01-27 18:17:01 +010074 .flags = IRQF_NO_THREAD,
Thomas Gleixner6a61f6a2007-10-17 18:04:36 +020075};
Linus Torvalds1da177e2005-04-16 15:20:36 -070076#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070077
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +040078/*
79 * IRQ2 is cascade interrupt to second interrupt controller
80 */
81static struct irqaction irq2 = {
82 .handler = no_action,
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +040083 .name = "cascade",
Thomas Gleixner9bbbff22011-01-27 18:17:01 +010084 .flags = IRQF_NO_THREAD,
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +040085};
86
Yinghai Lu497c9a12008-08-19 20:50:28 -070087DEFINE_PER_CPU(vector_irq_t, vector_irq) = {
Suresh Siddha97943392010-01-19 12:20:54 -080088 [0 ... NR_VECTORS - 1] = -1,
Yinghai Lu497c9a12008-08-19 20:50:28 -070089};
90
Yinghai Lub77b8812008-12-19 15:23:44 -080091int vector_used_by_percpu_irq(unsigned int vector)
92{
93 int cpu;
94
95 for_each_online_cpu(cpu) {
96 if (per_cpu(vector_irq, cpu)[vector] != -1)
97 return 1;
98 }
99
100 return 0;
101}
102
Thomas Gleixnerd9112f42009-08-20 09:41:38 +0200103void __init init_ISA_irqs(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104{
Thomas Gleixner011d5782010-09-28 00:15:31 +0200105 struct irq_chip *chip = legacy_pic->chip;
106 const char *name = chip->name;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107 int i;
108
Pekka Enberg598c73d2009-04-09 11:52:24 +0300109#if defined(CONFIG_X86_64) || defined(CONFIG_X86_LOCAL_APIC)
Pekka Enberg7371d9f2009-04-09 11:52:19 +0300110 init_bsp_APIC();
111#endif
Jacob Panb81bb372009-11-09 11:27:04 -0800112 legacy_pic->init(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113
Thomas Gleixner011d5782010-09-28 00:15:31 +0200114 for (i = 0; i < legacy_pic->nr_legacy_irqs; i++)
Thomas Gleixner2c778652011-03-12 12:20:43 +0100115 irq_set_chip_and_handler_name(i, chip, handle_level_irq, name);
Pekka Enberg7371d9f2009-04-09 11:52:19 +0300116}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117
Thomas Gleixner54e26032009-09-16 08:42:26 +0200118void __init init_IRQ(void)
Thomas Gleixner66bcaf02009-08-20 09:59:09 +0200119{
Suresh Siddha97943392010-01-19 12:20:54 -0800120 int i;
121
122 /*
Sebastian Andrzej Siewiorbcc7c122011-02-22 21:07:44 +0100123 * We probably need a better place for this, but it works for
124 * now ...
125 */
126 x86_add_irq_domains();
127
128 /*
Suresh Siddha97943392010-01-19 12:20:54 -0800129 * On cpu 0, Assign IRQ0_VECTOR..IRQ15_VECTOR's to IRQ 0..15.
130 * If these IRQ's are handled by legacy interrupt-controllers like PIC,
131 * then this configuration will likely be static after the boot. If
132 * these IRQ's are handled by more mordern controllers like IO-APIC,
133 * then this vector space can be freed and re-used dynamically as the
134 * irq's migrate etc.
135 */
Yinghai Lu28c6a0b2010-02-23 20:27:48 -0800136 for (i = 0; i < legacy_pic->nr_legacy_irqs; i++)
Suresh Siddha97943392010-01-19 12:20:54 -0800137 per_cpu(vector_irq, 0)[IRQ0_VECTOR + i] = i;
138
Thomas Gleixner66bcaf02009-08-20 09:59:09 +0200139 x86_init.irqs.intr_init();
140}
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +0400141
Suresh Siddha36e9e1e2010-03-15 14:33:06 -0800142/*
143 * Setup the vector to irq mappings.
144 */
145void setup_vector_irq(int cpu)
146{
147#ifndef CONFIG_X86_IO_APIC
148 int irq;
149
150 /*
151 * On most of the platforms, legacy PIC delivers the interrupts on the
152 * boot cpu. But there are certain platforms where PIC interrupts are
153 * delivered to multiple cpu's. If the legacy IRQ is handled by the
154 * legacy PIC, for the new cpu that is coming online, setup the static
155 * legacy vector to irq mapping:
156 */
157 for (irq = 0; irq < legacy_pic->nr_legacy_irqs; irq++)
158 per_cpu(vector_irq, cpu)[IRQ0_VECTOR + irq] = irq;
159#endif
160
161 __setup_vector_irq(cpu);
162}
163
Pekka Enberg36290d82009-04-09 11:52:20 +0300164static void __init smp_intr_init(void)
165{
Pekka Enbergb0096bb2009-04-09 11:52:23 +0300166#ifdef CONFIG_SMP
167#if defined(CONFIG_X86_64) || defined(CONFIG_X86_LOCAL_APIC)
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +0400168 /*
169 * The reschedule interrupt is a CPU-to-CPU reschedule-helper
170 * IPI, driven by wakeup.
171 */
172 alloc_intr_gate(RESCHEDULE_VECTOR, reschedule_interrupt);
173
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +0400174 /* IPI for generic function call */
175 alloc_intr_gate(CALL_FUNCTION_VECTOR, call_function_interrupt);
176
Pekka Enbergb0096bb2009-04-09 11:52:23 +0300177 /* IPI for generic single function call */
Yinghai Lub77b8812008-12-19 15:23:44 -0800178 alloc_intr_gate(CALL_FUNCTION_SINGLE_VECTOR,
Pekka Enbergb0096bb2009-04-09 11:52:23 +0300179 call_function_single_interrupt);
Yinghai Lu497c9a12008-08-19 20:50:28 -0700180
181 /* Low priority IPI to cleanup after moving an irq */
182 set_intr_gate(IRQ_MOVE_CLEANUP_VECTOR, irq_move_cleanup_interrupt);
Yinghai Lub77b8812008-12-19 15:23:44 -0800183 set_bit(IRQ_MOVE_CLEANUP_VECTOR, used_vectors);
Andi Kleen4ef702c2009-05-27 21:56:52 +0200184
185 /* IPI used for rebooting/stopping */
186 alloc_intr_gate(REBOOT_VECTOR, reboot_interrupt);
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +0400187#endif
Pekka Enbergb0096bb2009-04-09 11:52:23 +0300188#endif /* CONFIG_SMP */
Pekka Enberg36290d82009-04-09 11:52:20 +0300189}
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +0400190
Pekka Enberg22813c42009-04-09 11:52:21 +0300191static void __init apic_intr_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192{
Pekka Enberg36290d82009-04-09 11:52:20 +0300193 smp_intr_init();
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +0400194
H. Peter Anvin48b1fdd2009-06-01 15:13:02 -0700195#ifdef CONFIG_X86_THERMAL_VECTOR
Pekka Enbergab19c252009-04-09 11:52:27 +0300196 alloc_intr_gate(THERMAL_APIC_VECTOR, thermal_interrupt);
H. Peter Anvin48b1fdd2009-06-01 15:13:02 -0700197#endif
Hidehiro Kawai6effa8f2009-07-22 11:56:20 +0900198#ifdef CONFIG_X86_MCE_THRESHOLD
Pekka Enbergab19c252009-04-09 11:52:27 +0300199 alloc_intr_gate(THRESHOLD_APIC_VECTOR, threshold_interrupt);
200#endif
201
202#if defined(CONFIG_X86_64) || defined(CONFIG_X86_LOCAL_APIC)
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +0400203 /* self generated IPI for local APIC timer */
204 alloc_intr_gate(LOCAL_TIMER_VECTOR, apic_timer_interrupt);
205
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -0500206 /* IPI for X86 platform specific use */
207 alloc_intr_gate(X86_PLATFORM_IPI_VECTOR, x86_platform_ipi);
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600208
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +0400209 /* IPI vectors for APIC spurious and error interrupts */
210 alloc_intr_gate(SPURIOUS_APIC_VECTOR, spurious_interrupt);
211 alloc_intr_gate(ERROR_APIC_VECTOR, error_interrupt);
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +0400212
Peter Zijlstrae360adb2010-10-14 14:01:34 +0800213 /* IRQ work interrupts: */
214# ifdef CONFIG_IRQ_WORK
215 alloc_intr_gate(IRQ_WORK_VECTOR, irq_work_interrupt);
Ingo Molnar47f16ca2009-04-10 14:58:05 +0200216# endif
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +0400217
Andi Kleen7856f6c2009-04-28 23:32:56 +0200218#endif
Pekka Enberg22813c42009-04-09 11:52:21 +0300219}
220
221void __init native_init_IRQ(void)
222{
223 int i;
224
225 /* Execute any quirks before the call gates are initialised: */
Thomas Gleixnerd9112f42009-08-20 09:41:38 +0200226 x86_init.irqs.pre_vector_init();
Pekka Enberg22813c42009-04-09 11:52:21 +0300227
Yinghai Lu77857dc2009-04-15 11:57:01 -0700228 apic_intr_init();
229
Pekka Enberg22813c42009-04-09 11:52:21 +0300230 /*
231 * Cover the whole vector space, no vector can escape
232 * us. (some of these will be overridden and become
233 * 'special' SMP interrupts)
234 */
Akinobu Mita0b2f4d42012-03-23 15:02:06 -0700235 i = FIRST_EXTERNAL_VECTOR;
236 for_each_clear_bit_from(i, used_vectors, NR_VECTORS) {
Yinghai Lu77857dc2009-04-15 11:57:01 -0700237 /* IA32_SYSCALL_VECTOR could be used in trap_init already. */
Akinobu Mita0b2f4d42012-03-23 15:02:06 -0700238 set_intr_gate(i, interrupt[i - FIRST_EXTERNAL_VECTOR]);
Pekka Enberg22813c42009-04-09 11:52:21 +0300239 }
Andi Kleen7856f6c2009-04-28 23:32:56 +0200240
Sebastian Andrzej Siewior3879a6f2011-02-22 21:07:40 +0100241 if (!acpi_ioapic && !of_ioapic)
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +0400242 setup_irq(2, &irq2);
243
Pekka Enberg320fd992009-04-09 11:52:25 +0300244#ifdef CONFIG_X86_32
Ingo Molnar8e6dafd2009-02-23 00:34:39 +0100245 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 * External FPU? Set up irq13 if so, for
247 * original braindamaged IBM FERR coupling.
248 */
249 if (boot_cpu_data.hard_math && !cpu_has_fpu)
250 setup_irq(FPU_IRQ, &fpu_irq);
251
252 irq_ctx_init(smp_processor_id());
Pekka Enberg320fd992009-04-09 11:52:25 +0300253#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254}