blob: 20fe82b99fdb85ac3f6f859761ecf146ebdf861b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Intel AGPGART routines.
3 */
4
Linus Torvalds1da177e2005-04-16 15:20:36 -07005#include <linux/module.h>
6#include <linux/pci.h>
7#include <linux/init.h>
Ahmed S. Darwish1eaf1222007-02-06 18:08:28 +02008#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07009#include <linux/pagemap.h>
10#include <linux/agp_backend.h>
11#include "agp.h"
12
Zhenyu Wang17661682009-07-27 12:59:57 +010013/*
14 * If we have Intel graphics, we're not going to have anything other than
15 * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
16 * on the Intel IOMMU support (CONFIG_DMAR).
17 * Only newer chipsets need to bother with this, of course.
18 */
19#ifdef CONFIG_DMAR
20#define USE_PCI_DMA_API 1
21#endif
22
Carlos Martíne914a362008-01-24 10:34:09 +100023#define PCI_DEVICE_ID_INTEL_E7221_HB 0x2588
24#define PCI_DEVICE_ID_INTEL_E7221_IG 0x258a
Eric Anholt65c25aa2006-09-06 11:57:18 -040025#define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
26#define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
Zhenyu Wang9119f852008-01-23 15:49:26 +100027#define PCI_DEVICE_ID_INTEL_82G35_HB 0x2980
28#define PCI_DEVICE_ID_INTEL_82G35_IG 0x2982
Eric Anholt65c25aa2006-09-06 11:57:18 -040029#define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
30#define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
31#define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
32#define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
Wang Zhenyu4598af32007-04-09 08:51:36 +080033#define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
34#define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
Zhenyu Wangdde47872007-07-26 09:18:09 +080035#define PCI_DEVICE_ID_INTEL_82965GME_HB 0x2A10
Wang Zhenyuc8eebfd2007-05-31 11:34:06 +080036#define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12
Zhenyu Wangdde47872007-07-26 09:18:09 +080037#define PCI_DEVICE_ID_INTEL_82945GME_HB 0x27AC
Wang Zhenyudf80b142007-05-31 11:51:12 +080038#define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE
Shaohua Li21778322009-02-23 15:19:16 +080039#define PCI_DEVICE_ID_INTEL_IGDGM_HB 0xA010
40#define PCI_DEVICE_ID_INTEL_IGDGM_IG 0xA011
41#define PCI_DEVICE_ID_INTEL_IGDG_HB 0xA000
42#define PCI_DEVICE_ID_INTEL_IGDG_IG 0xA001
Wang Zhenyu874808c62007-06-06 11:16:25 +080043#define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0
44#define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2
45#define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0
46#define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2
47#define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0
48#define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2
Zhenyu Wang99d32bd2008-07-30 12:26:50 -070049#define PCI_DEVICE_ID_INTEL_GM45_HB 0x2A40
50#define PCI_DEVICE_ID_INTEL_GM45_IG 0x2A42
Zhenyu Wang25ce77a2008-06-19 14:17:58 +100051#define PCI_DEVICE_ID_INTEL_IGD_E_HB 0x2E00
52#define PCI_DEVICE_ID_INTEL_IGD_E_IG 0x2E02
53#define PCI_DEVICE_ID_INTEL_Q45_HB 0x2E10
54#define PCI_DEVICE_ID_INTEL_Q45_IG 0x2E12
55#define PCI_DEVICE_ID_INTEL_G45_HB 0x2E20
56#define PCI_DEVICE_ID_INTEL_G45_IG 0x2E22
Zhenyu Wanga50ccc62008-11-17 14:39:00 +080057#define PCI_DEVICE_ID_INTEL_G41_HB 0x2E30
58#define PCI_DEVICE_ID_INTEL_G41_IG 0x2E32
Zhenyu Wang32cb0552009-06-05 15:38:36 +080059#define PCI_DEVICE_ID_INTEL_IGDNG_D_HB 0x0040
60#define PCI_DEVICE_ID_INTEL_IGDNG_D_IG 0x0042
61#define PCI_DEVICE_ID_INTEL_IGDNG_M_HB 0x0044
62#define PCI_DEVICE_ID_INTEL_IGDNG_M_IG 0x0046
Eric Anholt65c25aa2006-09-06 11:57:18 -040063
Dave Airlief011ae72008-01-25 11:23:04 +100064/* cover 915 and 945 variants */
65#define IS_I915 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB || \
66 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB || \
67 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB || \
68 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB || \
69 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || \
70 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB)
71
Eric Anholt65c25aa2006-09-06 11:57:18 -040072#define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
Dave Airlief011ae72008-01-25 11:23:04 +100073 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82G35_HB || \
74 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
75 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
76 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
Eric Anholt82e14a62008-10-14 11:28:58 -070077 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB)
Eric Anholt65c25aa2006-09-06 11:57:18 -040078
Wang Zhenyu874808c62007-06-06 11:16:25 +080079#define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
80 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
Shaohua Li21778322009-02-23 15:19:16 +080081 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB || \
82 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDGM_HB || \
83 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDG_HB)
84
85#define IS_IGD (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDGM_HB || \
86 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDG_HB)
Eric Anholt65c25aa2006-09-06 11:57:18 -040087
Zhenyu Wang25ce77a2008-06-19 14:17:58 +100088#define IS_G4X (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGD_E_HB || \
89 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q45_HB || \
Eric Anholt82e14a62008-10-14 11:28:58 -070090 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G45_HB || \
Zhenyu Wanga50ccc62008-11-17 14:39:00 +080091 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_GM45_HB || \
Zhenyu Wang32cb0552009-06-05 15:38:36 +080092 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G41_HB || \
93 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDNG_D_HB || \
94 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDNG_M_HB)
Zhenyu Wang25ce77a2008-06-19 14:17:58 +100095
Thomas Hellstroma030ce42007-01-23 10:33:43 +010096extern int agp_memory_reserved;
97
98
Linus Torvalds1da177e2005-04-16 15:20:36 -070099/* Intel 815 register */
100#define INTEL_815_APCONT 0x51
101#define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
102
103/* Intel i820 registers */
104#define INTEL_I820_RDCR 0x51
105#define INTEL_I820_ERRSTS 0xc8
106
107/* Intel i840 registers */
108#define INTEL_I840_MCHCFG 0x50
109#define INTEL_I840_ERRSTS 0xc8
110
111/* Intel i850 registers */
112#define INTEL_I850_MCHCFG 0x50
113#define INTEL_I850_ERRSTS 0xc8
114
115/* intel 915G registers */
116#define I915_GMADDR 0x18
117#define I915_MMADDR 0x10
118#define I915_PTEADDR 0x1C
119#define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
120#define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000121#define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)
122#define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)
123#define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
124#define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
125#define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
126#define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
127
Dave Airlie6c00a612007-10-29 18:06:10 +1000128#define I915_IFPADDR 0x60
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129
Eric Anholt65c25aa2006-09-06 11:57:18 -0400130/* Intel 965G registers */
131#define I965_MSAC 0x62
Dave Airlie6c00a612007-10-29 18:06:10 +1000132#define I965_IFPADDR 0x70
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133
134/* Intel 7505 registers */
135#define INTEL_I7505_APSIZE 0x74
136#define INTEL_I7505_NCAPID 0x60
137#define INTEL_I7505_NISTAT 0x6c
138#define INTEL_I7505_ATTBASE 0x78
139#define INTEL_I7505_ERRSTS 0x42
140#define INTEL_I7505_AGPCTRL 0x70
141#define INTEL_I7505_MCHCFG 0x50
142
Dave Jonese5524f32007-02-22 18:41:28 -0500143static const struct aper_size_info_fixed intel_i810_sizes[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144{
145 {64, 16384, 4},
146 /* The 32M mode still requires a 64k gatt */
147 {32, 8192, 4}
148};
149
150#define AGP_DCACHE_MEMORY 1
151#define AGP_PHYS_MEMORY 2
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100152#define INTEL_AGP_CACHED_MEMORY 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153
154static struct gatt_mask intel_i810_masks[] =
155{
156 {.mask = I810_PTE_VALID, .type = 0},
157 {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100158 {.mask = I810_PTE_VALID, .type = 0},
159 {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
160 .type = INTEL_AGP_CACHED_MEMORY}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161};
162
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800163static struct _intel_private {
164 struct pci_dev *pcidev; /* device one */
165 u8 __iomem *registers;
166 u32 __iomem *gtt; /* I915G */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 int num_dcache_entries;
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800168 /* gtt_entries is the number of gtt entries that are already mapped
169 * to stolen memory. Stolen memory is larger than the memory mapped
170 * through gtt_entries, as it includes some reserved space for the BIOS
171 * popup and for the GTT.
172 */
173 int gtt_entries; /* i830+ */
Dave Airlie2162e6a2007-11-21 16:36:31 +1000174 union {
175 void __iomem *i9xx_flush_page;
176 void *i8xx_flush_page;
177 };
178 struct page *i8xx_page;
Dave Airlie6c00a612007-10-29 18:06:10 +1000179 struct resource ifp_resource;
Dave Airlie4d64dd92008-01-23 15:34:29 +1000180 int resource_valid;
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800181} intel_private;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182
Zhenyu Wang17661682009-07-27 12:59:57 +0100183#ifdef USE_PCI_DMA_API
184static int intel_agp_map_page(void *addr, dma_addr_t *ret)
185{
186 *ret = pci_map_single(intel_private.pcidev, addr,
187 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
188 if (pci_dma_mapping_error(intel_private.pcidev, *ret))
189 return -EINVAL;
190 return 0;
191}
192
193static void intel_agp_unmap_page(void *addr, dma_addr_t dma)
194{
195 pci_unmap_single(intel_private.pcidev, dma,
196 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
197}
198
199static int intel_agp_map_memory(struct agp_memory *mem)
200{
201 struct scatterlist *sg;
202 int i;
203
204 DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
205
206 if ((mem->page_count * sizeof(*mem->sg_list)) < 2*PAGE_SIZE)
207 mem->sg_list = kcalloc(mem->page_count, sizeof(*mem->sg_list),
208 GFP_KERNEL);
209
210 if (mem->sg_list == NULL) {
211 mem->sg_list = vmalloc(mem->page_count * sizeof(*mem->sg_list));
212 mem->sg_vmalloc_flag = 1;
213 }
214
215 if (!mem->sg_list) {
216 mem->sg_vmalloc_flag = 0;
217 return -ENOMEM;
218 }
219 sg_init_table(mem->sg_list, mem->page_count);
220
221 sg = mem->sg_list;
222 for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
223 sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
224
225 mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
226 mem->page_count, PCI_DMA_BIDIRECTIONAL);
227 if (!mem->num_sg) {
228 if (mem->sg_vmalloc_flag)
229 vfree(mem->sg_list);
230 else
231 kfree(mem->sg_list);
232 mem->sg_list = NULL;
233 mem->sg_vmalloc_flag = 0;
234 return -ENOMEM;
235 }
236 return 0;
237}
238
239static void intel_agp_unmap_memory(struct agp_memory *mem)
240{
241 DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
242
243 pci_unmap_sg(intel_private.pcidev, mem->sg_list,
244 mem->page_count, PCI_DMA_BIDIRECTIONAL);
245 if (mem->sg_vmalloc_flag)
246 vfree(mem->sg_list);
247 else
248 kfree(mem->sg_list);
249 mem->sg_vmalloc_flag = 0;
250 mem->sg_list = NULL;
251 mem->num_sg = 0;
252}
253
254static void intel_agp_insert_sg_entries(struct agp_memory *mem,
255 off_t pg_start, int mask_type)
256{
257 struct scatterlist *sg;
258 int i, j;
259
260 j = pg_start;
261
262 WARN_ON(!mem->num_sg);
263
264 if (mem->num_sg == mem->page_count) {
265 for_each_sg(mem->sg_list, sg, mem->page_count, i) {
266 writel(agp_bridge->driver->mask_memory(agp_bridge,
267 sg_dma_address(sg), mask_type),
268 intel_private.gtt+j);
269 j++;
270 }
271 } else {
272 /* sg may merge pages, but we have to seperate
273 * per-page addr for GTT */
274 unsigned int len, m;
275
276 for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
277 len = sg_dma_len(sg) / PAGE_SIZE;
278 for (m = 0; m < len; m++) {
279 writel(agp_bridge->driver->mask_memory(agp_bridge,
280 sg_dma_address(sg) + m * PAGE_SIZE,
281 mask_type),
282 intel_private.gtt+j);
283 j++;
284 }
285 }
286 }
287 readl(intel_private.gtt+j-1);
288}
289
290#else
291
292static void intel_agp_insert_sg_entries(struct agp_memory *mem,
293 off_t pg_start, int mask_type)
294{
295 int i, j;
296
297 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
298 writel(agp_bridge->driver->mask_memory(agp_bridge,
299 phys_to_gart(page_to_phys(mem->pages[i])), mask_type),
300 intel_private.gtt+j);
301 }
302
303 readl(intel_private.gtt+j-1);
304}
305
306#endif
307
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308static int intel_i810_fetch_size(void)
309{
310 u32 smram_miscc;
311 struct aper_size_info_fixed *values;
312
313 pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
314 values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
315
316 if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700317 dev_warn(&agp_bridge->dev->dev, "i810 is disabled\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 return 0;
319 }
320 if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
321 agp_bridge->previous_size =
322 agp_bridge->current_size = (void *) (values + 1);
323 agp_bridge->aperture_size_idx = 1;
324 return values[1].size;
325 } else {
326 agp_bridge->previous_size =
327 agp_bridge->current_size = (void *) (values);
328 agp_bridge->aperture_size_idx = 0;
329 return values[0].size;
330 }
331
332 return 0;
333}
334
335static int intel_i810_configure(void)
336{
337 struct aper_size_info_fixed *current_size;
338 u32 temp;
339 int i;
340
341 current_size = A_SIZE_FIX(agp_bridge->current_size);
342
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800343 if (!intel_private.registers) {
344 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
Dave Jonese4ac5e42007-02-04 17:37:42 -0500345 temp &= 0xfff80000;
346
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800347 intel_private.registers = ioremap(temp, 128 * 4096);
348 if (!intel_private.registers) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700349 dev_err(&intel_private.pcidev->dev,
350 "can't remap memory\n");
Dave Jonese4ac5e42007-02-04 17:37:42 -0500351 return -ENOMEM;
352 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353 }
354
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800355 if ((readl(intel_private.registers+I810_DRAM_CTL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356 & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
357 /* This will need to be dynamically assigned */
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700358 dev_info(&intel_private.pcidev->dev,
359 "detected 4MB dedicated video ram\n");
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800360 intel_private.num_dcache_entries = 1024;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800362 pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800364 writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
365 readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366
367 if (agp_bridge->driver->needs_scratch_page) {
368 for (i = 0; i < current_size->num_entries; i++) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800369 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 }
Keith Packard44d49442008-10-14 17:18:45 -0700371 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 }
373 global_cache_flush();
374 return 0;
375}
376
377static void intel_i810_cleanup(void)
378{
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800379 writel(0, intel_private.registers+I810_PGETBL_CTL);
380 readl(intel_private.registers); /* PCI Posting. */
381 iounmap(intel_private.registers);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382}
383
384static void intel_i810_tlbflush(struct agp_memory *mem)
385{
386 return;
387}
388
389static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
390{
391 return;
392}
393
394/* Exists to support ARGB cursors */
Dave Airlie07613ba2009-06-12 14:11:41 +1000395static struct page *i8xx_alloc_pages(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396{
Dave Airlief011ae72008-01-25 11:23:04 +1000397 struct page *page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398
Linus Torvalds66c669b2006-11-22 14:55:29 -0800399 page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400 if (page == NULL)
401 return NULL;
402
Arjan van de Ven6d238cc2008-01-30 13:34:06 +0100403 if (set_pages_uc(page, 4) < 0) {
404 set_pages_wb(page, 4);
Jan Beulich89cf7cc2007-04-02 14:50:14 +0100405 __free_pages(page, 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406 return NULL;
407 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408 get_page(page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409 atomic_inc(&agp_bridge->current_memory_agp);
Dave Airlie07613ba2009-06-12 14:11:41 +1000410 return page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411}
412
Dave Airlie07613ba2009-06-12 14:11:41 +1000413static void i8xx_destroy_pages(struct page *page)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414{
Dave Airlie07613ba2009-06-12 14:11:41 +1000415 if (page == NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416 return;
417
Arjan van de Ven6d238cc2008-01-30 13:34:06 +0100418 set_pages_wb(page, 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419 put_page(page);
Jan Beulich89cf7cc2007-04-02 14:50:14 +0100420 __free_pages(page, 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421 atomic_dec(&agp_bridge->current_memory_agp);
422}
423
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100424static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
425 int type)
426{
427 if (type < AGP_USER_TYPES)
428 return type;
429 else if (type == AGP_USER_CACHED_MEMORY)
430 return INTEL_AGP_CACHED_MEMORY;
431 else
432 return 0;
433}
434
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
436 int type)
437{
438 int i, j, num_entries;
439 void *temp;
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100440 int ret = -EINVAL;
441 int mask_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100443 if (mem->page_count == 0)
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100444 goto out;
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100445
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446 temp = agp_bridge->current_size;
447 num_entries = A_SIZE_FIX(temp)->num_entries;
448
Dave Jones6a92a4e2006-02-28 00:54:25 -0500449 if ((pg_start + mem->page_count) > num_entries)
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100450 goto out_err;
451
Dave Jones6a92a4e2006-02-28 00:54:25 -0500452
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 for (j = pg_start; j < (pg_start + mem->page_count); j++) {
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100454 if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
455 ret = -EBUSY;
456 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458 }
459
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100460 if (type != mem->type)
461 goto out_err;
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100462
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100463 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
464
465 switch (mask_type) {
466 case AGP_DCACHE_MEMORY:
467 if (!mem->is_flushed)
468 global_cache_flush();
469 for (i = pg_start; i < (pg_start + mem->page_count); i++) {
470 writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800471 intel_private.registers+I810_PTE_BASE+(i*4));
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100472 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800473 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100474 break;
475 case AGP_PHYS_MEMORY:
476 case AGP_NORMAL_MEMORY:
477 if (!mem->is_flushed)
478 global_cache_flush();
479 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
480 writel(agp_bridge->driver->mask_memory(agp_bridge,
David Woodhouse2a4ceb62009-07-27 10:27:29 +0100481 phys_to_gart(page_to_phys(mem->pages[i])),
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100482 mask_type),
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800483 intel_private.registers+I810_PTE_BASE+(j*4));
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100484 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800485 readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100486 break;
487 default:
488 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490
491 agp_bridge->driver->tlb_flush(mem);
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100492out:
493 ret = 0;
494out_err:
Dave Airlie9516b032008-06-19 10:42:17 +1000495 mem->is_flushed = true;
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100496 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497}
498
499static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
500 int type)
501{
502 int i;
503
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100504 if (mem->page_count == 0)
505 return 0;
506
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507 for (i = pg_start; i < (mem->page_count + pg_start); i++) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800508 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800510 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512 agp_bridge->driver->tlb_flush(mem);
513 return 0;
514}
515
516/*
517 * The i810/i830 requires a physical address to program its mouse
518 * pointer into hardware.
519 * However the Xserver still writes to it through the agp aperture.
520 */
521static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
522{
523 struct agp_memory *new;
Dave Airlie07613ba2009-06-12 14:11:41 +1000524 struct page *page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526 switch (pg_count) {
Dave Airlie07613ba2009-06-12 14:11:41 +1000527 case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528 break;
529 case 4:
530 /* kludge to get 4 physical pages for ARGB cursor */
Dave Airlie07613ba2009-06-12 14:11:41 +1000531 page = i8xx_alloc_pages();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532 break;
533 default:
534 return NULL;
535 }
536
Dave Airlie07613ba2009-06-12 14:11:41 +1000537 if (page == NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538 return NULL;
539
540 new = agp_create_memory(pg_count);
541 if (new == NULL)
542 return NULL;
543
Dave Airlie07613ba2009-06-12 14:11:41 +1000544 new->pages[0] = page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545 if (pg_count == 4) {
546 /* kludge to get 4 physical pages for ARGB cursor */
Dave Airlie07613ba2009-06-12 14:11:41 +1000547 new->pages[1] = new->pages[0] + 1;
548 new->pages[2] = new->pages[1] + 1;
549 new->pages[3] = new->pages[2] + 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550 }
551 new->page_count = pg_count;
552 new->num_scratch_pages = pg_count;
553 new->type = AGP_PHYS_MEMORY;
Dave Airlie07613ba2009-06-12 14:11:41 +1000554 new->physical = page_to_phys(new->pages[0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 return new;
556}
557
558static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
559{
560 struct agp_memory *new;
561
562 if (type == AGP_DCACHE_MEMORY) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800563 if (pg_count != intel_private.num_dcache_entries)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564 return NULL;
565
566 new = agp_create_memory(1);
567 if (new == NULL)
568 return NULL;
569
570 new->type = AGP_DCACHE_MEMORY;
571 new->page_count = pg_count;
572 new->num_scratch_pages = 0;
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100573 agp_free_page_array(new);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574 return new;
575 }
576 if (type == AGP_PHYS_MEMORY)
577 return alloc_agpphysmem_i8xx(pg_count, type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578 return NULL;
579}
580
581static void intel_i810_free_by_type(struct agp_memory *curr)
582{
583 agp_free_key(curr->key);
Dave Jones6a92a4e2006-02-28 00:54:25 -0500584 if (curr->type == AGP_PHYS_MEMORY) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585 if (curr->page_count == 4)
Dave Airlie07613ba2009-06-12 14:11:41 +1000586 i8xx_destroy_pages(curr->pages[0]);
Alan Hourihane88d51962005-11-06 23:35:34 -0800587 else {
Dave Airlie07613ba2009-06-12 14:11:41 +1000588 agp_bridge->driver->agp_destroy_page(curr->pages[0],
Dave Airliea2721e92007-10-15 10:19:16 +1000589 AGP_PAGE_DESTROY_UNMAP);
Dave Airlie07613ba2009-06-12 14:11:41 +1000590 agp_bridge->driver->agp_destroy_page(curr->pages[0],
Dave Airliea2721e92007-10-15 10:19:16 +1000591 AGP_PAGE_DESTROY_FREE);
Alan Hourihane88d51962005-11-06 23:35:34 -0800592 }
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100593 agp_free_page_array(curr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594 }
595 kfree(curr);
596}
597
598static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
David Woodhouse2a4ceb62009-07-27 10:27:29 +0100599 dma_addr_t addr, int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600{
601 /* Type checking must be done elsewhere */
602 return addr | bridge->driver->masks[type].mask;
603}
604
605static struct aper_size_info_fixed intel_i830_sizes[] =
606{
607 {128, 32768, 5},
608 /* The 64M mode still requires a 128k gatt */
609 {64, 16384, 5},
610 {256, 65536, 6},
Eric Anholt65c25aa2006-09-06 11:57:18 -0400611 {512, 131072, 7},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612};
613
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614static void intel_i830_init_gtt_entries(void)
615{
616 u16 gmch_ctrl;
617 int gtt_entries;
618 u8 rdct;
619 int local = 0;
620 static const int ddt[4] = { 0, 16, 32, 64 };
Eric Anholtc41e0de2006-12-19 12:57:24 -0800621 int size; /* reserved space (in kb) at the top of stolen memory */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622
Dave Airlief011ae72008-01-25 11:23:04 +1000623 pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624
Eric Anholtc41e0de2006-12-19 12:57:24 -0800625 if (IS_I965) {
626 u32 pgetbl_ctl;
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800627 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
Eric Anholtc41e0de2006-12-19 12:57:24 -0800628
Eric Anholtc41e0de2006-12-19 12:57:24 -0800629 /* The 965 has a field telling us the size of the GTT,
630 * which may be larger than what is necessary to map the
631 * aperture.
632 */
633 switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
634 case I965_PGETBL_SIZE_128KB:
635 size = 128;
636 break;
637 case I965_PGETBL_SIZE_256KB:
638 size = 256;
639 break;
640 case I965_PGETBL_SIZE_512KB:
641 size = 512;
642 break;
Zhenyu Wang4e8b6e22008-01-23 14:54:37 +1000643 case I965_PGETBL_SIZE_1MB:
644 size = 1024;
645 break;
646 case I965_PGETBL_SIZE_2MB:
647 size = 2048;
648 break;
649 case I965_PGETBL_SIZE_1_5MB:
650 size = 1024 + 512;
651 break;
Eric Anholtc41e0de2006-12-19 12:57:24 -0800652 default:
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700653 dev_info(&intel_private.pcidev->dev,
654 "unknown page table size, assuming 512KB\n");
Eric Anholtc41e0de2006-12-19 12:57:24 -0800655 size = 512;
656 }
657 size += 4; /* add in BIOS popup space */
Shaohua Li21778322009-02-23 15:19:16 +0800658 } else if (IS_G33 && !IS_IGD) {
Wang Zhenyu874808c62007-06-06 11:16:25 +0800659 /* G33's GTT size defined in gmch_ctrl */
660 switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
661 case G33_PGETBL_SIZE_1M:
662 size = 1024;
663 break;
664 case G33_PGETBL_SIZE_2M:
665 size = 2048;
666 break;
667 default:
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700668 dev_info(&agp_bridge->dev->dev,
669 "unknown page table size 0x%x, assuming 512KB\n",
Wang Zhenyu874808c62007-06-06 11:16:25 +0800670 (gmch_ctrl & G33_PGETBL_SIZE_MASK));
671 size = 512;
672 }
673 size += 4;
Shaohua Li21778322009-02-23 15:19:16 +0800674 } else if (IS_G4X || IS_IGD) {
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000675 /* On 4 series hardware, GTT stolen is separate from graphics
Eric Anholt82e14a62008-10-14 11:28:58 -0700676 * stolen, ignore it in stolen gtt entries counting. However,
677 * 4KB of the stolen memory doesn't get mapped to the GTT.
678 */
679 size = 4;
Eric Anholtc41e0de2006-12-19 12:57:24 -0800680 } else {
681 /* On previous hardware, the GTT size was just what was
682 * required to map the aperture.
683 */
684 size = agp_bridge->driver->fetch_size() + 4;
685 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686
687 if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
688 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
689 switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
690 case I830_GMCH_GMS_STOLEN_512:
691 gtt_entries = KB(512) - KB(size);
692 break;
693 case I830_GMCH_GMS_STOLEN_1024:
694 gtt_entries = MB(1) - KB(size);
695 break;
696 case I830_GMCH_GMS_STOLEN_8192:
697 gtt_entries = MB(8) - KB(size);
698 break;
699 case I830_GMCH_GMS_LOCAL:
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800700 rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
702 MB(ddt[I830_RDRAM_DDT(rdct)]);
703 local = 1;
704 break;
705 default:
706 gtt_entries = 0;
707 break;
708 }
709 } else {
Dave Airliee67aa272007-09-18 22:46:35 -0700710 switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711 case I855_GMCH_GMS_STOLEN_1M:
712 gtt_entries = MB(1) - KB(size);
713 break;
714 case I855_GMCH_GMS_STOLEN_4M:
715 gtt_entries = MB(4) - KB(size);
716 break;
717 case I855_GMCH_GMS_STOLEN_8M:
718 gtt_entries = MB(8) - KB(size);
719 break;
720 case I855_GMCH_GMS_STOLEN_16M:
721 gtt_entries = MB(16) - KB(size);
722 break;
723 case I855_GMCH_GMS_STOLEN_32M:
724 gtt_entries = MB(32) - KB(size);
725 break;
726 case I915_GMCH_GMS_STOLEN_48M:
727 /* Check it's really I915G */
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000728 if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 gtt_entries = MB(48) - KB(size);
730 else
731 gtt_entries = 0;
732 break;
733 case I915_GMCH_GMS_STOLEN_64M:
734 /* Check it's really I915G */
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000735 if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 gtt_entries = MB(64) - KB(size);
737 else
738 gtt_entries = 0;
Wang Zhenyu874808c62007-06-06 11:16:25 +0800739 break;
740 case G33_GMCH_GMS_STOLEN_128M:
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000741 if (IS_G33 || IS_I965 || IS_G4X)
Wang Zhenyu874808c62007-06-06 11:16:25 +0800742 gtt_entries = MB(128) - KB(size);
743 else
744 gtt_entries = 0;
745 break;
746 case G33_GMCH_GMS_STOLEN_256M:
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000747 if (IS_G33 || IS_I965 || IS_G4X)
Wang Zhenyu874808c62007-06-06 11:16:25 +0800748 gtt_entries = MB(256) - KB(size);
749 else
750 gtt_entries = 0;
751 break;
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000752 case INTEL_GMCH_GMS_STOLEN_96M:
753 if (IS_I965 || IS_G4X)
754 gtt_entries = MB(96) - KB(size);
755 else
756 gtt_entries = 0;
757 break;
758 case INTEL_GMCH_GMS_STOLEN_160M:
759 if (IS_I965 || IS_G4X)
760 gtt_entries = MB(160) - KB(size);
761 else
762 gtt_entries = 0;
763 break;
764 case INTEL_GMCH_GMS_STOLEN_224M:
765 if (IS_I965 || IS_G4X)
766 gtt_entries = MB(224) - KB(size);
767 else
768 gtt_entries = 0;
769 break;
770 case INTEL_GMCH_GMS_STOLEN_352M:
771 if (IS_I965 || IS_G4X)
772 gtt_entries = MB(352) - KB(size);
773 else
774 gtt_entries = 0;
775 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776 default:
777 gtt_entries = 0;
778 break;
779 }
780 }
Lubomir Rintel9c1e8a42009-03-10 12:55:54 -0700781 if (gtt_entries > 0) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700782 dev_info(&agp_bridge->dev->dev, "detected %dK %s memory\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783 gtt_entries / KB(1), local ? "local" : "stolen");
Lubomir Rintel9c1e8a42009-03-10 12:55:54 -0700784 gtt_entries /= KB(4);
785 } else {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700786 dev_info(&agp_bridge->dev->dev,
787 "no pre-allocated video memory detected\n");
Lubomir Rintel9c1e8a42009-03-10 12:55:54 -0700788 gtt_entries = 0;
789 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800791 intel_private.gtt_entries = gtt_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792}
793
Dave Airlie2162e6a2007-11-21 16:36:31 +1000794static void intel_i830_fini_flush(void)
795{
796 kunmap(intel_private.i8xx_page);
797 intel_private.i8xx_flush_page = NULL;
798 unmap_page_from_agp(intel_private.i8xx_page);
Dave Airlie2162e6a2007-11-21 16:36:31 +1000799
800 __free_page(intel_private.i8xx_page);
Dave Airlie4d64dd92008-01-23 15:34:29 +1000801 intel_private.i8xx_page = NULL;
Dave Airlie2162e6a2007-11-21 16:36:31 +1000802}
803
804static void intel_i830_setup_flush(void)
805{
Dave Airlie4d64dd92008-01-23 15:34:29 +1000806 /* return if we've already set the flush mechanism up */
807 if (intel_private.i8xx_page)
808 return;
Dave Airlie2162e6a2007-11-21 16:36:31 +1000809
810 intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
Dave Airlief011ae72008-01-25 11:23:04 +1000811 if (!intel_private.i8xx_page)
Dave Airlie2162e6a2007-11-21 16:36:31 +1000812 return;
Dave Airlie2162e6a2007-11-21 16:36:31 +1000813
814 /* make page uncached */
815 map_page_into_agp(intel_private.i8xx_page);
Dave Airlie2162e6a2007-11-21 16:36:31 +1000816
817 intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
818 if (!intel_private.i8xx_flush_page)
819 intel_i830_fini_flush();
820}
821
822static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
823{
824 unsigned int *pg = intel_private.i8xx_flush_page;
825 int i;
826
Dave Airlief011ae72008-01-25 11:23:04 +1000827 for (i = 0; i < 256; i += 2)
Dave Airlie2162e6a2007-11-21 16:36:31 +1000828 *(pg + i) = i;
Dave Airlief011ae72008-01-25 11:23:04 +1000829
Dave Airlie2162e6a2007-11-21 16:36:31 +1000830 wmb();
831}
832
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833/* The intel i830 automatically initializes the agp aperture during POST.
834 * Use the memory already set aside for in the GTT.
835 */
836static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
837{
838 int page_order;
839 struct aper_size_info_fixed *size;
840 int num_entries;
841 u32 temp;
842
843 size = agp_bridge->current_size;
844 page_order = size->page_order;
845 num_entries = size->num_entries;
846 agp_bridge->gatt_table_real = NULL;
847
Dave Airlief011ae72008-01-25 11:23:04 +1000848 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849 temp &= 0xfff80000;
850
Dave Airlief011ae72008-01-25 11:23:04 +1000851 intel_private.registers = ioremap(temp, 128 * 4096);
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800852 if (!intel_private.registers)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853 return -ENOMEM;
854
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800855 temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856 global_cache_flush(); /* FIXME: ?? */
857
858 /* we have to call this as early as possible after the MMIO base address is known */
859 intel_i830_init_gtt_entries();
860
861 agp_bridge->gatt_table = NULL;
862
863 agp_bridge->gatt_bus_addr = temp;
864
865 return 0;
866}
867
868/* Return the gatt table to a sane state. Use the top of stolen
869 * memory for the GTT.
870 */
871static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
872{
873 return 0;
874}
875
876static int intel_i830_fetch_size(void)
877{
878 u16 gmch_ctrl;
879 struct aper_size_info_fixed *values;
880
881 values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
882
883 if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
884 agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
885 /* 855GM/852GM/865G has 128MB aperture size */
886 agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
887 agp_bridge->aperture_size_idx = 0;
888 return values[0].size;
889 }
890
Dave Airlief011ae72008-01-25 11:23:04 +1000891 pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892
893 if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
894 agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
895 agp_bridge->aperture_size_idx = 0;
896 return values[0].size;
897 } else {
898 agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
899 agp_bridge->aperture_size_idx = 1;
900 return values[1].size;
901 }
902
903 return 0;
904}
905
906static int intel_i830_configure(void)
907{
908 struct aper_size_info_fixed *current_size;
909 u32 temp;
910 u16 gmch_ctrl;
911 int i;
912
913 current_size = A_SIZE_FIX(agp_bridge->current_size);
914
Dave Airlief011ae72008-01-25 11:23:04 +1000915 pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
917
Dave Airlief011ae72008-01-25 11:23:04 +1000918 pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919 gmch_ctrl |= I830_GMCH_ENABLED;
Dave Airlief011ae72008-01-25 11:23:04 +1000920 pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800922 writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
923 readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924
925 if (agp_bridge->driver->needs_scratch_page) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800926 for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
927 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928 }
Keith Packard44d49442008-10-14 17:18:45 -0700929 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930 }
931
932 global_cache_flush();
Dave Airlie2162e6a2007-11-21 16:36:31 +1000933
934 intel_i830_setup_flush();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935 return 0;
936}
937
938static void intel_i830_cleanup(void)
939{
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800940 iounmap(intel_private.registers);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941}
942
Dave Airlief011ae72008-01-25 11:23:04 +1000943static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
944 int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945{
Dave Airlief011ae72008-01-25 11:23:04 +1000946 int i, j, num_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947 void *temp;
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100948 int ret = -EINVAL;
949 int mask_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100951 if (mem->page_count == 0)
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100952 goto out;
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100953
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954 temp = agp_bridge->current_size;
955 num_entries = A_SIZE_FIX(temp)->num_entries;
956
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800957 if (pg_start < intel_private.gtt_entries) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700958 dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
959 "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
960 pg_start, intel_private.gtt_entries);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700962 dev_info(&intel_private.pcidev->dev,
963 "trying to insert into local/stolen memory\n");
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100964 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965 }
966
967 if ((pg_start + mem->page_count) > num_entries)
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100968 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700969
970 /* The i830 can't check the GTT for entries since its read only,
971 * depend on the caller to make the correct offset decisions.
972 */
973
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100974 if (type != mem->type)
975 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100977 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
978
979 if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
980 mask_type != INTEL_AGP_CACHED_MEMORY)
981 goto out_err;
982
983 if (!mem->is_flushed)
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100984 global_cache_flush();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985
986 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
987 writel(agp_bridge->driver->mask_memory(agp_bridge,
David Woodhouse2a4ceb62009-07-27 10:27:29 +0100988 phys_to_gart(page_to_phys(mem->pages[i])), mask_type),
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800989 intel_private.registers+I810_PTE_BASE+(j*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800991 readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992 agp_bridge->driver->tlb_flush(mem);
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100993
994out:
995 ret = 0;
996out_err:
Dave Airlie9516b032008-06-19 10:42:17 +1000997 mem->is_flushed = true;
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100998 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999}
1000
Dave Airlief011ae72008-01-25 11:23:04 +10001001static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
1002 int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003{
1004 int i;
1005
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +01001006 if (mem->page_count == 0)
1007 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001009 if (pg_start < intel_private.gtt_entries) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001010 dev_info(&intel_private.pcidev->dev,
1011 "trying to disable local/stolen memory\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012 return -EINVAL;
1013 }
1014
1015 for (i = pg_start; i < (mem->page_count + pg_start); i++) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001016 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001018 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020 agp_bridge->driver->tlb_flush(mem);
1021 return 0;
1022}
1023
Dave Airlief011ae72008-01-25 11:23:04 +10001024static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025{
1026 if (type == AGP_PHYS_MEMORY)
1027 return alloc_agpphysmem_i8xx(pg_count, type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028 /* always return NULL for other allocation types for now */
1029 return NULL;
1030}
1031
Dave Airlie6c00a612007-10-29 18:06:10 +10001032static int intel_alloc_chipset_flush_resource(void)
1033{
1034 int ret;
1035 ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
1036 PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
1037 pcibios_align_resource, agp_bridge->dev);
Dave Airlie6c00a612007-10-29 18:06:10 +10001038
Dave Airlie2162e6a2007-11-21 16:36:31 +10001039 return ret;
Dave Airlie6c00a612007-10-29 18:06:10 +10001040}
1041
1042static void intel_i915_setup_chipset_flush(void)
1043{
1044 int ret;
1045 u32 temp;
1046
1047 pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
1048 if (!(temp & 0x1)) {
1049 intel_alloc_chipset_flush_resource();
Dave Airlie4d64dd92008-01-23 15:34:29 +10001050 intel_private.resource_valid = 1;
Dave Airlie6c00a612007-10-29 18:06:10 +10001051 pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
1052 } else {
1053 temp &= ~1;
1054
Dave Airlie4d64dd92008-01-23 15:34:29 +10001055 intel_private.resource_valid = 1;
Dave Airlie6c00a612007-10-29 18:06:10 +10001056 intel_private.ifp_resource.start = temp;
1057 intel_private.ifp_resource.end = temp + PAGE_SIZE;
1058 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
Dave Airlie4d64dd92008-01-23 15:34:29 +10001059 /* some BIOSes reserve this area in a pnp some don't */
1060 if (ret)
1061 intel_private.resource_valid = 0;
Dave Airlie6c00a612007-10-29 18:06:10 +10001062 }
1063}
1064
1065static void intel_i965_g33_setup_chipset_flush(void)
1066{
1067 u32 temp_hi, temp_lo;
1068 int ret;
1069
1070 pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
1071 pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);
1072
1073 if (!(temp_lo & 0x1)) {
1074
1075 intel_alloc_chipset_flush_resource();
1076
Dave Airlie4d64dd92008-01-23 15:34:29 +10001077 intel_private.resource_valid = 1;
Andrew Morton1fa4db72007-11-29 10:00:48 +10001078 pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
1079 upper_32_bits(intel_private.ifp_resource.start));
Dave Airlie6c00a612007-10-29 18:06:10 +10001080 pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Dave Airlie6c00a612007-10-29 18:06:10 +10001081 } else {
1082 u64 l64;
Dave Airlief011ae72008-01-25 11:23:04 +10001083
Dave Airlie6c00a612007-10-29 18:06:10 +10001084 temp_lo &= ~0x1;
1085 l64 = ((u64)temp_hi << 32) | temp_lo;
1086
Dave Airlie4d64dd92008-01-23 15:34:29 +10001087 intel_private.resource_valid = 1;
Dave Airlie6c00a612007-10-29 18:06:10 +10001088 intel_private.ifp_resource.start = l64;
1089 intel_private.ifp_resource.end = l64 + PAGE_SIZE;
1090 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
Dave Airlie4d64dd92008-01-23 15:34:29 +10001091 /* some BIOSes reserve this area in a pnp some don't */
1092 if (ret)
1093 intel_private.resource_valid = 0;
Dave Airlie6c00a612007-10-29 18:06:10 +10001094 }
1095}
1096
Dave Airlie2162e6a2007-11-21 16:36:31 +10001097static void intel_i9xx_setup_flush(void)
1098{
Dave Airlie4d64dd92008-01-23 15:34:29 +10001099 /* return if already configured */
1100 if (intel_private.ifp_resource.start)
1101 return;
Dave Airlie2162e6a2007-11-21 16:36:31 +10001102
Dave Airlie4d64dd92008-01-23 15:34:29 +10001103 /* setup a resource for this object */
Dave Airlie2162e6a2007-11-21 16:36:31 +10001104 intel_private.ifp_resource.name = "Intel Flush Page";
1105 intel_private.ifp_resource.flags = IORESOURCE_MEM;
1106
1107 /* Setup chipset flush for 915 */
Zhenyu Wang7d15ddf2008-06-20 11:48:06 +10001108 if (IS_I965 || IS_G33 || IS_G4X) {
Dave Airlie2162e6a2007-11-21 16:36:31 +10001109 intel_i965_g33_setup_chipset_flush();
1110 } else {
1111 intel_i915_setup_chipset_flush();
1112 }
1113
1114 if (intel_private.ifp_resource.start) {
1115 intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
1116 if (!intel_private.i9xx_flush_page)
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001117 dev_info(&intel_private.pcidev->dev, "can't ioremap flush page - no chipset flushing");
Dave Airlie2162e6a2007-11-21 16:36:31 +10001118 }
1119}
1120
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121static int intel_i915_configure(void)
1122{
1123 struct aper_size_info_fixed *current_size;
1124 u32 temp;
1125 u16 gmch_ctrl;
1126 int i;
1127
1128 current_size = A_SIZE_FIX(agp_bridge->current_size);
1129
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001130 pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131
1132 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1133
Dave Airlief011ae72008-01-25 11:23:04 +10001134 pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135 gmch_ctrl |= I830_GMCH_ENABLED;
Dave Airlief011ae72008-01-25 11:23:04 +10001136 pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001138 writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
1139 readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140
Zhenyu Wang17661682009-07-27 12:59:57 +01001141#ifndef USE_PCI_DMA_API
1142 agp_bridge->scratch_page_dma = agp_bridge->scratch_page;
1143#endif
1144
Linus Torvalds1da177e2005-04-16 15:20:36 -07001145 if (agp_bridge->driver->needs_scratch_page) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001146 for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
Zhenyu Wang17661682009-07-27 12:59:57 +01001147 writel(agp_bridge->scratch_page_dma, intel_private.gtt+i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148 }
Keith Packard44d49442008-10-14 17:18:45 -07001149 readl(intel_private.gtt+i-1); /* PCI Posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150 }
1151
1152 global_cache_flush();
Dave Airlie6c00a612007-10-29 18:06:10 +10001153
Dave Airlie2162e6a2007-11-21 16:36:31 +10001154 intel_i9xx_setup_flush();
Dave Airlief011ae72008-01-25 11:23:04 +10001155
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156 return 0;
1157}
1158
1159static void intel_i915_cleanup(void)
1160{
Dave Airlie2162e6a2007-11-21 16:36:31 +10001161 if (intel_private.i9xx_flush_page)
1162 iounmap(intel_private.i9xx_flush_page);
Dave Airlie4d64dd92008-01-23 15:34:29 +10001163 if (intel_private.resource_valid)
1164 release_resource(&intel_private.ifp_resource);
1165 intel_private.ifp_resource.start = 0;
1166 intel_private.resource_valid = 0;
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001167 iounmap(intel_private.gtt);
1168 iounmap(intel_private.registers);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169}
1170
Dave Airlie6c00a612007-10-29 18:06:10 +10001171static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
1172{
Dave Airlie2162e6a2007-11-21 16:36:31 +10001173 if (intel_private.i9xx_flush_page)
1174 writel(1, intel_private.i9xx_flush_page);
Dave Airlie6c00a612007-10-29 18:06:10 +10001175}
1176
Dave Airlief011ae72008-01-25 11:23:04 +10001177static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
1178 int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179{
Zhenyu Wang17661682009-07-27 12:59:57 +01001180 int num_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001181 void *temp;
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001182 int ret = -EINVAL;
1183 int mask_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +01001185 if (mem->page_count == 0)
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001186 goto out;
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +01001187
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188 temp = agp_bridge->current_size;
1189 num_entries = A_SIZE_FIX(temp)->num_entries;
1190
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001191 if (pg_start < intel_private.gtt_entries) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001192 dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
1193 "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
1194 pg_start, intel_private.gtt_entries);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001196 dev_info(&intel_private.pcidev->dev,
1197 "trying to insert into local/stolen memory\n");
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001198 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199 }
1200
1201 if ((pg_start + mem->page_count) > num_entries)
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001202 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203
Zhenyu Wang17661682009-07-27 12:59:57 +01001204 /* The i915 can't check the GTT for entries since it's read only;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205 * depend on the caller to make the correct offset decisions.
1206 */
1207
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001208 if (type != mem->type)
1209 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001211 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
1212
1213 if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
1214 mask_type != INTEL_AGP_CACHED_MEMORY)
1215 goto out_err;
1216
1217 if (!mem->is_flushed)
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +01001218 global_cache_flush();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219
Zhenyu Wang17661682009-07-27 12:59:57 +01001220 intel_agp_insert_sg_entries(mem, pg_start, mask_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001221 agp_bridge->driver->tlb_flush(mem);
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001222
1223 out:
1224 ret = 0;
1225 out_err:
Dave Airlie9516b032008-06-19 10:42:17 +10001226 mem->is_flushed = true;
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001227 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228}
1229
Dave Airlief011ae72008-01-25 11:23:04 +10001230static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
1231 int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232{
1233 int i;
1234
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +01001235 if (mem->page_count == 0)
1236 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001238 if (pg_start < intel_private.gtt_entries) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001239 dev_info(&intel_private.pcidev->dev,
1240 "trying to disable local/stolen memory\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241 return -EINVAL;
1242 }
1243
Dave Airlief011ae72008-01-25 11:23:04 +10001244 for (i = pg_start; i < (mem->page_count + pg_start); i++)
Zhenyu Wang17661682009-07-27 12:59:57 +01001245 writel(agp_bridge->scratch_page_dma, intel_private.gtt+i);
Dave Airlief011ae72008-01-25 11:23:04 +10001246
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001247 readl(intel_private.gtt+i-1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249 agp_bridge->driver->tlb_flush(mem);
1250 return 0;
1251}
1252
Eric Anholtc41e0de2006-12-19 12:57:24 -08001253/* Return the aperture size by just checking the resource length. The effect
1254 * described in the spec of the MSAC registers is just changing of the
1255 * resource size.
1256 */
1257static int intel_i9xx_fetch_size(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001258{
Ahmed S. Darwish1eaf1222007-02-06 18:08:28 +02001259 int num_sizes = ARRAY_SIZE(intel_i830_sizes);
Eric Anholtc41e0de2006-12-19 12:57:24 -08001260 int aper_size; /* size in megabytes */
1261 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001263 aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264
Eric Anholtc41e0de2006-12-19 12:57:24 -08001265 for (i = 0; i < num_sizes; i++) {
1266 if (aper_size == intel_i830_sizes[i].size) {
1267 agp_bridge->current_size = intel_i830_sizes + i;
1268 agp_bridge->previous_size = agp_bridge->current_size;
1269 return aper_size;
1270 }
1271 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272
Eric Anholtc41e0de2006-12-19 12:57:24 -08001273 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274}
1275
1276/* The intel i915 automatically initializes the agp aperture during POST.
1277 * Use the memory already set aside for in the GTT.
1278 */
1279static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
1280{
1281 int page_order;
1282 struct aper_size_info_fixed *size;
1283 int num_entries;
1284 u32 temp, temp2;
Zhenyu Wang47406222007-09-11 15:23:58 -07001285 int gtt_map_size = 256 * 1024;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286
1287 size = agp_bridge->current_size;
1288 page_order = size->page_order;
1289 num_entries = size->num_entries;
1290 agp_bridge->gatt_table_real = NULL;
1291
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001292 pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
Dave Airlief011ae72008-01-25 11:23:04 +10001293 pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294
Zhenyu Wang47406222007-09-11 15:23:58 -07001295 if (IS_G33)
1296 gtt_map_size = 1024 * 1024; /* 1M on G33 */
1297 intel_private.gtt = ioremap(temp2, gtt_map_size);
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001298 if (!intel_private.gtt)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299 return -ENOMEM;
1300
1301 temp &= 0xfff80000;
1302
Dave Airlief011ae72008-01-25 11:23:04 +10001303 intel_private.registers = ioremap(temp, 128 * 4096);
Scott Thompson5bdbc7d2007-08-25 18:14:00 +10001304 if (!intel_private.registers) {
1305 iounmap(intel_private.gtt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001306 return -ENOMEM;
Scott Thompson5bdbc7d2007-08-25 18:14:00 +10001307 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001309 temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001310 global_cache_flush(); /* FIXME: ? */
1311
1312 /* we have to call this as early as possible after the MMIO base address is known */
1313 intel_i830_init_gtt_entries();
1314
1315 agp_bridge->gatt_table = NULL;
1316
1317 agp_bridge->gatt_bus_addr = temp;
1318
1319 return 0;
1320}
Linus Torvalds7d915a32006-11-22 09:37:54 -08001321
1322/*
1323 * The i965 supports 36-bit physical addresses, but to keep
1324 * the format of the GTT the same, the bits that don't fit
1325 * in a 32-bit word are shifted down to bits 4..7.
1326 *
1327 * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
1328 * is always zero on 32-bit architectures, so no need to make
1329 * this conditional.
1330 */
1331static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
David Woodhouse2a4ceb62009-07-27 10:27:29 +01001332 dma_addr_t addr, int type)
Linus Torvalds7d915a32006-11-22 09:37:54 -08001333{
1334 /* Shift high bits down */
1335 addr |= (addr >> 28) & 0xf0;
1336
1337 /* Type checking must be done elsewhere */
1338 return addr | bridge->driver->masks[type].mask;
1339}
1340
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10001341static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
1342{
1343 switch (agp_bridge->dev->device) {
Zhenyu Wang99d32bd2008-07-30 12:26:50 -07001344 case PCI_DEVICE_ID_INTEL_GM45_HB:
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10001345 case PCI_DEVICE_ID_INTEL_IGD_E_HB:
1346 case PCI_DEVICE_ID_INTEL_Q45_HB:
1347 case PCI_DEVICE_ID_INTEL_G45_HB:
Zhenyu Wanga50ccc62008-11-17 14:39:00 +08001348 case PCI_DEVICE_ID_INTEL_G41_HB:
Zhenyu Wang32cb0552009-06-05 15:38:36 +08001349 case PCI_DEVICE_ID_INTEL_IGDNG_D_HB:
1350 case PCI_DEVICE_ID_INTEL_IGDNG_M_HB:
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10001351 *gtt_offset = *gtt_size = MB(2);
1352 break;
1353 default:
1354 *gtt_offset = *gtt_size = KB(512);
1355 }
1356}
1357
Eric Anholt65c25aa2006-09-06 11:57:18 -04001358/* The intel i965 automatically initializes the agp aperture during POST.
Eric Anholtc41e0de2006-12-19 12:57:24 -08001359 * Use the memory already set aside for in the GTT.
1360 */
Eric Anholt65c25aa2006-09-06 11:57:18 -04001361static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
1362{
Dave Airlie62c96b92008-06-19 14:27:53 +10001363 int page_order;
1364 struct aper_size_info_fixed *size;
1365 int num_entries;
1366 u32 temp;
1367 int gtt_offset, gtt_size;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001368
Dave Airlie62c96b92008-06-19 14:27:53 +10001369 size = agp_bridge->current_size;
1370 page_order = size->page_order;
1371 num_entries = size->num_entries;
1372 agp_bridge->gatt_table_real = NULL;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001373
Dave Airlie62c96b92008-06-19 14:27:53 +10001374 pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
Eric Anholt65c25aa2006-09-06 11:57:18 -04001375
Dave Airlie62c96b92008-06-19 14:27:53 +10001376 temp &= 0xfff00000;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001377
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10001378 intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
Eric Anholt65c25aa2006-09-06 11:57:18 -04001379
Dave Airlie62c96b92008-06-19 14:27:53 +10001380 intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
Eric Anholt65c25aa2006-09-06 11:57:18 -04001381
Dave Airlie62c96b92008-06-19 14:27:53 +10001382 if (!intel_private.gtt)
1383 return -ENOMEM;
Zhenyu Wang4e8b6e22008-01-23 14:54:37 +10001384
Dave Airlie62c96b92008-06-19 14:27:53 +10001385 intel_private.registers = ioremap(temp, 128 * 4096);
1386 if (!intel_private.registers) {
Scott Thompson5bdbc7d2007-08-25 18:14:00 +10001387 iounmap(intel_private.gtt);
1388 return -ENOMEM;
1389 }
Eric Anholt65c25aa2006-09-06 11:57:18 -04001390
Dave Airlie62c96b92008-06-19 14:27:53 +10001391 temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
1392 global_cache_flush(); /* FIXME: ? */
Eric Anholt65c25aa2006-09-06 11:57:18 -04001393
Dave Airlie62c96b92008-06-19 14:27:53 +10001394 /* we have to call this as early as possible after the MMIO base address is known */
1395 intel_i830_init_gtt_entries();
Eric Anholt65c25aa2006-09-06 11:57:18 -04001396
Dave Airlie62c96b92008-06-19 14:27:53 +10001397 agp_bridge->gatt_table = NULL;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001398
Dave Airlie62c96b92008-06-19 14:27:53 +10001399 agp_bridge->gatt_bus_addr = temp;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001400
Dave Airlie62c96b92008-06-19 14:27:53 +10001401 return 0;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001402}
1403
Linus Torvalds1da177e2005-04-16 15:20:36 -07001404
1405static int intel_fetch_size(void)
1406{
1407 int i;
1408 u16 temp;
1409 struct aper_size_info_16 *values;
1410
1411 pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
1412 values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
1413
1414 for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
1415 if (temp == values[i].size_value) {
1416 agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
1417 agp_bridge->aperture_size_idx = i;
1418 return values[i].size;
1419 }
1420 }
1421
1422 return 0;
1423}
1424
1425static int __intel_8xx_fetch_size(u8 temp)
1426{
1427 int i;
1428 struct aper_size_info_8 *values;
1429
1430 values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
1431
1432 for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
1433 if (temp == values[i].size_value) {
1434 agp_bridge->previous_size =
1435 agp_bridge->current_size = (void *) (values + i);
1436 agp_bridge->aperture_size_idx = i;
1437 return values[i].size;
1438 }
1439 }
1440 return 0;
1441}
1442
1443static int intel_8xx_fetch_size(void)
1444{
1445 u8 temp;
1446
1447 pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
1448 return __intel_8xx_fetch_size(temp);
1449}
1450
1451static int intel_815_fetch_size(void)
1452{
1453 u8 temp;
1454
1455 /* Intel 815 chipsets have a _weird_ APSIZE register with only
1456 * one non-reserved bit, so mask the others out ... */
1457 pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
1458 temp &= (1 << 3);
1459
1460 return __intel_8xx_fetch_size(temp);
1461}
1462
1463static void intel_tlbflush(struct agp_memory *mem)
1464{
1465 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
1466 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
1467}
1468
1469
1470static void intel_8xx_tlbflush(struct agp_memory *mem)
1471{
1472 u32 temp;
1473 pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
1474 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
1475 pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
1476 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
1477}
1478
1479
1480static void intel_cleanup(void)
1481{
1482 u16 temp;
1483 struct aper_size_info_16 *previous_size;
1484
1485 previous_size = A_SIZE_16(agp_bridge->previous_size);
1486 pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
1487 pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
1488 pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
1489}
1490
1491
1492static void intel_8xx_cleanup(void)
1493{
1494 u16 temp;
1495 struct aper_size_info_8 *previous_size;
1496
1497 previous_size = A_SIZE_8(agp_bridge->previous_size);
1498 pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
1499 pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
1500 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
1501}
1502
1503
1504static int intel_configure(void)
1505{
1506 u32 temp;
1507 u16 temp2;
1508 struct aper_size_info_16 *current_size;
1509
1510 current_size = A_SIZE_16(agp_bridge->current_size);
1511
1512 /* aperture size */
1513 pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1514
1515 /* address to map to */
1516 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1517 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1518
1519 /* attbase - aperture base */
1520 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1521
1522 /* agpctrl */
1523 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
1524
1525 /* paccfg/nbxcfg */
1526 pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
1527 pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
1528 (temp2 & ~(1 << 10)) | (1 << 9));
1529 /* clear any possible error conditions */
1530 pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
1531 return 0;
1532}
1533
1534static int intel_815_configure(void)
1535{
1536 u32 temp, addr;
1537 u8 temp2;
1538 struct aper_size_info_8 *current_size;
1539
1540 /* attbase - aperture base */
1541 /* the Intel 815 chipset spec. says that bits 29-31 in the
1542 * ATTBASE register are reserved -> try not to write them */
1543 if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001544 dev_emerg(&agp_bridge->dev->dev, "gatt bus addr too high");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001545 return -EINVAL;
1546 }
1547
1548 current_size = A_SIZE_8(agp_bridge->current_size);
1549
1550 /* aperture size */
1551 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
1552 current_size->size_value);
1553
1554 /* address to map to */
1555 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1556 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1557
1558 pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
1559 addr &= INTEL_815_ATTBASE_MASK;
1560 addr |= agp_bridge->gatt_bus_addr;
1561 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
1562
1563 /* agpctrl */
1564 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1565
1566 /* apcont */
1567 pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
1568 pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
1569
1570 /* clear any possible error conditions */
1571 /* Oddness : this chipset seems to have no ERRSTS register ! */
1572 return 0;
1573}
1574
1575static void intel_820_tlbflush(struct agp_memory *mem)
1576{
1577 return;
1578}
1579
1580static void intel_820_cleanup(void)
1581{
1582 u8 temp;
1583 struct aper_size_info_8 *previous_size;
1584
1585 previous_size = A_SIZE_8(agp_bridge->previous_size);
1586 pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
1587 pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
1588 temp & ~(1 << 1));
1589 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
1590 previous_size->size_value);
1591}
1592
1593
1594static int intel_820_configure(void)
1595{
1596 u32 temp;
1597 u8 temp2;
1598 struct aper_size_info_8 *current_size;
1599
1600 current_size = A_SIZE_8(agp_bridge->current_size);
1601
1602 /* aperture size */
1603 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1604
1605 /* address to map to */
1606 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1607 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1608
1609 /* attbase - aperture base */
1610 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1611
1612 /* agpctrl */
1613 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1614
1615 /* global enable aperture access */
1616 /* This flag is not accessed through MCHCFG register as in */
1617 /* i850 chipset. */
1618 pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
1619 pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
1620 /* clear any possible AGP-related error conditions */
1621 pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
1622 return 0;
1623}
1624
1625static int intel_840_configure(void)
1626{
1627 u32 temp;
1628 u16 temp2;
1629 struct aper_size_info_8 *current_size;
1630
1631 current_size = A_SIZE_8(agp_bridge->current_size);
1632
1633 /* aperture size */
1634 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1635
1636 /* address to map to */
1637 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1638 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1639
1640 /* attbase - aperture base */
1641 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1642
1643 /* agpctrl */
1644 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1645
1646 /* mcgcfg */
1647 pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
1648 pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
1649 /* clear any possible error conditions */
1650 pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
1651 return 0;
1652}
1653
1654static int intel_845_configure(void)
1655{
1656 u32 temp;
1657 u8 temp2;
1658 struct aper_size_info_8 *current_size;
1659
1660 current_size = A_SIZE_8(agp_bridge->current_size);
1661
1662 /* aperture size */
1663 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1664
Matthew Garrettb0825482005-07-29 14:03:39 -07001665 if (agp_bridge->apbase_config != 0) {
1666 pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
1667 agp_bridge->apbase_config);
1668 } else {
1669 /* address to map to */
1670 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1671 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1672 agp_bridge->apbase_config = temp;
1673 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001674
1675 /* attbase - aperture base */
1676 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1677
1678 /* agpctrl */
1679 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1680
1681 /* agpm */
1682 pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
1683 pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
1684 /* clear any possible error conditions */
1685 pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
Dave Airlie2162e6a2007-11-21 16:36:31 +10001686
1687 intel_i830_setup_flush();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001688 return 0;
1689}
1690
1691static int intel_850_configure(void)
1692{
1693 u32 temp;
1694 u16 temp2;
1695 struct aper_size_info_8 *current_size;
1696
1697 current_size = A_SIZE_8(agp_bridge->current_size);
1698
1699 /* aperture size */
1700 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1701
1702 /* address to map to */
1703 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1704 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1705
1706 /* attbase - aperture base */
1707 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1708
1709 /* agpctrl */
1710 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1711
1712 /* mcgcfg */
1713 pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
1714 pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
1715 /* clear any possible AGP-related error conditions */
1716 pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
1717 return 0;
1718}
1719
1720static int intel_860_configure(void)
1721{
1722 u32 temp;
1723 u16 temp2;
1724 struct aper_size_info_8 *current_size;
1725
1726 current_size = A_SIZE_8(agp_bridge->current_size);
1727
1728 /* aperture size */
1729 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1730
1731 /* address to map to */
1732 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1733 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1734
1735 /* attbase - aperture base */
1736 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1737
1738 /* agpctrl */
1739 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1740
1741 /* mcgcfg */
1742 pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
1743 pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
1744 /* clear any possible AGP-related error conditions */
1745 pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
1746 return 0;
1747}
1748
1749static int intel_830mp_configure(void)
1750{
1751 u32 temp;
1752 u16 temp2;
1753 struct aper_size_info_8 *current_size;
1754
1755 current_size = A_SIZE_8(agp_bridge->current_size);
1756
1757 /* aperture size */
1758 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1759
1760 /* address to map to */
1761 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1762 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1763
1764 /* attbase - aperture base */
1765 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1766
1767 /* agpctrl */
1768 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1769
1770 /* gmch */
1771 pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
1772 pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
1773 /* clear any possible AGP-related error conditions */
1774 pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
1775 return 0;
1776}
1777
1778static int intel_7505_configure(void)
1779{
1780 u32 temp;
1781 u16 temp2;
1782 struct aper_size_info_8 *current_size;
1783
1784 current_size = A_SIZE_8(agp_bridge->current_size);
1785
1786 /* aperture size */
1787 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1788
1789 /* address to map to */
1790 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1791 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1792
1793 /* attbase - aperture base */
1794 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1795
1796 /* agpctrl */
1797 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1798
1799 /* mchcfg */
1800 pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
1801 pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
1802
1803 return 0;
1804}
1805
1806/* Setup function */
Dave Jonese5524f32007-02-22 18:41:28 -05001807static const struct gatt_mask intel_generic_masks[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001808{
1809 {.mask = 0x00000017, .type = 0}
1810};
1811
Dave Jonese5524f32007-02-22 18:41:28 -05001812static const struct aper_size_info_8 intel_815_sizes[2] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001813{
1814 {64, 16384, 4, 0},
1815 {32, 8192, 3, 8},
1816};
1817
Dave Jonese5524f32007-02-22 18:41:28 -05001818static const struct aper_size_info_8 intel_8xx_sizes[7] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001819{
1820 {256, 65536, 6, 0},
1821 {128, 32768, 5, 32},
1822 {64, 16384, 4, 48},
1823 {32, 8192, 3, 56},
1824 {16, 4096, 2, 60},
1825 {8, 2048, 1, 62},
1826 {4, 1024, 0, 63}
1827};
1828
Dave Jonese5524f32007-02-22 18:41:28 -05001829static const struct aper_size_info_16 intel_generic_sizes[7] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830{
1831 {256, 65536, 6, 0},
1832 {128, 32768, 5, 32},
1833 {64, 16384, 4, 48},
1834 {32, 8192, 3, 56},
1835 {16, 4096, 2, 60},
1836 {8, 2048, 1, 62},
1837 {4, 1024, 0, 63}
1838};
1839
Dave Jonese5524f32007-02-22 18:41:28 -05001840static const struct aper_size_info_8 intel_830mp_sizes[4] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001841{
1842 {256, 65536, 6, 0},
1843 {128, 32768, 5, 32},
1844 {64, 16384, 4, 48},
1845 {32, 8192, 3, 56}
1846};
1847
Dave Jonese5524f32007-02-22 18:41:28 -05001848static const struct agp_bridge_driver intel_generic_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001849 .owner = THIS_MODULE,
1850 .aperture_sizes = intel_generic_sizes,
1851 .size_type = U16_APER_SIZE,
1852 .num_aperture_sizes = 7,
1853 .configure = intel_configure,
1854 .fetch_size = intel_fetch_size,
1855 .cleanup = intel_cleanup,
1856 .tlb_flush = intel_tlbflush,
1857 .mask_memory = agp_generic_mask_memory,
1858 .masks = intel_generic_masks,
1859 .agp_enable = agp_generic_enable,
1860 .cache_flush = global_cache_flush,
1861 .create_gatt_table = agp_generic_create_gatt_table,
1862 .free_gatt_table = agp_generic_free_gatt_table,
1863 .insert_memory = agp_generic_insert_memory,
1864 .remove_memory = agp_generic_remove_memory,
1865 .alloc_by_type = agp_generic_alloc_by_type,
1866 .free_by_type = agp_generic_free_by_type,
1867 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001868 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001869 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001870 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001871 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001872};
1873
Dave Jonese5524f32007-02-22 18:41:28 -05001874static const struct agp_bridge_driver intel_810_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001875 .owner = THIS_MODULE,
1876 .aperture_sizes = intel_i810_sizes,
1877 .size_type = FIXED_APER_SIZE,
1878 .num_aperture_sizes = 2,
Joe Perchesc7258012008-03-26 14:10:02 -07001879 .needs_scratch_page = true,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001880 .configure = intel_i810_configure,
1881 .fetch_size = intel_i810_fetch_size,
1882 .cleanup = intel_i810_cleanup,
1883 .tlb_flush = intel_i810_tlbflush,
1884 .mask_memory = intel_i810_mask_memory,
1885 .masks = intel_i810_masks,
1886 .agp_enable = intel_i810_agp_enable,
1887 .cache_flush = global_cache_flush,
1888 .create_gatt_table = agp_generic_create_gatt_table,
1889 .free_gatt_table = agp_generic_free_gatt_table,
1890 .insert_memory = intel_i810_insert_entries,
1891 .remove_memory = intel_i810_remove_entries,
1892 .alloc_by_type = intel_i810_alloc_by_type,
1893 .free_by_type = intel_i810_free_by_type,
1894 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001895 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001896 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001897 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001898 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899};
1900
Dave Jonese5524f32007-02-22 18:41:28 -05001901static const struct agp_bridge_driver intel_815_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001902 .owner = THIS_MODULE,
1903 .aperture_sizes = intel_815_sizes,
1904 .size_type = U8_APER_SIZE,
1905 .num_aperture_sizes = 2,
1906 .configure = intel_815_configure,
1907 .fetch_size = intel_815_fetch_size,
1908 .cleanup = intel_8xx_cleanup,
1909 .tlb_flush = intel_8xx_tlbflush,
1910 .mask_memory = agp_generic_mask_memory,
1911 .masks = intel_generic_masks,
1912 .agp_enable = agp_generic_enable,
1913 .cache_flush = global_cache_flush,
1914 .create_gatt_table = agp_generic_create_gatt_table,
1915 .free_gatt_table = agp_generic_free_gatt_table,
1916 .insert_memory = agp_generic_insert_memory,
1917 .remove_memory = agp_generic_remove_memory,
1918 .alloc_by_type = agp_generic_alloc_by_type,
1919 .free_by_type = agp_generic_free_by_type,
1920 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001921 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001922 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001923 .agp_destroy_pages = agp_generic_destroy_pages,
Dave Airlie62c96b92008-06-19 14:27:53 +10001924 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001925};
1926
Dave Jonese5524f32007-02-22 18:41:28 -05001927static const struct agp_bridge_driver intel_830_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001928 .owner = THIS_MODULE,
1929 .aperture_sizes = intel_i830_sizes,
1930 .size_type = FIXED_APER_SIZE,
Dave Jonesc14635e2006-09-06 11:59:35 -04001931 .num_aperture_sizes = 4,
Joe Perchesc7258012008-03-26 14:10:02 -07001932 .needs_scratch_page = true,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001933 .configure = intel_i830_configure,
1934 .fetch_size = intel_i830_fetch_size,
1935 .cleanup = intel_i830_cleanup,
1936 .tlb_flush = intel_i810_tlbflush,
1937 .mask_memory = intel_i810_mask_memory,
1938 .masks = intel_i810_masks,
1939 .agp_enable = intel_i810_agp_enable,
1940 .cache_flush = global_cache_flush,
1941 .create_gatt_table = intel_i830_create_gatt_table,
1942 .free_gatt_table = intel_i830_free_gatt_table,
1943 .insert_memory = intel_i830_insert_entries,
1944 .remove_memory = intel_i830_remove_entries,
1945 .alloc_by_type = intel_i830_alloc_by_type,
1946 .free_by_type = intel_i810_free_by_type,
1947 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001948 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001949 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001950 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001951 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
Dave Airlie2162e6a2007-11-21 16:36:31 +10001952 .chipset_flush = intel_i830_chipset_flush,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001953};
1954
Dave Jonese5524f32007-02-22 18:41:28 -05001955static const struct agp_bridge_driver intel_820_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001956 .owner = THIS_MODULE,
1957 .aperture_sizes = intel_8xx_sizes,
1958 .size_type = U8_APER_SIZE,
1959 .num_aperture_sizes = 7,
1960 .configure = intel_820_configure,
1961 .fetch_size = intel_8xx_fetch_size,
1962 .cleanup = intel_820_cleanup,
1963 .tlb_flush = intel_820_tlbflush,
1964 .mask_memory = agp_generic_mask_memory,
1965 .masks = intel_generic_masks,
1966 .agp_enable = agp_generic_enable,
1967 .cache_flush = global_cache_flush,
1968 .create_gatt_table = agp_generic_create_gatt_table,
1969 .free_gatt_table = agp_generic_free_gatt_table,
1970 .insert_memory = agp_generic_insert_memory,
1971 .remove_memory = agp_generic_remove_memory,
1972 .alloc_by_type = agp_generic_alloc_by_type,
1973 .free_by_type = agp_generic_free_by_type,
1974 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001975 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001976 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001977 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001978 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001979};
1980
Dave Jonese5524f32007-02-22 18:41:28 -05001981static const struct agp_bridge_driver intel_830mp_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001982 .owner = THIS_MODULE,
1983 .aperture_sizes = intel_830mp_sizes,
1984 .size_type = U8_APER_SIZE,
1985 .num_aperture_sizes = 4,
1986 .configure = intel_830mp_configure,
1987 .fetch_size = intel_8xx_fetch_size,
1988 .cleanup = intel_8xx_cleanup,
1989 .tlb_flush = intel_8xx_tlbflush,
1990 .mask_memory = agp_generic_mask_memory,
1991 .masks = intel_generic_masks,
1992 .agp_enable = agp_generic_enable,
1993 .cache_flush = global_cache_flush,
1994 .create_gatt_table = agp_generic_create_gatt_table,
1995 .free_gatt_table = agp_generic_free_gatt_table,
1996 .insert_memory = agp_generic_insert_memory,
1997 .remove_memory = agp_generic_remove_memory,
1998 .alloc_by_type = agp_generic_alloc_by_type,
1999 .free_by_type = agp_generic_free_by_type,
2000 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002001 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002002 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002003 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002004 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002005};
2006
Dave Jonese5524f32007-02-22 18:41:28 -05002007static const struct agp_bridge_driver intel_840_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002008 .owner = THIS_MODULE,
2009 .aperture_sizes = intel_8xx_sizes,
2010 .size_type = U8_APER_SIZE,
2011 .num_aperture_sizes = 7,
2012 .configure = intel_840_configure,
2013 .fetch_size = intel_8xx_fetch_size,
2014 .cleanup = intel_8xx_cleanup,
2015 .tlb_flush = intel_8xx_tlbflush,
2016 .mask_memory = agp_generic_mask_memory,
2017 .masks = intel_generic_masks,
2018 .agp_enable = agp_generic_enable,
2019 .cache_flush = global_cache_flush,
2020 .create_gatt_table = agp_generic_create_gatt_table,
2021 .free_gatt_table = agp_generic_free_gatt_table,
2022 .insert_memory = agp_generic_insert_memory,
2023 .remove_memory = agp_generic_remove_memory,
2024 .alloc_by_type = agp_generic_alloc_by_type,
2025 .free_by_type = agp_generic_free_by_type,
2026 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002027 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002028 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002029 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002030 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002031};
2032
Dave Jonese5524f32007-02-22 18:41:28 -05002033static const struct agp_bridge_driver intel_845_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002034 .owner = THIS_MODULE,
2035 .aperture_sizes = intel_8xx_sizes,
2036 .size_type = U8_APER_SIZE,
2037 .num_aperture_sizes = 7,
2038 .configure = intel_845_configure,
2039 .fetch_size = intel_8xx_fetch_size,
2040 .cleanup = intel_8xx_cleanup,
2041 .tlb_flush = intel_8xx_tlbflush,
2042 .mask_memory = agp_generic_mask_memory,
2043 .masks = intel_generic_masks,
2044 .agp_enable = agp_generic_enable,
2045 .cache_flush = global_cache_flush,
2046 .create_gatt_table = agp_generic_create_gatt_table,
2047 .free_gatt_table = agp_generic_free_gatt_table,
2048 .insert_memory = agp_generic_insert_memory,
2049 .remove_memory = agp_generic_remove_memory,
2050 .alloc_by_type = agp_generic_alloc_by_type,
2051 .free_by_type = agp_generic_free_by_type,
2052 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002053 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002054 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002055 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002056 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Dave Airlie2162e6a2007-11-21 16:36:31 +10002057 .chipset_flush = intel_i830_chipset_flush,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002058};
2059
Dave Jonese5524f32007-02-22 18:41:28 -05002060static const struct agp_bridge_driver intel_850_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002061 .owner = THIS_MODULE,
2062 .aperture_sizes = intel_8xx_sizes,
2063 .size_type = U8_APER_SIZE,
2064 .num_aperture_sizes = 7,
2065 .configure = intel_850_configure,
2066 .fetch_size = intel_8xx_fetch_size,
2067 .cleanup = intel_8xx_cleanup,
2068 .tlb_flush = intel_8xx_tlbflush,
2069 .mask_memory = agp_generic_mask_memory,
2070 .masks = intel_generic_masks,
2071 .agp_enable = agp_generic_enable,
2072 .cache_flush = global_cache_flush,
2073 .create_gatt_table = agp_generic_create_gatt_table,
2074 .free_gatt_table = agp_generic_free_gatt_table,
2075 .insert_memory = agp_generic_insert_memory,
2076 .remove_memory = agp_generic_remove_memory,
2077 .alloc_by_type = agp_generic_alloc_by_type,
2078 .free_by_type = agp_generic_free_by_type,
2079 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002080 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002081 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002082 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002083 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002084};
2085
Dave Jonese5524f32007-02-22 18:41:28 -05002086static const struct agp_bridge_driver intel_860_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002087 .owner = THIS_MODULE,
2088 .aperture_sizes = intel_8xx_sizes,
2089 .size_type = U8_APER_SIZE,
2090 .num_aperture_sizes = 7,
2091 .configure = intel_860_configure,
2092 .fetch_size = intel_8xx_fetch_size,
2093 .cleanup = intel_8xx_cleanup,
2094 .tlb_flush = intel_8xx_tlbflush,
2095 .mask_memory = agp_generic_mask_memory,
2096 .masks = intel_generic_masks,
2097 .agp_enable = agp_generic_enable,
2098 .cache_flush = global_cache_flush,
2099 .create_gatt_table = agp_generic_create_gatt_table,
2100 .free_gatt_table = agp_generic_free_gatt_table,
2101 .insert_memory = agp_generic_insert_memory,
2102 .remove_memory = agp_generic_remove_memory,
2103 .alloc_by_type = agp_generic_alloc_by_type,
2104 .free_by_type = agp_generic_free_by_type,
2105 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002106 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002107 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002108 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002109 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002110};
2111
Dave Jonese5524f32007-02-22 18:41:28 -05002112static const struct agp_bridge_driver intel_915_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002113 .owner = THIS_MODULE,
2114 .aperture_sizes = intel_i830_sizes,
2115 .size_type = FIXED_APER_SIZE,
Dave Jonesc14635e2006-09-06 11:59:35 -04002116 .num_aperture_sizes = 4,
Joe Perchesc7258012008-03-26 14:10:02 -07002117 .needs_scratch_page = true,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002118 .configure = intel_i915_configure,
Eric Anholtc41e0de2006-12-19 12:57:24 -08002119 .fetch_size = intel_i9xx_fetch_size,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002120 .cleanup = intel_i915_cleanup,
2121 .tlb_flush = intel_i810_tlbflush,
2122 .mask_memory = intel_i810_mask_memory,
2123 .masks = intel_i810_masks,
2124 .agp_enable = intel_i810_agp_enable,
2125 .cache_flush = global_cache_flush,
2126 .create_gatt_table = intel_i915_create_gatt_table,
2127 .free_gatt_table = intel_i830_free_gatt_table,
2128 .insert_memory = intel_i915_insert_entries,
2129 .remove_memory = intel_i915_remove_entries,
2130 .alloc_by_type = intel_i830_alloc_by_type,
2131 .free_by_type = intel_i810_free_by_type,
2132 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002133 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002134 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002135 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002136 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
Dave Airlie6c00a612007-10-29 18:06:10 +10002137 .chipset_flush = intel_i915_chipset_flush,
Zhenyu Wang17661682009-07-27 12:59:57 +01002138#ifdef USE_PCI_DMA_API
2139 .agp_map_page = intel_agp_map_page,
2140 .agp_unmap_page = intel_agp_unmap_page,
2141 .agp_map_memory = intel_agp_map_memory,
2142 .agp_unmap_memory = intel_agp_unmap_memory,
2143#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002144};
2145
Dave Jonese5524f32007-02-22 18:41:28 -05002146static const struct agp_bridge_driver intel_i965_driver = {
Dave Airlie62c96b92008-06-19 14:27:53 +10002147 .owner = THIS_MODULE,
2148 .aperture_sizes = intel_i830_sizes,
2149 .size_type = FIXED_APER_SIZE,
2150 .num_aperture_sizes = 4,
2151 .needs_scratch_page = true,
Dave Airlie0e480e52008-06-19 14:57:31 +10002152 .configure = intel_i915_configure,
2153 .fetch_size = intel_i9xx_fetch_size,
Dave Airlie62c96b92008-06-19 14:27:53 +10002154 .cleanup = intel_i915_cleanup,
2155 .tlb_flush = intel_i810_tlbflush,
2156 .mask_memory = intel_i965_mask_memory,
2157 .masks = intel_i810_masks,
2158 .agp_enable = intel_i810_agp_enable,
2159 .cache_flush = global_cache_flush,
2160 .create_gatt_table = intel_i965_create_gatt_table,
2161 .free_gatt_table = intel_i830_free_gatt_table,
2162 .insert_memory = intel_i915_insert_entries,
2163 .remove_memory = intel_i915_remove_entries,
2164 .alloc_by_type = intel_i830_alloc_by_type,
2165 .free_by_type = intel_i810_free_by_type,
2166 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002167 .agp_alloc_pages = agp_generic_alloc_pages,
Dave Airlie62c96b92008-06-19 14:27:53 +10002168 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002169 .agp_destroy_pages = agp_generic_destroy_pages,
Dave Airlie62c96b92008-06-19 14:27:53 +10002170 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
Dave Airlie6c00a612007-10-29 18:06:10 +10002171 .chipset_flush = intel_i915_chipset_flush,
Zhenyu Wang17661682009-07-27 12:59:57 +01002172#ifdef USE_PCI_DMA_API
2173 .agp_map_page = intel_agp_map_page,
2174 .agp_unmap_page = intel_agp_unmap_page,
2175 .agp_map_memory = intel_agp_map_memory,
2176 .agp_unmap_memory = intel_agp_unmap_memory,
2177#endif
Eric Anholt65c25aa2006-09-06 11:57:18 -04002178};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002179
Dave Jonese5524f32007-02-22 18:41:28 -05002180static const struct agp_bridge_driver intel_7505_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002181 .owner = THIS_MODULE,
2182 .aperture_sizes = intel_8xx_sizes,
2183 .size_type = U8_APER_SIZE,
2184 .num_aperture_sizes = 7,
2185 .configure = intel_7505_configure,
2186 .fetch_size = intel_8xx_fetch_size,
2187 .cleanup = intel_8xx_cleanup,
2188 .tlb_flush = intel_8xx_tlbflush,
2189 .mask_memory = agp_generic_mask_memory,
2190 .masks = intel_generic_masks,
2191 .agp_enable = agp_generic_enable,
2192 .cache_flush = global_cache_flush,
2193 .create_gatt_table = agp_generic_create_gatt_table,
2194 .free_gatt_table = agp_generic_free_gatt_table,
2195 .insert_memory = agp_generic_insert_memory,
2196 .remove_memory = agp_generic_remove_memory,
2197 .alloc_by_type = agp_generic_alloc_by_type,
2198 .free_by_type = agp_generic_free_by_type,
2199 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002200 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002201 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002202 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002203 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002204};
2205
Wang Zhenyu874808c62007-06-06 11:16:25 +08002206static const struct agp_bridge_driver intel_g33_driver = {
Dave Airlie62c96b92008-06-19 14:27:53 +10002207 .owner = THIS_MODULE,
2208 .aperture_sizes = intel_i830_sizes,
2209 .size_type = FIXED_APER_SIZE,
2210 .num_aperture_sizes = 4,
2211 .needs_scratch_page = true,
2212 .configure = intel_i915_configure,
2213 .fetch_size = intel_i9xx_fetch_size,
2214 .cleanup = intel_i915_cleanup,
2215 .tlb_flush = intel_i810_tlbflush,
2216 .mask_memory = intel_i965_mask_memory,
2217 .masks = intel_i810_masks,
2218 .agp_enable = intel_i810_agp_enable,
2219 .cache_flush = global_cache_flush,
2220 .create_gatt_table = intel_i915_create_gatt_table,
2221 .free_gatt_table = intel_i830_free_gatt_table,
2222 .insert_memory = intel_i915_insert_entries,
2223 .remove_memory = intel_i915_remove_entries,
2224 .alloc_by_type = intel_i830_alloc_by_type,
2225 .free_by_type = intel_i810_free_by_type,
2226 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002227 .agp_alloc_pages = agp_generic_alloc_pages,
Dave Airlie62c96b92008-06-19 14:27:53 +10002228 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002229 .agp_destroy_pages = agp_generic_destroy_pages,
Dave Airlie62c96b92008-06-19 14:27:53 +10002230 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
Dave Airlie6c00a612007-10-29 18:06:10 +10002231 .chipset_flush = intel_i915_chipset_flush,
Zhenyu Wang17661682009-07-27 12:59:57 +01002232#ifdef USE_PCI_DMA_API
2233 .agp_map_page = intel_agp_map_page,
2234 .agp_unmap_page = intel_agp_unmap_page,
2235 .agp_map_memory = intel_agp_map_memory,
2236 .agp_unmap_memory = intel_agp_unmap_memory,
2237#endif
Wang Zhenyu874808c62007-06-06 11:16:25 +08002238};
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002239
2240static int find_gmch(u16 device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002241{
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002242 struct pci_dev *gmch_device;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002243
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002244 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
2245 if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
2246 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
Dave Airlief011ae72008-01-25 11:23:04 +10002247 device, gmch_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002248 }
2249
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002250 if (!gmch_device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002251 return 0;
2252
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002253 intel_private.pcidev = gmch_device;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002254 return 1;
2255}
2256
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002257/* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
2258 * driver and gmch_driver must be non-null, and find_gmch will determine
2259 * which one should be used if a gmch_chip_id is present.
2260 */
2261static const struct intel_driver_description {
2262 unsigned int chip_id;
2263 unsigned int gmch_chip_id;
Wang Zhenyu88889852007-06-14 10:01:04 +08002264 unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002265 char *name;
2266 const struct agp_bridge_driver *driver;
2267 const struct agp_bridge_driver *gmch_driver;
2268} intel_agp_chipsets[] = {
Wang Zhenyu88889852007-06-14 10:01:04 +08002269 { PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
2270 { PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
2271 { PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
2272 { PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002273 NULL, &intel_810_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002274 { PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002275 NULL, &intel_810_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002276 { PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002277 NULL, &intel_810_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002278 { PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
2279 &intel_815_driver, &intel_810_driver },
2280 { PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
2281 { PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
2282 { PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002283 &intel_830mp_driver, &intel_830_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002284 { PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
2285 { PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
2286 { PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002287 &intel_845_driver, &intel_830_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002288 { PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
Stefan Husemann347486b2009-04-13 14:40:10 -07002289 { PCI_DEVICE_ID_INTEL_82854_HB, PCI_DEVICE_ID_INTEL_82854_IG, 0, "854",
2290 &intel_845_driver, &intel_830_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002291 { PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
2292 { PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002293 &intel_845_driver, &intel_830_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002294 { PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
2295 { PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002296 &intel_845_driver, &intel_830_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002297 { PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
Carlos Martíne914a362008-01-24 10:34:09 +10002298 { PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, 0, "E7221 (i915)",
2299 NULL, &intel_915_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002300 { PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002301 NULL, &intel_915_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002302 { PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002303 NULL, &intel_915_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002304 { PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002305 NULL, &intel_915_driver },
Zhenyu Wangdde47872007-07-26 09:18:09 +08002306 { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002307 NULL, &intel_915_driver },
Zhenyu Wangdde47872007-07-26 09:18:09 +08002308 { PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002309 NULL, &intel_915_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002310 { PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002311 NULL, &intel_i965_driver },
Zhenyu Wang9119f852008-01-23 15:49:26 +10002312 { PCI_DEVICE_ID_INTEL_82G35_HB, PCI_DEVICE_ID_INTEL_82G35_IG, 0, "G35",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002313 NULL, &intel_i965_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002314 { PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002315 NULL, &intel_i965_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002316 { PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002317 NULL, &intel_i965_driver },
Zhenyu Wangdde47872007-07-26 09:18:09 +08002318 { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002319 NULL, &intel_i965_driver },
Zhenyu Wangdde47872007-07-26 09:18:09 +08002320 { PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002321 NULL, &intel_i965_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002322 { PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
2323 { PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
2324 { PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002325 NULL, &intel_g33_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002326 { PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002327 NULL, &intel_g33_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002328 { PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002329 NULL, &intel_g33_driver },
Shaohua Li21778322009-02-23 15:19:16 +08002330 { PCI_DEVICE_ID_INTEL_IGDGM_HB, PCI_DEVICE_ID_INTEL_IGDGM_IG, 0, "IGD",
2331 NULL, &intel_g33_driver },
2332 { PCI_DEVICE_ID_INTEL_IGDG_HB, PCI_DEVICE_ID_INTEL_IGDG_IG, 0, "IGD",
2333 NULL, &intel_g33_driver },
Zhenyu Wang99d32bd2008-07-30 12:26:50 -07002334 { PCI_DEVICE_ID_INTEL_GM45_HB, PCI_DEVICE_ID_INTEL_GM45_IG, 0,
Eric Anholtb854b2a2008-12-22 18:56:27 -08002335 "Mobile Intel® GM45 Express", NULL, &intel_i965_driver },
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10002336 { PCI_DEVICE_ID_INTEL_IGD_E_HB, PCI_DEVICE_ID_INTEL_IGD_E_IG, 0,
2337 "Intel Integrated Graphics Device", NULL, &intel_i965_driver },
2338 { PCI_DEVICE_ID_INTEL_Q45_HB, PCI_DEVICE_ID_INTEL_Q45_IG, 0,
2339 "Q45/Q43", NULL, &intel_i965_driver },
2340 { PCI_DEVICE_ID_INTEL_G45_HB, PCI_DEVICE_ID_INTEL_G45_IG, 0,
2341 "G45/G43", NULL, &intel_i965_driver },
Zhenyu Wanga50ccc62008-11-17 14:39:00 +08002342 { PCI_DEVICE_ID_INTEL_G41_HB, PCI_DEVICE_ID_INTEL_G41_IG, 0,
2343 "G41", NULL, &intel_i965_driver },
Zhenyu Wang32cb0552009-06-05 15:38:36 +08002344 { PCI_DEVICE_ID_INTEL_IGDNG_D_HB, PCI_DEVICE_ID_INTEL_IGDNG_D_IG, 0,
2345 "IGDNG/D", NULL, &intel_i965_driver },
2346 { PCI_DEVICE_ID_INTEL_IGDNG_M_HB, PCI_DEVICE_ID_INTEL_IGDNG_M_IG, 0,
2347 "IGDNG/M", NULL, &intel_i965_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002348 { 0, 0, 0, NULL, NULL, NULL }
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002349};
2350
Linus Torvalds1da177e2005-04-16 15:20:36 -07002351static int __devinit agp_intel_probe(struct pci_dev *pdev,
2352 const struct pci_device_id *ent)
2353{
2354 struct agp_bridge_data *bridge;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002355 u8 cap_ptr = 0;
2356 struct resource *r;
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002357 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002358
2359 cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
2360
2361 bridge = agp_alloc_bridge();
2362 if (!bridge)
2363 return -ENOMEM;
2364
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002365 for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
2366 /* In case that multiple models of gfx chip may
2367 stand on same host bridge type, this can be
2368 sure we detect the right IGD. */
Wang Zhenyu88889852007-06-14 10:01:04 +08002369 if (pdev->device == intel_agp_chipsets[i].chip_id) {
2370 if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
2371 find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
2372 bridge->driver =
2373 intel_agp_chipsets[i].gmch_driver;
2374 break;
2375 } else if (intel_agp_chipsets[i].multi_gmch_chip) {
2376 continue;
2377 } else {
2378 bridge->driver = intel_agp_chipsets[i].driver;
2379 break;
2380 }
2381 }
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002382 }
2383
2384 if (intel_agp_chipsets[i].name == NULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002385 if (cap_ptr)
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07002386 dev_warn(&pdev->dev, "unsupported Intel chipset [%04x/%04x]\n",
2387 pdev->vendor, pdev->device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002388 agp_put_bridge(bridge);
2389 return -ENODEV;
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002390 }
2391
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002392 if (bridge->driver == NULL) {
Wang Zhenyu47d46372007-06-21 13:43:18 +08002393 /* bridge has no AGP and no IGD detected */
2394 if (cap_ptr)
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07002395 dev_warn(&pdev->dev, "can't find bridge device (chip_id: %04x)\n",
2396 intel_agp_chipsets[i].gmch_chip_id);
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002397 agp_put_bridge(bridge);
2398 return -ENODEV;
Dave Airlief011ae72008-01-25 11:23:04 +10002399 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002400
2401 bridge->dev = pdev;
2402 bridge->capndx = cap_ptr;
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08002403 bridge->dev_private_data = &intel_private;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002404
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07002405 dev_info(&pdev->dev, "Intel %s Chipset\n", intel_agp_chipsets[i].name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002406
2407 /*
2408 * The following fixes the case where the BIOS has "forgotten" to
2409 * provide an address range for the GART.
2410 * 20030610 - hamish@zot.org
2411 */
2412 r = &pdev->resource[0];
2413 if (!r->start && r->end) {
Dave Jones6a92a4e2006-02-28 00:54:25 -05002414 if (pci_assign_resource(pdev, 0)) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07002415 dev_err(&pdev->dev, "can't assign resource 0\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002416 agp_put_bridge(bridge);
2417 return -ENODEV;
2418 }
2419 }
2420
2421 /*
2422 * If the device has not been properly setup, the following will catch
2423 * the problem and should stop the system from crashing.
2424 * 20030610 - hamish@zot.org
2425 */
2426 if (pci_enable_device(pdev)) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07002427 dev_err(&pdev->dev, "can't enable PCI device\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002428 agp_put_bridge(bridge);
2429 return -ENODEV;
2430 }
2431
2432 /* Fill in the mode register */
2433 if (cap_ptr) {
2434 pci_read_config_dword(pdev,
2435 bridge->capndx+PCI_AGP_STATUS,
2436 &bridge->mode);
2437 }
2438
2439 pci_set_drvdata(pdev, bridge);
2440 return agp_add_bridge(bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002441}
2442
2443static void __devexit agp_intel_remove(struct pci_dev *pdev)
2444{
2445 struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
2446
2447 agp_remove_bridge(bridge);
2448
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08002449 if (intel_private.pcidev)
2450 pci_dev_put(intel_private.pcidev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002451
2452 agp_put_bridge(bridge);
2453}
2454
Alexey Dobriyan85be7d62006-08-12 02:02:02 +04002455#ifdef CONFIG_PM
Linus Torvalds1da177e2005-04-16 15:20:36 -07002456static int agp_intel_resume(struct pci_dev *pdev)
2457{
2458 struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
Keith Packarda8c84df2008-07-31 15:48:07 +10002459 int ret_val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002460
2461 pci_restore_state(pdev);
2462
Wang Zhenyu4b953202007-01-17 11:07:54 +08002463 /* We should restore our graphics device's config space,
2464 * as host bridge (00:00) resumes before graphics device (02:00),
2465 * then our access to its pci space can work right.
2466 */
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08002467 if (intel_private.pcidev)
2468 pci_restore_state(intel_private.pcidev);
Wang Zhenyu4b953202007-01-17 11:07:54 +08002469
Linus Torvalds1da177e2005-04-16 15:20:36 -07002470 if (bridge->driver == &intel_generic_driver)
2471 intel_configure();
2472 else if (bridge->driver == &intel_850_driver)
2473 intel_850_configure();
2474 else if (bridge->driver == &intel_845_driver)
2475 intel_845_configure();
2476 else if (bridge->driver == &intel_830mp_driver)
2477 intel_830mp_configure();
2478 else if (bridge->driver == &intel_915_driver)
2479 intel_i915_configure();
2480 else if (bridge->driver == &intel_830_driver)
2481 intel_i830_configure();
2482 else if (bridge->driver == &intel_810_driver)
2483 intel_i810_configure();
Dave Jones08da3f42006-09-10 21:09:26 -04002484 else if (bridge->driver == &intel_i965_driver)
2485 intel_i915_configure();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002486
Keith Packarda8c84df2008-07-31 15:48:07 +10002487 ret_val = agp_rebind_memory();
2488 if (ret_val != 0)
2489 return ret_val;
2490
Linus Torvalds1da177e2005-04-16 15:20:36 -07002491 return 0;
2492}
Alexey Dobriyan85be7d62006-08-12 02:02:02 +04002493#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002494
2495static struct pci_device_id agp_intel_pci_table[] = {
2496#define ID(x) \
2497 { \
2498 .class = (PCI_CLASS_BRIDGE_HOST << 8), \
2499 .class_mask = ~0, \
2500 .vendor = PCI_VENDOR_ID_INTEL, \
2501 .device = x, \
2502 .subvendor = PCI_ANY_ID, \
2503 .subdevice = PCI_ANY_ID, \
2504 }
2505 ID(PCI_DEVICE_ID_INTEL_82443LX_0),
2506 ID(PCI_DEVICE_ID_INTEL_82443BX_0),
2507 ID(PCI_DEVICE_ID_INTEL_82443GX_0),
2508 ID(PCI_DEVICE_ID_INTEL_82810_MC1),
2509 ID(PCI_DEVICE_ID_INTEL_82810_MC3),
2510 ID(PCI_DEVICE_ID_INTEL_82810E_MC),
2511 ID(PCI_DEVICE_ID_INTEL_82815_MC),
2512 ID(PCI_DEVICE_ID_INTEL_82820_HB),
2513 ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
2514 ID(PCI_DEVICE_ID_INTEL_82830_HB),
2515 ID(PCI_DEVICE_ID_INTEL_82840_HB),
2516 ID(PCI_DEVICE_ID_INTEL_82845_HB),
2517 ID(PCI_DEVICE_ID_INTEL_82845G_HB),
2518 ID(PCI_DEVICE_ID_INTEL_82850_HB),
Stefan Husemann347486b2009-04-13 14:40:10 -07002519 ID(PCI_DEVICE_ID_INTEL_82854_HB),
Linus Torvalds1da177e2005-04-16 15:20:36 -07002520 ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
2521 ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
2522 ID(PCI_DEVICE_ID_INTEL_82860_HB),
2523 ID(PCI_DEVICE_ID_INTEL_82865_HB),
2524 ID(PCI_DEVICE_ID_INTEL_82875_HB),
2525 ID(PCI_DEVICE_ID_INTEL_7505_0),
2526 ID(PCI_DEVICE_ID_INTEL_7205_0),
Carlos Martíne914a362008-01-24 10:34:09 +10002527 ID(PCI_DEVICE_ID_INTEL_E7221_HB),
Linus Torvalds1da177e2005-04-16 15:20:36 -07002528 ID(PCI_DEVICE_ID_INTEL_82915G_HB),
2529 ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
Alan Hourihaned0de98f2005-05-31 19:50:49 +01002530 ID(PCI_DEVICE_ID_INTEL_82945G_HB),
Alan Hourihane3b0e8ea2006-01-19 14:08:40 +00002531 ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
Zhenyu Wangdde47872007-07-26 09:18:09 +08002532 ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
Shaohua Li21778322009-02-23 15:19:16 +08002533 ID(PCI_DEVICE_ID_INTEL_IGDGM_HB),
2534 ID(PCI_DEVICE_ID_INTEL_IGDG_HB),
Eric Anholt65c25aa2006-09-06 11:57:18 -04002535 ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
Zhenyu Wang9119f852008-01-23 15:49:26 +10002536 ID(PCI_DEVICE_ID_INTEL_82G35_HB),
Eric Anholt65c25aa2006-09-06 11:57:18 -04002537 ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
2538 ID(PCI_DEVICE_ID_INTEL_82965G_HB),
Wang Zhenyu4598af32007-04-09 08:51:36 +08002539 ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
Zhenyu Wangdde47872007-07-26 09:18:09 +08002540 ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
Wang Zhenyu874808c62007-06-06 11:16:25 +08002541 ID(PCI_DEVICE_ID_INTEL_G33_HB),
2542 ID(PCI_DEVICE_ID_INTEL_Q35_HB),
2543 ID(PCI_DEVICE_ID_INTEL_Q33_HB),
Zhenyu Wang99d32bd2008-07-30 12:26:50 -07002544 ID(PCI_DEVICE_ID_INTEL_GM45_HB),
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10002545 ID(PCI_DEVICE_ID_INTEL_IGD_E_HB),
2546 ID(PCI_DEVICE_ID_INTEL_Q45_HB),
2547 ID(PCI_DEVICE_ID_INTEL_G45_HB),
Zhenyu Wanga50ccc62008-11-17 14:39:00 +08002548 ID(PCI_DEVICE_ID_INTEL_G41_HB),
Zhenyu Wang32cb0552009-06-05 15:38:36 +08002549 ID(PCI_DEVICE_ID_INTEL_IGDNG_D_HB),
2550 ID(PCI_DEVICE_ID_INTEL_IGDNG_M_HB),
Linus Torvalds1da177e2005-04-16 15:20:36 -07002551 { }
2552};
2553
2554MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
2555
2556static struct pci_driver agp_intel_pci_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002557 .name = "agpgart-intel",
2558 .id_table = agp_intel_pci_table,
2559 .probe = agp_intel_probe,
2560 .remove = __devexit_p(agp_intel_remove),
Alexey Dobriyan85be7d62006-08-12 02:02:02 +04002561#ifdef CONFIG_PM
Linus Torvalds1da177e2005-04-16 15:20:36 -07002562 .resume = agp_intel_resume,
Alexey Dobriyan85be7d62006-08-12 02:02:02 +04002563#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002564};
2565
2566static int __init agp_intel_init(void)
2567{
2568 if (agp_off)
2569 return -EINVAL;
2570 return pci_register_driver(&agp_intel_pci_driver);
2571}
2572
2573static void __exit agp_intel_cleanup(void)
2574{
2575 pci_unregister_driver(&agp_intel_pci_driver);
2576}
2577
2578module_init(agp_intel_init);
2579module_exit(agp_intel_cleanup);
2580
Dave Jonesf4432c52008-10-20 13:31:45 -04002581MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002582MODULE_LICENSE("GPL and additional rights");