blob: c98315c197edf1a7842f7eccd8eeb6d1e02c286c [file] [log] [blame]
Pierre Ossmand129bce2006-03-24 03:18:17 -08001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/sdhci.h - Secure Digital Host Controller Interface driver
Pierre Ossmand129bce2006-03-24 03:18:17 -08003 *
Pierre Ossmanb69c9052008-03-08 23:44:25 +01004 * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
Pierre Ossmand129bce2006-03-24 03:18:17 -08005 *
6 * This program is free software; you can redistribute it and/or modify
Pierre Ossman643f7202006-09-30 23:27:52 -07007 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or (at
9 * your option) any later version.
Pierre Ossmand129bce2006-03-24 03:18:17 -080010 */
Albert Herranzc0bba0d2009-12-17 15:27:19 -080011#ifndef __SDHCI_H
12#define __SDHCI_H
Pierre Ossmand129bce2006-03-24 03:18:17 -080013
Andrew Morton0c7ad102008-07-25 19:44:35 -070014#include <linux/scatterlist.h>
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030015#include <linux/compiler.h>
16#include <linux/types.h>
17#include <linux/io.h>
Andrew Morton0c7ad102008-07-25 19:44:35 -070018
Pierre Ossmand129bce2006-03-24 03:18:17 -080019/*
Pierre Ossmand129bce2006-03-24 03:18:17 -080020 * Controller registers
21 */
22
23#define SDHCI_DMA_ADDRESS 0x00
24
25#define SDHCI_BLOCK_SIZE 0x04
Pierre Ossmanbab76962006-07-02 16:51:35 +010026#define SDHCI_MAKE_BLKSZ(dma, blksz) (((dma & 0x7) << 12) | (blksz & 0xFFF))
Pierre Ossmand129bce2006-03-24 03:18:17 -080027
28#define SDHCI_BLOCK_COUNT 0x06
29
30#define SDHCI_ARGUMENT 0x08
31
32#define SDHCI_TRANSFER_MODE 0x0C
33#define SDHCI_TRNS_DMA 0x01
34#define SDHCI_TRNS_BLK_CNT_EN 0x02
35#define SDHCI_TRNS_ACMD12 0x04
36#define SDHCI_TRNS_READ 0x10
37#define SDHCI_TRNS_MULTI 0x20
38
39#define SDHCI_COMMAND 0x0E
40#define SDHCI_CMD_RESP_MASK 0x03
41#define SDHCI_CMD_CRC 0x08
42#define SDHCI_CMD_INDEX 0x10
43#define SDHCI_CMD_DATA 0x20
44
45#define SDHCI_CMD_RESP_NONE 0x00
46#define SDHCI_CMD_RESP_LONG 0x01
47#define SDHCI_CMD_RESP_SHORT 0x02
48#define SDHCI_CMD_RESP_SHORT_BUSY 0x03
49
50#define SDHCI_MAKE_CMD(c, f) (((c & 0xff) << 8) | (f & 0xff))
51
52#define SDHCI_RESPONSE 0x10
53
54#define SDHCI_BUFFER 0x20
55
56#define SDHCI_PRESENT_STATE 0x24
57#define SDHCI_CMD_INHIBIT 0x00000001
58#define SDHCI_DATA_INHIBIT 0x00000002
59#define SDHCI_DOING_WRITE 0x00000100
60#define SDHCI_DOING_READ 0x00000200
61#define SDHCI_SPACE_AVAILABLE 0x00000400
62#define SDHCI_DATA_AVAILABLE 0x00000800
63#define SDHCI_CARD_PRESENT 0x00010000
64#define SDHCI_WRITE_PROTECT 0x00080000
65
66#define SDHCI_HOST_CONTROL 0x28
67#define SDHCI_CTRL_LED 0x01
68#define SDHCI_CTRL_4BITBUS 0x02
Pierre Ossman077df882006-11-08 23:06:35 +010069#define SDHCI_CTRL_HISPD 0x04
Pierre Ossman2134a922008-06-28 18:28:51 +020070#define SDHCI_CTRL_DMA_MASK 0x18
71#define SDHCI_CTRL_SDMA 0x00
72#define SDHCI_CTRL_ADMA1 0x08
73#define SDHCI_CTRL_ADMA32 0x10
74#define SDHCI_CTRL_ADMA64 0x18
Kyungmin Parkae6d6c92010-08-10 18:01:43 -070075#define SDHCI_CTRL_8BITBUS 0x20
Pierre Ossmand129bce2006-03-24 03:18:17 -080076
77#define SDHCI_POWER_CONTROL 0x29
Pierre Ossman146ad662006-06-30 02:22:23 -070078#define SDHCI_POWER_ON 0x01
79#define SDHCI_POWER_180 0x0A
80#define SDHCI_POWER_300 0x0C
81#define SDHCI_POWER_330 0x0E
Pierre Ossmand129bce2006-03-24 03:18:17 -080082
83#define SDHCI_BLOCK_GAP_CONTROL 0x2A
84
Nicolas Pitre2df3b712007-09-29 10:46:20 -040085#define SDHCI_WAKE_UP_CONTROL 0x2B
Pierre Ossmand129bce2006-03-24 03:18:17 -080086
87#define SDHCI_CLOCK_CONTROL 0x2C
88#define SDHCI_DIVIDER_SHIFT 8
89#define SDHCI_CLOCK_CARD_EN 0x0004
90#define SDHCI_CLOCK_INT_STABLE 0x0002
91#define SDHCI_CLOCK_INT_EN 0x0001
92
93#define SDHCI_TIMEOUT_CONTROL 0x2E
94
95#define SDHCI_SOFTWARE_RESET 0x2F
96#define SDHCI_RESET_ALL 0x01
97#define SDHCI_RESET_CMD 0x02
98#define SDHCI_RESET_DATA 0x04
99
100#define SDHCI_INT_STATUS 0x30
101#define SDHCI_INT_ENABLE 0x34
102#define SDHCI_SIGNAL_ENABLE 0x38
103#define SDHCI_INT_RESPONSE 0x00000001
104#define SDHCI_INT_DATA_END 0x00000002
105#define SDHCI_INT_DMA_END 0x00000008
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100106#define SDHCI_INT_SPACE_AVAIL 0x00000010
107#define SDHCI_INT_DATA_AVAIL 0x00000020
Pierre Ossmand129bce2006-03-24 03:18:17 -0800108#define SDHCI_INT_CARD_INSERT 0x00000040
109#define SDHCI_INT_CARD_REMOVE 0x00000080
110#define SDHCI_INT_CARD_INT 0x00000100
Pierre Ossman964f9ce2007-07-20 18:20:36 +0200111#define SDHCI_INT_ERROR 0x00008000
Pierre Ossmand129bce2006-03-24 03:18:17 -0800112#define SDHCI_INT_TIMEOUT 0x00010000
113#define SDHCI_INT_CRC 0x00020000
114#define SDHCI_INT_END_BIT 0x00040000
115#define SDHCI_INT_INDEX 0x00080000
116#define SDHCI_INT_DATA_TIMEOUT 0x00100000
117#define SDHCI_INT_DATA_CRC 0x00200000
118#define SDHCI_INT_DATA_END_BIT 0x00400000
119#define SDHCI_INT_BUS_POWER 0x00800000
120#define SDHCI_INT_ACMD12ERR 0x01000000
Pierre Ossman2134a922008-06-28 18:28:51 +0200121#define SDHCI_INT_ADMA_ERROR 0x02000000
Pierre Ossmand129bce2006-03-24 03:18:17 -0800122
123#define SDHCI_INT_NORMAL_MASK 0x00007FFF
124#define SDHCI_INT_ERROR_MASK 0xFFFF8000
125
126#define SDHCI_INT_CMD_MASK (SDHCI_INT_RESPONSE | SDHCI_INT_TIMEOUT | \
127 SDHCI_INT_CRC | SDHCI_INT_END_BIT | SDHCI_INT_INDEX)
128#define SDHCI_INT_DATA_MASK (SDHCI_INT_DATA_END | SDHCI_INT_DMA_END | \
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100129 SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL | \
Pierre Ossmand129bce2006-03-24 03:18:17 -0800130 SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_DATA_CRC | \
Zhangfei Gaoa751a7d692010-05-26 14:42:02 -0700131 SDHCI_INT_DATA_END_BIT | SDHCI_INT_ADMA_ERROR)
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300132#define SDHCI_INT_ALL_MASK ((unsigned int)-1)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800133
134#define SDHCI_ACMD12_ERR 0x3C
135
136/* 3E-3F reserved */
137
138#define SDHCI_CAPABILITIES 0x40
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700139#define SDHCI_TIMEOUT_CLK_MASK 0x0000003F
140#define SDHCI_TIMEOUT_CLK_SHIFT 0
141#define SDHCI_TIMEOUT_CLK_UNIT 0x00000080
Pierre Ossmand129bce2006-03-24 03:18:17 -0800142#define SDHCI_CLOCK_BASE_MASK 0x00003F00
143#define SDHCI_CLOCK_BASE_SHIFT 8
Pierre Ossman1d676e02006-07-02 16:52:10 +0100144#define SDHCI_MAX_BLOCK_MASK 0x00030000
145#define SDHCI_MAX_BLOCK_SHIFT 16
Pierre Ossman2134a922008-06-28 18:28:51 +0200146#define SDHCI_CAN_DO_ADMA2 0x00080000
147#define SDHCI_CAN_DO_ADMA1 0x00100000
Pierre Ossman077df882006-11-08 23:06:35 +0100148#define SDHCI_CAN_DO_HISPD 0x00200000
Richard Röjforsa13abc72009-09-22 16:45:30 -0700149#define SDHCI_CAN_DO_SDMA 0x00400000
Pierre Ossman146ad662006-06-30 02:22:23 -0700150#define SDHCI_CAN_VDD_330 0x01000000
151#define SDHCI_CAN_VDD_300 0x02000000
152#define SDHCI_CAN_VDD_180 0x04000000
Pierre Ossman2134a922008-06-28 18:28:51 +0200153#define SDHCI_CAN_64BIT 0x10000000
Pierre Ossmand129bce2006-03-24 03:18:17 -0800154
155/* 44-47 reserved for more caps */
156
157#define SDHCI_MAX_CURRENT 0x48
158
159/* 4C-4F reserved for more max current */
160
Pierre Ossman2134a922008-06-28 18:28:51 +0200161#define SDHCI_SET_ACMD12_ERROR 0x50
162#define SDHCI_SET_INT_ERROR 0x52
163
164#define SDHCI_ADMA_ERROR 0x54
165
166/* 55-57 reserved */
167
168#define SDHCI_ADMA_ADDRESS 0x58
169
170/* 60-FB reserved */
Pierre Ossmand129bce2006-03-24 03:18:17 -0800171
172#define SDHCI_SLOT_INT_STATUS 0xFC
173
174#define SDHCI_HOST_VERSION 0xFE
Pierre Ossman4a965502006-06-30 02:22:29 -0700175#define SDHCI_VENDOR_VER_MASK 0xFF00
176#define SDHCI_VENDOR_VER_SHIFT 8
177#define SDHCI_SPEC_VER_MASK 0x00FF
178#define SDHCI_SPEC_VER_SHIFT 0
Pierre Ossman2134a922008-06-28 18:28:51 +0200179#define SDHCI_SPEC_100 0
180#define SDHCI_SPEC_200 1
Pierre Ossmand129bce2006-03-24 03:18:17 -0800181
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100182struct sdhci_ops;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800183
184struct sdhci_host {
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100185 /* Data set by hardware interface driver */
186 const char *hw_name; /* Hardware bus name */
187
188 unsigned int quirks; /* Deviations from spec. */
189
190/* Controller doesn't honor resets unless we touch the clock register */
191#define SDHCI_QUIRK_CLOCK_BEFORE_RESET (1<<0)
192/* Controller has bad caps bits, but really supports DMA */
193#define SDHCI_QUIRK_FORCE_DMA (1<<1)
194/* Controller doesn't like to be reset when there is no card inserted. */
195#define SDHCI_QUIRK_NO_CARD_NO_RESET (1<<2)
196/* Controller doesn't like clearing the power reg before a change */
197#define SDHCI_QUIRK_SINGLE_POWER_WRITE (1<<3)
198/* Controller has flaky internal state so reset it on each ios change */
199#define SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS (1<<4)
200/* Controller has an unusable DMA engine */
201#define SDHCI_QUIRK_BROKEN_DMA (1<<5)
Pierre Ossman2134a922008-06-28 18:28:51 +0200202/* Controller has an unusable ADMA engine */
203#define SDHCI_QUIRK_BROKEN_ADMA (1<<6)
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100204/* Controller can only DMA from 32-bit aligned addresses */
Pierre Ossman2134a922008-06-28 18:28:51 +0200205#define SDHCI_QUIRK_32BIT_DMA_ADDR (1<<7)
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100206/* Controller can only DMA chunk sizes that are a multiple of 32 bits */
Pierre Ossman2134a922008-06-28 18:28:51 +0200207#define SDHCI_QUIRK_32BIT_DMA_SIZE (1<<8)
208/* Controller can only ADMA chunks that are a multiple of 32 bits */
209#define SDHCI_QUIRK_32BIT_ADMA_SIZE (1<<9)
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100210/* Controller needs to be reset after each request to stay stable */
Pierre Ossman2134a922008-06-28 18:28:51 +0200211#define SDHCI_QUIRK_RESET_AFTER_REQUEST (1<<10)
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100212/* Controller needs voltage and power writes to happen separately */
Pierre Ossman2134a922008-06-28 18:28:51 +0200213#define SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER (1<<11)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200214/* Controller provides an incorrect timeout value for transfers */
Pierre Ossman2134a922008-06-28 18:28:51 +0200215#define SDHCI_QUIRK_BROKEN_TIMEOUT_VAL (1<<12)
Pierre Ossman4a3cba32008-07-29 00:11:16 +0200216/* Controller has an issue with buffer bits for small transfers */
217#define SDHCI_QUIRK_BROKEN_SMALL_PIO (1<<13)
Ben Dooksf9454052009-02-20 20:33:08 +0300218/* Controller does not provide transfer-complete interrupt when not busy */
219#define SDHCI_QUIRK_NO_BUSY_IRQ (1<<14)
Anton Vorontsov68d1fb72009-03-17 00:13:52 +0300220/* Controller has unreliable card detection */
221#define SDHCI_QUIRK_BROKEN_CARD_DETECTION (1<<15)
Anton Vorontsovc5075a12009-03-17 00:13:54 +0300222/* Controller reports inverted write-protect state */
223#define SDHCI_QUIRK_INVERTED_WRITE_PROTECT (1<<16)
Anton Vorontsov81146342009-03-17 00:13:59 +0300224/* Controller has nonstandard clock management */
225#define SDHCI_QUIRK_NONSTANDARD_CLOCK (1<<17)
Anton Vorontsov3e3bf202009-03-17 00:14:00 +0300226/* Controller does not like fast PIO transfers */
227#define SDHCI_QUIRK_PIO_NEEDS_DELAY (1<<18)
Anton Vorontsov063a9db2009-03-17 00:14:02 +0300228/* Controller losing signal/interrupt enable states after reset */
229#define SDHCI_QUIRK_RESTORE_IRQS_AFTER_RESET (1<<19)
Anton Vorontsov0633f652009-03-17 00:14:03 +0300230/* Controller has to be forced to use block size of 2048 bytes */
231#define SDHCI_QUIRK_FORCE_BLK_SZ_2048 (1<<20)
Ben Dooks1388eef2009-06-14 12:40:53 +0100232/* Controller cannot do multi-block transfers */
233#define SDHCI_QUIRK_NO_MULTIBLOCK (1<<21)
Anton Vorontsov5fe23c72009-06-18 00:14:08 +0400234/* Controller can only handle 1-bit data transfers */
235#define SDHCI_QUIRK_FORCE_1_BIT_DATA (1<<22)
Harald Welte557b0692009-06-18 16:53:38 +0200236/* Controller needs 10ms delay between applying power and clock */
237#define SDHCI_QUIRK_DELAY_AFTER_POWER (1<<23)
Anton Vorontsov81b39802009-09-22 16:45:13 -0700238/* Controller uses SDCLK instead of TMCLK for data timeouts */
239#define SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK (1<<24)
Anton Vorontsovf27f47e2010-05-26 14:41:53 -0700240/* Controller reports wrong base clock capability */
241#define SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN (1<<25)
Thomas Abraham70764a92010-05-26 14:42:04 -0700242/* Controller cannot support End Attribute in NOP ADMA descriptor */
243#define SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC (1<<26)
Maxim Levitskyccc92c22010-08-10 18:01:42 -0700244/* Controller is missing device caps. Use caps provided by host */
245#define SDHCI_QUIRK_MISSING_CAPS (1<<27)
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100246
247 int irq; /* Device IRQ */
248 void __iomem * ioaddr; /* Mapped address */
249
250 const struct sdhci_ops *ops; /* Low level hw interface */
251
252 /* Internal data */
Pierre Ossmand129bce2006-03-24 03:18:17 -0800253 struct mmc_host *mmc; /* MMC structure */
Pierre Ossman76591502008-07-21 00:32:11 +0200254 u64 dma_mask; /* custom DMA mask */
Pierre Ossmand129bce2006-03-24 03:18:17 -0800255
Éric Piel35ff8552008-11-22 19:29:29 +0100256#if defined(CONFIG_LEDS_CLASS) || defined(CONFIG_LEDS_CLASS_MODULE)
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100257 struct led_classdev led; /* LED control */
Helmut Schaa5dbace02009-02-14 16:22:39 +0100258 char led_name[32];
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100259#endif
260
Pierre Ossmand129bce2006-03-24 03:18:17 -0800261 spinlock_t lock; /* Mutex */
262
263 int flags; /* Host attributes */
Richard Röjforsa13abc72009-09-22 16:45:30 -0700264#define SDHCI_USE_SDMA (1<<0) /* Host is SDMA capable */
Pierre Ossman2134a922008-06-28 18:28:51 +0200265#define SDHCI_USE_ADMA (1<<1) /* Host is ADMA capable */
266#define SDHCI_REQ_USE_DMA (1<<2) /* Use DMA for this req. */
267#define SDHCI_DEVICE_DEAD (1<<3) /* Device unresponsive */
268
269 unsigned int version; /* SDHCI spec. version */
Pierre Ossmand129bce2006-03-24 03:18:17 -0800270
271 unsigned int max_clk; /* Max possible freq (MHz) */
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700272 unsigned int timeout_clk; /* Timeout freq (KHz) */
Pierre Ossmand129bce2006-03-24 03:18:17 -0800273
274 unsigned int clock; /* Current clock (MHz) */
Pierre Ossmanae628902009-05-03 20:45:03 +0200275 u8 pwr; /* Current voltage */
Pierre Ossmand129bce2006-03-24 03:18:17 -0800276
277 struct mmc_request *mrq; /* Current request */
278 struct mmc_command *cmd; /* Current command */
279 struct mmc_data *data; /* Current data request */
Harvey Harrison55654be2008-05-12 14:02:08 -0700280 unsigned int data_early:1; /* Data finished before cmd */
Pierre Ossmand129bce2006-03-24 03:18:17 -0800281
Pierre Ossman76591502008-07-21 00:32:11 +0200282 struct sg_mapping_iter sg_miter; /* SG state for PIO */
283 unsigned int blocks; /* remaining PIO blocks */
Pierre Ossmand129bce2006-03-24 03:18:17 -0800284
Pierre Ossman2134a922008-06-28 18:28:51 +0200285 int sg_count; /* Mapped sg entries */
286
287 u8 *adma_desc; /* ADMA descriptor table */
288 u8 *align_buffer; /* Bounce buffer */
289
290 dma_addr_t adma_addr; /* Mapped ADMA descr. table */
291 dma_addr_t align_addr; /* Mapped bounce buffer */
292
Pierre Ossmand129bce2006-03-24 03:18:17 -0800293 struct tasklet_struct card_tasklet; /* Tasklet structures */
294 struct tasklet_struct finish_tasklet;
295
296 struct timer_list timer; /* Timer for timeouts */
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100297
Maxim Levitskyccc92c22010-08-10 18:01:42 -0700298 unsigned int caps; /* Alternative capabilities */
299
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100300 unsigned long private[0] ____cacheline_aligned;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800301};
302
Pierre Ossmand129bce2006-03-24 03:18:17 -0800303
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100304struct sdhci_ops {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300305#ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
Matt Flemingdc297c92010-05-26 14:42:03 -0700306 u32 (*read_l)(struct sdhci_host *host, int reg);
307 u16 (*read_w)(struct sdhci_host *host, int reg);
308 u8 (*read_b)(struct sdhci_host *host, int reg);
309 void (*write_l)(struct sdhci_host *host, u32 val, int reg);
310 void (*write_w)(struct sdhci_host *host, u16 val, int reg);
311 void (*write_b)(struct sdhci_host *host, u8 val, int reg);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300312#endif
313
Anton Vorontsov81146342009-03-17 00:13:59 +0300314 void (*set_clock)(struct sdhci_host *host, unsigned int clock);
315
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100316 int (*enable_dma)(struct sdhci_host *host);
Ben Dooks4240ff02009-03-17 00:13:57 +0300317 unsigned int (*get_max_clock)(struct sdhci_host *host);
Anton Vorontsova9e58f22009-07-29 15:04:16 -0700318 unsigned int (*get_min_clock)(struct sdhci_host *host);
Ben Dooks4240ff02009-03-17 00:13:57 +0300319 unsigned int (*get_timeout_clock)(struct sdhci_host *host);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800320};
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100321
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300322#ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
323
324static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
325{
Matt Flemingdc297c92010-05-26 14:42:03 -0700326 if (unlikely(host->ops->write_l))
327 host->ops->write_l(host, val, reg);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300328 else
329 writel(val, host->ioaddr + reg);
330}
331
332static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
333{
Matt Flemingdc297c92010-05-26 14:42:03 -0700334 if (unlikely(host->ops->write_w))
335 host->ops->write_w(host, val, reg);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300336 else
337 writew(val, host->ioaddr + reg);
338}
339
340static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
341{
Matt Flemingdc297c92010-05-26 14:42:03 -0700342 if (unlikely(host->ops->write_b))
343 host->ops->write_b(host, val, reg);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300344 else
345 writeb(val, host->ioaddr + reg);
346}
347
348static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
349{
Matt Flemingdc297c92010-05-26 14:42:03 -0700350 if (unlikely(host->ops->read_l))
351 return host->ops->read_l(host, reg);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300352 else
353 return readl(host->ioaddr + reg);
354}
355
356static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
357{
Matt Flemingdc297c92010-05-26 14:42:03 -0700358 if (unlikely(host->ops->read_w))
359 return host->ops->read_w(host, reg);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300360 else
361 return readw(host->ioaddr + reg);
362}
363
364static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
365{
Matt Flemingdc297c92010-05-26 14:42:03 -0700366 if (unlikely(host->ops->read_b))
367 return host->ops->read_b(host, reg);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300368 else
369 return readb(host->ioaddr + reg);
370}
371
372#else
373
374static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
375{
376 writel(val, host->ioaddr + reg);
377}
378
379static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
380{
381 writew(val, host->ioaddr + reg);
382}
383
384static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
385{
386 writeb(val, host->ioaddr + reg);
387}
388
389static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
390{
391 return readl(host->ioaddr + reg);
392}
393
394static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
395{
396 return readw(host->ioaddr + reg);
397}
398
399static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
400{
401 return readb(host->ioaddr + reg);
402}
403
404#endif /* CONFIG_MMC_SDHCI_IO_ACCESSORS */
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100405
406extern struct sdhci_host *sdhci_alloc_host(struct device *dev,
407 size_t priv_size);
408extern void sdhci_free_host(struct sdhci_host *host);
409
410static inline void *sdhci_priv(struct sdhci_host *host)
411{
412 return (void *)host->private;
413}
414
Marek Szyprowski17866e142010-08-10 18:01:58 -0700415extern void sdhci_card_detect(struct sdhci_host *host);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100416extern int sdhci_add_host(struct sdhci_host *host);
Pierre Ossman1e728592008-04-16 19:13:13 +0200417extern void sdhci_remove_host(struct sdhci_host *host, int dead);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100418
419#ifdef CONFIG_PM
420extern int sdhci_suspend_host(struct sdhci_host *host, pm_message_t state);
421extern int sdhci_resume_host(struct sdhci_host *host);
422#endif
Albert Herranzc0bba0d2009-12-17 15:27:19 -0800423
424#endif /* __SDHCI_H */