Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* irq-mb93091.c: MB93091 FPGA interrupt handling |
| 2 | * |
| 3 | * Copyright (C) 2003 Red Hat, Inc. All Rights Reserved. |
| 4 | * Written by David Howells (dhowells@redhat.com) |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or |
| 7 | * modify it under the terms of the GNU General Public License |
| 8 | * as published by the Free Software Foundation; either version |
| 9 | * 2 of the License, or (at your option) any later version. |
| 10 | */ |
| 11 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 12 | #include <linux/ptrace.h> |
| 13 | #include <linux/errno.h> |
| 14 | #include <linux/signal.h> |
| 15 | #include <linux/sched.h> |
| 16 | #include <linux/ioport.h> |
| 17 | #include <linux/interrupt.h> |
| 18 | #include <linux/init.h> |
| 19 | #include <linux/irq.h> |
Jiri Slaby | 1977f03 | 2007-10-18 23:40:25 -0700 | [diff] [blame] | 20 | #include <linux/bitops.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 21 | |
| 22 | #include <asm/io.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 23 | #include <asm/delay.h> |
| 24 | #include <asm/irq.h> |
| 25 | #include <asm/irc-regs.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 26 | |
| 27 | #define __reg16(ADDR) (*(volatile unsigned short *)(ADDR)) |
| 28 | |
| 29 | #define __get_IMR() ({ __reg16(0xffc00004); }) |
| 30 | #define __set_IMR(M) do { __reg16(0xffc00004) = (M); wmb(); } while(0) |
| 31 | #define __get_IFR() ({ __reg16(0xffc0000c); }) |
| 32 | #define __clr_IFR(M) do { __reg16(0xffc0000c) = ~(M); wmb(); } while(0) |
| 33 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 34 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 35 | /* |
David Howells | 1bcbba3 | 2006-09-25 23:32:04 -0700 | [diff] [blame] | 36 | * on-motherboard FPGA PIC operations |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 37 | */ |
Thomas Gleixner | 193e7a5 | 2011-03-29 14:05:13 +0100 | [diff] [blame] | 38 | static void frv_fpga_mask(struct irq_data *d) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 39 | { |
David Howells | 1bcbba3 | 2006-09-25 23:32:04 -0700 | [diff] [blame] | 40 | uint16_t imr = __get_IMR(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 41 | |
Thomas Gleixner | 193e7a5 | 2011-03-29 14:05:13 +0100 | [diff] [blame] | 42 | imr |= 1 << (d->irq - IRQ_BASE_FPGA); |
David Howells | 1bcbba3 | 2006-09-25 23:32:04 -0700 | [diff] [blame] | 43 | |
| 44 | __set_IMR(imr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 45 | } |
| 46 | |
Thomas Gleixner | 193e7a5 | 2011-03-29 14:05:13 +0100 | [diff] [blame] | 47 | static void frv_fpga_ack(struct irq_data *d) |
David Howells | 1bcbba3 | 2006-09-25 23:32:04 -0700 | [diff] [blame] | 48 | { |
Thomas Gleixner | 193e7a5 | 2011-03-29 14:05:13 +0100 | [diff] [blame] | 49 | __clr_IFR(1 << (d->irq - IRQ_BASE_FPGA)); |
David Howells | 1bcbba3 | 2006-09-25 23:32:04 -0700 | [diff] [blame] | 50 | } |
| 51 | |
Thomas Gleixner | 193e7a5 | 2011-03-29 14:05:13 +0100 | [diff] [blame] | 52 | static void frv_fpga_mask_ack(struct irq_data *d) |
David Howells | 1bcbba3 | 2006-09-25 23:32:04 -0700 | [diff] [blame] | 53 | { |
David Howells | 88d6e19 | 2006-09-25 23:32:06 -0700 | [diff] [blame] | 54 | uint16_t imr = __get_IMR(); |
| 55 | |
Thomas Gleixner | 193e7a5 | 2011-03-29 14:05:13 +0100 | [diff] [blame] | 56 | imr |= 1 << (d->irq - IRQ_BASE_FPGA); |
David Howells | 88d6e19 | 2006-09-25 23:32:06 -0700 | [diff] [blame] | 57 | __set_IMR(imr); |
| 58 | |
Thomas Gleixner | 193e7a5 | 2011-03-29 14:05:13 +0100 | [diff] [blame] | 59 | __clr_IFR(1 << (d->irq - IRQ_BASE_FPGA)); |
David Howells | 88d6e19 | 2006-09-25 23:32:06 -0700 | [diff] [blame] | 60 | } |
| 61 | |
Thomas Gleixner | 193e7a5 | 2011-03-29 14:05:13 +0100 | [diff] [blame] | 62 | static void frv_fpga_unmask(struct irq_data *d) |
David Howells | 88d6e19 | 2006-09-25 23:32:06 -0700 | [diff] [blame] | 63 | { |
| 64 | uint16_t imr = __get_IMR(); |
| 65 | |
Thomas Gleixner | 193e7a5 | 2011-03-29 14:05:13 +0100 | [diff] [blame] | 66 | imr &= ~(1 << (d->irq - IRQ_BASE_FPGA)); |
David Howells | 88d6e19 | 2006-09-25 23:32:06 -0700 | [diff] [blame] | 67 | |
| 68 | __set_IMR(imr); |
David Howells | 1bcbba3 | 2006-09-25 23:32:04 -0700 | [diff] [blame] | 69 | } |
| 70 | |
| 71 | static struct irq_chip frv_fpga_pic = { |
| 72 | .name = "mb93091", |
Thomas Gleixner | 193e7a5 | 2011-03-29 14:05:13 +0100 | [diff] [blame] | 73 | .irq_ack = frv_fpga_ack, |
| 74 | .irq_mask = frv_fpga_mask, |
| 75 | .irq_mask_ack = frv_fpga_mask_ack, |
| 76 | .irq_unmask = frv_fpga_unmask, |
David Howells | 1bcbba3 | 2006-09-25 23:32:04 -0700 | [diff] [blame] | 77 | }; |
| 78 | |
| 79 | /* |
| 80 | * FPGA PIC interrupt handler |
| 81 | */ |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 82 | static irqreturn_t fpga_interrupt(int irq, void *_mask) |
David Howells | 1bcbba3 | 2006-09-25 23:32:04 -0700 | [diff] [blame] | 83 | { |
| 84 | uint16_t imr, mask = (unsigned long) _mask; |
David Howells | 1bcbba3 | 2006-09-25 23:32:04 -0700 | [diff] [blame] | 85 | |
| 86 | imr = __get_IMR(); |
| 87 | mask = mask & ~imr & __get_IFR(); |
| 88 | |
| 89 | /* poll all the triggered IRQs */ |
| 90 | while (mask) { |
| 91 | int irq; |
| 92 | |
| 93 | asm("scan %1,gr0,%0" : "=r"(irq) : "r"(mask)); |
| 94 | irq = 31 - irq; |
| 95 | mask &= ~(1 << irq); |
| 96 | |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 97 | generic_handle_irq(IRQ_BASE_FPGA + irq); |
David Howells | 1bcbba3 | 2006-09-25 23:32:04 -0700 | [diff] [blame] | 98 | } |
| 99 | |
David Howells | 88d6e19 | 2006-09-25 23:32:06 -0700 | [diff] [blame] | 100 | return IRQ_HANDLED; |
David Howells | 1bcbba3 | 2006-09-25 23:32:04 -0700 | [diff] [blame] | 101 | } |
| 102 | |
| 103 | /* |
| 104 | * define an interrupt action for each FPGA PIC output |
| 105 | * - use dev_id to indicate the FPGA PIC input to output mappings |
| 106 | */ |
| 107 | static struct irqaction fpga_irq[4] = { |
| 108 | [0] = { |
| 109 | .handler = fpga_interrupt, |
| 110 | .flags = IRQF_DISABLED | IRQF_SHARED, |
David Howells | 1bcbba3 | 2006-09-25 23:32:04 -0700 | [diff] [blame] | 111 | .name = "fpga.0", |
| 112 | .dev_id = (void *) 0x0028UL, |
| 113 | }, |
| 114 | [1] = { |
| 115 | .handler = fpga_interrupt, |
| 116 | .flags = IRQF_DISABLED | IRQF_SHARED, |
David Howells | 1bcbba3 | 2006-09-25 23:32:04 -0700 | [diff] [blame] | 117 | .name = "fpga.1", |
| 118 | .dev_id = (void *) 0x0050UL, |
| 119 | }, |
| 120 | [2] = { |
| 121 | .handler = fpga_interrupt, |
| 122 | .flags = IRQF_DISABLED | IRQF_SHARED, |
David Howells | 1bcbba3 | 2006-09-25 23:32:04 -0700 | [diff] [blame] | 123 | .name = "fpga.2", |
| 124 | .dev_id = (void *) 0x1c00UL, |
| 125 | }, |
| 126 | [3] = { |
| 127 | .handler = fpga_interrupt, |
| 128 | .flags = IRQF_DISABLED | IRQF_SHARED, |
David Howells | 1bcbba3 | 2006-09-25 23:32:04 -0700 | [diff] [blame] | 129 | .name = "fpga.3", |
| 130 | .dev_id = (void *) 0x6386UL, |
| 131 | } |
| 132 | }; |
| 133 | |
| 134 | /* |
| 135 | * initialise the motherboard FPGA's PIC |
| 136 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 137 | void __init fpga_init(void) |
| 138 | { |
David Howells | 1bcbba3 | 2006-09-25 23:32:04 -0700 | [diff] [blame] | 139 | int irq; |
| 140 | |
| 141 | /* all PIC inputs are all set to be low-level driven, apart from the |
| 142 | * NMI button (15) which is fixed at falling-edge |
| 143 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 144 | __set_IMR(0x7ffe); |
| 145 | __clr_IFR(0x0000); |
| 146 | |
David Howells | 1bcbba3 | 2006-09-25 23:32:04 -0700 | [diff] [blame] | 147 | for (irq = IRQ_BASE_FPGA + 1; irq <= IRQ_BASE_FPGA + 14; irq++) |
Thomas Gleixner | 60af3ab | 2011-03-29 14:05:13 +0100 | [diff] [blame] | 148 | irq_set_chip_and_handler(irq, &frv_fpga_pic, handle_level_irq); |
David Howells | 1bcbba3 | 2006-09-25 23:32:04 -0700 | [diff] [blame] | 149 | |
Thomas Gleixner | 60af3ab | 2011-03-29 14:05:13 +0100 | [diff] [blame] | 150 | irq_set_chip_and_handler(IRQ_FPGA_NMI, &frv_fpga_pic, handle_edge_irq); |
David Howells | 1bcbba3 | 2006-09-25 23:32:04 -0700 | [diff] [blame] | 151 | |
| 152 | /* the FPGA drives the first four external IRQ inputs on the CPU PIC */ |
| 153 | setup_irq(IRQ_CPU_EXTERNAL0, &fpga_irq[0]); |
| 154 | setup_irq(IRQ_CPU_EXTERNAL1, &fpga_irq[1]); |
| 155 | setup_irq(IRQ_CPU_EXTERNAL2, &fpga_irq[2]); |
| 156 | setup_irq(IRQ_CPU_EXTERNAL3, &fpga_irq[3]); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 157 | } |