blob: 9a823c341b7bd68f3927b7f8968eab2e5a40f097 [file] [log] [blame]
Paul Walmsleyb045d082008-03-18 11:24:28 +02001/*
2 * OMAP3 clock framework
3 *
4 * Copyright (C) 2007-2008 Texas Instruments, Inc.
5 * Copyright (C) 2007-2008 Nokia Corporation
6 *
7 * Written by Paul Walmsley
Paul Walmsley542313c2008-07-03 12:24:45 +03008 * With many device clock fixes by Kevin Hilman and Jouni Högander
9 * DPLL bypass clock support added by Roman Tereshonkov
10 *
11 */
12
13/*
14 * Virtual clocks are introduced as convenient tools.
15 * They are sources for other clocks and not supposed
16 * to be requested from drivers directly.
Paul Walmsleyb045d082008-03-18 11:24:28 +020017 */
18
19#ifndef __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H
20#define __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H
21
Russell Kinga09e64f2008-08-05 16:14:15 +010022#include <mach/control.h>
Paul Walmsleyb045d082008-03-18 11:24:28 +020023
24#include "clock.h"
25#include "cm.h"
26#include "cm-regbits-34xx.h"
27#include "prm.h"
28#include "prm-regbits-34xx.h"
29
Tony Lindgrenef6685a2009-05-25 11:26:46 -070030#define OMAP_CM_REGADDR OMAP34XX_CM_REGADDR
31
Russell King8b9dbc12009-02-12 10:12:59 +000032static unsigned long omap3_dpll_recalc(struct clk *clk);
33static unsigned long omap3_clkoutx2_recalc(struct clk *clk);
Paul Walmsley542313c2008-07-03 12:24:45 +030034static void omap3_dpll_allow_idle(struct clk *clk);
35static void omap3_dpll_deny_idle(struct clk *clk);
36static u32 omap3_dpll_autoidle_read(struct clk *clk);
Paul Walmsley16c90f02009-01-27 19:12:47 -070037static int omap3_noncore_dpll_set_rate(struct clk *clk, unsigned long rate);
38static int omap3_dpll4_set_rate(struct clk *clk, unsigned long rate);
Paul Walmsley0eafd472009-01-28 12:27:42 -070039static int omap3_core_dpll_m2_set_rate(struct clk *clk, unsigned long rate);
Paul Walmsleyb045d082008-03-18 11:24:28 +020040
Paul Walmsley88b8ba92008-07-03 12:24:46 +030041/* Maximum DPLL multiplier, divider values for OMAP3 */
42#define OMAP3_MAX_DPLL_MULT 2048
43#define OMAP3_MAX_DPLL_DIV 128
44
Paul Walmsleyb045d082008-03-18 11:24:28 +020045/*
46 * DPLL1 supplies clock to the MPU.
47 * DPLL2 supplies clock to the IVA2.
48 * DPLL3 supplies CORE domain clocks.
49 * DPLL4 supplies peripheral clocks.
50 * DPLL5 supplies other peripheral clocks (USBHOST, USIM).
51 */
52
Russell Kingc0bf3132009-02-19 13:29:22 +000053/* Forward declarations for DPLL bypass clocks */
54static struct clk dpll1_fck;
55static struct clk dpll2_fck;
56
Paul Walmsley542313c2008-07-03 12:24:45 +030057/* CM_CLKEN_PLL*.EN* bit values - not all are available for every DPLL */
58#define DPLL_LOW_POWER_STOP 0x1
59#define DPLL_LOW_POWER_BYPASS 0x5
60#define DPLL_LOCKED 0x7
61
Paul Walmsleyb045d082008-03-18 11:24:28 +020062/* PRM CLOCKS */
63
64/* According to timer32k.c, this is a 32768Hz clock, not a 32000Hz clock. */
65static struct clk omap_32k_fck = {
66 .name = "omap_32k_fck",
Russell King897dcde2008-11-04 16:35:03 +000067 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020068 .rate = 32768,
Russell King3f0a8202009-01-31 10:05:51 +000069 .flags = RATE_FIXED,
Paul Walmsleyb045d082008-03-18 11:24:28 +020070};
71
72static struct clk secure_32k_fck = {
73 .name = "secure_32k_fck",
Russell King897dcde2008-11-04 16:35:03 +000074 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020075 .rate = 32768,
Russell King3f0a8202009-01-31 10:05:51 +000076 .flags = RATE_FIXED,
Paul Walmsleyb045d082008-03-18 11:24:28 +020077};
78
79/* Virtual source clocks for osc_sys_ck */
80static struct clk virt_12m_ck = {
81 .name = "virt_12m_ck",
Russell King897dcde2008-11-04 16:35:03 +000082 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020083 .rate = 12000000,
Russell King3f0a8202009-01-31 10:05:51 +000084 .flags = RATE_FIXED,
Paul Walmsleyb045d082008-03-18 11:24:28 +020085};
86
87static struct clk virt_13m_ck = {
88 .name = "virt_13m_ck",
Russell King897dcde2008-11-04 16:35:03 +000089 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020090 .rate = 13000000,
Russell King3f0a8202009-01-31 10:05:51 +000091 .flags = RATE_FIXED,
Paul Walmsleyb045d082008-03-18 11:24:28 +020092};
93
94static struct clk virt_16_8m_ck = {
95 .name = "virt_16_8m_ck",
Russell King897dcde2008-11-04 16:35:03 +000096 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020097 .rate = 16800000,
Russell King3f0a8202009-01-31 10:05:51 +000098 .flags = RATE_FIXED,
Paul Walmsleyb045d082008-03-18 11:24:28 +020099};
100
101static struct clk virt_19_2m_ck = {
102 .name = "virt_19_2m_ck",
Russell King897dcde2008-11-04 16:35:03 +0000103 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200104 .rate = 19200000,
Russell King3f0a8202009-01-31 10:05:51 +0000105 .flags = RATE_FIXED,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200106};
107
108static struct clk virt_26m_ck = {
109 .name = "virt_26m_ck",
Russell King897dcde2008-11-04 16:35:03 +0000110 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200111 .rate = 26000000,
Russell King3f0a8202009-01-31 10:05:51 +0000112 .flags = RATE_FIXED,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200113};
114
115static struct clk virt_38_4m_ck = {
116 .name = "virt_38_4m_ck",
Russell King897dcde2008-11-04 16:35:03 +0000117 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200118 .rate = 38400000,
Russell King3f0a8202009-01-31 10:05:51 +0000119 .flags = RATE_FIXED,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200120};
121
122static const struct clksel_rate osc_sys_12m_rates[] = {
123 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
124 { .div = 0 }
125};
126
127static const struct clksel_rate osc_sys_13m_rates[] = {
128 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
129 { .div = 0 }
130};
131
132static const struct clksel_rate osc_sys_16_8m_rates[] = {
133 { .div = 1, .val = 5, .flags = RATE_IN_3430ES2 | DEFAULT_RATE },
134 { .div = 0 }
135};
136
137static const struct clksel_rate osc_sys_19_2m_rates[] = {
138 { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
139 { .div = 0 }
140};
141
142static const struct clksel_rate osc_sys_26m_rates[] = {
143 { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
144 { .div = 0 }
145};
146
147static const struct clksel_rate osc_sys_38_4m_rates[] = {
148 { .div = 1, .val = 4, .flags = RATE_IN_343X | DEFAULT_RATE },
149 { .div = 0 }
150};
151
152static const struct clksel osc_sys_clksel[] = {
153 { .parent = &virt_12m_ck, .rates = osc_sys_12m_rates },
154 { .parent = &virt_13m_ck, .rates = osc_sys_13m_rates },
155 { .parent = &virt_16_8m_ck, .rates = osc_sys_16_8m_rates },
156 { .parent = &virt_19_2m_ck, .rates = osc_sys_19_2m_rates },
157 { .parent = &virt_26m_ck, .rates = osc_sys_26m_rates },
158 { .parent = &virt_38_4m_ck, .rates = osc_sys_38_4m_rates },
159 { .parent = NULL },
160};
161
162/* Oscillator clock */
163/* 12, 13, 16.8, 19.2, 26, or 38.4 MHz */
164static struct clk osc_sys_ck = {
165 .name = "osc_sys_ck",
Russell King897dcde2008-11-04 16:35:03 +0000166 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200167 .init = &omap2_init_clksel_parent,
168 .clksel_reg = OMAP3430_PRM_CLKSEL,
169 .clksel_mask = OMAP3430_SYS_CLKIN_SEL_MASK,
170 .clksel = osc_sys_clksel,
171 /* REVISIT: deal with autoextclkmode? */
Russell King3f0a8202009-01-31 10:05:51 +0000172 .flags = RATE_FIXED,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200173 .recalc = &omap2_clksel_recalc,
174};
175
176static const struct clksel_rate div2_rates[] = {
177 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
178 { .div = 2, .val = 2, .flags = RATE_IN_343X },
179 { .div = 0 }
180};
181
182static const struct clksel sys_clksel[] = {
183 { .parent = &osc_sys_ck, .rates = div2_rates },
184 { .parent = NULL }
185};
186
187/* Latency: this clock is only enabled after PRM_CLKSETUP.SETUP_TIME */
188/* Feeds DPLLs - divided first by PRM_CLKSRC_CTRL.SYSCLKDIV? */
189static struct clk sys_ck = {
190 .name = "sys_ck",
Russell King897dcde2008-11-04 16:35:03 +0000191 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200192 .parent = &osc_sys_ck,
193 .init = &omap2_init_clksel_parent,
194 .clksel_reg = OMAP3430_PRM_CLKSRC_CTRL,
195 .clksel_mask = OMAP_SYSCLKDIV_MASK,
196 .clksel = sys_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200197 .recalc = &omap2_clksel_recalc,
198};
199
200static struct clk sys_altclk = {
201 .name = "sys_altclk",
Russell King897dcde2008-11-04 16:35:03 +0000202 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200203};
204
205/* Optional external clock input for some McBSPs */
206static struct clk mcbsp_clks = {
207 .name = "mcbsp_clks",
Russell King897dcde2008-11-04 16:35:03 +0000208 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200209};
210
211/* PRM EXTERNAL CLOCK OUTPUT */
212
213static struct clk sys_clkout1 = {
214 .name = "sys_clkout1",
Russell Kingc1168dc2008-11-04 21:24:00 +0000215 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200216 .parent = &osc_sys_ck,
217 .enable_reg = OMAP3430_PRM_CLKOUT_CTRL,
218 .enable_bit = OMAP3430_CLKOUT_EN_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200219 .recalc = &followparent_recalc,
220};
221
222/* DPLLS */
223
224/* CM CLOCKS */
225
Paul Walmsleyb045d082008-03-18 11:24:28 +0200226static const struct clksel_rate div16_dpll_rates[] = {
227 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
228 { .div = 2, .val = 2, .flags = RATE_IN_343X },
229 { .div = 3, .val = 3, .flags = RATE_IN_343X },
230 { .div = 4, .val = 4, .flags = RATE_IN_343X },
231 { .div = 5, .val = 5, .flags = RATE_IN_343X },
232 { .div = 6, .val = 6, .flags = RATE_IN_343X },
233 { .div = 7, .val = 7, .flags = RATE_IN_343X },
234 { .div = 8, .val = 8, .flags = RATE_IN_343X },
235 { .div = 9, .val = 9, .flags = RATE_IN_343X },
236 { .div = 10, .val = 10, .flags = RATE_IN_343X },
237 { .div = 11, .val = 11, .flags = RATE_IN_343X },
238 { .div = 12, .val = 12, .flags = RATE_IN_343X },
239 { .div = 13, .val = 13, .flags = RATE_IN_343X },
240 { .div = 14, .val = 14, .flags = RATE_IN_343X },
241 { .div = 15, .val = 15, .flags = RATE_IN_343X },
242 { .div = 16, .val = 16, .flags = RATE_IN_343X },
243 { .div = 0 }
244};
245
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200246/* DPLL1 */
247/* MPU clock source */
248/* Type: DPLL */
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300249static struct dpll_data dpll1_dd = {
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200250 .mult_div1_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
251 .mult_mask = OMAP3430_MPU_DPLL_MULT_MASK,
252 .div1_mask = OMAP3430_MPU_DPLL_DIV_MASK,
Russell Kingc0bf3132009-02-19 13:29:22 +0000253 .clk_bypass = &dpll1_fck,
254 .clk_ref = &sys_ck,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700255 .freqsel_mask = OMAP3430_MPU_DPLL_FREQSEL_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200256 .control_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKEN_PLL),
257 .enable_mask = OMAP3430_EN_MPU_DPLL_MASK,
Paul Walmsley542313c2008-07-03 12:24:45 +0300258 .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200259 .auto_recal_bit = OMAP3430_EN_MPU_DPLL_DRIFTGUARD_SHIFT,
260 .recal_en_bit = OMAP3430_MPU_DPLL_RECAL_EN_SHIFT,
261 .recal_st_bit = OMAP3430_MPU_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300262 .autoidle_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_AUTOIDLE_PLL),
263 .autoidle_mask = OMAP3430_AUTO_MPU_DPLL_MASK,
264 .idlest_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
Paul Walmsleyc1bd7aa2009-01-28 12:08:17 -0700265 .idlest_mask = OMAP3430_ST_MPU_CLK_MASK,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300266 .max_multiplier = OMAP3_MAX_DPLL_MULT,
Paul Walmsley95f538a2009-01-28 12:08:44 -0700267 .min_divider = 1,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300268 .max_divider = OMAP3_MAX_DPLL_DIV,
269 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200270};
271
272static struct clk dpll1_ck = {
273 .name = "dpll1_ck",
Russell King897dcde2008-11-04 16:35:03 +0000274 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200275 .parent = &sys_ck,
276 .dpll_data = &dpll1_dd,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300277 .round_rate = &omap2_dpll_round_rate,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700278 .set_rate = &omap3_noncore_dpll_set_rate,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700279 .clkdm_name = "dpll1_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200280 .recalc = &omap3_dpll_recalc,
281};
282
283/*
284 * This virtual clock provides the CLKOUTX2 output from the DPLL if the
285 * DPLL isn't bypassed.
286 */
287static struct clk dpll1_x2_ck = {
288 .name = "dpll1_x2_ck",
Russell King57137182008-11-04 16:48:35 +0000289 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200290 .parent = &dpll1_ck,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700291 .clkdm_name = "dpll1_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200292 .recalc = &omap3_clkoutx2_recalc,
293};
294
295/* On DPLL1, unlike other DPLLs, the divider is downstream from CLKOUTX2 */
296static const struct clksel div16_dpll1_x2m2_clksel[] = {
297 { .parent = &dpll1_x2_ck, .rates = div16_dpll_rates },
298 { .parent = NULL }
299};
300
301/*
302 * Does not exist in the TRM - needed to separate the M2 divider from
303 * bypass selection in mpu_ck
304 */
305static struct clk dpll1_x2m2_ck = {
306 .name = "dpll1_x2m2_ck",
Russell King57137182008-11-04 16:48:35 +0000307 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200308 .parent = &dpll1_x2_ck,
309 .init = &omap2_init_clksel_parent,
310 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL),
311 .clksel_mask = OMAP3430_MPU_DPLL_CLKOUT_DIV_MASK,
312 .clksel = div16_dpll1_x2m2_clksel,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700313 .clkdm_name = "dpll1_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200314 .recalc = &omap2_clksel_recalc,
315};
316
317/* DPLL2 */
318/* IVA2 clock source */
319/* Type: DPLL */
320
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300321static struct dpll_data dpll2_dd = {
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200322 .mult_div1_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
323 .mult_mask = OMAP3430_IVA2_DPLL_MULT_MASK,
324 .div1_mask = OMAP3430_IVA2_DPLL_DIV_MASK,
Russell Kingc0bf3132009-02-19 13:29:22 +0000325 .clk_bypass = &dpll2_fck,
326 .clk_ref = &sys_ck,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700327 .freqsel_mask = OMAP3430_IVA2_DPLL_FREQSEL_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200328 .control_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKEN_PLL),
329 .enable_mask = OMAP3430_EN_IVA2_DPLL_MASK,
Paul Walmsley542313c2008-07-03 12:24:45 +0300330 .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED) |
331 (1 << DPLL_LOW_POWER_BYPASS),
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200332 .auto_recal_bit = OMAP3430_EN_IVA2_DPLL_DRIFTGUARD_SHIFT,
333 .recal_en_bit = OMAP3430_PRM_IRQENABLE_MPU_IVA2_DPLL_RECAL_EN_SHIFT,
334 .recal_st_bit = OMAP3430_PRM_IRQSTATUS_MPU_IVA2_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300335 .autoidle_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_AUTOIDLE_PLL),
336 .autoidle_mask = OMAP3430_AUTO_IVA2_DPLL_MASK,
337 .idlest_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_IDLEST_PLL),
Paul Walmsleyc1bd7aa2009-01-28 12:08:17 -0700338 .idlest_mask = OMAP3430_ST_IVA2_CLK_MASK,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300339 .max_multiplier = OMAP3_MAX_DPLL_MULT,
Paul Walmsley95f538a2009-01-28 12:08:44 -0700340 .min_divider = 1,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300341 .max_divider = OMAP3_MAX_DPLL_DIV,
342 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200343};
344
345static struct clk dpll2_ck = {
346 .name = "dpll2_ck",
Russell King548d8492008-11-04 14:02:46 +0000347 .ops = &clkops_noncore_dpll_ops,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200348 .parent = &sys_ck,
349 .dpll_data = &dpll2_dd,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300350 .round_rate = &omap2_dpll_round_rate,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700351 .set_rate = &omap3_noncore_dpll_set_rate,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700352 .clkdm_name = "dpll2_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200353 .recalc = &omap3_dpll_recalc,
354};
355
356static const struct clksel div16_dpll2_m2x2_clksel[] = {
357 { .parent = &dpll2_ck, .rates = div16_dpll_rates },
358 { .parent = NULL }
359};
360
361/*
362 * The TRM is conflicted on whether IVA2 clock comes from DPLL2 CLKOUT
363 * or CLKOUTX2. CLKOUT seems most plausible.
364 */
365static struct clk dpll2_m2_ck = {
366 .name = "dpll2_m2_ck",
Russell King57137182008-11-04 16:48:35 +0000367 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200368 .parent = &dpll2_ck,
369 .init = &omap2_init_clksel_parent,
370 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD,
371 OMAP3430_CM_CLKSEL2_PLL),
372 .clksel_mask = OMAP3430_IVA2_DPLL_CLKOUT_DIV_MASK,
373 .clksel = div16_dpll2_m2x2_clksel,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700374 .clkdm_name = "dpll2_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200375 .recalc = &omap2_clksel_recalc,
376};
377
Paul Walmsley542313c2008-07-03 12:24:45 +0300378/*
379 * DPLL3
380 * Source clock for all interfaces and for some device fclks
381 * REVISIT: Also supports fast relock bypass - not included below
382 */
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300383static struct dpll_data dpll3_dd = {
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200384 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
385 .mult_mask = OMAP3430_CORE_DPLL_MULT_MASK,
386 .div1_mask = OMAP3430_CORE_DPLL_DIV_MASK,
Russell Kingc0bf3132009-02-19 13:29:22 +0000387 .clk_bypass = &sys_ck,
388 .clk_ref = &sys_ck,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700389 .freqsel_mask = OMAP3430_CORE_DPLL_FREQSEL_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200390 .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
391 .enable_mask = OMAP3430_EN_CORE_DPLL_MASK,
392 .auto_recal_bit = OMAP3430_EN_CORE_DPLL_DRIFTGUARD_SHIFT,
393 .recal_en_bit = OMAP3430_CORE_DPLL_RECAL_EN_SHIFT,
394 .recal_st_bit = OMAP3430_CORE_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300395 .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
396 .autoidle_mask = OMAP3430_AUTO_CORE_DPLL_MASK,
Paul Walmsleyc1bd7aa2009-01-28 12:08:17 -0700397 .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
398 .idlest_mask = OMAP3430_ST_CORE_CLK_MASK,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300399 .max_multiplier = OMAP3_MAX_DPLL_MULT,
Paul Walmsley95f538a2009-01-28 12:08:44 -0700400 .min_divider = 1,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300401 .max_divider = OMAP3_MAX_DPLL_DIV,
402 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200403};
404
405static struct clk dpll3_ck = {
406 .name = "dpll3_ck",
Russell King897dcde2008-11-04 16:35:03 +0000407 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200408 .parent = &sys_ck,
409 .dpll_data = &dpll3_dd,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300410 .round_rate = &omap2_dpll_round_rate,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700411 .clkdm_name = "dpll3_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200412 .recalc = &omap3_dpll_recalc,
413};
414
415/*
416 * This virtual clock provides the CLKOUTX2 output from the DPLL if the
417 * DPLL isn't bypassed
418 */
419static struct clk dpll3_x2_ck = {
420 .name = "dpll3_x2_ck",
Russell King57137182008-11-04 16:48:35 +0000421 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200422 .parent = &dpll3_ck,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700423 .clkdm_name = "dpll3_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200424 .recalc = &omap3_clkoutx2_recalc,
425};
426
Paul Walmsleyb045d082008-03-18 11:24:28 +0200427static const struct clksel_rate div31_dpll3_rates[] = {
428 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
429 { .div = 2, .val = 2, .flags = RATE_IN_343X },
430 { .div = 3, .val = 3, .flags = RATE_IN_3430ES2 },
431 { .div = 4, .val = 4, .flags = RATE_IN_3430ES2 },
432 { .div = 5, .val = 5, .flags = RATE_IN_3430ES2 },
433 { .div = 6, .val = 6, .flags = RATE_IN_3430ES2 },
434 { .div = 7, .val = 7, .flags = RATE_IN_3430ES2 },
435 { .div = 8, .val = 8, .flags = RATE_IN_3430ES2 },
436 { .div = 9, .val = 9, .flags = RATE_IN_3430ES2 },
437 { .div = 10, .val = 10, .flags = RATE_IN_3430ES2 },
438 { .div = 11, .val = 11, .flags = RATE_IN_3430ES2 },
439 { .div = 12, .val = 12, .flags = RATE_IN_3430ES2 },
440 { .div = 13, .val = 13, .flags = RATE_IN_3430ES2 },
441 { .div = 14, .val = 14, .flags = RATE_IN_3430ES2 },
442 { .div = 15, .val = 15, .flags = RATE_IN_3430ES2 },
443 { .div = 16, .val = 16, .flags = RATE_IN_3430ES2 },
444 { .div = 17, .val = 17, .flags = RATE_IN_3430ES2 },
445 { .div = 18, .val = 18, .flags = RATE_IN_3430ES2 },
446 { .div = 19, .val = 19, .flags = RATE_IN_3430ES2 },
447 { .div = 20, .val = 20, .flags = RATE_IN_3430ES2 },
448 { .div = 21, .val = 21, .flags = RATE_IN_3430ES2 },
449 { .div = 22, .val = 22, .flags = RATE_IN_3430ES2 },
450 { .div = 23, .val = 23, .flags = RATE_IN_3430ES2 },
451 { .div = 24, .val = 24, .flags = RATE_IN_3430ES2 },
452 { .div = 25, .val = 25, .flags = RATE_IN_3430ES2 },
453 { .div = 26, .val = 26, .flags = RATE_IN_3430ES2 },
454 { .div = 27, .val = 27, .flags = RATE_IN_3430ES2 },
455 { .div = 28, .val = 28, .flags = RATE_IN_3430ES2 },
456 { .div = 29, .val = 29, .flags = RATE_IN_3430ES2 },
457 { .div = 30, .val = 30, .flags = RATE_IN_3430ES2 },
458 { .div = 31, .val = 31, .flags = RATE_IN_3430ES2 },
459 { .div = 0 },
460};
461
462static const struct clksel div31_dpll3m2_clksel[] = {
463 { .parent = &dpll3_ck, .rates = div31_dpll3_rates },
464 { .parent = NULL }
465};
466
Paul Walmsley0eafd472009-01-28 12:27:42 -0700467/* DPLL3 output M2 - primary control point for CORE speed */
Paul Walmsleyb045d082008-03-18 11:24:28 +0200468static struct clk dpll3_m2_ck = {
469 .name = "dpll3_m2_ck",
Russell King57137182008-11-04 16:48:35 +0000470 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200471 .parent = &dpll3_ck,
472 .init = &omap2_init_clksel_parent,
473 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
474 .clksel_mask = OMAP3430_CORE_DPLL_CLKOUT_DIV_MASK,
475 .clksel = div31_dpll3m2_clksel,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700476 .clkdm_name = "dpll3_clkdm",
Paul Walmsley0eafd472009-01-28 12:27:42 -0700477 .round_rate = &omap2_clksel_round_rate,
478 .set_rate = &omap3_core_dpll_m2_set_rate,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200479 .recalc = &omap2_clksel_recalc,
480};
481
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200482static struct clk core_ck = {
483 .name = "core_ck",
Russell King57137182008-11-04 16:48:35 +0000484 .ops = &clkops_null,
Russell Kingc0bf3132009-02-19 13:29:22 +0000485 .parent = &dpll3_m2_ck,
486 .recalc = &followparent_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200487};
488
489static struct clk dpll3_m2x2_ck = {
490 .name = "dpll3_m2x2_ck",
Russell King57137182008-11-04 16:48:35 +0000491 .ops = &clkops_null,
Russell Kingc0bf3132009-02-19 13:29:22 +0000492 .parent = &dpll3_x2_ck,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700493 .clkdm_name = "dpll3_clkdm",
Russell Kingc0bf3132009-02-19 13:29:22 +0000494 .recalc = &followparent_recalc,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200495};
496
497/* The PWRDN bit is apparently only available on 3430ES2 and above */
498static const struct clksel div16_dpll3_clksel[] = {
499 { .parent = &dpll3_ck, .rates = div16_dpll_rates },
500 { .parent = NULL }
501};
502
503/* This virtual clock is the source for dpll3_m3x2_ck */
504static struct clk dpll3_m3_ck = {
505 .name = "dpll3_m3_ck",
Russell King57137182008-11-04 16:48:35 +0000506 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200507 .parent = &dpll3_ck,
508 .init = &omap2_init_clksel_parent,
509 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
510 .clksel_mask = OMAP3430_DIV_DPLL3_MASK,
511 .clksel = div16_dpll3_clksel,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700512 .clkdm_name = "dpll3_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200513 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200514};
515
516/* The PWRDN bit is apparently only available on 3430ES2 and above */
517static struct clk dpll3_m3x2_ck = {
518 .name = "dpll3_m3x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000519 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200520 .parent = &dpll3_m3_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200521 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
522 .enable_bit = OMAP3430_PWRDN_EMU_CORE_SHIFT,
Russell King3f0a8202009-01-31 10:05:51 +0000523 .flags = INVERT_ENABLE,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700524 .clkdm_name = "dpll3_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200525 .recalc = &omap3_clkoutx2_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200526};
527
Paul Walmsleyb045d082008-03-18 11:24:28 +0200528static struct clk emu_core_alwon_ck = {
529 .name = "emu_core_alwon_ck",
Russell King57137182008-11-04 16:48:35 +0000530 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200531 .parent = &dpll3_m3x2_ck,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700532 .clkdm_name = "dpll3_clkdm",
Russell Kingc0bf3132009-02-19 13:29:22 +0000533 .recalc = &followparent_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200534};
535
536/* DPLL4 */
537/* Supplies 96MHz, 54Mhz TV DAC, DSS fclk, CAM sensor clock, emul trace clk */
538/* Type: DPLL */
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300539static struct dpll_data dpll4_dd = {
Paul Walmsleyb045d082008-03-18 11:24:28 +0200540 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL2),
541 .mult_mask = OMAP3430_PERIPH_DPLL_MULT_MASK,
542 .div1_mask = OMAP3430_PERIPH_DPLL_DIV_MASK,
Russell Kingc0bf3132009-02-19 13:29:22 +0000543 .clk_bypass = &sys_ck,
544 .clk_ref = &sys_ck,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700545 .freqsel_mask = OMAP3430_PERIPH_DPLL_FREQSEL_MASK,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200546 .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
547 .enable_mask = OMAP3430_EN_PERIPH_DPLL_MASK,
Paul Walmsley542313c2008-07-03 12:24:45 +0300548 .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
Paul Walmsleyb045d082008-03-18 11:24:28 +0200549 .auto_recal_bit = OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT,
550 .recal_en_bit = OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT,
551 .recal_st_bit = OMAP3430_PERIPH_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300552 .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
553 .autoidle_mask = OMAP3430_AUTO_PERIPH_DPLL_MASK,
554 .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsleyc1bd7aa2009-01-28 12:08:17 -0700555 .idlest_mask = OMAP3430_ST_PERIPH_CLK_MASK,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300556 .max_multiplier = OMAP3_MAX_DPLL_MULT,
Paul Walmsley95f538a2009-01-28 12:08:44 -0700557 .min_divider = 1,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300558 .max_divider = OMAP3_MAX_DPLL_DIV,
559 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Paul Walmsleyb045d082008-03-18 11:24:28 +0200560};
561
562static struct clk dpll4_ck = {
563 .name = "dpll4_ck",
Russell King548d8492008-11-04 14:02:46 +0000564 .ops = &clkops_noncore_dpll_ops,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200565 .parent = &sys_ck,
566 .dpll_data = &dpll4_dd,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300567 .round_rate = &omap2_dpll_round_rate,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700568 .set_rate = &omap3_dpll4_set_rate,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700569 .clkdm_name = "dpll4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +0200570 .recalc = &omap3_dpll_recalc,
571};
572
573/*
574 * This virtual clock provides the CLKOUTX2 output from the DPLL if the
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200575 * DPLL isn't bypassed --
576 * XXX does this serve any downstream clocks?
Paul Walmsleyb045d082008-03-18 11:24:28 +0200577 */
578static struct clk dpll4_x2_ck = {
579 .name = "dpll4_x2_ck",
Russell King57137182008-11-04 16:48:35 +0000580 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200581 .parent = &dpll4_ck,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700582 .clkdm_name = "dpll4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +0200583 .recalc = &omap3_clkoutx2_recalc,
584};
585
586static const struct clksel div16_dpll4_clksel[] = {
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200587 { .parent = &dpll4_ck, .rates = div16_dpll_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +0200588 { .parent = NULL }
589};
590
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200591/* This virtual clock is the source for dpll4_m2x2_ck */
592static struct clk dpll4_m2_ck = {
593 .name = "dpll4_m2_ck",
Russell King57137182008-11-04 16:48:35 +0000594 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200595 .parent = &dpll4_ck,
596 .init = &omap2_init_clksel_parent,
597 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430_CM_CLKSEL3),
598 .clksel_mask = OMAP3430_DIV_96M_MASK,
599 .clksel = div16_dpll4_clksel,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700600 .clkdm_name = "dpll4_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200601 .recalc = &omap2_clksel_recalc,
602};
603
Paul Walmsleyb045d082008-03-18 11:24:28 +0200604/* The PWRDN bit is apparently only available on 3430ES2 and above */
605static struct clk dpll4_m2x2_ck = {
606 .name = "dpll4_m2x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000607 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200608 .parent = &dpll4_m2_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200609 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
610 .enable_bit = OMAP3430_PWRDN_96M_SHIFT,
Russell King3f0a8202009-01-31 10:05:51 +0000611 .flags = INVERT_ENABLE,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700612 .clkdm_name = "dpll4_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200613 .recalc = &omap3_clkoutx2_recalc,
614};
615
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700616/*
617 * DPLL4 generates DPLL4_M2X2_CLK which is then routed into the PRM as
618 * PRM_96M_ALWON_(F)CLK. Two clocks then emerge from the PRM:
619 * 96M_ALWON_FCLK (called "omap_96m_alwon_fck" below) and
620 * CM_96K_(F)CLK.
621 */
Paul Walmsleyb045d082008-03-18 11:24:28 +0200622static struct clk omap_96m_alwon_fck = {
623 .name = "omap_96m_alwon_fck",
Russell King57137182008-11-04 16:48:35 +0000624 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200625 .parent = &dpll4_m2x2_ck,
Russell Kingc0bf3132009-02-19 13:29:22 +0000626 .recalc = &followparent_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200627};
628
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700629static struct clk cm_96m_fck = {
630 .name = "cm_96m_fck",
Russell King57137182008-11-04 16:48:35 +0000631 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200632 .parent = &omap_96m_alwon_fck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200633 .recalc = &followparent_recalc,
634};
635
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700636static const struct clksel_rate omap_96m_dpll_rates[] = {
637 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
638 { .div = 0 }
639};
640
641static const struct clksel_rate omap_96m_sys_rates[] = {
642 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
643 { .div = 0 }
644};
645
646static const struct clksel omap_96m_fck_clksel[] = {
647 { .parent = &cm_96m_fck, .rates = omap_96m_dpll_rates },
648 { .parent = &sys_ck, .rates = omap_96m_sys_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200649 { .parent = NULL }
650};
651
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700652static struct clk omap_96m_fck = {
653 .name = "omap_96m_fck",
Russell King57137182008-11-04 16:48:35 +0000654 .ops = &clkops_null,
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700655 .parent = &sys_ck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200656 .init = &omap2_init_clksel_parent,
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700657 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
658 .clksel_mask = OMAP3430_SOURCE_96M_MASK,
659 .clksel = omap_96m_fck_clksel,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200660 .recalc = &omap2_clksel_recalc,
661};
662
663/* This virtual clock is the source for dpll4_m3x2_ck */
664static struct clk dpll4_m3_ck = {
665 .name = "dpll4_m3_ck",
Russell King57137182008-11-04 16:48:35 +0000666 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200667 .parent = &dpll4_ck,
668 .init = &omap2_init_clksel_parent,
669 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
670 .clksel_mask = OMAP3430_CLKSEL_TV_MASK,
671 .clksel = div16_dpll4_clksel,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700672 .clkdm_name = "dpll4_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200673 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200674};
675
676/* The PWRDN bit is apparently only available on 3430ES2 and above */
677static struct clk dpll4_m3x2_ck = {
678 .name = "dpll4_m3x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000679 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200680 .parent = &dpll4_m3_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200681 .init = &omap2_init_clksel_parent,
682 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
683 .enable_bit = OMAP3430_PWRDN_TV_SHIFT,
Russell King3f0a8202009-01-31 10:05:51 +0000684 .flags = INVERT_ENABLE,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700685 .clkdm_name = "dpll4_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200686 .recalc = &omap3_clkoutx2_recalc,
687};
688
Paul Walmsleyb045d082008-03-18 11:24:28 +0200689static const struct clksel_rate omap_54m_d4m3x2_rates[] = {
690 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
691 { .div = 0 }
692};
693
694static const struct clksel_rate omap_54m_alt_rates[] = {
695 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
696 { .div = 0 }
697};
698
699static const struct clksel omap_54m_clksel[] = {
Russell Kingc0bf3132009-02-19 13:29:22 +0000700 { .parent = &dpll4_m3x2_ck, .rates = omap_54m_d4m3x2_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +0200701 { .parent = &sys_altclk, .rates = omap_54m_alt_rates },
702 { .parent = NULL }
703};
704
705static struct clk omap_54m_fck = {
706 .name = "omap_54m_fck",
Russell King57137182008-11-04 16:48:35 +0000707 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200708 .init = &omap2_init_clksel_parent,
709 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700710 .clksel_mask = OMAP3430_SOURCE_54M_MASK,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200711 .clksel = omap_54m_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200712 .recalc = &omap2_clksel_recalc,
713};
714
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700715static const struct clksel_rate omap_48m_cm96m_rates[] = {
Paul Walmsleyb045d082008-03-18 11:24:28 +0200716 { .div = 2, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
717 { .div = 0 }
718};
719
720static const struct clksel_rate omap_48m_alt_rates[] = {
721 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
722 { .div = 0 }
723};
724
725static const struct clksel omap_48m_clksel[] = {
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700726 { .parent = &cm_96m_fck, .rates = omap_48m_cm96m_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +0200727 { .parent = &sys_altclk, .rates = omap_48m_alt_rates },
728 { .parent = NULL }
729};
730
731static struct clk omap_48m_fck = {
732 .name = "omap_48m_fck",
Russell King57137182008-11-04 16:48:35 +0000733 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200734 .init = &omap2_init_clksel_parent,
735 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700736 .clksel_mask = OMAP3430_SOURCE_48M_MASK,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200737 .clksel = omap_48m_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200738 .recalc = &omap2_clksel_recalc,
739};
740
741static struct clk omap_12m_fck = {
742 .name = "omap_12m_fck",
Russell King57137182008-11-04 16:48:35 +0000743 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200744 .parent = &omap_48m_fck,
745 .fixed_div = 4,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200746 .recalc = &omap2_fixed_divisor_recalc,
747};
748
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200749/* This virstual clock is the source for dpll4_m4x2_ck */
750static struct clk dpll4_m4_ck = {
751 .name = "dpll4_m4_ck",
Russell King57137182008-11-04 16:48:35 +0000752 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200753 .parent = &dpll4_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200754 .init = &omap2_init_clksel_parent,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200755 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
756 .clksel_mask = OMAP3430_CLKSEL_DSS1_MASK,
757 .clksel = div16_dpll4_clksel,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700758 .clkdm_name = "dpll4_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200759 .recalc = &omap2_clksel_recalc,
Paul Walmsleyae8578c2009-01-27 19:13:12 -0700760 .set_rate = &omap2_clksel_set_rate,
761 .round_rate = &omap2_clksel_round_rate,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200762};
763
764/* The PWRDN bit is apparently only available on 3430ES2 and above */
765static struct clk dpll4_m4x2_ck = {
766 .name = "dpll4_m4x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000767 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200768 .parent = &dpll4_m4_ck,
769 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
770 .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
Russell King3f0a8202009-01-31 10:05:51 +0000771 .flags = INVERT_ENABLE,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700772 .clkdm_name = "dpll4_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200773 .recalc = &omap3_clkoutx2_recalc,
774};
775
776/* This virtual clock is the source for dpll4_m5x2_ck */
777static struct clk dpll4_m5_ck = {
778 .name = "dpll4_m5_ck",
Russell King57137182008-11-04 16:48:35 +0000779 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200780 .parent = &dpll4_ck,
781 .init = &omap2_init_clksel_parent,
782 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_CLKSEL),
783 .clksel_mask = OMAP3430_CLKSEL_CAM_MASK,
784 .clksel = div16_dpll4_clksel,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700785 .clkdm_name = "dpll4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +0200786 .recalc = &omap2_clksel_recalc,
787};
788
789/* The PWRDN bit is apparently only available on 3430ES2 and above */
790static struct clk dpll4_m5x2_ck = {
791 .name = "dpll4_m5x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000792 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200793 .parent = &dpll4_m5_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200794 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
795 .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
Russell King3f0a8202009-01-31 10:05:51 +0000796 .flags = INVERT_ENABLE,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700797 .clkdm_name = "dpll4_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200798 .recalc = &omap3_clkoutx2_recalc,
799};
800
801/* This virtual clock is the source for dpll4_m6x2_ck */
802static struct clk dpll4_m6_ck = {
803 .name = "dpll4_m6_ck",
Russell King57137182008-11-04 16:48:35 +0000804 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200805 .parent = &dpll4_ck,
806 .init = &omap2_init_clksel_parent,
807 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
808 .clksel_mask = OMAP3430_DIV_DPLL4_MASK,
809 .clksel = div16_dpll4_clksel,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700810 .clkdm_name = "dpll4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +0200811 .recalc = &omap2_clksel_recalc,
812};
813
814/* The PWRDN bit is apparently only available on 3430ES2 and above */
815static struct clk dpll4_m6x2_ck = {
816 .name = "dpll4_m6x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000817 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200818 .parent = &dpll4_m6_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200819 .init = &omap2_init_clksel_parent,
820 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
821 .enable_bit = OMAP3430_PWRDN_EMU_PERIPH_SHIFT,
Russell King3f0a8202009-01-31 10:05:51 +0000822 .flags = INVERT_ENABLE,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700823 .clkdm_name = "dpll4_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200824 .recalc = &omap3_clkoutx2_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200825};
826
827static struct clk emu_per_alwon_ck = {
828 .name = "emu_per_alwon_ck",
Russell King57137182008-11-04 16:48:35 +0000829 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200830 .parent = &dpll4_m6x2_ck,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700831 .clkdm_name = "dpll4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +0200832 .recalc = &followparent_recalc,
833};
834
835/* DPLL5 */
836/* Supplies 120MHz clock, USIM source clock */
837/* Type: DPLL */
838/* 3430ES2 only */
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300839static struct dpll_data dpll5_dd = {
Paul Walmsleyb045d082008-03-18 11:24:28 +0200840 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL4),
841 .mult_mask = OMAP3430ES2_PERIPH2_DPLL_MULT_MASK,
842 .div1_mask = OMAP3430ES2_PERIPH2_DPLL_DIV_MASK,
Russell Kingc0bf3132009-02-19 13:29:22 +0000843 .clk_bypass = &sys_ck,
844 .clk_ref = &sys_ck,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700845 .freqsel_mask = OMAP3430ES2_PERIPH2_DPLL_FREQSEL_MASK,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200846 .control_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKEN2),
847 .enable_mask = OMAP3430ES2_EN_PERIPH2_DPLL_MASK,
Paul Walmsley542313c2008-07-03 12:24:45 +0300848 .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
Paul Walmsleyb045d082008-03-18 11:24:28 +0200849 .auto_recal_bit = OMAP3430ES2_EN_PERIPH2_DPLL_DRIFTGUARD_SHIFT,
850 .recal_en_bit = OMAP3430ES2_SND_PERIPH_DPLL_RECAL_EN_SHIFT,
851 .recal_st_bit = OMAP3430ES2_SND_PERIPH_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300852 .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_AUTOIDLE2_PLL),
853 .autoidle_mask = OMAP3430ES2_AUTO_PERIPH2_DPLL_MASK,
854 .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),
Paul Walmsleyc1bd7aa2009-01-28 12:08:17 -0700855 .idlest_mask = OMAP3430ES2_ST_PERIPH2_CLK_MASK,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300856 .max_multiplier = OMAP3_MAX_DPLL_MULT,
Paul Walmsley95f538a2009-01-28 12:08:44 -0700857 .min_divider = 1,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300858 .max_divider = OMAP3_MAX_DPLL_DIV,
859 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Paul Walmsleyb045d082008-03-18 11:24:28 +0200860};
861
862static struct clk dpll5_ck = {
863 .name = "dpll5_ck",
Russell King548d8492008-11-04 14:02:46 +0000864 .ops = &clkops_noncore_dpll_ops,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200865 .parent = &sys_ck,
866 .dpll_data = &dpll5_dd,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300867 .round_rate = &omap2_dpll_round_rate,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700868 .set_rate = &omap3_noncore_dpll_set_rate,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700869 .clkdm_name = "dpll5_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +0200870 .recalc = &omap3_dpll_recalc,
871};
872
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200873static const struct clksel div16_dpll5_clksel[] = {
Paul Walmsleyb045d082008-03-18 11:24:28 +0200874 { .parent = &dpll5_ck, .rates = div16_dpll_rates },
875 { .parent = NULL }
876};
877
878static struct clk dpll5_m2_ck = {
879 .name = "dpll5_m2_ck",
Russell King57137182008-11-04 16:48:35 +0000880 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200881 .parent = &dpll5_ck,
882 .init = &omap2_init_clksel_parent,
883 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL5),
884 .clksel_mask = OMAP3430ES2_DIV_120M_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200885 .clksel = div16_dpll5_clksel,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700886 .clkdm_name = "dpll5_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +0200887 .recalc = &omap2_clksel_recalc,
888};
889
Paul Walmsleyb045d082008-03-18 11:24:28 +0200890/* CM EXTERNAL CLOCK OUTPUTS */
891
892static const struct clksel_rate clkout2_src_core_rates[] = {
893 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
894 { .div = 0 }
895};
896
897static const struct clksel_rate clkout2_src_sys_rates[] = {
898 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
899 { .div = 0 }
900};
901
902static const struct clksel_rate clkout2_src_96m_rates[] = {
903 { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
904 { .div = 0 }
905};
906
907static const struct clksel_rate clkout2_src_54m_rates[] = {
908 { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
909 { .div = 0 }
910};
911
912static const struct clksel clkout2_src_clksel[] = {
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700913 { .parent = &core_ck, .rates = clkout2_src_core_rates },
914 { .parent = &sys_ck, .rates = clkout2_src_sys_rates },
915 { .parent = &cm_96m_fck, .rates = clkout2_src_96m_rates },
916 { .parent = &omap_54m_fck, .rates = clkout2_src_54m_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +0200917 { .parent = NULL }
918};
919
920static struct clk clkout2_src_ck = {
921 .name = "clkout2_src_ck",
Russell Kingc1168dc2008-11-04 21:24:00 +0000922 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200923 .init = &omap2_init_clksel_parent,
924 .enable_reg = OMAP3430_CM_CLKOUT_CTRL,
925 .enable_bit = OMAP3430_CLKOUT2_EN_SHIFT,
926 .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
927 .clksel_mask = OMAP3430_CLKOUT2SOURCE_MASK,
928 .clksel = clkout2_src_clksel,
Paul Walmsley15b52bc2008-05-07 19:19:07 -0600929 .clkdm_name = "core_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +0200930 .recalc = &omap2_clksel_recalc,
931};
932
933static const struct clksel_rate sys_clkout2_rates[] = {
934 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
935 { .div = 2, .val = 1, .flags = RATE_IN_343X },
936 { .div = 4, .val = 2, .flags = RATE_IN_343X },
937 { .div = 8, .val = 3, .flags = RATE_IN_343X },
938 { .div = 16, .val = 4, .flags = RATE_IN_343X },
939 { .div = 0 },
940};
941
942static const struct clksel sys_clkout2_clksel[] = {
943 { .parent = &clkout2_src_ck, .rates = sys_clkout2_rates },
944 { .parent = NULL },
945};
946
947static struct clk sys_clkout2 = {
948 .name = "sys_clkout2",
Russell King57137182008-11-04 16:48:35 +0000949 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200950 .init = &omap2_init_clksel_parent,
951 .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
952 .clksel_mask = OMAP3430_CLKOUT2_DIV_MASK,
953 .clksel = sys_clkout2_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200954 .recalc = &omap2_clksel_recalc,
955};
956
957/* CM OUTPUT CLOCKS */
958
959static struct clk corex2_fck = {
960 .name = "corex2_fck",
Russell King57137182008-11-04 16:48:35 +0000961 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200962 .parent = &dpll3_m2x2_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200963 .recalc = &followparent_recalc,
964};
965
966/* DPLL power domain clock controls */
967
Paul Walmsleyb8168d12009-01-28 12:08:14 -0700968static const struct clksel_rate div4_rates[] = {
969 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
970 { .div = 2, .val = 2, .flags = RATE_IN_343X },
971 { .div = 4, .val = 4, .flags = RATE_IN_343X },
972 { .div = 0 }
973};
974
975static const struct clksel div4_core_clksel[] = {
976 { .parent = &core_ck, .rates = div4_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +0200977 { .parent = NULL }
978};
979
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200980/*
981 * REVISIT: Are these in DPLL power domain or CM power domain? docs
982 * may be inconsistent here?
983 */
Paul Walmsleyb045d082008-03-18 11:24:28 +0200984static struct clk dpll1_fck = {
985 .name = "dpll1_fck",
Russell King57137182008-11-04 16:48:35 +0000986 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200987 .parent = &core_ck,
988 .init = &omap2_init_clksel_parent,
989 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
990 .clksel_mask = OMAP3430_MPU_CLK_SRC_MASK,
Paul Walmsleyb8168d12009-01-28 12:08:14 -0700991 .clksel = div4_core_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200992 .recalc = &omap2_clksel_recalc,
993};
994
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200995static struct clk mpu_ck = {
996 .name = "mpu_ck",
Russell King57137182008-11-04 16:48:35 +0000997 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200998 .parent = &dpll1_x2m2_ck,
Paul Walmsley333943b2008-08-19 11:08:45 +0300999 .clkdm_name = "mpu_clkdm",
Russell Kingc0bf3132009-02-19 13:29:22 +00001000 .recalc = &followparent_recalc,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001001};
1002
1003/* arm_fck is divided by two when DPLL1 locked; otherwise, passthrough mpu_ck */
1004static const struct clksel_rate arm_fck_rates[] = {
1005 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
1006 { .div = 2, .val = 1, .flags = RATE_IN_343X },
1007 { .div = 0 },
1008};
1009
1010static const struct clksel arm_fck_clksel[] = {
1011 { .parent = &mpu_ck, .rates = arm_fck_rates },
1012 { .parent = NULL }
1013};
1014
1015static struct clk arm_fck = {
1016 .name = "arm_fck",
Russell King57137182008-11-04 16:48:35 +00001017 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001018 .parent = &mpu_ck,
1019 .init = &omap2_init_clksel_parent,
1020 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
1021 .clksel_mask = OMAP3430_ST_MPU_CLK_MASK,
1022 .clksel = arm_fck_clksel,
Paul Walmsley19f4d3a2009-09-03 20:14:00 +03001023 .clkdm_name = "mpu_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001024 .recalc = &omap2_clksel_recalc,
1025};
1026
Paul Walmsley333943b2008-08-19 11:08:45 +03001027/* XXX What about neon_clkdm ? */
1028
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001029/*
1030 * REVISIT: This clock is never specifically defined in the 3430 TRM,
1031 * although it is referenced - so this is a guess
1032 */
1033static struct clk emu_mpu_alwon_ck = {
1034 .name = "emu_mpu_alwon_ck",
Russell King57137182008-11-04 16:48:35 +00001035 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001036 .parent = &mpu_ck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001037 .recalc = &followparent_recalc,
1038};
1039
Paul Walmsleyb045d082008-03-18 11:24:28 +02001040static struct clk dpll2_fck = {
1041 .name = "dpll2_fck",
Russell King57137182008-11-04 16:48:35 +00001042 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001043 .parent = &core_ck,
1044 .init = &omap2_init_clksel_parent,
1045 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
1046 .clksel_mask = OMAP3430_IVA2_CLK_SRC_MASK,
Paul Walmsleyb8168d12009-01-28 12:08:14 -07001047 .clksel = div4_core_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001048 .recalc = &omap2_clksel_recalc,
1049};
1050
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001051static struct clk iva2_ck = {
1052 .name = "iva2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +00001053 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001054 .parent = &dpll2_m2_ck,
1055 .init = &omap2_init_clksel_parent,
Hiroshi DOYU31c203d2008-04-01 10:11:22 +03001056 .enable_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, CM_FCLKEN),
1057 .enable_bit = OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001058 .clkdm_name = "iva2_clkdm",
Russell Kingc0bf3132009-02-19 13:29:22 +00001059 .recalc = &followparent_recalc,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001060};
1061
Paul Walmsleyb045d082008-03-18 11:24:28 +02001062/* Common interface clocks */
1063
Paul Walmsleyb8168d12009-01-28 12:08:14 -07001064static const struct clksel div2_core_clksel[] = {
1065 { .parent = &core_ck, .rates = div2_rates },
1066 { .parent = NULL }
1067};
1068
Paul Walmsleyb045d082008-03-18 11:24:28 +02001069static struct clk l3_ick = {
1070 .name = "l3_ick",
Russell King57137182008-11-04 16:48:35 +00001071 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001072 .parent = &core_ck,
1073 .init = &omap2_init_clksel_parent,
1074 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1075 .clksel_mask = OMAP3430_CLKSEL_L3_MASK,
1076 .clksel = div2_core_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001077 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001078 .recalc = &omap2_clksel_recalc,
1079};
1080
1081static const struct clksel div2_l3_clksel[] = {
1082 { .parent = &l3_ick, .rates = div2_rates },
1083 { .parent = NULL }
1084};
1085
1086static struct clk l4_ick = {
1087 .name = "l4_ick",
Russell King57137182008-11-04 16:48:35 +00001088 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001089 .parent = &l3_ick,
1090 .init = &omap2_init_clksel_parent,
1091 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1092 .clksel_mask = OMAP3430_CLKSEL_L4_MASK,
1093 .clksel = div2_l3_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001094 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001095 .recalc = &omap2_clksel_recalc,
1096
1097};
1098
1099static const struct clksel div2_l4_clksel[] = {
1100 { .parent = &l4_ick, .rates = div2_rates },
1101 { .parent = NULL }
1102};
1103
1104static struct clk rm_ick = {
1105 .name = "rm_ick",
Russell King57137182008-11-04 16:48:35 +00001106 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001107 .parent = &l4_ick,
1108 .init = &omap2_init_clksel_parent,
1109 .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
1110 .clksel_mask = OMAP3430_CLKSEL_RM_MASK,
1111 .clksel = div2_l4_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001112 .recalc = &omap2_clksel_recalc,
1113};
1114
1115/* GFX power domain */
1116
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001117/* GFX clocks are in 3430ES1 only. 3430ES2 and later uses the SGX instead */
Paul Walmsleyb045d082008-03-18 11:24:28 +02001118
1119static const struct clksel gfx_l3_clksel[] = {
1120 { .parent = &l3_ick, .rates = gfx_l3_rates },
1121 { .parent = NULL }
1122};
1123
Högander Jouni59559022008-08-19 11:08:45 +03001124/* Virtual parent clock for gfx_l3_ick and gfx_l3_fck */
1125static struct clk gfx_l3_ck = {
1126 .name = "gfx_l3_ck",
Russell Kingb36ee722008-11-04 17:59:52 +00001127 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001128 .parent = &l3_ick,
1129 .init = &omap2_init_clksel_parent,
1130 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
1131 .enable_bit = OMAP_EN_GFX_SHIFT,
Högander Jouni59559022008-08-19 11:08:45 +03001132 .recalc = &followparent_recalc,
1133};
1134
1135static struct clk gfx_l3_fck = {
1136 .name = "gfx_l3_fck",
Russell King57137182008-11-04 16:48:35 +00001137 .ops = &clkops_null,
Högander Jouni59559022008-08-19 11:08:45 +03001138 .parent = &gfx_l3_ck,
1139 .init = &omap2_init_clksel_parent,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001140 .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
1141 .clksel_mask = OMAP_CLKSEL_GFX_MASK,
1142 .clksel = gfx_l3_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001143 .clkdm_name = "gfx_3430es1_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001144 .recalc = &omap2_clksel_recalc,
1145};
1146
1147static struct clk gfx_l3_ick = {
1148 .name = "gfx_l3_ick",
Russell King57137182008-11-04 16:48:35 +00001149 .ops = &clkops_null,
Högander Jouni59559022008-08-19 11:08:45 +03001150 .parent = &gfx_l3_ck,
Paul Walmsley333943b2008-08-19 11:08:45 +03001151 .clkdm_name = "gfx_3430es1_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001152 .recalc = &followparent_recalc,
1153};
1154
1155static struct clk gfx_cg1_ck = {
1156 .name = "gfx_cg1_ck",
Russell Kingb36ee722008-11-04 17:59:52 +00001157 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001158 .parent = &gfx_l3_fck, /* REVISIT: correct? */
Paul Walmsley333943b2008-08-19 11:08:45 +03001159 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001160 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
1161 .enable_bit = OMAP3430ES1_EN_2D_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001162 .clkdm_name = "gfx_3430es1_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001163 .recalc = &followparent_recalc,
1164};
1165
1166static struct clk gfx_cg2_ck = {
1167 .name = "gfx_cg2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +00001168 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001169 .parent = &gfx_l3_fck, /* REVISIT: correct? */
Paul Walmsley333943b2008-08-19 11:08:45 +03001170 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001171 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
1172 .enable_bit = OMAP3430ES1_EN_3D_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001173 .clkdm_name = "gfx_3430es1_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001174 .recalc = &followparent_recalc,
1175};
1176
1177/* SGX power domain - 3430ES2 only */
1178
1179static const struct clksel_rate sgx_core_rates[] = {
1180 { .div = 3, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
1181 { .div = 4, .val = 1, .flags = RATE_IN_343X },
1182 { .div = 6, .val = 2, .flags = RATE_IN_343X },
1183 { .div = 0 },
1184};
1185
1186static const struct clksel_rate sgx_96m_rates[] = {
1187 { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
1188 { .div = 0 },
1189};
1190
1191static const struct clksel sgx_clksel[] = {
1192 { .parent = &core_ck, .rates = sgx_core_rates },
1193 { .parent = &cm_96m_fck, .rates = sgx_96m_rates },
1194 { .parent = NULL },
1195};
1196
1197static struct clk sgx_fck = {
1198 .name = "sgx_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001199 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001200 .init = &omap2_init_clksel_parent,
1201 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_FCLKEN),
Daniel Stone712d7c82009-01-27 19:13:05 -07001202 .enable_bit = OMAP3430ES2_CM_FCLKEN_SGX_EN_SGX_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001203 .clksel_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_CLKSEL),
1204 .clksel_mask = OMAP3430ES2_CLKSEL_SGX_MASK,
1205 .clksel = sgx_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001206 .clkdm_name = "sgx_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001207 .recalc = &omap2_clksel_recalc,
1208};
1209
1210static struct clk sgx_ick = {
1211 .name = "sgx_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001212 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001213 .parent = &l3_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03001214 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001215 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_ICLKEN),
Daniel Stone712d7c82009-01-27 19:13:05 -07001216 .enable_bit = OMAP3430ES2_CM_ICLKEN_SGX_EN_SGX_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001217 .clkdm_name = "sgx_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001218 .recalc = &followparent_recalc,
1219};
1220
1221/* CORE power domain */
1222
1223static struct clk d2d_26m_fck = {
1224 .name = "d2d_26m_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001225 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001226 .parent = &sys_ck,
Paul Walmsley333943b2008-08-19 11:08:45 +03001227 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001228 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1229 .enable_bit = OMAP3430ES1_EN_D2D_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001230 .clkdm_name = "d2d_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001231 .recalc = &followparent_recalc,
1232};
1233
Kevin Hilman8111b222009-04-28 15:27:44 -07001234static struct clk modem_fck = {
1235 .name = "modem_fck",
1236 .ops = &clkops_omap2_dflt_wait,
1237 .parent = &sys_ck,
1238 .init = &omap2_init_clk_clkdm,
1239 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1240 .enable_bit = OMAP3430_EN_MODEM_SHIFT,
1241 .clkdm_name = "d2d_clkdm",
1242 .recalc = &followparent_recalc,
1243};
1244
1245static struct clk sad2d_ick = {
1246 .name = "sad2d_ick",
1247 .ops = &clkops_omap2_dflt_wait,
1248 .parent = &l3_ick,
1249 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1250 .enable_bit = OMAP3430_EN_SAD2D_SHIFT,
1251 .clkdm_name = "d2d_clkdm",
1252 .recalc = &followparent_recalc,
1253};
1254
1255static struct clk mad2d_ick = {
1256 .name = "mad2d_ick",
1257 .ops = &clkops_omap2_dflt_wait,
1258 .parent = &l3_ick,
1259 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
1260 .enable_bit = OMAP3430_EN_MAD2D_SHIFT,
1261 .clkdm_name = "d2d_clkdm",
1262 .recalc = &followparent_recalc,
1263};
1264
Paul Walmsleyb045d082008-03-18 11:24:28 +02001265static const struct clksel omap343x_gpt_clksel[] = {
1266 { .parent = &omap_32k_fck, .rates = gpt_32k_rates },
1267 { .parent = &sys_ck, .rates = gpt_sys_rates },
1268 { .parent = NULL}
1269};
1270
1271static struct clk gpt10_fck = {
1272 .name = "gpt10_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001273 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001274 .parent = &sys_ck,
1275 .init = &omap2_init_clksel_parent,
1276 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1277 .enable_bit = OMAP3430_EN_GPT10_SHIFT,
1278 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1279 .clksel_mask = OMAP3430_CLKSEL_GPT10_MASK,
1280 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001281 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001282 .recalc = &omap2_clksel_recalc,
1283};
1284
1285static struct clk gpt11_fck = {
1286 .name = "gpt11_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001287 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001288 .parent = &sys_ck,
1289 .init = &omap2_init_clksel_parent,
1290 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1291 .enable_bit = OMAP3430_EN_GPT11_SHIFT,
1292 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1293 .clksel_mask = OMAP3430_CLKSEL_GPT11_MASK,
1294 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001295 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001296 .recalc = &omap2_clksel_recalc,
1297};
1298
1299static struct clk cpefuse_fck = {
1300 .name = "cpefuse_fck",
Russell Kingc1168dc2008-11-04 21:24:00 +00001301 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001302 .parent = &sys_ck,
1303 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
1304 .enable_bit = OMAP3430ES2_EN_CPEFUSE_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001305 .recalc = &followparent_recalc,
1306};
1307
1308static struct clk ts_fck = {
1309 .name = "ts_fck",
Russell Kingc1168dc2008-11-04 21:24:00 +00001310 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001311 .parent = &omap_32k_fck,
1312 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
1313 .enable_bit = OMAP3430ES2_EN_TS_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001314 .recalc = &followparent_recalc,
1315};
1316
1317static struct clk usbtll_fck = {
1318 .name = "usbtll_fck",
Russell Kingc1168dc2008-11-04 21:24:00 +00001319 .ops = &clkops_omap2_dflt,
Russell Kingc0bf3132009-02-19 13:29:22 +00001320 .parent = &dpll5_m2_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001321 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
1322 .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001323 .recalc = &followparent_recalc,
1324};
1325
1326/* CORE 96M FCLK-derived clocks */
1327
1328static struct clk core_96m_fck = {
1329 .name = "core_96m_fck",
Russell King57137182008-11-04 16:48:35 +00001330 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001331 .parent = &omap_96m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03001332 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001333 .recalc = &followparent_recalc,
1334};
1335
1336static struct clk mmchs3_fck = {
1337 .name = "mmchs_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001338 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrend8874662008-12-10 17:37:16 -08001339 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001340 .parent = &core_96m_fck,
1341 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1342 .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001343 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001344 .recalc = &followparent_recalc,
1345};
1346
1347static struct clk mmchs2_fck = {
1348 .name = "mmchs_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001349 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrend8874662008-12-10 17:37:16 -08001350 .id = 1,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001351 .parent = &core_96m_fck,
1352 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1353 .enable_bit = OMAP3430_EN_MMC2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001354 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001355 .recalc = &followparent_recalc,
1356};
1357
1358static struct clk mspro_fck = {
1359 .name = "mspro_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001360 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001361 .parent = &core_96m_fck,
1362 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1363 .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001364 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001365 .recalc = &followparent_recalc,
1366};
1367
1368static struct clk mmchs1_fck = {
1369 .name = "mmchs_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001370 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001371 .parent = &core_96m_fck,
1372 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1373 .enable_bit = OMAP3430_EN_MMC1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001374 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001375 .recalc = &followparent_recalc,
1376};
1377
1378static struct clk i2c3_fck = {
1379 .name = "i2c_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001380 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001381 .id = 3,
1382 .parent = &core_96m_fck,
1383 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1384 .enable_bit = OMAP3430_EN_I2C3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001385 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001386 .recalc = &followparent_recalc,
1387};
1388
1389static struct clk i2c2_fck = {
1390 .name = "i2c_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001391 .ops = &clkops_omap2_dflt_wait,
Paul Walmsley333943b2008-08-19 11:08:45 +03001392 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001393 .parent = &core_96m_fck,
1394 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1395 .enable_bit = OMAP3430_EN_I2C2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001396 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001397 .recalc = &followparent_recalc,
1398};
1399
1400static struct clk i2c1_fck = {
1401 .name = "i2c_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001402 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001403 .id = 1,
1404 .parent = &core_96m_fck,
1405 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1406 .enable_bit = OMAP3430_EN_I2C1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001407 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001408 .recalc = &followparent_recalc,
1409};
1410
1411/*
1412 * MCBSP 1 & 5 get their 96MHz clock from core_96m_fck;
1413 * MCBSP 2, 3, 4 get their 96MHz clock from per_96m_fck.
1414 */
1415static const struct clksel_rate common_mcbsp_96m_rates[] = {
1416 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
1417 { .div = 0 }
1418};
1419
1420static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
1421 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
1422 { .div = 0 }
1423};
1424
1425static const struct clksel mcbsp_15_clksel[] = {
1426 { .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },
1427 { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
1428 { .parent = NULL }
1429};
1430
1431static struct clk mcbsp5_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001432 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001433 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001434 .id = 5,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001435 .init = &omap2_init_clksel_parent,
1436 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1437 .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
1438 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
1439 .clksel_mask = OMAP2_MCBSP5_CLKS_MASK,
1440 .clksel = mcbsp_15_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001441 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001442 .recalc = &omap2_clksel_recalc,
1443};
1444
1445static struct clk mcbsp1_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001446 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001447 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001448 .id = 1,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001449 .init = &omap2_init_clksel_parent,
1450 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1451 .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
1452 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
1453 .clksel_mask = OMAP2_MCBSP1_CLKS_MASK,
1454 .clksel = mcbsp_15_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001455 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001456 .recalc = &omap2_clksel_recalc,
1457};
1458
1459/* CORE_48M_FCK-derived clocks */
1460
1461static struct clk core_48m_fck = {
1462 .name = "core_48m_fck",
Russell King57137182008-11-04 16:48:35 +00001463 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001464 .parent = &omap_48m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03001465 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001466 .recalc = &followparent_recalc,
1467};
1468
1469static struct clk mcspi4_fck = {
1470 .name = "mcspi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001471 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001472 .id = 4,
1473 .parent = &core_48m_fck,
1474 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1475 .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001476 .recalc = &followparent_recalc,
1477};
1478
1479static struct clk mcspi3_fck = {
1480 .name = "mcspi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001481 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001482 .id = 3,
1483 .parent = &core_48m_fck,
1484 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1485 .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001486 .recalc = &followparent_recalc,
1487};
1488
1489static struct clk mcspi2_fck = {
1490 .name = "mcspi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001491 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001492 .id = 2,
1493 .parent = &core_48m_fck,
1494 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1495 .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001496 .recalc = &followparent_recalc,
1497};
1498
1499static struct clk mcspi1_fck = {
1500 .name = "mcspi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001501 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001502 .id = 1,
1503 .parent = &core_48m_fck,
1504 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1505 .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001506 .recalc = &followparent_recalc,
1507};
1508
1509static struct clk uart2_fck = {
1510 .name = "uart2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001511 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001512 .parent = &core_48m_fck,
1513 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1514 .enable_bit = OMAP3430_EN_UART2_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001515 .recalc = &followparent_recalc,
1516};
1517
1518static struct clk uart1_fck = {
1519 .name = "uart1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001520 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001521 .parent = &core_48m_fck,
1522 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1523 .enable_bit = OMAP3430_EN_UART1_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001524 .recalc = &followparent_recalc,
1525};
1526
1527static struct clk fshostusb_fck = {
1528 .name = "fshostusb_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001529 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001530 .parent = &core_48m_fck,
1531 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1532 .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001533 .recalc = &followparent_recalc,
1534};
1535
1536/* CORE_12M_FCK based clocks */
1537
1538static struct clk core_12m_fck = {
1539 .name = "core_12m_fck",
Russell King57137182008-11-04 16:48:35 +00001540 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001541 .parent = &omap_12m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03001542 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001543 .recalc = &followparent_recalc,
1544};
1545
1546static struct clk hdq_fck = {
1547 .name = "hdq_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001548 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001549 .parent = &core_12m_fck,
1550 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1551 .enable_bit = OMAP3430_EN_HDQ_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001552 .recalc = &followparent_recalc,
1553};
1554
1555/* DPLL3-derived clock */
1556
1557static const struct clksel_rate ssi_ssr_corex2_rates[] = {
1558 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
1559 { .div = 2, .val = 2, .flags = RATE_IN_343X },
1560 { .div = 3, .val = 3, .flags = RATE_IN_343X },
1561 { .div = 4, .val = 4, .flags = RATE_IN_343X },
1562 { .div = 6, .val = 6, .flags = RATE_IN_343X },
1563 { .div = 8, .val = 8, .flags = RATE_IN_343X },
1564 { .div = 0 }
1565};
1566
1567static const struct clksel ssi_ssr_clksel[] = {
1568 { .parent = &corex2_fck, .rates = ssi_ssr_corex2_rates },
1569 { .parent = NULL }
1570};
1571
Paul Walmsley3c82e222009-07-24 19:44:06 -06001572static struct clk ssi_ssr_fck_3430es1 = {
Paul Walmsleyb045d082008-03-18 11:24:28 +02001573 .name = "ssi_ssr_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00001574 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001575 .init = &omap2_init_clksel_parent,
1576 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1577 .enable_bit = OMAP3430_EN_SSI_SHIFT,
1578 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1579 .clksel_mask = OMAP3430_CLKSEL_SSI_MASK,
1580 .clksel = ssi_ssr_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001581 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001582 .recalc = &omap2_clksel_recalc,
1583};
1584
Paul Walmsley3c82e222009-07-24 19:44:06 -06001585static struct clk ssi_ssr_fck_3430es2 = {
1586 .name = "ssi_ssr_fck",
1587 .ops = &clkops_omap3430es2_ssi_wait,
1588 .init = &omap2_init_clksel_parent,
1589 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1590 .enable_bit = OMAP3430_EN_SSI_SHIFT,
1591 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1592 .clksel_mask = OMAP3430_CLKSEL_SSI_MASK,
1593 .clksel = ssi_ssr_clksel,
1594 .clkdm_name = "core_l4_clkdm",
1595 .recalc = &omap2_clksel_recalc,
1596};
1597
1598static struct clk ssi_sst_fck_3430es1 = {
Paul Walmsleyb045d082008-03-18 11:24:28 +02001599 .name = "ssi_sst_fck",
Russell King57137182008-11-04 16:48:35 +00001600 .ops = &clkops_null,
Paul Walmsley3c82e222009-07-24 19:44:06 -06001601 .parent = &ssi_ssr_fck_3430es1,
1602 .fixed_div = 2,
1603 .recalc = &omap2_fixed_divisor_recalc,
1604};
1605
1606static struct clk ssi_sst_fck_3430es2 = {
1607 .name = "ssi_sst_fck",
1608 .ops = &clkops_null,
1609 .parent = &ssi_ssr_fck_3430es2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001610 .fixed_div = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001611 .recalc = &omap2_fixed_divisor_recalc,
1612};
1613
1614
1615
1616/* CORE_L3_ICK based clocks */
1617
Paul Walmsley333943b2008-08-19 11:08:45 +03001618/*
1619 * XXX must add clk_enable/clk_disable for these if standard code won't
1620 * handle it
1621 */
Paul Walmsleyb045d082008-03-18 11:24:28 +02001622static struct clk core_l3_ick = {
1623 .name = "core_l3_ick",
Russell King57137182008-11-04 16:48:35 +00001624 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001625 .parent = &l3_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03001626 .init = &omap2_init_clk_clkdm,
Paul Walmsley333943b2008-08-19 11:08:45 +03001627 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001628 .recalc = &followparent_recalc,
1629};
1630
Paul Walmsley3c82e222009-07-24 19:44:06 -06001631static struct clk hsotgusb_ick_3430es1 = {
Paul Walmsleyb045d082008-03-18 11:24:28 +02001632 .name = "hsotgusb_ick",
Paul Walmsley3c82e222009-07-24 19:44:06 -06001633 .ops = &clkops_omap2_dflt,
1634 .parent = &core_l3_ick,
1635 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1636 .enable_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
1637 .clkdm_name = "core_l3_clkdm",
1638 .recalc = &followparent_recalc,
1639};
1640
1641static struct clk hsotgusb_ick_3430es2 = {
1642 .name = "hsotgusb_ick",
1643 .ops = &clkops_omap3430es2_hsotgusb_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001644 .parent = &core_l3_ick,
1645 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1646 .enable_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001647 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001648 .recalc = &followparent_recalc,
1649};
1650
1651static struct clk sdrc_ick = {
1652 .name = "sdrc_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001653 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001654 .parent = &core_l3_ick,
1655 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1656 .enable_bit = OMAP3430_EN_SDRC_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +00001657 .flags = ENABLE_ON_INIT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001658 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001659 .recalc = &followparent_recalc,
1660};
1661
1662static struct clk gpmc_fck = {
1663 .name = "gpmc_fck",
Russell King57137182008-11-04 16:48:35 +00001664 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001665 .parent = &core_l3_ick,
Russell King44dc9d02009-01-19 15:51:11 +00001666 .flags = ENABLE_ON_INIT, /* huh? */
Paul Walmsley333943b2008-08-19 11:08:45 +03001667 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001668 .recalc = &followparent_recalc,
1669};
1670
1671/* SECURITY_L3_ICK based clocks */
1672
1673static struct clk security_l3_ick = {
1674 .name = "security_l3_ick",
Russell King57137182008-11-04 16:48:35 +00001675 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001676 .parent = &l3_ick,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001677 .recalc = &followparent_recalc,
1678};
1679
1680static struct clk pka_ick = {
1681 .name = "pka_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001682 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001683 .parent = &security_l3_ick,
1684 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1685 .enable_bit = OMAP3430_EN_PKA_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001686 .recalc = &followparent_recalc,
1687};
1688
1689/* CORE_L4_ICK based clocks */
1690
1691static struct clk core_l4_ick = {
1692 .name = "core_l4_ick",
Russell King57137182008-11-04 16:48:35 +00001693 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001694 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03001695 .init = &omap2_init_clk_clkdm,
Paul Walmsley333943b2008-08-19 11:08:45 +03001696 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001697 .recalc = &followparent_recalc,
1698};
1699
1700static struct clk usbtll_ick = {
1701 .name = "usbtll_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001702 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001703 .parent = &core_l4_ick,
1704 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
1705 .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001706 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001707 .recalc = &followparent_recalc,
1708};
1709
1710static struct clk mmchs3_ick = {
1711 .name = "mmchs_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001712 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrend8874662008-12-10 17:37:16 -08001713 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001714 .parent = &core_l4_ick,
1715 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1716 .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001717 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001718 .recalc = &followparent_recalc,
1719};
1720
1721/* Intersystem Communication Registers - chassis mode only */
1722static struct clk icr_ick = {
1723 .name = "icr_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001724 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001725 .parent = &core_l4_ick,
1726 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1727 .enable_bit = OMAP3430_EN_ICR_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001728 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001729 .recalc = &followparent_recalc,
1730};
1731
1732static struct clk aes2_ick = {
1733 .name = "aes2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001734 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001735 .parent = &core_l4_ick,
1736 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1737 .enable_bit = OMAP3430_EN_AES2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001738 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001739 .recalc = &followparent_recalc,
1740};
1741
1742static struct clk sha12_ick = {
1743 .name = "sha12_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001744 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001745 .parent = &core_l4_ick,
1746 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1747 .enable_bit = OMAP3430_EN_SHA12_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001748 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001749 .recalc = &followparent_recalc,
1750};
1751
1752static struct clk des2_ick = {
1753 .name = "des2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001754 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001755 .parent = &core_l4_ick,
1756 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1757 .enable_bit = OMAP3430_EN_DES2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001758 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001759 .recalc = &followparent_recalc,
1760};
1761
1762static struct clk mmchs2_ick = {
1763 .name = "mmchs_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001764 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrend8874662008-12-10 17:37:16 -08001765 .id = 1,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001766 .parent = &core_l4_ick,
1767 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1768 .enable_bit = OMAP3430_EN_MMC2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001769 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001770 .recalc = &followparent_recalc,
1771};
1772
1773static struct clk mmchs1_ick = {
1774 .name = "mmchs_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001775 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001776 .parent = &core_l4_ick,
1777 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1778 .enable_bit = OMAP3430_EN_MMC1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001779 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001780 .recalc = &followparent_recalc,
1781};
1782
1783static struct clk mspro_ick = {
1784 .name = "mspro_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001785 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001786 .parent = &core_l4_ick,
1787 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1788 .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001789 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001790 .recalc = &followparent_recalc,
1791};
1792
1793static struct clk hdq_ick = {
1794 .name = "hdq_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001795 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001796 .parent = &core_l4_ick,
1797 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1798 .enable_bit = OMAP3430_EN_HDQ_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001799 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001800 .recalc = &followparent_recalc,
1801};
1802
1803static struct clk mcspi4_ick = {
1804 .name = "mcspi_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001805 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001806 .id = 4,
1807 .parent = &core_l4_ick,
1808 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1809 .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001810 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001811 .recalc = &followparent_recalc,
1812};
1813
1814static struct clk mcspi3_ick = {
1815 .name = "mcspi_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001816 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001817 .id = 3,
1818 .parent = &core_l4_ick,
1819 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1820 .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001821 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001822 .recalc = &followparent_recalc,
1823};
1824
1825static struct clk mcspi2_ick = {
1826 .name = "mcspi_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001827 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001828 .id = 2,
1829 .parent = &core_l4_ick,
1830 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1831 .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001832 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001833 .recalc = &followparent_recalc,
1834};
1835
1836static struct clk mcspi1_ick = {
1837 .name = "mcspi_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001838 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001839 .id = 1,
1840 .parent = &core_l4_ick,
1841 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1842 .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001843 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001844 .recalc = &followparent_recalc,
1845};
1846
1847static struct clk i2c3_ick = {
1848 .name = "i2c_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001849 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001850 .id = 3,
1851 .parent = &core_l4_ick,
1852 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1853 .enable_bit = OMAP3430_EN_I2C3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001854 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001855 .recalc = &followparent_recalc,
1856};
1857
1858static struct clk i2c2_ick = {
1859 .name = "i2c_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001860 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001861 .id = 2,
1862 .parent = &core_l4_ick,
1863 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1864 .enable_bit = OMAP3430_EN_I2C2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001865 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001866 .recalc = &followparent_recalc,
1867};
1868
1869static struct clk i2c1_ick = {
1870 .name = "i2c_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001871 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001872 .id = 1,
1873 .parent = &core_l4_ick,
1874 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1875 .enable_bit = OMAP3430_EN_I2C1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001876 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001877 .recalc = &followparent_recalc,
1878};
1879
1880static struct clk uart2_ick = {
1881 .name = "uart2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001882 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001883 .parent = &core_l4_ick,
1884 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1885 .enable_bit = OMAP3430_EN_UART2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001886 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001887 .recalc = &followparent_recalc,
1888};
1889
1890static struct clk uart1_ick = {
1891 .name = "uart1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001892 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001893 .parent = &core_l4_ick,
1894 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1895 .enable_bit = OMAP3430_EN_UART1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001896 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001897 .recalc = &followparent_recalc,
1898};
1899
1900static struct clk gpt11_ick = {
1901 .name = "gpt11_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001902 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001903 .parent = &core_l4_ick,
1904 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1905 .enable_bit = OMAP3430_EN_GPT11_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001906 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001907 .recalc = &followparent_recalc,
1908};
1909
1910static struct clk gpt10_ick = {
1911 .name = "gpt10_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001912 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001913 .parent = &core_l4_ick,
1914 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1915 .enable_bit = OMAP3430_EN_GPT10_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001916 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001917 .recalc = &followparent_recalc,
1918};
1919
1920static struct clk mcbsp5_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001921 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001922 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001923 .id = 5,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001924 .parent = &core_l4_ick,
1925 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1926 .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001927 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001928 .recalc = &followparent_recalc,
1929};
1930
1931static struct clk mcbsp1_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001932 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001933 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001934 .id = 1,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001935 .parent = &core_l4_ick,
1936 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1937 .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001938 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001939 .recalc = &followparent_recalc,
1940};
1941
1942static struct clk fac_ick = {
1943 .name = "fac_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001944 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001945 .parent = &core_l4_ick,
1946 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1947 .enable_bit = OMAP3430ES1_EN_FAC_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001948 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001949 .recalc = &followparent_recalc,
1950};
1951
1952static struct clk mailboxes_ick = {
1953 .name = "mailboxes_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001954 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001955 .parent = &core_l4_ick,
1956 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1957 .enable_bit = OMAP3430_EN_MAILBOXES_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001958 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001959 .recalc = &followparent_recalc,
1960};
1961
1962static struct clk omapctrl_ick = {
1963 .name = "omapctrl_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001964 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001965 .parent = &core_l4_ick,
1966 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1967 .enable_bit = OMAP3430_EN_OMAPCTRL_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +00001968 .flags = ENABLE_ON_INIT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001969 .recalc = &followparent_recalc,
1970};
1971
1972/* SSI_L4_ICK based clocks */
1973
1974static struct clk ssi_l4_ick = {
1975 .name = "ssi_l4_ick",
Russell King57137182008-11-04 16:48:35 +00001976 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001977 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03001978 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001979 .recalc = &followparent_recalc,
1980};
1981
Paul Walmsley3c82e222009-07-24 19:44:06 -06001982static struct clk ssi_ick_3430es1 = {
Paul Walmsleyb045d082008-03-18 11:24:28 +02001983 .name = "ssi_ick",
Russell Kingbc51da42008-11-04 18:59:32 +00001984 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001985 .parent = &ssi_l4_ick,
1986 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1987 .enable_bit = OMAP3430_EN_SSI_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001988 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001989 .recalc = &followparent_recalc,
1990};
1991
Paul Walmsley3c82e222009-07-24 19:44:06 -06001992static struct clk ssi_ick_3430es2 = {
1993 .name = "ssi_ick",
1994 .ops = &clkops_omap3430es2_ssi_wait,
1995 .parent = &ssi_l4_ick,
1996 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1997 .enable_bit = OMAP3430_EN_SSI_SHIFT,
1998 .clkdm_name = "core_l4_clkdm",
1999 .recalc = &followparent_recalc,
2000};
2001
Paul Walmsleyb045d082008-03-18 11:24:28 +02002002/* REVISIT: Technically the TRM claims that this is CORE_CLK based,
2003 * but l4_ick makes more sense to me */
2004
2005static const struct clksel usb_l4_clksel[] = {
2006 { .parent = &l4_ick, .rates = div2_rates },
2007 { .parent = NULL },
2008};
2009
2010static struct clk usb_l4_ick = {
2011 .name = "usb_l4_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002012 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002013 .parent = &l4_ick,
2014 .init = &omap2_init_clksel_parent,
2015 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2016 .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
2017 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
2018 .clksel_mask = OMAP3430ES1_CLKSEL_FSHOSTUSB_MASK,
2019 .clksel = usb_l4_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002020 .recalc = &omap2_clksel_recalc,
2021};
2022
Paul Walmsleyb045d082008-03-18 11:24:28 +02002023/* SECURITY_L4_ICK2 based clocks */
2024
2025static struct clk security_l4_ick2 = {
2026 .name = "security_l4_ick2",
Russell King57137182008-11-04 16:48:35 +00002027 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002028 .parent = &l4_ick,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002029 .recalc = &followparent_recalc,
2030};
2031
2032static struct clk aes1_ick = {
2033 .name = "aes1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002034 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002035 .parent = &security_l4_ick2,
2036 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2037 .enable_bit = OMAP3430_EN_AES1_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002038 .recalc = &followparent_recalc,
2039};
2040
2041static struct clk rng_ick = {
2042 .name = "rng_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002043 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002044 .parent = &security_l4_ick2,
2045 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2046 .enable_bit = OMAP3430_EN_RNG_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002047 .recalc = &followparent_recalc,
2048};
2049
2050static struct clk sha11_ick = {
2051 .name = "sha11_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002052 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002053 .parent = &security_l4_ick2,
2054 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2055 .enable_bit = OMAP3430_EN_SHA11_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002056 .recalc = &followparent_recalc,
2057};
2058
2059static struct clk des1_ick = {
2060 .name = "des1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002061 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002062 .parent = &security_l4_ick2,
2063 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2064 .enable_bit = OMAP3430_EN_DES1_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002065 .recalc = &followparent_recalc,
2066};
2067
2068/* DSS */
Paul Walmsley3c82e222009-07-24 19:44:06 -06002069static struct clk dss1_alwon_fck_3430es1 = {
Paul Walmsleyb045d082008-03-18 11:24:28 +02002070 .name = "dss1_alwon_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00002071 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002072 .parent = &dpll4_m4x2_ck,
2073 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
2074 .enable_bit = OMAP3430_EN_DSS1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002075 .clkdm_name = "dss_clkdm",
Russell Kingc0bf3132009-02-19 13:29:22 +00002076 .recalc = &followparent_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002077};
2078
Paul Walmsley3c82e222009-07-24 19:44:06 -06002079static struct clk dss1_alwon_fck_3430es2 = {
2080 .name = "dss1_alwon_fck",
2081 .ops = &clkops_omap3430es2_dss_usbhost_wait,
2082 .parent = &dpll4_m4x2_ck,
2083 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
2084 .enable_bit = OMAP3430_EN_DSS1_SHIFT,
2085 .clkdm_name = "dss_clkdm",
2086 .recalc = &followparent_recalc,
2087};
2088
Paul Walmsleyb045d082008-03-18 11:24:28 +02002089static struct clk dss_tv_fck = {
2090 .name = "dss_tv_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00002091 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002092 .parent = &omap_54m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002093 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002094 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
2095 .enable_bit = OMAP3430_EN_TV_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002096 .clkdm_name = "dss_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002097 .recalc = &followparent_recalc,
2098};
2099
2100static struct clk dss_96m_fck = {
2101 .name = "dss_96m_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00002102 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002103 .parent = &omap_96m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002104 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002105 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
2106 .enable_bit = OMAP3430_EN_TV_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002107 .clkdm_name = "dss_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002108 .recalc = &followparent_recalc,
2109};
2110
2111static struct clk dss2_alwon_fck = {
2112 .name = "dss2_alwon_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00002113 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002114 .parent = &sys_ck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002115 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002116 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
2117 .enable_bit = OMAP3430_EN_DSS2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002118 .clkdm_name = "dss_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002119 .recalc = &followparent_recalc,
2120};
2121
Paul Walmsley3c82e222009-07-24 19:44:06 -06002122static struct clk dss_ick_3430es1 = {
Paul Walmsleyb045d082008-03-18 11:24:28 +02002123 /* Handles both L3 and L4 clocks */
2124 .name = "dss_ick",
Russell Kingbc51da42008-11-04 18:59:32 +00002125 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002126 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03002127 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002128 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN),
2129 .enable_bit = OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002130 .clkdm_name = "dss_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002131 .recalc = &followparent_recalc,
2132};
2133
Paul Walmsley3c82e222009-07-24 19:44:06 -06002134static struct clk dss_ick_3430es2 = {
2135 /* Handles both L3 and L4 clocks */
2136 .name = "dss_ick",
2137 .ops = &clkops_omap3430es2_dss_usbhost_wait,
2138 .parent = &l4_ick,
2139 .init = &omap2_init_clk_clkdm,
2140 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN),
2141 .enable_bit = OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT,
2142 .clkdm_name = "dss_clkdm",
2143 .recalc = &followparent_recalc,
2144};
2145
Paul Walmsleyb045d082008-03-18 11:24:28 +02002146/* CAM */
2147
2148static struct clk cam_mclk = {
2149 .name = "cam_mclk",
Sergio Aguirre9e53dd72009-04-23 21:11:07 -06002150 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002151 .parent = &dpll4_m5x2_ck,
2152 .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
2153 .enable_bit = OMAP3430_EN_CAM_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002154 .clkdm_name = "cam_clkdm",
Russell Kingc0bf3132009-02-19 13:29:22 +00002155 .recalc = &followparent_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002156};
2157
Högander Jouni59559022008-08-19 11:08:45 +03002158static struct clk cam_ick = {
2159 /* Handles both L3 and L4 clocks */
2160 .name = "cam_ick",
Sergio Aguirre9e53dd72009-04-23 21:11:07 -06002161 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002162 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03002163 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002164 .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_ICLKEN),
2165 .enable_bit = OMAP3430_EN_CAM_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002166 .clkdm_name = "cam_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002167 .recalc = &followparent_recalc,
2168};
2169
Sergio Aguirre6c8fe0b2009-01-27 19:13:09 -07002170static struct clk csi2_96m_fck = {
2171 .name = "csi2_96m_fck",
Sergio Aguirre9e53dd72009-04-23 21:11:07 -06002172 .ops = &clkops_omap2_dflt,
Sergio Aguirre6c8fe0b2009-01-27 19:13:09 -07002173 .parent = &core_96m_fck,
2174 .init = &omap2_init_clk_clkdm,
2175 .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
2176 .enable_bit = OMAP3430_EN_CSI2_SHIFT,
2177 .clkdm_name = "cam_clkdm",
2178 .recalc = &followparent_recalc,
2179};
2180
Paul Walmsleyb045d082008-03-18 11:24:28 +02002181/* USBHOST - 3430ES2 only */
2182
2183static struct clk usbhost_120m_fck = {
2184 .name = "usbhost_120m_fck",
Paul Walmsley3c82e222009-07-24 19:44:06 -06002185 .ops = &clkops_omap2_dflt,
Russell Kingc0bf3132009-02-19 13:29:22 +00002186 .parent = &dpll5_m2_ck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002187 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002188 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
2189 .enable_bit = OMAP3430ES2_EN_USBHOST2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002190 .clkdm_name = "usbhost_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002191 .recalc = &followparent_recalc,
2192};
2193
2194static struct clk usbhost_48m_fck = {
2195 .name = "usbhost_48m_fck",
Paul Walmsley3c82e222009-07-24 19:44:06 -06002196 .ops = &clkops_omap3430es2_dss_usbhost_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002197 .parent = &omap_48m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002198 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002199 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
2200 .enable_bit = OMAP3430ES2_EN_USBHOST1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002201 .clkdm_name = "usbhost_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002202 .recalc = &followparent_recalc,
2203};
2204
Högander Jouni59559022008-08-19 11:08:45 +03002205static struct clk usbhost_ick = {
2206 /* Handles both L3 and L4 clocks */
2207 .name = "usbhost_ick",
Paul Walmsley3c82e222009-07-24 19:44:06 -06002208 .ops = &clkops_omap3430es2_dss_usbhost_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002209 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03002210 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002211 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_ICLKEN),
2212 .enable_bit = OMAP3430ES2_EN_USBHOST_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002213 .clkdm_name = "usbhost_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002214 .recalc = &followparent_recalc,
2215};
2216
Paul Walmsleyb045d082008-03-18 11:24:28 +02002217/* WKUP */
2218
2219static const struct clksel_rate usim_96m_rates[] = {
2220 { .div = 2, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
2221 { .div = 4, .val = 4, .flags = RATE_IN_343X },
2222 { .div = 8, .val = 5, .flags = RATE_IN_343X },
2223 { .div = 10, .val = 6, .flags = RATE_IN_343X },
2224 { .div = 0 },
2225};
2226
2227static const struct clksel_rate usim_120m_rates[] = {
2228 { .div = 4, .val = 7, .flags = RATE_IN_343X | DEFAULT_RATE },
2229 { .div = 8, .val = 8, .flags = RATE_IN_343X },
2230 { .div = 16, .val = 9, .flags = RATE_IN_343X },
2231 { .div = 20, .val = 10, .flags = RATE_IN_343X },
2232 { .div = 0 },
2233};
2234
2235static const struct clksel usim_clksel[] = {
2236 { .parent = &omap_96m_fck, .rates = usim_96m_rates },
Russell Kingc0bf3132009-02-19 13:29:22 +00002237 { .parent = &dpll5_m2_ck, .rates = usim_120m_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +02002238 { .parent = &sys_ck, .rates = div2_rates },
2239 { .parent = NULL },
2240};
2241
2242/* 3430ES2 only */
2243static struct clk usim_fck = {
2244 .name = "usim_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002245 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002246 .init = &omap2_init_clksel_parent,
2247 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2248 .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
2249 .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
2250 .clksel_mask = OMAP3430ES2_CLKSEL_USIMOCP_MASK,
2251 .clksel = usim_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002252 .recalc = &omap2_clksel_recalc,
2253};
2254
Paul Walmsley333943b2008-08-19 11:08:45 +03002255/* XXX should gpt1's clksel have wkup_32k_fck as the 32k opt? */
Paul Walmsleyb045d082008-03-18 11:24:28 +02002256static struct clk gpt1_fck = {
2257 .name = "gpt1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002258 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002259 .init = &omap2_init_clksel_parent,
2260 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2261 .enable_bit = OMAP3430_EN_GPT1_SHIFT,
2262 .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
2263 .clksel_mask = OMAP3430_CLKSEL_GPT1_MASK,
2264 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002265 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002266 .recalc = &omap2_clksel_recalc,
2267};
2268
2269static struct clk wkup_32k_fck = {
2270 .name = "wkup_32k_fck",
Russell King897dcde2008-11-04 16:35:03 +00002271 .ops = &clkops_null,
Paul Walmsley333943b2008-08-19 11:08:45 +03002272 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002273 .parent = &omap_32k_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002274 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002275 .recalc = &followparent_recalc,
2276};
2277
Jouni Hogander89db9482008-12-10 17:35:24 -08002278static struct clk gpio1_dbck = {
2279 .name = "gpio1_dbck",
Paul Walmsley6f733a342009-05-11 09:58:19 -07002280 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002281 .parent = &wkup_32k_fck,
2282 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2283 .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002284 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002285 .recalc = &followparent_recalc,
2286};
2287
2288static struct clk wdt2_fck = {
2289 .name = "wdt2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002290 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002291 .parent = &wkup_32k_fck,
2292 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2293 .enable_bit = OMAP3430_EN_WDT2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002294 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002295 .recalc = &followparent_recalc,
2296};
2297
2298static struct clk wkup_l4_ick = {
2299 .name = "wkup_l4_ick",
Russell King897dcde2008-11-04 16:35:03 +00002300 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002301 .parent = &sys_ck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002302 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002303 .recalc = &followparent_recalc,
2304};
2305
2306/* 3430ES2 only */
2307/* Never specifically named in the TRM, so we have to infer a likely name */
2308static struct clk usim_ick = {
2309 .name = "usim_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002310 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002311 .parent = &wkup_l4_ick,
2312 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2313 .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002314 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002315 .recalc = &followparent_recalc,
2316};
2317
2318static struct clk wdt2_ick = {
2319 .name = "wdt2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002320 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002321 .parent = &wkup_l4_ick,
2322 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2323 .enable_bit = OMAP3430_EN_WDT2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002324 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002325 .recalc = &followparent_recalc,
2326};
2327
2328static struct clk wdt1_ick = {
2329 .name = "wdt1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002330 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002331 .parent = &wkup_l4_ick,
2332 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2333 .enable_bit = OMAP3430_EN_WDT1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002334 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002335 .recalc = &followparent_recalc,
2336};
2337
2338static struct clk gpio1_ick = {
2339 .name = "gpio1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002340 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002341 .parent = &wkup_l4_ick,
2342 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2343 .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002344 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002345 .recalc = &followparent_recalc,
2346};
2347
2348static struct clk omap_32ksync_ick = {
2349 .name = "omap_32ksync_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002350 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002351 .parent = &wkup_l4_ick,
2352 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2353 .enable_bit = OMAP3430_EN_32KSYNC_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002354 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002355 .recalc = &followparent_recalc,
2356};
2357
Paul Walmsley333943b2008-08-19 11:08:45 +03002358/* XXX This clock no longer exists in 3430 TRM rev F */
Paul Walmsleyb045d082008-03-18 11:24:28 +02002359static struct clk gpt12_ick = {
2360 .name = "gpt12_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002361 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002362 .parent = &wkup_l4_ick,
2363 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2364 .enable_bit = OMAP3430_EN_GPT12_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002365 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002366 .recalc = &followparent_recalc,
2367};
2368
2369static struct clk gpt1_ick = {
2370 .name = "gpt1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002371 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002372 .parent = &wkup_l4_ick,
2373 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2374 .enable_bit = OMAP3430_EN_GPT1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002375 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002376 .recalc = &followparent_recalc,
2377};
2378
2379
2380
2381/* PER clock domain */
2382
2383static struct clk per_96m_fck = {
2384 .name = "per_96m_fck",
Russell King57137182008-11-04 16:48:35 +00002385 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002386 .parent = &omap_96m_alwon_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002387 .init = &omap2_init_clk_clkdm,
Paul Walmsley333943b2008-08-19 11:08:45 +03002388 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002389 .recalc = &followparent_recalc,
2390};
2391
2392static struct clk per_48m_fck = {
2393 .name = "per_48m_fck",
Russell King57137182008-11-04 16:48:35 +00002394 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002395 .parent = &omap_48m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002396 .init = &omap2_init_clk_clkdm,
Paul Walmsley333943b2008-08-19 11:08:45 +03002397 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002398 .recalc = &followparent_recalc,
2399};
2400
2401static struct clk uart3_fck = {
2402 .name = "uart3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002403 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002404 .parent = &per_48m_fck,
2405 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2406 .enable_bit = OMAP3430_EN_UART3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002407 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002408 .recalc = &followparent_recalc,
2409};
2410
2411static struct clk gpt2_fck = {
2412 .name = "gpt2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002413 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002414 .init = &omap2_init_clksel_parent,
2415 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2416 .enable_bit = OMAP3430_EN_GPT2_SHIFT,
2417 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2418 .clksel_mask = OMAP3430_CLKSEL_GPT2_MASK,
2419 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002420 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002421 .recalc = &omap2_clksel_recalc,
2422};
2423
2424static struct clk gpt3_fck = {
2425 .name = "gpt3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002426 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002427 .init = &omap2_init_clksel_parent,
2428 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2429 .enable_bit = OMAP3430_EN_GPT3_SHIFT,
2430 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2431 .clksel_mask = OMAP3430_CLKSEL_GPT3_MASK,
2432 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002433 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002434 .recalc = &omap2_clksel_recalc,
2435};
2436
2437static struct clk gpt4_fck = {
2438 .name = "gpt4_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002439 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002440 .init = &omap2_init_clksel_parent,
2441 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2442 .enable_bit = OMAP3430_EN_GPT4_SHIFT,
2443 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2444 .clksel_mask = OMAP3430_CLKSEL_GPT4_MASK,
2445 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002446 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002447 .recalc = &omap2_clksel_recalc,
2448};
2449
2450static struct clk gpt5_fck = {
2451 .name = "gpt5_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002452 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002453 .init = &omap2_init_clksel_parent,
2454 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2455 .enable_bit = OMAP3430_EN_GPT5_SHIFT,
2456 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2457 .clksel_mask = OMAP3430_CLKSEL_GPT5_MASK,
2458 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002459 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002460 .recalc = &omap2_clksel_recalc,
2461};
2462
2463static struct clk gpt6_fck = {
2464 .name = "gpt6_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002465 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002466 .init = &omap2_init_clksel_parent,
2467 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2468 .enable_bit = OMAP3430_EN_GPT6_SHIFT,
2469 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2470 .clksel_mask = OMAP3430_CLKSEL_GPT6_MASK,
2471 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002472 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002473 .recalc = &omap2_clksel_recalc,
2474};
2475
2476static struct clk gpt7_fck = {
2477 .name = "gpt7_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002478 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002479 .init = &omap2_init_clksel_parent,
2480 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2481 .enable_bit = OMAP3430_EN_GPT7_SHIFT,
2482 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2483 .clksel_mask = OMAP3430_CLKSEL_GPT7_MASK,
2484 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002485 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002486 .recalc = &omap2_clksel_recalc,
2487};
2488
2489static struct clk gpt8_fck = {
2490 .name = "gpt8_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002491 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002492 .init = &omap2_init_clksel_parent,
2493 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2494 .enable_bit = OMAP3430_EN_GPT8_SHIFT,
2495 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2496 .clksel_mask = OMAP3430_CLKSEL_GPT8_MASK,
2497 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002498 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002499 .recalc = &omap2_clksel_recalc,
2500};
2501
2502static struct clk gpt9_fck = {
2503 .name = "gpt9_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002504 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002505 .init = &omap2_init_clksel_parent,
2506 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2507 .enable_bit = OMAP3430_EN_GPT9_SHIFT,
2508 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2509 .clksel_mask = OMAP3430_CLKSEL_GPT9_MASK,
2510 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002511 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002512 .recalc = &omap2_clksel_recalc,
2513};
2514
2515static struct clk per_32k_alwon_fck = {
2516 .name = "per_32k_alwon_fck",
Russell King897dcde2008-11-04 16:35:03 +00002517 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002518 .parent = &omap_32k_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002519 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002520 .recalc = &followparent_recalc,
2521};
2522
Jouni Hogander89db9482008-12-10 17:35:24 -08002523static struct clk gpio6_dbck = {
2524 .name = "gpio6_dbck",
Paul Walmsley6f733a342009-05-11 09:58:19 -07002525 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002526 .parent = &per_32k_alwon_fck,
2527 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002528 .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002529 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002530 .recalc = &followparent_recalc,
2531};
2532
Jouni Hogander89db9482008-12-10 17:35:24 -08002533static struct clk gpio5_dbck = {
2534 .name = "gpio5_dbck",
Paul Walmsley6f733a342009-05-11 09:58:19 -07002535 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002536 .parent = &per_32k_alwon_fck,
2537 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002538 .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002539 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002540 .recalc = &followparent_recalc,
2541};
2542
Jouni Hogander89db9482008-12-10 17:35:24 -08002543static struct clk gpio4_dbck = {
2544 .name = "gpio4_dbck",
Paul Walmsley6f733a342009-05-11 09:58:19 -07002545 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002546 .parent = &per_32k_alwon_fck,
2547 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002548 .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002549 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002550 .recalc = &followparent_recalc,
2551};
2552
Jouni Hogander89db9482008-12-10 17:35:24 -08002553static struct clk gpio3_dbck = {
2554 .name = "gpio3_dbck",
Paul Walmsley6f733a342009-05-11 09:58:19 -07002555 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002556 .parent = &per_32k_alwon_fck,
2557 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002558 .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002559 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002560 .recalc = &followparent_recalc,
2561};
2562
Jouni Hogander89db9482008-12-10 17:35:24 -08002563static struct clk gpio2_dbck = {
2564 .name = "gpio2_dbck",
Paul Walmsley6f733a342009-05-11 09:58:19 -07002565 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002566 .parent = &per_32k_alwon_fck,
2567 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002568 .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002569 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002570 .recalc = &followparent_recalc,
2571};
2572
2573static struct clk wdt3_fck = {
2574 .name = "wdt3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002575 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002576 .parent = &per_32k_alwon_fck,
2577 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2578 .enable_bit = OMAP3430_EN_WDT3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002579 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002580 .recalc = &followparent_recalc,
2581};
2582
2583static struct clk per_l4_ick = {
2584 .name = "per_l4_ick",
Russell King57137182008-11-04 16:48:35 +00002585 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002586 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03002587 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002588 .recalc = &followparent_recalc,
2589};
2590
2591static struct clk gpio6_ick = {
2592 .name = "gpio6_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002593 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002594 .parent = &per_l4_ick,
2595 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2596 .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002597 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002598 .recalc = &followparent_recalc,
2599};
2600
2601static struct clk gpio5_ick = {
2602 .name = "gpio5_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002603 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002604 .parent = &per_l4_ick,
2605 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2606 .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002607 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002608 .recalc = &followparent_recalc,
2609};
2610
2611static struct clk gpio4_ick = {
2612 .name = "gpio4_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002613 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002614 .parent = &per_l4_ick,
2615 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2616 .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002617 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002618 .recalc = &followparent_recalc,
2619};
2620
2621static struct clk gpio3_ick = {
2622 .name = "gpio3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002623 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002624 .parent = &per_l4_ick,
2625 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2626 .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002627 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002628 .recalc = &followparent_recalc,
2629};
2630
2631static struct clk gpio2_ick = {
2632 .name = "gpio2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002633 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002634 .parent = &per_l4_ick,
2635 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2636 .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002637 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002638 .recalc = &followparent_recalc,
2639};
2640
2641static struct clk wdt3_ick = {
2642 .name = "wdt3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002643 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002644 .parent = &per_l4_ick,
2645 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2646 .enable_bit = OMAP3430_EN_WDT3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002647 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002648 .recalc = &followparent_recalc,
2649};
2650
2651static struct clk uart3_ick = {
2652 .name = "uart3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002653 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002654 .parent = &per_l4_ick,
2655 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2656 .enable_bit = OMAP3430_EN_UART3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002657 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002658 .recalc = &followparent_recalc,
2659};
2660
2661static struct clk gpt9_ick = {
2662 .name = "gpt9_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002663 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002664 .parent = &per_l4_ick,
2665 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2666 .enable_bit = OMAP3430_EN_GPT9_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002667 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002668 .recalc = &followparent_recalc,
2669};
2670
2671static struct clk gpt8_ick = {
2672 .name = "gpt8_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002673 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002674 .parent = &per_l4_ick,
2675 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2676 .enable_bit = OMAP3430_EN_GPT8_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002677 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002678 .recalc = &followparent_recalc,
2679};
2680
2681static struct clk gpt7_ick = {
2682 .name = "gpt7_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002683 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002684 .parent = &per_l4_ick,
2685 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2686 .enable_bit = OMAP3430_EN_GPT7_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002687 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002688 .recalc = &followparent_recalc,
2689};
2690
2691static struct clk gpt6_ick = {
2692 .name = "gpt6_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002693 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002694 .parent = &per_l4_ick,
2695 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2696 .enable_bit = OMAP3430_EN_GPT6_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002697 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002698 .recalc = &followparent_recalc,
2699};
2700
2701static struct clk gpt5_ick = {
2702 .name = "gpt5_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002703 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002704 .parent = &per_l4_ick,
2705 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2706 .enable_bit = OMAP3430_EN_GPT5_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002707 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002708 .recalc = &followparent_recalc,
2709};
2710
2711static struct clk gpt4_ick = {
2712 .name = "gpt4_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002713 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002714 .parent = &per_l4_ick,
2715 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2716 .enable_bit = OMAP3430_EN_GPT4_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002717 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002718 .recalc = &followparent_recalc,
2719};
2720
2721static struct clk gpt3_ick = {
2722 .name = "gpt3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002723 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002724 .parent = &per_l4_ick,
2725 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2726 .enable_bit = OMAP3430_EN_GPT3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002727 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002728 .recalc = &followparent_recalc,
2729};
2730
2731static struct clk gpt2_ick = {
2732 .name = "gpt2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002733 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002734 .parent = &per_l4_ick,
2735 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2736 .enable_bit = OMAP3430_EN_GPT2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002737 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002738 .recalc = &followparent_recalc,
2739};
2740
2741static struct clk mcbsp2_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002742 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002743 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002744 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002745 .parent = &per_l4_ick,
2746 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2747 .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002748 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002749 .recalc = &followparent_recalc,
2750};
2751
2752static struct clk mcbsp3_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002753 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002754 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002755 .id = 3,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002756 .parent = &per_l4_ick,
2757 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2758 .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002759 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002760 .recalc = &followparent_recalc,
2761};
2762
2763static struct clk mcbsp4_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002764 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002765 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002766 .id = 4,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002767 .parent = &per_l4_ick,
2768 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2769 .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002770 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002771 .recalc = &followparent_recalc,
2772};
2773
2774static const struct clksel mcbsp_234_clksel[] = {
Paul Walmsley9cfd9852009-01-27 19:13:02 -07002775 { .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },
2776 { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +02002777 { .parent = NULL }
2778};
2779
2780static struct clk mcbsp2_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002781 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002782 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002783 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002784 .init = &omap2_init_clksel_parent,
2785 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2786 .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
2787 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
2788 .clksel_mask = OMAP2_MCBSP2_CLKS_MASK,
2789 .clksel = mcbsp_234_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002790 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002791 .recalc = &omap2_clksel_recalc,
2792};
2793
2794static struct clk mcbsp3_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002795 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002796 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002797 .id = 3,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002798 .init = &omap2_init_clksel_parent,
2799 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2800 .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
2801 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
2802 .clksel_mask = OMAP2_MCBSP3_CLKS_MASK,
2803 .clksel = mcbsp_234_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002804 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002805 .recalc = &omap2_clksel_recalc,
2806};
2807
2808static struct clk mcbsp4_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002809 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002810 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002811 .id = 4,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002812 .init = &omap2_init_clksel_parent,
2813 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2814 .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
2815 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
2816 .clksel_mask = OMAP2_MCBSP4_CLKS_MASK,
2817 .clksel = mcbsp_234_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002818 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002819 .recalc = &omap2_clksel_recalc,
2820};
2821
2822/* EMU clocks */
2823
2824/* More information: ARM Cortex-A8 Technical Reference Manual, sect 10.1 */
2825
2826static const struct clksel_rate emu_src_sys_rates[] = {
2827 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
2828 { .div = 0 },
2829};
2830
2831static const struct clksel_rate emu_src_core_rates[] = {
2832 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
2833 { .div = 0 },
2834};
2835
2836static const struct clksel_rate emu_src_per_rates[] = {
2837 { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
2838 { .div = 0 },
2839};
2840
2841static const struct clksel_rate emu_src_mpu_rates[] = {
2842 { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
2843 { .div = 0 },
2844};
2845
2846static const struct clksel emu_src_clksel[] = {
2847 { .parent = &sys_ck, .rates = emu_src_sys_rates },
2848 { .parent = &emu_core_alwon_ck, .rates = emu_src_core_rates },
2849 { .parent = &emu_per_alwon_ck, .rates = emu_src_per_rates },
2850 { .parent = &emu_mpu_alwon_ck, .rates = emu_src_mpu_rates },
2851 { .parent = NULL },
2852};
2853
2854/*
2855 * Like the clkout_src clocks, emu_src_clk is a virtual clock, existing only
2856 * to switch the source of some of the EMU clocks.
2857 * XXX Are there CLKEN bits for these EMU clks?
2858 */
2859static struct clk emu_src_ck = {
2860 .name = "emu_src_ck",
Russell King897dcde2008-11-04 16:35:03 +00002861 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002862 .init = &omap2_init_clksel_parent,
2863 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2864 .clksel_mask = OMAP3430_MUX_CTRL_MASK,
2865 .clksel = emu_src_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002866 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002867 .recalc = &omap2_clksel_recalc,
2868};
2869
2870static const struct clksel_rate pclk_emu_rates[] = {
2871 { .div = 2, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
2872 { .div = 3, .val = 3, .flags = RATE_IN_343X },
2873 { .div = 4, .val = 4, .flags = RATE_IN_343X },
2874 { .div = 6, .val = 6, .flags = RATE_IN_343X },
2875 { .div = 0 },
2876};
2877
2878static const struct clksel pclk_emu_clksel[] = {
2879 { .parent = &emu_src_ck, .rates = pclk_emu_rates },
2880 { .parent = NULL },
2881};
2882
2883static struct clk pclk_fck = {
2884 .name = "pclk_fck",
Russell King897dcde2008-11-04 16:35:03 +00002885 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002886 .init = &omap2_init_clksel_parent,
2887 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2888 .clksel_mask = OMAP3430_CLKSEL_PCLK_MASK,
2889 .clksel = pclk_emu_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002890 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002891 .recalc = &omap2_clksel_recalc,
2892};
2893
2894static const struct clksel_rate pclkx2_emu_rates[] = {
2895 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
2896 { .div = 2, .val = 2, .flags = RATE_IN_343X },
2897 { .div = 3, .val = 3, .flags = RATE_IN_343X },
2898 { .div = 0 },
2899};
2900
2901static const struct clksel pclkx2_emu_clksel[] = {
2902 { .parent = &emu_src_ck, .rates = pclkx2_emu_rates },
2903 { .parent = NULL },
2904};
2905
2906static struct clk pclkx2_fck = {
2907 .name = "pclkx2_fck",
Russell King897dcde2008-11-04 16:35:03 +00002908 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002909 .init = &omap2_init_clksel_parent,
2910 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2911 .clksel_mask = OMAP3430_CLKSEL_PCLKX2_MASK,
2912 .clksel = pclkx2_emu_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002913 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002914 .recalc = &omap2_clksel_recalc,
2915};
2916
2917static const struct clksel atclk_emu_clksel[] = {
2918 { .parent = &emu_src_ck, .rates = div2_rates },
2919 { .parent = NULL },
2920};
2921
2922static struct clk atclk_fck = {
2923 .name = "atclk_fck",
Russell King897dcde2008-11-04 16:35:03 +00002924 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002925 .init = &omap2_init_clksel_parent,
2926 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2927 .clksel_mask = OMAP3430_CLKSEL_ATCLK_MASK,
2928 .clksel = atclk_emu_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002929 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002930 .recalc = &omap2_clksel_recalc,
2931};
2932
2933static struct clk traceclk_src_fck = {
2934 .name = "traceclk_src_fck",
Russell King897dcde2008-11-04 16:35:03 +00002935 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002936 .init = &omap2_init_clksel_parent,
2937 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2938 .clksel_mask = OMAP3430_TRACE_MUX_CTRL_MASK,
2939 .clksel = emu_src_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002940 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002941 .recalc = &omap2_clksel_recalc,
2942};
2943
2944static const struct clksel_rate traceclk_rates[] = {
2945 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
2946 { .div = 2, .val = 2, .flags = RATE_IN_343X },
2947 { .div = 4, .val = 4, .flags = RATE_IN_343X },
2948 { .div = 0 },
2949};
2950
2951static const struct clksel traceclk_clksel[] = {
2952 { .parent = &traceclk_src_fck, .rates = traceclk_rates },
2953 { .parent = NULL },
2954};
2955
2956static struct clk traceclk_fck = {
2957 .name = "traceclk_fck",
Russell King897dcde2008-11-04 16:35:03 +00002958 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002959 .init = &omap2_init_clksel_parent,
2960 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2961 .clksel_mask = OMAP3430_CLKSEL_TRACECLK_MASK,
2962 .clksel = traceclk_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002963 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002964 .recalc = &omap2_clksel_recalc,
2965};
2966
2967/* SR clocks */
2968
2969/* SmartReflex fclk (VDD1) */
2970static struct clk sr1_fck = {
2971 .name = "sr1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002972 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002973 .parent = &sys_ck,
2974 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2975 .enable_bit = OMAP3430_EN_SR1_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002976 .recalc = &followparent_recalc,
2977};
2978
2979/* SmartReflex fclk (VDD2) */
2980static struct clk sr2_fck = {
2981 .name = "sr2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002982 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002983 .parent = &sys_ck,
2984 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2985 .enable_bit = OMAP3430_EN_SR2_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002986 .recalc = &followparent_recalc,
2987};
2988
2989static struct clk sr_l4_ick = {
2990 .name = "sr_l4_ick",
Russell King897dcde2008-11-04 16:35:03 +00002991 .ops = &clkops_null, /* RMK: missing? */
Paul Walmsleyb045d082008-03-18 11:24:28 +02002992 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03002993 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002994 .recalc = &followparent_recalc,
2995};
2996
2997/* SECURE_32K_FCK clocks */
2998
2999static struct clk gpt12_fck = {
3000 .name = "gpt12_fck",
Russell King897dcde2008-11-04 16:35:03 +00003001 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003002 .parent = &secure_32k_fck,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003003 .recalc = &followparent_recalc,
3004};
3005
3006static struct clk wdt1_fck = {
3007 .name = "wdt1_fck",
Russell King897dcde2008-11-04 16:35:03 +00003008 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003009 .parent = &secure_32k_fck,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003010 .recalc = &followparent_recalc,
3011};
3012
Paul Walmsleyb045d082008-03-18 11:24:28 +02003013#endif