Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1 | /* |
| 2 | * OMAP3 clock framework |
| 3 | * |
| 4 | * Copyright (C) 2007-2008 Texas Instruments, Inc. |
| 5 | * Copyright (C) 2007-2008 Nokia Corporation |
| 6 | * |
| 7 | * Written by Paul Walmsley |
Paul Walmsley | 542313c | 2008-07-03 12:24:45 +0300 | [diff] [blame] | 8 | * With many device clock fixes by Kevin Hilman and Jouni Högander |
| 9 | * DPLL bypass clock support added by Roman Tereshonkov |
| 10 | * |
| 11 | */ |
| 12 | |
| 13 | /* |
| 14 | * Virtual clocks are introduced as convenient tools. |
| 15 | * They are sources for other clocks and not supposed |
| 16 | * to be requested from drivers directly. |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 17 | */ |
| 18 | |
| 19 | #ifndef __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H |
| 20 | #define __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H |
| 21 | |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 22 | #include <mach/control.h> |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 23 | |
| 24 | #include "clock.h" |
| 25 | #include "cm.h" |
| 26 | #include "cm-regbits-34xx.h" |
| 27 | #include "prm.h" |
| 28 | #include "prm-regbits-34xx.h" |
| 29 | |
Tony Lindgren | ef6685a | 2009-05-25 11:26:46 -0700 | [diff] [blame] | 30 | #define OMAP_CM_REGADDR OMAP34XX_CM_REGADDR |
| 31 | |
Russell King | 8b9dbc1 | 2009-02-12 10:12:59 +0000 | [diff] [blame] | 32 | static unsigned long omap3_dpll_recalc(struct clk *clk); |
| 33 | static unsigned long omap3_clkoutx2_recalc(struct clk *clk); |
Paul Walmsley | 542313c | 2008-07-03 12:24:45 +0300 | [diff] [blame] | 34 | static void omap3_dpll_allow_idle(struct clk *clk); |
| 35 | static void omap3_dpll_deny_idle(struct clk *clk); |
| 36 | static u32 omap3_dpll_autoidle_read(struct clk *clk); |
Paul Walmsley | 16c90f0 | 2009-01-27 19:12:47 -0700 | [diff] [blame] | 37 | static int omap3_noncore_dpll_set_rate(struct clk *clk, unsigned long rate); |
| 38 | static int omap3_dpll4_set_rate(struct clk *clk, unsigned long rate); |
Paul Walmsley | 0eafd47 | 2009-01-28 12:27:42 -0700 | [diff] [blame] | 39 | static int omap3_core_dpll_m2_set_rate(struct clk *clk, unsigned long rate); |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 40 | |
Paul Walmsley | 88b8ba9 | 2008-07-03 12:24:46 +0300 | [diff] [blame] | 41 | /* Maximum DPLL multiplier, divider values for OMAP3 */ |
| 42 | #define OMAP3_MAX_DPLL_MULT 2048 |
| 43 | #define OMAP3_MAX_DPLL_DIV 128 |
| 44 | |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 45 | /* |
| 46 | * DPLL1 supplies clock to the MPU. |
| 47 | * DPLL2 supplies clock to the IVA2. |
| 48 | * DPLL3 supplies CORE domain clocks. |
| 49 | * DPLL4 supplies peripheral clocks. |
| 50 | * DPLL5 supplies other peripheral clocks (USBHOST, USIM). |
| 51 | */ |
| 52 | |
Russell King | c0bf313 | 2009-02-19 13:29:22 +0000 | [diff] [blame] | 53 | /* Forward declarations for DPLL bypass clocks */ |
| 54 | static struct clk dpll1_fck; |
| 55 | static struct clk dpll2_fck; |
| 56 | |
Paul Walmsley | 542313c | 2008-07-03 12:24:45 +0300 | [diff] [blame] | 57 | /* CM_CLKEN_PLL*.EN* bit values - not all are available for every DPLL */ |
| 58 | #define DPLL_LOW_POWER_STOP 0x1 |
| 59 | #define DPLL_LOW_POWER_BYPASS 0x5 |
| 60 | #define DPLL_LOCKED 0x7 |
| 61 | |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 62 | /* PRM CLOCKS */ |
| 63 | |
| 64 | /* According to timer32k.c, this is a 32768Hz clock, not a 32000Hz clock. */ |
| 65 | static struct clk omap_32k_fck = { |
| 66 | .name = "omap_32k_fck", |
Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 67 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 68 | .rate = 32768, |
Russell King | 3f0a820 | 2009-01-31 10:05:51 +0000 | [diff] [blame] | 69 | .flags = RATE_FIXED, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 70 | }; |
| 71 | |
| 72 | static struct clk secure_32k_fck = { |
| 73 | .name = "secure_32k_fck", |
Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 74 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 75 | .rate = 32768, |
Russell King | 3f0a820 | 2009-01-31 10:05:51 +0000 | [diff] [blame] | 76 | .flags = RATE_FIXED, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 77 | }; |
| 78 | |
| 79 | /* Virtual source clocks for osc_sys_ck */ |
| 80 | static struct clk virt_12m_ck = { |
| 81 | .name = "virt_12m_ck", |
Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 82 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 83 | .rate = 12000000, |
Russell King | 3f0a820 | 2009-01-31 10:05:51 +0000 | [diff] [blame] | 84 | .flags = RATE_FIXED, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 85 | }; |
| 86 | |
| 87 | static struct clk virt_13m_ck = { |
| 88 | .name = "virt_13m_ck", |
Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 89 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 90 | .rate = 13000000, |
Russell King | 3f0a820 | 2009-01-31 10:05:51 +0000 | [diff] [blame] | 91 | .flags = RATE_FIXED, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 92 | }; |
| 93 | |
| 94 | static struct clk virt_16_8m_ck = { |
| 95 | .name = "virt_16_8m_ck", |
Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 96 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 97 | .rate = 16800000, |
Russell King | 3f0a820 | 2009-01-31 10:05:51 +0000 | [diff] [blame] | 98 | .flags = RATE_FIXED, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 99 | }; |
| 100 | |
| 101 | static struct clk virt_19_2m_ck = { |
| 102 | .name = "virt_19_2m_ck", |
Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 103 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 104 | .rate = 19200000, |
Russell King | 3f0a820 | 2009-01-31 10:05:51 +0000 | [diff] [blame] | 105 | .flags = RATE_FIXED, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 106 | }; |
| 107 | |
| 108 | static struct clk virt_26m_ck = { |
| 109 | .name = "virt_26m_ck", |
Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 110 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 111 | .rate = 26000000, |
Russell King | 3f0a820 | 2009-01-31 10:05:51 +0000 | [diff] [blame] | 112 | .flags = RATE_FIXED, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 113 | }; |
| 114 | |
| 115 | static struct clk virt_38_4m_ck = { |
| 116 | .name = "virt_38_4m_ck", |
Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 117 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 118 | .rate = 38400000, |
Russell King | 3f0a820 | 2009-01-31 10:05:51 +0000 | [diff] [blame] | 119 | .flags = RATE_FIXED, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 120 | }; |
| 121 | |
| 122 | static const struct clksel_rate osc_sys_12m_rates[] = { |
| 123 | { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE }, |
| 124 | { .div = 0 } |
| 125 | }; |
| 126 | |
| 127 | static const struct clksel_rate osc_sys_13m_rates[] = { |
| 128 | { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE }, |
| 129 | { .div = 0 } |
| 130 | }; |
| 131 | |
| 132 | static const struct clksel_rate osc_sys_16_8m_rates[] = { |
| 133 | { .div = 1, .val = 5, .flags = RATE_IN_3430ES2 | DEFAULT_RATE }, |
| 134 | { .div = 0 } |
| 135 | }; |
| 136 | |
| 137 | static const struct clksel_rate osc_sys_19_2m_rates[] = { |
| 138 | { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE }, |
| 139 | { .div = 0 } |
| 140 | }; |
| 141 | |
| 142 | static const struct clksel_rate osc_sys_26m_rates[] = { |
| 143 | { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE }, |
| 144 | { .div = 0 } |
| 145 | }; |
| 146 | |
| 147 | static const struct clksel_rate osc_sys_38_4m_rates[] = { |
| 148 | { .div = 1, .val = 4, .flags = RATE_IN_343X | DEFAULT_RATE }, |
| 149 | { .div = 0 } |
| 150 | }; |
| 151 | |
| 152 | static const struct clksel osc_sys_clksel[] = { |
| 153 | { .parent = &virt_12m_ck, .rates = osc_sys_12m_rates }, |
| 154 | { .parent = &virt_13m_ck, .rates = osc_sys_13m_rates }, |
| 155 | { .parent = &virt_16_8m_ck, .rates = osc_sys_16_8m_rates }, |
| 156 | { .parent = &virt_19_2m_ck, .rates = osc_sys_19_2m_rates }, |
| 157 | { .parent = &virt_26m_ck, .rates = osc_sys_26m_rates }, |
| 158 | { .parent = &virt_38_4m_ck, .rates = osc_sys_38_4m_rates }, |
| 159 | { .parent = NULL }, |
| 160 | }; |
| 161 | |
| 162 | /* Oscillator clock */ |
| 163 | /* 12, 13, 16.8, 19.2, 26, or 38.4 MHz */ |
| 164 | static struct clk osc_sys_ck = { |
| 165 | .name = "osc_sys_ck", |
Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 166 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 167 | .init = &omap2_init_clksel_parent, |
| 168 | .clksel_reg = OMAP3430_PRM_CLKSEL, |
| 169 | .clksel_mask = OMAP3430_SYS_CLKIN_SEL_MASK, |
| 170 | .clksel = osc_sys_clksel, |
| 171 | /* REVISIT: deal with autoextclkmode? */ |
Russell King | 3f0a820 | 2009-01-31 10:05:51 +0000 | [diff] [blame] | 172 | .flags = RATE_FIXED, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 173 | .recalc = &omap2_clksel_recalc, |
| 174 | }; |
| 175 | |
| 176 | static const struct clksel_rate div2_rates[] = { |
| 177 | { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE }, |
| 178 | { .div = 2, .val = 2, .flags = RATE_IN_343X }, |
| 179 | { .div = 0 } |
| 180 | }; |
| 181 | |
| 182 | static const struct clksel sys_clksel[] = { |
| 183 | { .parent = &osc_sys_ck, .rates = div2_rates }, |
| 184 | { .parent = NULL } |
| 185 | }; |
| 186 | |
| 187 | /* Latency: this clock is only enabled after PRM_CLKSETUP.SETUP_TIME */ |
| 188 | /* Feeds DPLLs - divided first by PRM_CLKSRC_CTRL.SYSCLKDIV? */ |
| 189 | static struct clk sys_ck = { |
| 190 | .name = "sys_ck", |
Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 191 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 192 | .parent = &osc_sys_ck, |
| 193 | .init = &omap2_init_clksel_parent, |
| 194 | .clksel_reg = OMAP3430_PRM_CLKSRC_CTRL, |
| 195 | .clksel_mask = OMAP_SYSCLKDIV_MASK, |
| 196 | .clksel = sys_clksel, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 197 | .recalc = &omap2_clksel_recalc, |
| 198 | }; |
| 199 | |
| 200 | static struct clk sys_altclk = { |
| 201 | .name = "sys_altclk", |
Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 202 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 203 | }; |
| 204 | |
| 205 | /* Optional external clock input for some McBSPs */ |
| 206 | static struct clk mcbsp_clks = { |
| 207 | .name = "mcbsp_clks", |
Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 208 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 209 | }; |
| 210 | |
| 211 | /* PRM EXTERNAL CLOCK OUTPUT */ |
| 212 | |
| 213 | static struct clk sys_clkout1 = { |
| 214 | .name = "sys_clkout1", |
Russell King | c1168dc | 2008-11-04 21:24:00 +0000 | [diff] [blame] | 215 | .ops = &clkops_omap2_dflt, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 216 | .parent = &osc_sys_ck, |
| 217 | .enable_reg = OMAP3430_PRM_CLKOUT_CTRL, |
| 218 | .enable_bit = OMAP3430_CLKOUT_EN_SHIFT, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 219 | .recalc = &followparent_recalc, |
| 220 | }; |
| 221 | |
| 222 | /* DPLLS */ |
| 223 | |
| 224 | /* CM CLOCKS */ |
| 225 | |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 226 | static const struct clksel_rate div16_dpll_rates[] = { |
| 227 | { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE }, |
| 228 | { .div = 2, .val = 2, .flags = RATE_IN_343X }, |
| 229 | { .div = 3, .val = 3, .flags = RATE_IN_343X }, |
| 230 | { .div = 4, .val = 4, .flags = RATE_IN_343X }, |
| 231 | { .div = 5, .val = 5, .flags = RATE_IN_343X }, |
| 232 | { .div = 6, .val = 6, .flags = RATE_IN_343X }, |
| 233 | { .div = 7, .val = 7, .flags = RATE_IN_343X }, |
| 234 | { .div = 8, .val = 8, .flags = RATE_IN_343X }, |
| 235 | { .div = 9, .val = 9, .flags = RATE_IN_343X }, |
| 236 | { .div = 10, .val = 10, .flags = RATE_IN_343X }, |
| 237 | { .div = 11, .val = 11, .flags = RATE_IN_343X }, |
| 238 | { .div = 12, .val = 12, .flags = RATE_IN_343X }, |
| 239 | { .div = 13, .val = 13, .flags = RATE_IN_343X }, |
| 240 | { .div = 14, .val = 14, .flags = RATE_IN_343X }, |
| 241 | { .div = 15, .val = 15, .flags = RATE_IN_343X }, |
| 242 | { .div = 16, .val = 16, .flags = RATE_IN_343X }, |
| 243 | { .div = 0 } |
| 244 | }; |
| 245 | |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 246 | /* DPLL1 */ |
| 247 | /* MPU clock source */ |
| 248 | /* Type: DPLL */ |
Paul Walmsley | 88b8ba9 | 2008-07-03 12:24:46 +0300 | [diff] [blame] | 249 | static struct dpll_data dpll1_dd = { |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 250 | .mult_div1_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL), |
| 251 | .mult_mask = OMAP3430_MPU_DPLL_MULT_MASK, |
| 252 | .div1_mask = OMAP3430_MPU_DPLL_DIV_MASK, |
Russell King | c0bf313 | 2009-02-19 13:29:22 +0000 | [diff] [blame] | 253 | .clk_bypass = &dpll1_fck, |
| 254 | .clk_ref = &sys_ck, |
Paul Walmsley | 16c90f0 | 2009-01-27 19:12:47 -0700 | [diff] [blame] | 255 | .freqsel_mask = OMAP3430_MPU_DPLL_FREQSEL_MASK, |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 256 | .control_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKEN_PLL), |
| 257 | .enable_mask = OMAP3430_EN_MPU_DPLL_MASK, |
Paul Walmsley | 542313c | 2008-07-03 12:24:45 +0300 | [diff] [blame] | 258 | .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED), |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 259 | .auto_recal_bit = OMAP3430_EN_MPU_DPLL_DRIFTGUARD_SHIFT, |
| 260 | .recal_en_bit = OMAP3430_MPU_DPLL_RECAL_EN_SHIFT, |
| 261 | .recal_st_bit = OMAP3430_MPU_DPLL_ST_SHIFT, |
Paul Walmsley | 542313c | 2008-07-03 12:24:45 +0300 | [diff] [blame] | 262 | .autoidle_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_AUTOIDLE_PLL), |
| 263 | .autoidle_mask = OMAP3430_AUTO_MPU_DPLL_MASK, |
| 264 | .idlest_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL), |
Paul Walmsley | c1bd7aa | 2009-01-28 12:08:17 -0700 | [diff] [blame] | 265 | .idlest_mask = OMAP3430_ST_MPU_CLK_MASK, |
Paul Walmsley | 88b8ba9 | 2008-07-03 12:24:46 +0300 | [diff] [blame] | 266 | .max_multiplier = OMAP3_MAX_DPLL_MULT, |
Paul Walmsley | 95f538a | 2009-01-28 12:08:44 -0700 | [diff] [blame] | 267 | .min_divider = 1, |
Paul Walmsley | 88b8ba9 | 2008-07-03 12:24:46 +0300 | [diff] [blame] | 268 | .max_divider = OMAP3_MAX_DPLL_DIV, |
| 269 | .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 270 | }; |
| 271 | |
| 272 | static struct clk dpll1_ck = { |
| 273 | .name = "dpll1_ck", |
Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 274 | .ops = &clkops_null, |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 275 | .parent = &sys_ck, |
| 276 | .dpll_data = &dpll1_dd, |
Paul Walmsley | 88b8ba9 | 2008-07-03 12:24:46 +0300 | [diff] [blame] | 277 | .round_rate = &omap2_dpll_round_rate, |
Paul Walmsley | 16c90f0 | 2009-01-27 19:12:47 -0700 | [diff] [blame] | 278 | .set_rate = &omap3_noncore_dpll_set_rate, |
Paul Walmsley | 46e0ccf | 2009-01-27 19:44:18 -0700 | [diff] [blame] | 279 | .clkdm_name = "dpll1_clkdm", |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 280 | .recalc = &omap3_dpll_recalc, |
| 281 | }; |
| 282 | |
| 283 | /* |
| 284 | * This virtual clock provides the CLKOUTX2 output from the DPLL if the |
| 285 | * DPLL isn't bypassed. |
| 286 | */ |
| 287 | static struct clk dpll1_x2_ck = { |
| 288 | .name = "dpll1_x2_ck", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 289 | .ops = &clkops_null, |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 290 | .parent = &dpll1_ck, |
Paul Walmsley | 46e0ccf | 2009-01-27 19:44:18 -0700 | [diff] [blame] | 291 | .clkdm_name = "dpll1_clkdm", |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 292 | .recalc = &omap3_clkoutx2_recalc, |
| 293 | }; |
| 294 | |
| 295 | /* On DPLL1, unlike other DPLLs, the divider is downstream from CLKOUTX2 */ |
| 296 | static const struct clksel div16_dpll1_x2m2_clksel[] = { |
| 297 | { .parent = &dpll1_x2_ck, .rates = div16_dpll_rates }, |
| 298 | { .parent = NULL } |
| 299 | }; |
| 300 | |
| 301 | /* |
| 302 | * Does not exist in the TRM - needed to separate the M2 divider from |
| 303 | * bypass selection in mpu_ck |
| 304 | */ |
| 305 | static struct clk dpll1_x2m2_ck = { |
| 306 | .name = "dpll1_x2m2_ck", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 307 | .ops = &clkops_null, |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 308 | .parent = &dpll1_x2_ck, |
| 309 | .init = &omap2_init_clksel_parent, |
| 310 | .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL), |
| 311 | .clksel_mask = OMAP3430_MPU_DPLL_CLKOUT_DIV_MASK, |
| 312 | .clksel = div16_dpll1_x2m2_clksel, |
Paul Walmsley | 46e0ccf | 2009-01-27 19:44:18 -0700 | [diff] [blame] | 313 | .clkdm_name = "dpll1_clkdm", |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 314 | .recalc = &omap2_clksel_recalc, |
| 315 | }; |
| 316 | |
| 317 | /* DPLL2 */ |
| 318 | /* IVA2 clock source */ |
| 319 | /* Type: DPLL */ |
| 320 | |
Paul Walmsley | 88b8ba9 | 2008-07-03 12:24:46 +0300 | [diff] [blame] | 321 | static struct dpll_data dpll2_dd = { |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 322 | .mult_div1_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL), |
| 323 | .mult_mask = OMAP3430_IVA2_DPLL_MULT_MASK, |
| 324 | .div1_mask = OMAP3430_IVA2_DPLL_DIV_MASK, |
Russell King | c0bf313 | 2009-02-19 13:29:22 +0000 | [diff] [blame] | 325 | .clk_bypass = &dpll2_fck, |
| 326 | .clk_ref = &sys_ck, |
Paul Walmsley | 16c90f0 | 2009-01-27 19:12:47 -0700 | [diff] [blame] | 327 | .freqsel_mask = OMAP3430_IVA2_DPLL_FREQSEL_MASK, |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 328 | .control_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKEN_PLL), |
| 329 | .enable_mask = OMAP3430_EN_IVA2_DPLL_MASK, |
Paul Walmsley | 542313c | 2008-07-03 12:24:45 +0300 | [diff] [blame] | 330 | .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED) | |
| 331 | (1 << DPLL_LOW_POWER_BYPASS), |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 332 | .auto_recal_bit = OMAP3430_EN_IVA2_DPLL_DRIFTGUARD_SHIFT, |
| 333 | .recal_en_bit = OMAP3430_PRM_IRQENABLE_MPU_IVA2_DPLL_RECAL_EN_SHIFT, |
| 334 | .recal_st_bit = OMAP3430_PRM_IRQSTATUS_MPU_IVA2_DPLL_ST_SHIFT, |
Paul Walmsley | 542313c | 2008-07-03 12:24:45 +0300 | [diff] [blame] | 335 | .autoidle_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_AUTOIDLE_PLL), |
| 336 | .autoidle_mask = OMAP3430_AUTO_IVA2_DPLL_MASK, |
| 337 | .idlest_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_IDLEST_PLL), |
Paul Walmsley | c1bd7aa | 2009-01-28 12:08:17 -0700 | [diff] [blame] | 338 | .idlest_mask = OMAP3430_ST_IVA2_CLK_MASK, |
Paul Walmsley | 88b8ba9 | 2008-07-03 12:24:46 +0300 | [diff] [blame] | 339 | .max_multiplier = OMAP3_MAX_DPLL_MULT, |
Paul Walmsley | 95f538a | 2009-01-28 12:08:44 -0700 | [diff] [blame] | 340 | .min_divider = 1, |
Paul Walmsley | 88b8ba9 | 2008-07-03 12:24:46 +0300 | [diff] [blame] | 341 | .max_divider = OMAP3_MAX_DPLL_DIV, |
| 342 | .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 343 | }; |
| 344 | |
| 345 | static struct clk dpll2_ck = { |
| 346 | .name = "dpll2_ck", |
Russell King | 548d849 | 2008-11-04 14:02:46 +0000 | [diff] [blame] | 347 | .ops = &clkops_noncore_dpll_ops, |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 348 | .parent = &sys_ck, |
| 349 | .dpll_data = &dpll2_dd, |
Paul Walmsley | 88b8ba9 | 2008-07-03 12:24:46 +0300 | [diff] [blame] | 350 | .round_rate = &omap2_dpll_round_rate, |
Paul Walmsley | 16c90f0 | 2009-01-27 19:12:47 -0700 | [diff] [blame] | 351 | .set_rate = &omap3_noncore_dpll_set_rate, |
Paul Walmsley | 46e0ccf | 2009-01-27 19:44:18 -0700 | [diff] [blame] | 352 | .clkdm_name = "dpll2_clkdm", |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 353 | .recalc = &omap3_dpll_recalc, |
| 354 | }; |
| 355 | |
| 356 | static const struct clksel div16_dpll2_m2x2_clksel[] = { |
| 357 | { .parent = &dpll2_ck, .rates = div16_dpll_rates }, |
| 358 | { .parent = NULL } |
| 359 | }; |
| 360 | |
| 361 | /* |
| 362 | * The TRM is conflicted on whether IVA2 clock comes from DPLL2 CLKOUT |
| 363 | * or CLKOUTX2. CLKOUT seems most plausible. |
| 364 | */ |
| 365 | static struct clk dpll2_m2_ck = { |
| 366 | .name = "dpll2_m2_ck", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 367 | .ops = &clkops_null, |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 368 | .parent = &dpll2_ck, |
| 369 | .init = &omap2_init_clksel_parent, |
| 370 | .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, |
| 371 | OMAP3430_CM_CLKSEL2_PLL), |
| 372 | .clksel_mask = OMAP3430_IVA2_DPLL_CLKOUT_DIV_MASK, |
| 373 | .clksel = div16_dpll2_m2x2_clksel, |
Paul Walmsley | 46e0ccf | 2009-01-27 19:44:18 -0700 | [diff] [blame] | 374 | .clkdm_name = "dpll2_clkdm", |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 375 | .recalc = &omap2_clksel_recalc, |
| 376 | }; |
| 377 | |
Paul Walmsley | 542313c | 2008-07-03 12:24:45 +0300 | [diff] [blame] | 378 | /* |
| 379 | * DPLL3 |
| 380 | * Source clock for all interfaces and for some device fclks |
| 381 | * REVISIT: Also supports fast relock bypass - not included below |
| 382 | */ |
Paul Walmsley | 88b8ba9 | 2008-07-03 12:24:46 +0300 | [diff] [blame] | 383 | static struct dpll_data dpll3_dd = { |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 384 | .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1), |
| 385 | .mult_mask = OMAP3430_CORE_DPLL_MULT_MASK, |
| 386 | .div1_mask = OMAP3430_CORE_DPLL_DIV_MASK, |
Russell King | c0bf313 | 2009-02-19 13:29:22 +0000 | [diff] [blame] | 387 | .clk_bypass = &sys_ck, |
| 388 | .clk_ref = &sys_ck, |
Paul Walmsley | 16c90f0 | 2009-01-27 19:12:47 -0700 | [diff] [blame] | 389 | .freqsel_mask = OMAP3430_CORE_DPLL_FREQSEL_MASK, |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 390 | .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN), |
| 391 | .enable_mask = OMAP3430_EN_CORE_DPLL_MASK, |
| 392 | .auto_recal_bit = OMAP3430_EN_CORE_DPLL_DRIFTGUARD_SHIFT, |
| 393 | .recal_en_bit = OMAP3430_CORE_DPLL_RECAL_EN_SHIFT, |
| 394 | .recal_st_bit = OMAP3430_CORE_DPLL_ST_SHIFT, |
Paul Walmsley | 542313c | 2008-07-03 12:24:45 +0300 | [diff] [blame] | 395 | .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE), |
| 396 | .autoidle_mask = OMAP3430_AUTO_CORE_DPLL_MASK, |
Paul Walmsley | c1bd7aa | 2009-01-28 12:08:17 -0700 | [diff] [blame] | 397 | .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST), |
| 398 | .idlest_mask = OMAP3430_ST_CORE_CLK_MASK, |
Paul Walmsley | 88b8ba9 | 2008-07-03 12:24:46 +0300 | [diff] [blame] | 399 | .max_multiplier = OMAP3_MAX_DPLL_MULT, |
Paul Walmsley | 95f538a | 2009-01-28 12:08:44 -0700 | [diff] [blame] | 400 | .min_divider = 1, |
Paul Walmsley | 88b8ba9 | 2008-07-03 12:24:46 +0300 | [diff] [blame] | 401 | .max_divider = OMAP3_MAX_DPLL_DIV, |
| 402 | .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 403 | }; |
| 404 | |
| 405 | static struct clk dpll3_ck = { |
| 406 | .name = "dpll3_ck", |
Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 407 | .ops = &clkops_null, |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 408 | .parent = &sys_ck, |
| 409 | .dpll_data = &dpll3_dd, |
Paul Walmsley | 88b8ba9 | 2008-07-03 12:24:46 +0300 | [diff] [blame] | 410 | .round_rate = &omap2_dpll_round_rate, |
Paul Walmsley | 46e0ccf | 2009-01-27 19:44:18 -0700 | [diff] [blame] | 411 | .clkdm_name = "dpll3_clkdm", |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 412 | .recalc = &omap3_dpll_recalc, |
| 413 | }; |
| 414 | |
| 415 | /* |
| 416 | * This virtual clock provides the CLKOUTX2 output from the DPLL if the |
| 417 | * DPLL isn't bypassed |
| 418 | */ |
| 419 | static struct clk dpll3_x2_ck = { |
| 420 | .name = "dpll3_x2_ck", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 421 | .ops = &clkops_null, |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 422 | .parent = &dpll3_ck, |
Paul Walmsley | 46e0ccf | 2009-01-27 19:44:18 -0700 | [diff] [blame] | 423 | .clkdm_name = "dpll3_clkdm", |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 424 | .recalc = &omap3_clkoutx2_recalc, |
| 425 | }; |
| 426 | |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 427 | static const struct clksel_rate div31_dpll3_rates[] = { |
| 428 | { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE }, |
| 429 | { .div = 2, .val = 2, .flags = RATE_IN_343X }, |
| 430 | { .div = 3, .val = 3, .flags = RATE_IN_3430ES2 }, |
| 431 | { .div = 4, .val = 4, .flags = RATE_IN_3430ES2 }, |
| 432 | { .div = 5, .val = 5, .flags = RATE_IN_3430ES2 }, |
| 433 | { .div = 6, .val = 6, .flags = RATE_IN_3430ES2 }, |
| 434 | { .div = 7, .val = 7, .flags = RATE_IN_3430ES2 }, |
| 435 | { .div = 8, .val = 8, .flags = RATE_IN_3430ES2 }, |
| 436 | { .div = 9, .val = 9, .flags = RATE_IN_3430ES2 }, |
| 437 | { .div = 10, .val = 10, .flags = RATE_IN_3430ES2 }, |
| 438 | { .div = 11, .val = 11, .flags = RATE_IN_3430ES2 }, |
| 439 | { .div = 12, .val = 12, .flags = RATE_IN_3430ES2 }, |
| 440 | { .div = 13, .val = 13, .flags = RATE_IN_3430ES2 }, |
| 441 | { .div = 14, .val = 14, .flags = RATE_IN_3430ES2 }, |
| 442 | { .div = 15, .val = 15, .flags = RATE_IN_3430ES2 }, |
| 443 | { .div = 16, .val = 16, .flags = RATE_IN_3430ES2 }, |
| 444 | { .div = 17, .val = 17, .flags = RATE_IN_3430ES2 }, |
| 445 | { .div = 18, .val = 18, .flags = RATE_IN_3430ES2 }, |
| 446 | { .div = 19, .val = 19, .flags = RATE_IN_3430ES2 }, |
| 447 | { .div = 20, .val = 20, .flags = RATE_IN_3430ES2 }, |
| 448 | { .div = 21, .val = 21, .flags = RATE_IN_3430ES2 }, |
| 449 | { .div = 22, .val = 22, .flags = RATE_IN_3430ES2 }, |
| 450 | { .div = 23, .val = 23, .flags = RATE_IN_3430ES2 }, |
| 451 | { .div = 24, .val = 24, .flags = RATE_IN_3430ES2 }, |
| 452 | { .div = 25, .val = 25, .flags = RATE_IN_3430ES2 }, |
| 453 | { .div = 26, .val = 26, .flags = RATE_IN_3430ES2 }, |
| 454 | { .div = 27, .val = 27, .flags = RATE_IN_3430ES2 }, |
| 455 | { .div = 28, .val = 28, .flags = RATE_IN_3430ES2 }, |
| 456 | { .div = 29, .val = 29, .flags = RATE_IN_3430ES2 }, |
| 457 | { .div = 30, .val = 30, .flags = RATE_IN_3430ES2 }, |
| 458 | { .div = 31, .val = 31, .flags = RATE_IN_3430ES2 }, |
| 459 | { .div = 0 }, |
| 460 | }; |
| 461 | |
| 462 | static const struct clksel div31_dpll3m2_clksel[] = { |
| 463 | { .parent = &dpll3_ck, .rates = div31_dpll3_rates }, |
| 464 | { .parent = NULL } |
| 465 | }; |
| 466 | |
Paul Walmsley | 0eafd47 | 2009-01-28 12:27:42 -0700 | [diff] [blame] | 467 | /* DPLL3 output M2 - primary control point for CORE speed */ |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 468 | static struct clk dpll3_m2_ck = { |
| 469 | .name = "dpll3_m2_ck", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 470 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 471 | .parent = &dpll3_ck, |
| 472 | .init = &omap2_init_clksel_parent, |
| 473 | .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1), |
| 474 | .clksel_mask = OMAP3430_CORE_DPLL_CLKOUT_DIV_MASK, |
| 475 | .clksel = div31_dpll3m2_clksel, |
Paul Walmsley | 46e0ccf | 2009-01-27 19:44:18 -0700 | [diff] [blame] | 476 | .clkdm_name = "dpll3_clkdm", |
Paul Walmsley | 0eafd47 | 2009-01-28 12:27:42 -0700 | [diff] [blame] | 477 | .round_rate = &omap2_clksel_round_rate, |
| 478 | .set_rate = &omap3_core_dpll_m2_set_rate, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 479 | .recalc = &omap2_clksel_recalc, |
| 480 | }; |
| 481 | |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 482 | static struct clk core_ck = { |
| 483 | .name = "core_ck", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 484 | .ops = &clkops_null, |
Russell King | c0bf313 | 2009-02-19 13:29:22 +0000 | [diff] [blame] | 485 | .parent = &dpll3_m2_ck, |
| 486 | .recalc = &followparent_recalc, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 487 | }; |
| 488 | |
| 489 | static struct clk dpll3_m2x2_ck = { |
| 490 | .name = "dpll3_m2x2_ck", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 491 | .ops = &clkops_null, |
Russell King | c0bf313 | 2009-02-19 13:29:22 +0000 | [diff] [blame] | 492 | .parent = &dpll3_x2_ck, |
Paul Walmsley | 46e0ccf | 2009-01-27 19:44:18 -0700 | [diff] [blame] | 493 | .clkdm_name = "dpll3_clkdm", |
Russell King | c0bf313 | 2009-02-19 13:29:22 +0000 | [diff] [blame] | 494 | .recalc = &followparent_recalc, |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 495 | }; |
| 496 | |
| 497 | /* The PWRDN bit is apparently only available on 3430ES2 and above */ |
| 498 | static const struct clksel div16_dpll3_clksel[] = { |
| 499 | { .parent = &dpll3_ck, .rates = div16_dpll_rates }, |
| 500 | { .parent = NULL } |
| 501 | }; |
| 502 | |
| 503 | /* This virtual clock is the source for dpll3_m3x2_ck */ |
| 504 | static struct clk dpll3_m3_ck = { |
| 505 | .name = "dpll3_m3_ck", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 506 | .ops = &clkops_null, |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 507 | .parent = &dpll3_ck, |
| 508 | .init = &omap2_init_clksel_parent, |
| 509 | .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1), |
| 510 | .clksel_mask = OMAP3430_DIV_DPLL3_MASK, |
| 511 | .clksel = div16_dpll3_clksel, |
Paul Walmsley | 46e0ccf | 2009-01-27 19:44:18 -0700 | [diff] [blame] | 512 | .clkdm_name = "dpll3_clkdm", |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 513 | .recalc = &omap2_clksel_recalc, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 514 | }; |
| 515 | |
| 516 | /* The PWRDN bit is apparently only available on 3430ES2 and above */ |
| 517 | static struct clk dpll3_m3x2_ck = { |
| 518 | .name = "dpll3_m3x2_ck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 519 | .ops = &clkops_omap2_dflt_wait, |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 520 | .parent = &dpll3_m3_ck, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 521 | .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN), |
| 522 | .enable_bit = OMAP3430_PWRDN_EMU_CORE_SHIFT, |
Russell King | 3f0a820 | 2009-01-31 10:05:51 +0000 | [diff] [blame] | 523 | .flags = INVERT_ENABLE, |
Paul Walmsley | 46e0ccf | 2009-01-27 19:44:18 -0700 | [diff] [blame] | 524 | .clkdm_name = "dpll3_clkdm", |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 525 | .recalc = &omap3_clkoutx2_recalc, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 526 | }; |
| 527 | |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 528 | static struct clk emu_core_alwon_ck = { |
| 529 | .name = "emu_core_alwon_ck", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 530 | .ops = &clkops_null, |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 531 | .parent = &dpll3_m3x2_ck, |
Paul Walmsley | 46e0ccf | 2009-01-27 19:44:18 -0700 | [diff] [blame] | 532 | .clkdm_name = "dpll3_clkdm", |
Russell King | c0bf313 | 2009-02-19 13:29:22 +0000 | [diff] [blame] | 533 | .recalc = &followparent_recalc, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 534 | }; |
| 535 | |
| 536 | /* DPLL4 */ |
| 537 | /* Supplies 96MHz, 54Mhz TV DAC, DSS fclk, CAM sensor clock, emul trace clk */ |
| 538 | /* Type: DPLL */ |
Paul Walmsley | 88b8ba9 | 2008-07-03 12:24:46 +0300 | [diff] [blame] | 539 | static struct dpll_data dpll4_dd = { |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 540 | .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL2), |
| 541 | .mult_mask = OMAP3430_PERIPH_DPLL_MULT_MASK, |
| 542 | .div1_mask = OMAP3430_PERIPH_DPLL_DIV_MASK, |
Russell King | c0bf313 | 2009-02-19 13:29:22 +0000 | [diff] [blame] | 543 | .clk_bypass = &sys_ck, |
| 544 | .clk_ref = &sys_ck, |
Paul Walmsley | 16c90f0 | 2009-01-27 19:12:47 -0700 | [diff] [blame] | 545 | .freqsel_mask = OMAP3430_PERIPH_DPLL_FREQSEL_MASK, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 546 | .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN), |
| 547 | .enable_mask = OMAP3430_EN_PERIPH_DPLL_MASK, |
Paul Walmsley | 542313c | 2008-07-03 12:24:45 +0300 | [diff] [blame] | 548 | .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED), |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 549 | .auto_recal_bit = OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT, |
| 550 | .recal_en_bit = OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT, |
| 551 | .recal_st_bit = OMAP3430_PERIPH_DPLL_ST_SHIFT, |
Paul Walmsley | 542313c | 2008-07-03 12:24:45 +0300 | [diff] [blame] | 552 | .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE), |
| 553 | .autoidle_mask = OMAP3430_AUTO_PERIPH_DPLL_MASK, |
| 554 | .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST), |
Paul Walmsley | c1bd7aa | 2009-01-28 12:08:17 -0700 | [diff] [blame] | 555 | .idlest_mask = OMAP3430_ST_PERIPH_CLK_MASK, |
Paul Walmsley | 88b8ba9 | 2008-07-03 12:24:46 +0300 | [diff] [blame] | 556 | .max_multiplier = OMAP3_MAX_DPLL_MULT, |
Paul Walmsley | 95f538a | 2009-01-28 12:08:44 -0700 | [diff] [blame] | 557 | .min_divider = 1, |
Paul Walmsley | 88b8ba9 | 2008-07-03 12:24:46 +0300 | [diff] [blame] | 558 | .max_divider = OMAP3_MAX_DPLL_DIV, |
| 559 | .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 560 | }; |
| 561 | |
| 562 | static struct clk dpll4_ck = { |
| 563 | .name = "dpll4_ck", |
Russell King | 548d849 | 2008-11-04 14:02:46 +0000 | [diff] [blame] | 564 | .ops = &clkops_noncore_dpll_ops, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 565 | .parent = &sys_ck, |
| 566 | .dpll_data = &dpll4_dd, |
Paul Walmsley | 88b8ba9 | 2008-07-03 12:24:46 +0300 | [diff] [blame] | 567 | .round_rate = &omap2_dpll_round_rate, |
Paul Walmsley | 16c90f0 | 2009-01-27 19:12:47 -0700 | [diff] [blame] | 568 | .set_rate = &omap3_dpll4_set_rate, |
Paul Walmsley | 46e0ccf | 2009-01-27 19:44:18 -0700 | [diff] [blame] | 569 | .clkdm_name = "dpll4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 570 | .recalc = &omap3_dpll_recalc, |
| 571 | }; |
| 572 | |
| 573 | /* |
| 574 | * This virtual clock provides the CLKOUTX2 output from the DPLL if the |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 575 | * DPLL isn't bypassed -- |
| 576 | * XXX does this serve any downstream clocks? |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 577 | */ |
| 578 | static struct clk dpll4_x2_ck = { |
| 579 | .name = "dpll4_x2_ck", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 580 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 581 | .parent = &dpll4_ck, |
Paul Walmsley | 46e0ccf | 2009-01-27 19:44:18 -0700 | [diff] [blame] | 582 | .clkdm_name = "dpll4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 583 | .recalc = &omap3_clkoutx2_recalc, |
| 584 | }; |
| 585 | |
| 586 | static const struct clksel div16_dpll4_clksel[] = { |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 587 | { .parent = &dpll4_ck, .rates = div16_dpll_rates }, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 588 | { .parent = NULL } |
| 589 | }; |
| 590 | |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 591 | /* This virtual clock is the source for dpll4_m2x2_ck */ |
| 592 | static struct clk dpll4_m2_ck = { |
| 593 | .name = "dpll4_m2_ck", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 594 | .ops = &clkops_null, |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 595 | .parent = &dpll4_ck, |
| 596 | .init = &omap2_init_clksel_parent, |
| 597 | .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430_CM_CLKSEL3), |
| 598 | .clksel_mask = OMAP3430_DIV_96M_MASK, |
| 599 | .clksel = div16_dpll4_clksel, |
Paul Walmsley | 46e0ccf | 2009-01-27 19:44:18 -0700 | [diff] [blame] | 600 | .clkdm_name = "dpll4_clkdm", |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 601 | .recalc = &omap2_clksel_recalc, |
| 602 | }; |
| 603 | |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 604 | /* The PWRDN bit is apparently only available on 3430ES2 and above */ |
| 605 | static struct clk dpll4_m2x2_ck = { |
| 606 | .name = "dpll4_m2x2_ck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 607 | .ops = &clkops_omap2_dflt_wait, |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 608 | .parent = &dpll4_m2_ck, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 609 | .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN), |
| 610 | .enable_bit = OMAP3430_PWRDN_96M_SHIFT, |
Russell King | 3f0a820 | 2009-01-31 10:05:51 +0000 | [diff] [blame] | 611 | .flags = INVERT_ENABLE, |
Paul Walmsley | 46e0ccf | 2009-01-27 19:44:18 -0700 | [diff] [blame] | 612 | .clkdm_name = "dpll4_clkdm", |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 613 | .recalc = &omap3_clkoutx2_recalc, |
| 614 | }; |
| 615 | |
Paul Walmsley | 9cfd985 | 2009-01-27 19:13:02 -0700 | [diff] [blame] | 616 | /* |
| 617 | * DPLL4 generates DPLL4_M2X2_CLK which is then routed into the PRM as |
| 618 | * PRM_96M_ALWON_(F)CLK. Two clocks then emerge from the PRM: |
| 619 | * 96M_ALWON_FCLK (called "omap_96m_alwon_fck" below) and |
| 620 | * CM_96K_(F)CLK. |
| 621 | */ |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 622 | static struct clk omap_96m_alwon_fck = { |
| 623 | .name = "omap_96m_alwon_fck", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 624 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 625 | .parent = &dpll4_m2x2_ck, |
Russell King | c0bf313 | 2009-02-19 13:29:22 +0000 | [diff] [blame] | 626 | .recalc = &followparent_recalc, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 627 | }; |
| 628 | |
Paul Walmsley | 9cfd985 | 2009-01-27 19:13:02 -0700 | [diff] [blame] | 629 | static struct clk cm_96m_fck = { |
| 630 | .name = "cm_96m_fck", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 631 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 632 | .parent = &omap_96m_alwon_fck, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 633 | .recalc = &followparent_recalc, |
| 634 | }; |
| 635 | |
Paul Walmsley | 9cfd985 | 2009-01-27 19:13:02 -0700 | [diff] [blame] | 636 | static const struct clksel_rate omap_96m_dpll_rates[] = { |
| 637 | { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE }, |
| 638 | { .div = 0 } |
| 639 | }; |
| 640 | |
| 641 | static const struct clksel_rate omap_96m_sys_rates[] = { |
| 642 | { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE }, |
| 643 | { .div = 0 } |
| 644 | }; |
| 645 | |
| 646 | static const struct clksel omap_96m_fck_clksel[] = { |
| 647 | { .parent = &cm_96m_fck, .rates = omap_96m_dpll_rates }, |
| 648 | { .parent = &sys_ck, .rates = omap_96m_sys_rates }, |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 649 | { .parent = NULL } |
| 650 | }; |
| 651 | |
Paul Walmsley | 9cfd985 | 2009-01-27 19:13:02 -0700 | [diff] [blame] | 652 | static struct clk omap_96m_fck = { |
| 653 | .name = "omap_96m_fck", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 654 | .ops = &clkops_null, |
Paul Walmsley | 9cfd985 | 2009-01-27 19:13:02 -0700 | [diff] [blame] | 655 | .parent = &sys_ck, |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 656 | .init = &omap2_init_clksel_parent, |
Paul Walmsley | 9cfd985 | 2009-01-27 19:13:02 -0700 | [diff] [blame] | 657 | .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1), |
| 658 | .clksel_mask = OMAP3430_SOURCE_96M_MASK, |
| 659 | .clksel = omap_96m_fck_clksel, |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 660 | .recalc = &omap2_clksel_recalc, |
| 661 | }; |
| 662 | |
| 663 | /* This virtual clock is the source for dpll4_m3x2_ck */ |
| 664 | static struct clk dpll4_m3_ck = { |
| 665 | .name = "dpll4_m3_ck", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 666 | .ops = &clkops_null, |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 667 | .parent = &dpll4_ck, |
| 668 | .init = &omap2_init_clksel_parent, |
| 669 | .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL), |
| 670 | .clksel_mask = OMAP3430_CLKSEL_TV_MASK, |
| 671 | .clksel = div16_dpll4_clksel, |
Paul Walmsley | 46e0ccf | 2009-01-27 19:44:18 -0700 | [diff] [blame] | 672 | .clkdm_name = "dpll4_clkdm", |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 673 | .recalc = &omap2_clksel_recalc, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 674 | }; |
| 675 | |
| 676 | /* The PWRDN bit is apparently only available on 3430ES2 and above */ |
| 677 | static struct clk dpll4_m3x2_ck = { |
| 678 | .name = "dpll4_m3x2_ck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 679 | .ops = &clkops_omap2_dflt_wait, |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 680 | .parent = &dpll4_m3_ck, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 681 | .init = &omap2_init_clksel_parent, |
| 682 | .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN), |
| 683 | .enable_bit = OMAP3430_PWRDN_TV_SHIFT, |
Russell King | 3f0a820 | 2009-01-31 10:05:51 +0000 | [diff] [blame] | 684 | .flags = INVERT_ENABLE, |
Paul Walmsley | 46e0ccf | 2009-01-27 19:44:18 -0700 | [diff] [blame] | 685 | .clkdm_name = "dpll4_clkdm", |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 686 | .recalc = &omap3_clkoutx2_recalc, |
| 687 | }; |
| 688 | |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 689 | static const struct clksel_rate omap_54m_d4m3x2_rates[] = { |
| 690 | { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE }, |
| 691 | { .div = 0 } |
| 692 | }; |
| 693 | |
| 694 | static const struct clksel_rate omap_54m_alt_rates[] = { |
| 695 | { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE }, |
| 696 | { .div = 0 } |
| 697 | }; |
| 698 | |
| 699 | static const struct clksel omap_54m_clksel[] = { |
Russell King | c0bf313 | 2009-02-19 13:29:22 +0000 | [diff] [blame] | 700 | { .parent = &dpll4_m3x2_ck, .rates = omap_54m_d4m3x2_rates }, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 701 | { .parent = &sys_altclk, .rates = omap_54m_alt_rates }, |
| 702 | { .parent = NULL } |
| 703 | }; |
| 704 | |
| 705 | static struct clk omap_54m_fck = { |
| 706 | .name = "omap_54m_fck", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 707 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 708 | .init = &omap2_init_clksel_parent, |
| 709 | .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1), |
Paul Walmsley | 9cfd985 | 2009-01-27 19:13:02 -0700 | [diff] [blame] | 710 | .clksel_mask = OMAP3430_SOURCE_54M_MASK, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 711 | .clksel = omap_54m_clksel, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 712 | .recalc = &omap2_clksel_recalc, |
| 713 | }; |
| 714 | |
Paul Walmsley | 9cfd985 | 2009-01-27 19:13:02 -0700 | [diff] [blame] | 715 | static const struct clksel_rate omap_48m_cm96m_rates[] = { |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 716 | { .div = 2, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE }, |
| 717 | { .div = 0 } |
| 718 | }; |
| 719 | |
| 720 | static const struct clksel_rate omap_48m_alt_rates[] = { |
| 721 | { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE }, |
| 722 | { .div = 0 } |
| 723 | }; |
| 724 | |
| 725 | static const struct clksel omap_48m_clksel[] = { |
Paul Walmsley | 9cfd985 | 2009-01-27 19:13:02 -0700 | [diff] [blame] | 726 | { .parent = &cm_96m_fck, .rates = omap_48m_cm96m_rates }, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 727 | { .parent = &sys_altclk, .rates = omap_48m_alt_rates }, |
| 728 | { .parent = NULL } |
| 729 | }; |
| 730 | |
| 731 | static struct clk omap_48m_fck = { |
| 732 | .name = "omap_48m_fck", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 733 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 734 | .init = &omap2_init_clksel_parent, |
| 735 | .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1), |
Paul Walmsley | 9cfd985 | 2009-01-27 19:13:02 -0700 | [diff] [blame] | 736 | .clksel_mask = OMAP3430_SOURCE_48M_MASK, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 737 | .clksel = omap_48m_clksel, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 738 | .recalc = &omap2_clksel_recalc, |
| 739 | }; |
| 740 | |
| 741 | static struct clk omap_12m_fck = { |
| 742 | .name = "omap_12m_fck", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 743 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 744 | .parent = &omap_48m_fck, |
| 745 | .fixed_div = 4, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 746 | .recalc = &omap2_fixed_divisor_recalc, |
| 747 | }; |
| 748 | |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 749 | /* This virstual clock is the source for dpll4_m4x2_ck */ |
| 750 | static struct clk dpll4_m4_ck = { |
| 751 | .name = "dpll4_m4_ck", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 752 | .ops = &clkops_null, |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 753 | .parent = &dpll4_ck, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 754 | .init = &omap2_init_clksel_parent, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 755 | .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL), |
| 756 | .clksel_mask = OMAP3430_CLKSEL_DSS1_MASK, |
| 757 | .clksel = div16_dpll4_clksel, |
Paul Walmsley | 46e0ccf | 2009-01-27 19:44:18 -0700 | [diff] [blame] | 758 | .clkdm_name = "dpll4_clkdm", |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 759 | .recalc = &omap2_clksel_recalc, |
Paul Walmsley | ae8578c | 2009-01-27 19:13:12 -0700 | [diff] [blame] | 760 | .set_rate = &omap2_clksel_set_rate, |
| 761 | .round_rate = &omap2_clksel_round_rate, |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 762 | }; |
| 763 | |
| 764 | /* The PWRDN bit is apparently only available on 3430ES2 and above */ |
| 765 | static struct clk dpll4_m4x2_ck = { |
| 766 | .name = "dpll4_m4x2_ck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 767 | .ops = &clkops_omap2_dflt_wait, |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 768 | .parent = &dpll4_m4_ck, |
| 769 | .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN), |
| 770 | .enable_bit = OMAP3430_PWRDN_CAM_SHIFT, |
Russell King | 3f0a820 | 2009-01-31 10:05:51 +0000 | [diff] [blame] | 771 | .flags = INVERT_ENABLE, |
Paul Walmsley | 46e0ccf | 2009-01-27 19:44:18 -0700 | [diff] [blame] | 772 | .clkdm_name = "dpll4_clkdm", |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 773 | .recalc = &omap3_clkoutx2_recalc, |
| 774 | }; |
| 775 | |
| 776 | /* This virtual clock is the source for dpll4_m5x2_ck */ |
| 777 | static struct clk dpll4_m5_ck = { |
| 778 | .name = "dpll4_m5_ck", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 779 | .ops = &clkops_null, |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 780 | .parent = &dpll4_ck, |
| 781 | .init = &omap2_init_clksel_parent, |
| 782 | .clksel_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_CLKSEL), |
| 783 | .clksel_mask = OMAP3430_CLKSEL_CAM_MASK, |
| 784 | .clksel = div16_dpll4_clksel, |
Paul Walmsley | 46e0ccf | 2009-01-27 19:44:18 -0700 | [diff] [blame] | 785 | .clkdm_name = "dpll4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 786 | .recalc = &omap2_clksel_recalc, |
| 787 | }; |
| 788 | |
| 789 | /* The PWRDN bit is apparently only available on 3430ES2 and above */ |
| 790 | static struct clk dpll4_m5x2_ck = { |
| 791 | .name = "dpll4_m5x2_ck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 792 | .ops = &clkops_omap2_dflt_wait, |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 793 | .parent = &dpll4_m5_ck, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 794 | .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN), |
| 795 | .enable_bit = OMAP3430_PWRDN_CAM_SHIFT, |
Russell King | 3f0a820 | 2009-01-31 10:05:51 +0000 | [diff] [blame] | 796 | .flags = INVERT_ENABLE, |
Paul Walmsley | 46e0ccf | 2009-01-27 19:44:18 -0700 | [diff] [blame] | 797 | .clkdm_name = "dpll4_clkdm", |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 798 | .recalc = &omap3_clkoutx2_recalc, |
| 799 | }; |
| 800 | |
| 801 | /* This virtual clock is the source for dpll4_m6x2_ck */ |
| 802 | static struct clk dpll4_m6_ck = { |
| 803 | .name = "dpll4_m6_ck", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 804 | .ops = &clkops_null, |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 805 | .parent = &dpll4_ck, |
| 806 | .init = &omap2_init_clksel_parent, |
| 807 | .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1), |
| 808 | .clksel_mask = OMAP3430_DIV_DPLL4_MASK, |
| 809 | .clksel = div16_dpll4_clksel, |
Paul Walmsley | 46e0ccf | 2009-01-27 19:44:18 -0700 | [diff] [blame] | 810 | .clkdm_name = "dpll4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 811 | .recalc = &omap2_clksel_recalc, |
| 812 | }; |
| 813 | |
| 814 | /* The PWRDN bit is apparently only available on 3430ES2 and above */ |
| 815 | static struct clk dpll4_m6x2_ck = { |
| 816 | .name = "dpll4_m6x2_ck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 817 | .ops = &clkops_omap2_dflt_wait, |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 818 | .parent = &dpll4_m6_ck, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 819 | .init = &omap2_init_clksel_parent, |
| 820 | .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN), |
| 821 | .enable_bit = OMAP3430_PWRDN_EMU_PERIPH_SHIFT, |
Russell King | 3f0a820 | 2009-01-31 10:05:51 +0000 | [diff] [blame] | 822 | .flags = INVERT_ENABLE, |
Paul Walmsley | 46e0ccf | 2009-01-27 19:44:18 -0700 | [diff] [blame] | 823 | .clkdm_name = "dpll4_clkdm", |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 824 | .recalc = &omap3_clkoutx2_recalc, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 825 | }; |
| 826 | |
| 827 | static struct clk emu_per_alwon_ck = { |
| 828 | .name = "emu_per_alwon_ck", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 829 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 830 | .parent = &dpll4_m6x2_ck, |
Paul Walmsley | 46e0ccf | 2009-01-27 19:44:18 -0700 | [diff] [blame] | 831 | .clkdm_name = "dpll4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 832 | .recalc = &followparent_recalc, |
| 833 | }; |
| 834 | |
| 835 | /* DPLL5 */ |
| 836 | /* Supplies 120MHz clock, USIM source clock */ |
| 837 | /* Type: DPLL */ |
| 838 | /* 3430ES2 only */ |
Paul Walmsley | 88b8ba9 | 2008-07-03 12:24:46 +0300 | [diff] [blame] | 839 | static struct dpll_data dpll5_dd = { |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 840 | .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL4), |
| 841 | .mult_mask = OMAP3430ES2_PERIPH2_DPLL_MULT_MASK, |
| 842 | .div1_mask = OMAP3430ES2_PERIPH2_DPLL_DIV_MASK, |
Russell King | c0bf313 | 2009-02-19 13:29:22 +0000 | [diff] [blame] | 843 | .clk_bypass = &sys_ck, |
| 844 | .clk_ref = &sys_ck, |
Paul Walmsley | 16c90f0 | 2009-01-27 19:12:47 -0700 | [diff] [blame] | 845 | .freqsel_mask = OMAP3430ES2_PERIPH2_DPLL_FREQSEL_MASK, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 846 | .control_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKEN2), |
| 847 | .enable_mask = OMAP3430ES2_EN_PERIPH2_DPLL_MASK, |
Paul Walmsley | 542313c | 2008-07-03 12:24:45 +0300 | [diff] [blame] | 848 | .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED), |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 849 | .auto_recal_bit = OMAP3430ES2_EN_PERIPH2_DPLL_DRIFTGUARD_SHIFT, |
| 850 | .recal_en_bit = OMAP3430ES2_SND_PERIPH_DPLL_RECAL_EN_SHIFT, |
| 851 | .recal_st_bit = OMAP3430ES2_SND_PERIPH_DPLL_ST_SHIFT, |
Paul Walmsley | 542313c | 2008-07-03 12:24:45 +0300 | [diff] [blame] | 852 | .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_AUTOIDLE2_PLL), |
| 853 | .autoidle_mask = OMAP3430ES2_AUTO_PERIPH2_DPLL_MASK, |
| 854 | .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2), |
Paul Walmsley | c1bd7aa | 2009-01-28 12:08:17 -0700 | [diff] [blame] | 855 | .idlest_mask = OMAP3430ES2_ST_PERIPH2_CLK_MASK, |
Paul Walmsley | 88b8ba9 | 2008-07-03 12:24:46 +0300 | [diff] [blame] | 856 | .max_multiplier = OMAP3_MAX_DPLL_MULT, |
Paul Walmsley | 95f538a | 2009-01-28 12:08:44 -0700 | [diff] [blame] | 857 | .min_divider = 1, |
Paul Walmsley | 88b8ba9 | 2008-07-03 12:24:46 +0300 | [diff] [blame] | 858 | .max_divider = OMAP3_MAX_DPLL_DIV, |
| 859 | .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 860 | }; |
| 861 | |
| 862 | static struct clk dpll5_ck = { |
| 863 | .name = "dpll5_ck", |
Russell King | 548d849 | 2008-11-04 14:02:46 +0000 | [diff] [blame] | 864 | .ops = &clkops_noncore_dpll_ops, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 865 | .parent = &sys_ck, |
| 866 | .dpll_data = &dpll5_dd, |
Paul Walmsley | 88b8ba9 | 2008-07-03 12:24:46 +0300 | [diff] [blame] | 867 | .round_rate = &omap2_dpll_round_rate, |
Paul Walmsley | 16c90f0 | 2009-01-27 19:12:47 -0700 | [diff] [blame] | 868 | .set_rate = &omap3_noncore_dpll_set_rate, |
Paul Walmsley | 46e0ccf | 2009-01-27 19:44:18 -0700 | [diff] [blame] | 869 | .clkdm_name = "dpll5_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 870 | .recalc = &omap3_dpll_recalc, |
| 871 | }; |
| 872 | |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 873 | static const struct clksel div16_dpll5_clksel[] = { |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 874 | { .parent = &dpll5_ck, .rates = div16_dpll_rates }, |
| 875 | { .parent = NULL } |
| 876 | }; |
| 877 | |
| 878 | static struct clk dpll5_m2_ck = { |
| 879 | .name = "dpll5_m2_ck", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 880 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 881 | .parent = &dpll5_ck, |
| 882 | .init = &omap2_init_clksel_parent, |
| 883 | .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL5), |
| 884 | .clksel_mask = OMAP3430ES2_DIV_120M_MASK, |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 885 | .clksel = div16_dpll5_clksel, |
Paul Walmsley | 46e0ccf | 2009-01-27 19:44:18 -0700 | [diff] [blame] | 886 | .clkdm_name = "dpll5_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 887 | .recalc = &omap2_clksel_recalc, |
| 888 | }; |
| 889 | |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 890 | /* CM EXTERNAL CLOCK OUTPUTS */ |
| 891 | |
| 892 | static const struct clksel_rate clkout2_src_core_rates[] = { |
| 893 | { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE }, |
| 894 | { .div = 0 } |
| 895 | }; |
| 896 | |
| 897 | static const struct clksel_rate clkout2_src_sys_rates[] = { |
| 898 | { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE }, |
| 899 | { .div = 0 } |
| 900 | }; |
| 901 | |
| 902 | static const struct clksel_rate clkout2_src_96m_rates[] = { |
| 903 | { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE }, |
| 904 | { .div = 0 } |
| 905 | }; |
| 906 | |
| 907 | static const struct clksel_rate clkout2_src_54m_rates[] = { |
| 908 | { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE }, |
| 909 | { .div = 0 } |
| 910 | }; |
| 911 | |
| 912 | static const struct clksel clkout2_src_clksel[] = { |
Paul Walmsley | 9cfd985 | 2009-01-27 19:13:02 -0700 | [diff] [blame] | 913 | { .parent = &core_ck, .rates = clkout2_src_core_rates }, |
| 914 | { .parent = &sys_ck, .rates = clkout2_src_sys_rates }, |
| 915 | { .parent = &cm_96m_fck, .rates = clkout2_src_96m_rates }, |
| 916 | { .parent = &omap_54m_fck, .rates = clkout2_src_54m_rates }, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 917 | { .parent = NULL } |
| 918 | }; |
| 919 | |
| 920 | static struct clk clkout2_src_ck = { |
| 921 | .name = "clkout2_src_ck", |
Russell King | c1168dc | 2008-11-04 21:24:00 +0000 | [diff] [blame] | 922 | .ops = &clkops_omap2_dflt, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 923 | .init = &omap2_init_clksel_parent, |
| 924 | .enable_reg = OMAP3430_CM_CLKOUT_CTRL, |
| 925 | .enable_bit = OMAP3430_CLKOUT2_EN_SHIFT, |
| 926 | .clksel_reg = OMAP3430_CM_CLKOUT_CTRL, |
| 927 | .clksel_mask = OMAP3430_CLKOUT2SOURCE_MASK, |
| 928 | .clksel = clkout2_src_clksel, |
Paul Walmsley | 15b52bc | 2008-05-07 19:19:07 -0600 | [diff] [blame] | 929 | .clkdm_name = "core_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 930 | .recalc = &omap2_clksel_recalc, |
| 931 | }; |
| 932 | |
| 933 | static const struct clksel_rate sys_clkout2_rates[] = { |
| 934 | { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE }, |
| 935 | { .div = 2, .val = 1, .flags = RATE_IN_343X }, |
| 936 | { .div = 4, .val = 2, .flags = RATE_IN_343X }, |
| 937 | { .div = 8, .val = 3, .flags = RATE_IN_343X }, |
| 938 | { .div = 16, .val = 4, .flags = RATE_IN_343X }, |
| 939 | { .div = 0 }, |
| 940 | }; |
| 941 | |
| 942 | static const struct clksel sys_clkout2_clksel[] = { |
| 943 | { .parent = &clkout2_src_ck, .rates = sys_clkout2_rates }, |
| 944 | { .parent = NULL }, |
| 945 | }; |
| 946 | |
| 947 | static struct clk sys_clkout2 = { |
| 948 | .name = "sys_clkout2", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 949 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 950 | .init = &omap2_init_clksel_parent, |
| 951 | .clksel_reg = OMAP3430_CM_CLKOUT_CTRL, |
| 952 | .clksel_mask = OMAP3430_CLKOUT2_DIV_MASK, |
| 953 | .clksel = sys_clkout2_clksel, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 954 | .recalc = &omap2_clksel_recalc, |
| 955 | }; |
| 956 | |
| 957 | /* CM OUTPUT CLOCKS */ |
| 958 | |
| 959 | static struct clk corex2_fck = { |
| 960 | .name = "corex2_fck", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 961 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 962 | .parent = &dpll3_m2x2_ck, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 963 | .recalc = &followparent_recalc, |
| 964 | }; |
| 965 | |
| 966 | /* DPLL power domain clock controls */ |
| 967 | |
Paul Walmsley | b8168d1 | 2009-01-28 12:08:14 -0700 | [diff] [blame] | 968 | static const struct clksel_rate div4_rates[] = { |
| 969 | { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE }, |
| 970 | { .div = 2, .val = 2, .flags = RATE_IN_343X }, |
| 971 | { .div = 4, .val = 4, .flags = RATE_IN_343X }, |
| 972 | { .div = 0 } |
| 973 | }; |
| 974 | |
| 975 | static const struct clksel div4_core_clksel[] = { |
| 976 | { .parent = &core_ck, .rates = div4_rates }, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 977 | { .parent = NULL } |
| 978 | }; |
| 979 | |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 980 | /* |
| 981 | * REVISIT: Are these in DPLL power domain or CM power domain? docs |
| 982 | * may be inconsistent here? |
| 983 | */ |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 984 | static struct clk dpll1_fck = { |
| 985 | .name = "dpll1_fck", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 986 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 987 | .parent = &core_ck, |
| 988 | .init = &omap2_init_clksel_parent, |
| 989 | .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL), |
| 990 | .clksel_mask = OMAP3430_MPU_CLK_SRC_MASK, |
Paul Walmsley | b8168d1 | 2009-01-28 12:08:14 -0700 | [diff] [blame] | 991 | .clksel = div4_core_clksel, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 992 | .recalc = &omap2_clksel_recalc, |
| 993 | }; |
| 994 | |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 995 | static struct clk mpu_ck = { |
| 996 | .name = "mpu_ck", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 997 | .ops = &clkops_null, |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 998 | .parent = &dpll1_x2m2_ck, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 999 | .clkdm_name = "mpu_clkdm", |
Russell King | c0bf313 | 2009-02-19 13:29:22 +0000 | [diff] [blame] | 1000 | .recalc = &followparent_recalc, |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 1001 | }; |
| 1002 | |
| 1003 | /* arm_fck is divided by two when DPLL1 locked; otherwise, passthrough mpu_ck */ |
| 1004 | static const struct clksel_rate arm_fck_rates[] = { |
| 1005 | { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE }, |
| 1006 | { .div = 2, .val = 1, .flags = RATE_IN_343X }, |
| 1007 | { .div = 0 }, |
| 1008 | }; |
| 1009 | |
| 1010 | static const struct clksel arm_fck_clksel[] = { |
| 1011 | { .parent = &mpu_ck, .rates = arm_fck_rates }, |
| 1012 | { .parent = NULL } |
| 1013 | }; |
| 1014 | |
| 1015 | static struct clk arm_fck = { |
| 1016 | .name = "arm_fck", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 1017 | .ops = &clkops_null, |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 1018 | .parent = &mpu_ck, |
| 1019 | .init = &omap2_init_clksel_parent, |
| 1020 | .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL), |
| 1021 | .clksel_mask = OMAP3430_ST_MPU_CLK_MASK, |
| 1022 | .clksel = arm_fck_clksel, |
Paul Walmsley | 19f4d3a | 2009-09-03 20:14:00 +0300 | [diff] [blame^] | 1023 | .clkdm_name = "mpu_clkdm", |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 1024 | .recalc = &omap2_clksel_recalc, |
| 1025 | }; |
| 1026 | |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1027 | /* XXX What about neon_clkdm ? */ |
| 1028 | |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 1029 | /* |
| 1030 | * REVISIT: This clock is never specifically defined in the 3430 TRM, |
| 1031 | * although it is referenced - so this is a guess |
| 1032 | */ |
| 1033 | static struct clk emu_mpu_alwon_ck = { |
| 1034 | .name = "emu_mpu_alwon_ck", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 1035 | .ops = &clkops_null, |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 1036 | .parent = &mpu_ck, |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 1037 | .recalc = &followparent_recalc, |
| 1038 | }; |
| 1039 | |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1040 | static struct clk dpll2_fck = { |
| 1041 | .name = "dpll2_fck", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 1042 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1043 | .parent = &core_ck, |
| 1044 | .init = &omap2_init_clksel_parent, |
| 1045 | .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL), |
| 1046 | .clksel_mask = OMAP3430_IVA2_CLK_SRC_MASK, |
Paul Walmsley | b8168d1 | 2009-01-28 12:08:14 -0700 | [diff] [blame] | 1047 | .clksel = div4_core_clksel, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1048 | .recalc = &omap2_clksel_recalc, |
| 1049 | }; |
| 1050 | |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 1051 | static struct clk iva2_ck = { |
| 1052 | .name = "iva2_ck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1053 | .ops = &clkops_omap2_dflt_wait, |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 1054 | .parent = &dpll2_m2_ck, |
| 1055 | .init = &omap2_init_clksel_parent, |
Hiroshi DOYU | 31c203d | 2008-04-01 10:11:22 +0300 | [diff] [blame] | 1056 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, CM_FCLKEN), |
| 1057 | .enable_bit = OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1058 | .clkdm_name = "iva2_clkdm", |
Russell King | c0bf313 | 2009-02-19 13:29:22 +0000 | [diff] [blame] | 1059 | .recalc = &followparent_recalc, |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 1060 | }; |
| 1061 | |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1062 | /* Common interface clocks */ |
| 1063 | |
Paul Walmsley | b8168d1 | 2009-01-28 12:08:14 -0700 | [diff] [blame] | 1064 | static const struct clksel div2_core_clksel[] = { |
| 1065 | { .parent = &core_ck, .rates = div2_rates }, |
| 1066 | { .parent = NULL } |
| 1067 | }; |
| 1068 | |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1069 | static struct clk l3_ick = { |
| 1070 | .name = "l3_ick", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 1071 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1072 | .parent = &core_ck, |
| 1073 | .init = &omap2_init_clksel_parent, |
| 1074 | .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL), |
| 1075 | .clksel_mask = OMAP3430_CLKSEL_L3_MASK, |
| 1076 | .clksel = div2_core_clksel, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1077 | .clkdm_name = "core_l3_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1078 | .recalc = &omap2_clksel_recalc, |
| 1079 | }; |
| 1080 | |
| 1081 | static const struct clksel div2_l3_clksel[] = { |
| 1082 | { .parent = &l3_ick, .rates = div2_rates }, |
| 1083 | { .parent = NULL } |
| 1084 | }; |
| 1085 | |
| 1086 | static struct clk l4_ick = { |
| 1087 | .name = "l4_ick", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 1088 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1089 | .parent = &l3_ick, |
| 1090 | .init = &omap2_init_clksel_parent, |
| 1091 | .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL), |
| 1092 | .clksel_mask = OMAP3430_CLKSEL_L4_MASK, |
| 1093 | .clksel = div2_l3_clksel, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1094 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1095 | .recalc = &omap2_clksel_recalc, |
| 1096 | |
| 1097 | }; |
| 1098 | |
| 1099 | static const struct clksel div2_l4_clksel[] = { |
| 1100 | { .parent = &l4_ick, .rates = div2_rates }, |
| 1101 | { .parent = NULL } |
| 1102 | }; |
| 1103 | |
| 1104 | static struct clk rm_ick = { |
| 1105 | .name = "rm_ick", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 1106 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1107 | .parent = &l4_ick, |
| 1108 | .init = &omap2_init_clksel_parent, |
| 1109 | .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL), |
| 1110 | .clksel_mask = OMAP3430_CLKSEL_RM_MASK, |
| 1111 | .clksel = div2_l4_clksel, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1112 | .recalc = &omap2_clksel_recalc, |
| 1113 | }; |
| 1114 | |
| 1115 | /* GFX power domain */ |
| 1116 | |
Roman Tereshonkov | 3760d31 | 2008-03-13 21:35:09 +0200 | [diff] [blame] | 1117 | /* GFX clocks are in 3430ES1 only. 3430ES2 and later uses the SGX instead */ |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1118 | |
| 1119 | static const struct clksel gfx_l3_clksel[] = { |
| 1120 | { .parent = &l3_ick, .rates = gfx_l3_rates }, |
| 1121 | { .parent = NULL } |
| 1122 | }; |
| 1123 | |
Högander Jouni | 5955902 | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1124 | /* Virtual parent clock for gfx_l3_ick and gfx_l3_fck */ |
| 1125 | static struct clk gfx_l3_ck = { |
| 1126 | .name = "gfx_l3_ck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1127 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1128 | .parent = &l3_ick, |
| 1129 | .init = &omap2_init_clksel_parent, |
| 1130 | .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN), |
| 1131 | .enable_bit = OMAP_EN_GFX_SHIFT, |
Högander Jouni | 5955902 | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1132 | .recalc = &followparent_recalc, |
| 1133 | }; |
| 1134 | |
| 1135 | static struct clk gfx_l3_fck = { |
| 1136 | .name = "gfx_l3_fck", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 1137 | .ops = &clkops_null, |
Högander Jouni | 5955902 | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1138 | .parent = &gfx_l3_ck, |
| 1139 | .init = &omap2_init_clksel_parent, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1140 | .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL), |
| 1141 | .clksel_mask = OMAP_CLKSEL_GFX_MASK, |
| 1142 | .clksel = gfx_l3_clksel, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1143 | .clkdm_name = "gfx_3430es1_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1144 | .recalc = &omap2_clksel_recalc, |
| 1145 | }; |
| 1146 | |
| 1147 | static struct clk gfx_l3_ick = { |
| 1148 | .name = "gfx_l3_ick", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 1149 | .ops = &clkops_null, |
Högander Jouni | 5955902 | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1150 | .parent = &gfx_l3_ck, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1151 | .clkdm_name = "gfx_3430es1_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1152 | .recalc = &followparent_recalc, |
| 1153 | }; |
| 1154 | |
| 1155 | static struct clk gfx_cg1_ck = { |
| 1156 | .name = "gfx_cg1_ck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1157 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1158 | .parent = &gfx_l3_fck, /* REVISIT: correct? */ |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1159 | .init = &omap2_init_clk_clkdm, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1160 | .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN), |
| 1161 | .enable_bit = OMAP3430ES1_EN_2D_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1162 | .clkdm_name = "gfx_3430es1_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1163 | .recalc = &followparent_recalc, |
| 1164 | }; |
| 1165 | |
| 1166 | static struct clk gfx_cg2_ck = { |
| 1167 | .name = "gfx_cg2_ck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1168 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1169 | .parent = &gfx_l3_fck, /* REVISIT: correct? */ |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1170 | .init = &omap2_init_clk_clkdm, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1171 | .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN), |
| 1172 | .enable_bit = OMAP3430ES1_EN_3D_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1173 | .clkdm_name = "gfx_3430es1_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1174 | .recalc = &followparent_recalc, |
| 1175 | }; |
| 1176 | |
| 1177 | /* SGX power domain - 3430ES2 only */ |
| 1178 | |
| 1179 | static const struct clksel_rate sgx_core_rates[] = { |
| 1180 | { .div = 3, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE }, |
| 1181 | { .div = 4, .val = 1, .flags = RATE_IN_343X }, |
| 1182 | { .div = 6, .val = 2, .flags = RATE_IN_343X }, |
| 1183 | { .div = 0 }, |
| 1184 | }; |
| 1185 | |
| 1186 | static const struct clksel_rate sgx_96m_rates[] = { |
| 1187 | { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE }, |
| 1188 | { .div = 0 }, |
| 1189 | }; |
| 1190 | |
| 1191 | static const struct clksel sgx_clksel[] = { |
| 1192 | { .parent = &core_ck, .rates = sgx_core_rates }, |
| 1193 | { .parent = &cm_96m_fck, .rates = sgx_96m_rates }, |
| 1194 | { .parent = NULL }, |
| 1195 | }; |
| 1196 | |
| 1197 | static struct clk sgx_fck = { |
| 1198 | .name = "sgx_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1199 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1200 | .init = &omap2_init_clksel_parent, |
| 1201 | .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_FCLKEN), |
Daniel Stone | 712d7c8 | 2009-01-27 19:13:05 -0700 | [diff] [blame] | 1202 | .enable_bit = OMAP3430ES2_CM_FCLKEN_SGX_EN_SGX_SHIFT, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1203 | .clksel_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_CLKSEL), |
| 1204 | .clksel_mask = OMAP3430ES2_CLKSEL_SGX_MASK, |
| 1205 | .clksel = sgx_clksel, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1206 | .clkdm_name = "sgx_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1207 | .recalc = &omap2_clksel_recalc, |
| 1208 | }; |
| 1209 | |
| 1210 | static struct clk sgx_ick = { |
| 1211 | .name = "sgx_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1212 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1213 | .parent = &l3_ick, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1214 | .init = &omap2_init_clk_clkdm, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1215 | .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_ICLKEN), |
Daniel Stone | 712d7c8 | 2009-01-27 19:13:05 -0700 | [diff] [blame] | 1216 | .enable_bit = OMAP3430ES2_CM_ICLKEN_SGX_EN_SGX_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1217 | .clkdm_name = "sgx_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1218 | .recalc = &followparent_recalc, |
| 1219 | }; |
| 1220 | |
| 1221 | /* CORE power domain */ |
| 1222 | |
| 1223 | static struct clk d2d_26m_fck = { |
| 1224 | .name = "d2d_26m_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1225 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1226 | .parent = &sys_ck, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1227 | .init = &omap2_init_clk_clkdm, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1228 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 1229 | .enable_bit = OMAP3430ES1_EN_D2D_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1230 | .clkdm_name = "d2d_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1231 | .recalc = &followparent_recalc, |
| 1232 | }; |
| 1233 | |
Kevin Hilman | 8111b22 | 2009-04-28 15:27:44 -0700 | [diff] [blame] | 1234 | static struct clk modem_fck = { |
| 1235 | .name = "modem_fck", |
| 1236 | .ops = &clkops_omap2_dflt_wait, |
| 1237 | .parent = &sys_ck, |
| 1238 | .init = &omap2_init_clk_clkdm, |
| 1239 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 1240 | .enable_bit = OMAP3430_EN_MODEM_SHIFT, |
| 1241 | .clkdm_name = "d2d_clkdm", |
| 1242 | .recalc = &followparent_recalc, |
| 1243 | }; |
| 1244 | |
| 1245 | static struct clk sad2d_ick = { |
| 1246 | .name = "sad2d_ick", |
| 1247 | .ops = &clkops_omap2_dflt_wait, |
| 1248 | .parent = &l3_ick, |
| 1249 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1250 | .enable_bit = OMAP3430_EN_SAD2D_SHIFT, |
| 1251 | .clkdm_name = "d2d_clkdm", |
| 1252 | .recalc = &followparent_recalc, |
| 1253 | }; |
| 1254 | |
| 1255 | static struct clk mad2d_ick = { |
| 1256 | .name = "mad2d_ick", |
| 1257 | .ops = &clkops_omap2_dflt_wait, |
| 1258 | .parent = &l3_ick, |
| 1259 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3), |
| 1260 | .enable_bit = OMAP3430_EN_MAD2D_SHIFT, |
| 1261 | .clkdm_name = "d2d_clkdm", |
| 1262 | .recalc = &followparent_recalc, |
| 1263 | }; |
| 1264 | |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1265 | static const struct clksel omap343x_gpt_clksel[] = { |
| 1266 | { .parent = &omap_32k_fck, .rates = gpt_32k_rates }, |
| 1267 | { .parent = &sys_ck, .rates = gpt_sys_rates }, |
| 1268 | { .parent = NULL} |
| 1269 | }; |
| 1270 | |
| 1271 | static struct clk gpt10_fck = { |
| 1272 | .name = "gpt10_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1273 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1274 | .parent = &sys_ck, |
| 1275 | .init = &omap2_init_clksel_parent, |
| 1276 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 1277 | .enable_bit = OMAP3430_EN_GPT10_SHIFT, |
| 1278 | .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL), |
| 1279 | .clksel_mask = OMAP3430_CLKSEL_GPT10_MASK, |
| 1280 | .clksel = omap343x_gpt_clksel, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1281 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1282 | .recalc = &omap2_clksel_recalc, |
| 1283 | }; |
| 1284 | |
| 1285 | static struct clk gpt11_fck = { |
| 1286 | .name = "gpt11_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1287 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1288 | .parent = &sys_ck, |
| 1289 | .init = &omap2_init_clksel_parent, |
| 1290 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 1291 | .enable_bit = OMAP3430_EN_GPT11_SHIFT, |
| 1292 | .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL), |
| 1293 | .clksel_mask = OMAP3430_CLKSEL_GPT11_MASK, |
| 1294 | .clksel = omap343x_gpt_clksel, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1295 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1296 | .recalc = &omap2_clksel_recalc, |
| 1297 | }; |
| 1298 | |
| 1299 | static struct clk cpefuse_fck = { |
| 1300 | .name = "cpefuse_fck", |
Russell King | c1168dc | 2008-11-04 21:24:00 +0000 | [diff] [blame] | 1301 | .ops = &clkops_omap2_dflt, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1302 | .parent = &sys_ck, |
| 1303 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3), |
| 1304 | .enable_bit = OMAP3430ES2_EN_CPEFUSE_SHIFT, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1305 | .recalc = &followparent_recalc, |
| 1306 | }; |
| 1307 | |
| 1308 | static struct clk ts_fck = { |
| 1309 | .name = "ts_fck", |
Russell King | c1168dc | 2008-11-04 21:24:00 +0000 | [diff] [blame] | 1310 | .ops = &clkops_omap2_dflt, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1311 | .parent = &omap_32k_fck, |
| 1312 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3), |
| 1313 | .enable_bit = OMAP3430ES2_EN_TS_SHIFT, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1314 | .recalc = &followparent_recalc, |
| 1315 | }; |
| 1316 | |
| 1317 | static struct clk usbtll_fck = { |
| 1318 | .name = "usbtll_fck", |
Russell King | c1168dc | 2008-11-04 21:24:00 +0000 | [diff] [blame] | 1319 | .ops = &clkops_omap2_dflt, |
Russell King | c0bf313 | 2009-02-19 13:29:22 +0000 | [diff] [blame] | 1320 | .parent = &dpll5_m2_ck, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1321 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3), |
| 1322 | .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1323 | .recalc = &followparent_recalc, |
| 1324 | }; |
| 1325 | |
| 1326 | /* CORE 96M FCLK-derived clocks */ |
| 1327 | |
| 1328 | static struct clk core_96m_fck = { |
| 1329 | .name = "core_96m_fck", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 1330 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1331 | .parent = &omap_96m_fck, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1332 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1333 | .recalc = &followparent_recalc, |
| 1334 | }; |
| 1335 | |
| 1336 | static struct clk mmchs3_fck = { |
| 1337 | .name = "mmchs_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1338 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | d887466 | 2008-12-10 17:37:16 -0800 | [diff] [blame] | 1339 | .id = 2, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1340 | .parent = &core_96m_fck, |
| 1341 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 1342 | .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1343 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1344 | .recalc = &followparent_recalc, |
| 1345 | }; |
| 1346 | |
| 1347 | static struct clk mmchs2_fck = { |
| 1348 | .name = "mmchs_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1349 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | d887466 | 2008-12-10 17:37:16 -0800 | [diff] [blame] | 1350 | .id = 1, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1351 | .parent = &core_96m_fck, |
| 1352 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 1353 | .enable_bit = OMAP3430_EN_MMC2_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1354 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1355 | .recalc = &followparent_recalc, |
| 1356 | }; |
| 1357 | |
| 1358 | static struct clk mspro_fck = { |
| 1359 | .name = "mspro_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1360 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1361 | .parent = &core_96m_fck, |
| 1362 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 1363 | .enable_bit = OMAP3430_EN_MSPRO_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1364 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1365 | .recalc = &followparent_recalc, |
| 1366 | }; |
| 1367 | |
| 1368 | static struct clk mmchs1_fck = { |
| 1369 | .name = "mmchs_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1370 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1371 | .parent = &core_96m_fck, |
| 1372 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 1373 | .enable_bit = OMAP3430_EN_MMC1_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1374 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1375 | .recalc = &followparent_recalc, |
| 1376 | }; |
| 1377 | |
| 1378 | static struct clk i2c3_fck = { |
| 1379 | .name = "i2c_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1380 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1381 | .id = 3, |
| 1382 | .parent = &core_96m_fck, |
| 1383 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 1384 | .enable_bit = OMAP3430_EN_I2C3_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1385 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1386 | .recalc = &followparent_recalc, |
| 1387 | }; |
| 1388 | |
| 1389 | static struct clk i2c2_fck = { |
| 1390 | .name = "i2c_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1391 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1392 | .id = 2, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1393 | .parent = &core_96m_fck, |
| 1394 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 1395 | .enable_bit = OMAP3430_EN_I2C2_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1396 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1397 | .recalc = &followparent_recalc, |
| 1398 | }; |
| 1399 | |
| 1400 | static struct clk i2c1_fck = { |
| 1401 | .name = "i2c_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1402 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1403 | .id = 1, |
| 1404 | .parent = &core_96m_fck, |
| 1405 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 1406 | .enable_bit = OMAP3430_EN_I2C1_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1407 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1408 | .recalc = &followparent_recalc, |
| 1409 | }; |
| 1410 | |
| 1411 | /* |
| 1412 | * MCBSP 1 & 5 get their 96MHz clock from core_96m_fck; |
| 1413 | * MCBSP 2, 3, 4 get their 96MHz clock from per_96m_fck. |
| 1414 | */ |
| 1415 | static const struct clksel_rate common_mcbsp_96m_rates[] = { |
| 1416 | { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE }, |
| 1417 | { .div = 0 } |
| 1418 | }; |
| 1419 | |
| 1420 | static const struct clksel_rate common_mcbsp_mcbsp_rates[] = { |
| 1421 | { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE }, |
| 1422 | { .div = 0 } |
| 1423 | }; |
| 1424 | |
| 1425 | static const struct clksel mcbsp_15_clksel[] = { |
| 1426 | { .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates }, |
| 1427 | { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates }, |
| 1428 | { .parent = NULL } |
| 1429 | }; |
| 1430 | |
| 1431 | static struct clk mcbsp5_fck = { |
Eduardo Valentin | 78673bc | 2008-07-03 12:24:40 +0300 | [diff] [blame] | 1432 | .name = "mcbsp_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1433 | .ops = &clkops_omap2_dflt_wait, |
Eduardo Valentin | 78673bc | 2008-07-03 12:24:40 +0300 | [diff] [blame] | 1434 | .id = 5, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1435 | .init = &omap2_init_clksel_parent, |
| 1436 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 1437 | .enable_bit = OMAP3430_EN_MCBSP5_SHIFT, |
| 1438 | .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1), |
| 1439 | .clksel_mask = OMAP2_MCBSP5_CLKS_MASK, |
| 1440 | .clksel = mcbsp_15_clksel, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1441 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1442 | .recalc = &omap2_clksel_recalc, |
| 1443 | }; |
| 1444 | |
| 1445 | static struct clk mcbsp1_fck = { |
Eduardo Valentin | 78673bc | 2008-07-03 12:24:40 +0300 | [diff] [blame] | 1446 | .name = "mcbsp_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1447 | .ops = &clkops_omap2_dflt_wait, |
Eduardo Valentin | 78673bc | 2008-07-03 12:24:40 +0300 | [diff] [blame] | 1448 | .id = 1, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1449 | .init = &omap2_init_clksel_parent, |
| 1450 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 1451 | .enable_bit = OMAP3430_EN_MCBSP1_SHIFT, |
| 1452 | .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0), |
| 1453 | .clksel_mask = OMAP2_MCBSP1_CLKS_MASK, |
| 1454 | .clksel = mcbsp_15_clksel, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1455 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1456 | .recalc = &omap2_clksel_recalc, |
| 1457 | }; |
| 1458 | |
| 1459 | /* CORE_48M_FCK-derived clocks */ |
| 1460 | |
| 1461 | static struct clk core_48m_fck = { |
| 1462 | .name = "core_48m_fck", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 1463 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1464 | .parent = &omap_48m_fck, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1465 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1466 | .recalc = &followparent_recalc, |
| 1467 | }; |
| 1468 | |
| 1469 | static struct clk mcspi4_fck = { |
| 1470 | .name = "mcspi_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1471 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1472 | .id = 4, |
| 1473 | .parent = &core_48m_fck, |
| 1474 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 1475 | .enable_bit = OMAP3430_EN_MCSPI4_SHIFT, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1476 | .recalc = &followparent_recalc, |
| 1477 | }; |
| 1478 | |
| 1479 | static struct clk mcspi3_fck = { |
| 1480 | .name = "mcspi_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1481 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1482 | .id = 3, |
| 1483 | .parent = &core_48m_fck, |
| 1484 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 1485 | .enable_bit = OMAP3430_EN_MCSPI3_SHIFT, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1486 | .recalc = &followparent_recalc, |
| 1487 | }; |
| 1488 | |
| 1489 | static struct clk mcspi2_fck = { |
| 1490 | .name = "mcspi_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1491 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1492 | .id = 2, |
| 1493 | .parent = &core_48m_fck, |
| 1494 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 1495 | .enable_bit = OMAP3430_EN_MCSPI2_SHIFT, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1496 | .recalc = &followparent_recalc, |
| 1497 | }; |
| 1498 | |
| 1499 | static struct clk mcspi1_fck = { |
| 1500 | .name = "mcspi_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1501 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1502 | .id = 1, |
| 1503 | .parent = &core_48m_fck, |
| 1504 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 1505 | .enable_bit = OMAP3430_EN_MCSPI1_SHIFT, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1506 | .recalc = &followparent_recalc, |
| 1507 | }; |
| 1508 | |
| 1509 | static struct clk uart2_fck = { |
| 1510 | .name = "uart2_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1511 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1512 | .parent = &core_48m_fck, |
| 1513 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 1514 | .enable_bit = OMAP3430_EN_UART2_SHIFT, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1515 | .recalc = &followparent_recalc, |
| 1516 | }; |
| 1517 | |
| 1518 | static struct clk uart1_fck = { |
| 1519 | .name = "uart1_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1520 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1521 | .parent = &core_48m_fck, |
| 1522 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 1523 | .enable_bit = OMAP3430_EN_UART1_SHIFT, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1524 | .recalc = &followparent_recalc, |
| 1525 | }; |
| 1526 | |
| 1527 | static struct clk fshostusb_fck = { |
| 1528 | .name = "fshostusb_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1529 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1530 | .parent = &core_48m_fck, |
| 1531 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 1532 | .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1533 | .recalc = &followparent_recalc, |
| 1534 | }; |
| 1535 | |
| 1536 | /* CORE_12M_FCK based clocks */ |
| 1537 | |
| 1538 | static struct clk core_12m_fck = { |
| 1539 | .name = "core_12m_fck", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 1540 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1541 | .parent = &omap_12m_fck, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1542 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1543 | .recalc = &followparent_recalc, |
| 1544 | }; |
| 1545 | |
| 1546 | static struct clk hdq_fck = { |
| 1547 | .name = "hdq_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1548 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1549 | .parent = &core_12m_fck, |
| 1550 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 1551 | .enable_bit = OMAP3430_EN_HDQ_SHIFT, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1552 | .recalc = &followparent_recalc, |
| 1553 | }; |
| 1554 | |
| 1555 | /* DPLL3-derived clock */ |
| 1556 | |
| 1557 | static const struct clksel_rate ssi_ssr_corex2_rates[] = { |
| 1558 | { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE }, |
| 1559 | { .div = 2, .val = 2, .flags = RATE_IN_343X }, |
| 1560 | { .div = 3, .val = 3, .flags = RATE_IN_343X }, |
| 1561 | { .div = 4, .val = 4, .flags = RATE_IN_343X }, |
| 1562 | { .div = 6, .val = 6, .flags = RATE_IN_343X }, |
| 1563 | { .div = 8, .val = 8, .flags = RATE_IN_343X }, |
| 1564 | { .div = 0 } |
| 1565 | }; |
| 1566 | |
| 1567 | static const struct clksel ssi_ssr_clksel[] = { |
| 1568 | { .parent = &corex2_fck, .rates = ssi_ssr_corex2_rates }, |
| 1569 | { .parent = NULL } |
| 1570 | }; |
| 1571 | |
Paul Walmsley | 3c82e22 | 2009-07-24 19:44:06 -0600 | [diff] [blame] | 1572 | static struct clk ssi_ssr_fck_3430es1 = { |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1573 | .name = "ssi_ssr_fck", |
Russell King | bc51da4 | 2008-11-04 18:59:32 +0000 | [diff] [blame] | 1574 | .ops = &clkops_omap2_dflt, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1575 | .init = &omap2_init_clksel_parent, |
| 1576 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 1577 | .enable_bit = OMAP3430_EN_SSI_SHIFT, |
| 1578 | .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL), |
| 1579 | .clksel_mask = OMAP3430_CLKSEL_SSI_MASK, |
| 1580 | .clksel = ssi_ssr_clksel, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1581 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1582 | .recalc = &omap2_clksel_recalc, |
| 1583 | }; |
| 1584 | |
Paul Walmsley | 3c82e22 | 2009-07-24 19:44:06 -0600 | [diff] [blame] | 1585 | static struct clk ssi_ssr_fck_3430es2 = { |
| 1586 | .name = "ssi_ssr_fck", |
| 1587 | .ops = &clkops_omap3430es2_ssi_wait, |
| 1588 | .init = &omap2_init_clksel_parent, |
| 1589 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 1590 | .enable_bit = OMAP3430_EN_SSI_SHIFT, |
| 1591 | .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL), |
| 1592 | .clksel_mask = OMAP3430_CLKSEL_SSI_MASK, |
| 1593 | .clksel = ssi_ssr_clksel, |
| 1594 | .clkdm_name = "core_l4_clkdm", |
| 1595 | .recalc = &omap2_clksel_recalc, |
| 1596 | }; |
| 1597 | |
| 1598 | static struct clk ssi_sst_fck_3430es1 = { |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1599 | .name = "ssi_sst_fck", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 1600 | .ops = &clkops_null, |
Paul Walmsley | 3c82e22 | 2009-07-24 19:44:06 -0600 | [diff] [blame] | 1601 | .parent = &ssi_ssr_fck_3430es1, |
| 1602 | .fixed_div = 2, |
| 1603 | .recalc = &omap2_fixed_divisor_recalc, |
| 1604 | }; |
| 1605 | |
| 1606 | static struct clk ssi_sst_fck_3430es2 = { |
| 1607 | .name = "ssi_sst_fck", |
| 1608 | .ops = &clkops_null, |
| 1609 | .parent = &ssi_ssr_fck_3430es2, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1610 | .fixed_div = 2, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1611 | .recalc = &omap2_fixed_divisor_recalc, |
| 1612 | }; |
| 1613 | |
| 1614 | |
| 1615 | |
| 1616 | /* CORE_L3_ICK based clocks */ |
| 1617 | |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1618 | /* |
| 1619 | * XXX must add clk_enable/clk_disable for these if standard code won't |
| 1620 | * handle it |
| 1621 | */ |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1622 | static struct clk core_l3_ick = { |
| 1623 | .name = "core_l3_ick", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 1624 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1625 | .parent = &l3_ick, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1626 | .init = &omap2_init_clk_clkdm, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1627 | .clkdm_name = "core_l3_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1628 | .recalc = &followparent_recalc, |
| 1629 | }; |
| 1630 | |
Paul Walmsley | 3c82e22 | 2009-07-24 19:44:06 -0600 | [diff] [blame] | 1631 | static struct clk hsotgusb_ick_3430es1 = { |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1632 | .name = "hsotgusb_ick", |
Paul Walmsley | 3c82e22 | 2009-07-24 19:44:06 -0600 | [diff] [blame] | 1633 | .ops = &clkops_omap2_dflt, |
| 1634 | .parent = &core_l3_ick, |
| 1635 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1636 | .enable_bit = OMAP3430_EN_HSOTGUSB_SHIFT, |
| 1637 | .clkdm_name = "core_l3_clkdm", |
| 1638 | .recalc = &followparent_recalc, |
| 1639 | }; |
| 1640 | |
| 1641 | static struct clk hsotgusb_ick_3430es2 = { |
| 1642 | .name = "hsotgusb_ick", |
| 1643 | .ops = &clkops_omap3430es2_hsotgusb_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1644 | .parent = &core_l3_ick, |
| 1645 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1646 | .enable_bit = OMAP3430_EN_HSOTGUSB_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1647 | .clkdm_name = "core_l3_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1648 | .recalc = &followparent_recalc, |
| 1649 | }; |
| 1650 | |
| 1651 | static struct clk sdrc_ick = { |
| 1652 | .name = "sdrc_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1653 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1654 | .parent = &core_l3_ick, |
| 1655 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1656 | .enable_bit = OMAP3430_EN_SDRC_SHIFT, |
Russell King | 44dc9d0 | 2009-01-19 15:51:11 +0000 | [diff] [blame] | 1657 | .flags = ENABLE_ON_INIT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1658 | .clkdm_name = "core_l3_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1659 | .recalc = &followparent_recalc, |
| 1660 | }; |
| 1661 | |
| 1662 | static struct clk gpmc_fck = { |
| 1663 | .name = "gpmc_fck", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 1664 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1665 | .parent = &core_l3_ick, |
Russell King | 44dc9d0 | 2009-01-19 15:51:11 +0000 | [diff] [blame] | 1666 | .flags = ENABLE_ON_INIT, /* huh? */ |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1667 | .clkdm_name = "core_l3_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1668 | .recalc = &followparent_recalc, |
| 1669 | }; |
| 1670 | |
| 1671 | /* SECURITY_L3_ICK based clocks */ |
| 1672 | |
| 1673 | static struct clk security_l3_ick = { |
| 1674 | .name = "security_l3_ick", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 1675 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1676 | .parent = &l3_ick, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1677 | .recalc = &followparent_recalc, |
| 1678 | }; |
| 1679 | |
| 1680 | static struct clk pka_ick = { |
| 1681 | .name = "pka_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1682 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1683 | .parent = &security_l3_ick, |
| 1684 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2), |
| 1685 | .enable_bit = OMAP3430_EN_PKA_SHIFT, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1686 | .recalc = &followparent_recalc, |
| 1687 | }; |
| 1688 | |
| 1689 | /* CORE_L4_ICK based clocks */ |
| 1690 | |
| 1691 | static struct clk core_l4_ick = { |
| 1692 | .name = "core_l4_ick", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 1693 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1694 | .parent = &l4_ick, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1695 | .init = &omap2_init_clk_clkdm, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1696 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1697 | .recalc = &followparent_recalc, |
| 1698 | }; |
| 1699 | |
| 1700 | static struct clk usbtll_ick = { |
| 1701 | .name = "usbtll_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1702 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1703 | .parent = &core_l4_ick, |
| 1704 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3), |
| 1705 | .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1706 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1707 | .recalc = &followparent_recalc, |
| 1708 | }; |
| 1709 | |
| 1710 | static struct clk mmchs3_ick = { |
| 1711 | .name = "mmchs_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1712 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | d887466 | 2008-12-10 17:37:16 -0800 | [diff] [blame] | 1713 | .id = 2, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1714 | .parent = &core_l4_ick, |
| 1715 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1716 | .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1717 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1718 | .recalc = &followparent_recalc, |
| 1719 | }; |
| 1720 | |
| 1721 | /* Intersystem Communication Registers - chassis mode only */ |
| 1722 | static struct clk icr_ick = { |
| 1723 | .name = "icr_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1724 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1725 | .parent = &core_l4_ick, |
| 1726 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1727 | .enable_bit = OMAP3430_EN_ICR_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1728 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1729 | .recalc = &followparent_recalc, |
| 1730 | }; |
| 1731 | |
| 1732 | static struct clk aes2_ick = { |
| 1733 | .name = "aes2_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1734 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1735 | .parent = &core_l4_ick, |
| 1736 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1737 | .enable_bit = OMAP3430_EN_AES2_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1738 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1739 | .recalc = &followparent_recalc, |
| 1740 | }; |
| 1741 | |
| 1742 | static struct clk sha12_ick = { |
| 1743 | .name = "sha12_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1744 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1745 | .parent = &core_l4_ick, |
| 1746 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1747 | .enable_bit = OMAP3430_EN_SHA12_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1748 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1749 | .recalc = &followparent_recalc, |
| 1750 | }; |
| 1751 | |
| 1752 | static struct clk des2_ick = { |
| 1753 | .name = "des2_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1754 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1755 | .parent = &core_l4_ick, |
| 1756 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1757 | .enable_bit = OMAP3430_EN_DES2_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1758 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1759 | .recalc = &followparent_recalc, |
| 1760 | }; |
| 1761 | |
| 1762 | static struct clk mmchs2_ick = { |
| 1763 | .name = "mmchs_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1764 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | d887466 | 2008-12-10 17:37:16 -0800 | [diff] [blame] | 1765 | .id = 1, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1766 | .parent = &core_l4_ick, |
| 1767 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1768 | .enable_bit = OMAP3430_EN_MMC2_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1769 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1770 | .recalc = &followparent_recalc, |
| 1771 | }; |
| 1772 | |
| 1773 | static struct clk mmchs1_ick = { |
| 1774 | .name = "mmchs_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1775 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1776 | .parent = &core_l4_ick, |
| 1777 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1778 | .enable_bit = OMAP3430_EN_MMC1_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1779 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1780 | .recalc = &followparent_recalc, |
| 1781 | }; |
| 1782 | |
| 1783 | static struct clk mspro_ick = { |
| 1784 | .name = "mspro_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1785 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1786 | .parent = &core_l4_ick, |
| 1787 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1788 | .enable_bit = OMAP3430_EN_MSPRO_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1789 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1790 | .recalc = &followparent_recalc, |
| 1791 | }; |
| 1792 | |
| 1793 | static struct clk hdq_ick = { |
| 1794 | .name = "hdq_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1795 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1796 | .parent = &core_l4_ick, |
| 1797 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1798 | .enable_bit = OMAP3430_EN_HDQ_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1799 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1800 | .recalc = &followparent_recalc, |
| 1801 | }; |
| 1802 | |
| 1803 | static struct clk mcspi4_ick = { |
| 1804 | .name = "mcspi_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1805 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1806 | .id = 4, |
| 1807 | .parent = &core_l4_ick, |
| 1808 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1809 | .enable_bit = OMAP3430_EN_MCSPI4_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1810 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1811 | .recalc = &followparent_recalc, |
| 1812 | }; |
| 1813 | |
| 1814 | static struct clk mcspi3_ick = { |
| 1815 | .name = "mcspi_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1816 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1817 | .id = 3, |
| 1818 | .parent = &core_l4_ick, |
| 1819 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1820 | .enable_bit = OMAP3430_EN_MCSPI3_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1821 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1822 | .recalc = &followparent_recalc, |
| 1823 | }; |
| 1824 | |
| 1825 | static struct clk mcspi2_ick = { |
| 1826 | .name = "mcspi_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1827 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1828 | .id = 2, |
| 1829 | .parent = &core_l4_ick, |
| 1830 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1831 | .enable_bit = OMAP3430_EN_MCSPI2_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1832 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1833 | .recalc = &followparent_recalc, |
| 1834 | }; |
| 1835 | |
| 1836 | static struct clk mcspi1_ick = { |
| 1837 | .name = "mcspi_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1838 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1839 | .id = 1, |
| 1840 | .parent = &core_l4_ick, |
| 1841 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1842 | .enable_bit = OMAP3430_EN_MCSPI1_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1843 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1844 | .recalc = &followparent_recalc, |
| 1845 | }; |
| 1846 | |
| 1847 | static struct clk i2c3_ick = { |
| 1848 | .name = "i2c_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1849 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1850 | .id = 3, |
| 1851 | .parent = &core_l4_ick, |
| 1852 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1853 | .enable_bit = OMAP3430_EN_I2C3_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1854 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1855 | .recalc = &followparent_recalc, |
| 1856 | }; |
| 1857 | |
| 1858 | static struct clk i2c2_ick = { |
| 1859 | .name = "i2c_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1860 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1861 | .id = 2, |
| 1862 | .parent = &core_l4_ick, |
| 1863 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1864 | .enable_bit = OMAP3430_EN_I2C2_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1865 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1866 | .recalc = &followparent_recalc, |
| 1867 | }; |
| 1868 | |
| 1869 | static struct clk i2c1_ick = { |
| 1870 | .name = "i2c_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1871 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1872 | .id = 1, |
| 1873 | .parent = &core_l4_ick, |
| 1874 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1875 | .enable_bit = OMAP3430_EN_I2C1_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1876 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1877 | .recalc = &followparent_recalc, |
| 1878 | }; |
| 1879 | |
| 1880 | static struct clk uart2_ick = { |
| 1881 | .name = "uart2_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1882 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1883 | .parent = &core_l4_ick, |
| 1884 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1885 | .enable_bit = OMAP3430_EN_UART2_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1886 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1887 | .recalc = &followparent_recalc, |
| 1888 | }; |
| 1889 | |
| 1890 | static struct clk uart1_ick = { |
| 1891 | .name = "uart1_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1892 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1893 | .parent = &core_l4_ick, |
| 1894 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1895 | .enable_bit = OMAP3430_EN_UART1_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1896 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1897 | .recalc = &followparent_recalc, |
| 1898 | }; |
| 1899 | |
| 1900 | static struct clk gpt11_ick = { |
| 1901 | .name = "gpt11_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1902 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1903 | .parent = &core_l4_ick, |
| 1904 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1905 | .enable_bit = OMAP3430_EN_GPT11_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1906 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1907 | .recalc = &followparent_recalc, |
| 1908 | }; |
| 1909 | |
| 1910 | static struct clk gpt10_ick = { |
| 1911 | .name = "gpt10_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1912 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1913 | .parent = &core_l4_ick, |
| 1914 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1915 | .enable_bit = OMAP3430_EN_GPT10_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1916 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1917 | .recalc = &followparent_recalc, |
| 1918 | }; |
| 1919 | |
| 1920 | static struct clk mcbsp5_ick = { |
Eduardo Valentin | 78673bc | 2008-07-03 12:24:40 +0300 | [diff] [blame] | 1921 | .name = "mcbsp_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1922 | .ops = &clkops_omap2_dflt_wait, |
Eduardo Valentin | 78673bc | 2008-07-03 12:24:40 +0300 | [diff] [blame] | 1923 | .id = 5, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1924 | .parent = &core_l4_ick, |
| 1925 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1926 | .enable_bit = OMAP3430_EN_MCBSP5_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1927 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1928 | .recalc = &followparent_recalc, |
| 1929 | }; |
| 1930 | |
| 1931 | static struct clk mcbsp1_ick = { |
Eduardo Valentin | 78673bc | 2008-07-03 12:24:40 +0300 | [diff] [blame] | 1932 | .name = "mcbsp_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1933 | .ops = &clkops_omap2_dflt_wait, |
Eduardo Valentin | 78673bc | 2008-07-03 12:24:40 +0300 | [diff] [blame] | 1934 | .id = 1, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1935 | .parent = &core_l4_ick, |
| 1936 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1937 | .enable_bit = OMAP3430_EN_MCBSP1_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1938 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1939 | .recalc = &followparent_recalc, |
| 1940 | }; |
| 1941 | |
| 1942 | static struct clk fac_ick = { |
| 1943 | .name = "fac_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1944 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1945 | .parent = &core_l4_ick, |
| 1946 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1947 | .enable_bit = OMAP3430ES1_EN_FAC_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1948 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1949 | .recalc = &followparent_recalc, |
| 1950 | }; |
| 1951 | |
| 1952 | static struct clk mailboxes_ick = { |
| 1953 | .name = "mailboxes_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1954 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1955 | .parent = &core_l4_ick, |
| 1956 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1957 | .enable_bit = OMAP3430_EN_MAILBOXES_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1958 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1959 | .recalc = &followparent_recalc, |
| 1960 | }; |
| 1961 | |
| 1962 | static struct clk omapctrl_ick = { |
| 1963 | .name = "omapctrl_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1964 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1965 | .parent = &core_l4_ick, |
| 1966 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1967 | .enable_bit = OMAP3430_EN_OMAPCTRL_SHIFT, |
Russell King | 44dc9d0 | 2009-01-19 15:51:11 +0000 | [diff] [blame] | 1968 | .flags = ENABLE_ON_INIT, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1969 | .recalc = &followparent_recalc, |
| 1970 | }; |
| 1971 | |
| 1972 | /* SSI_L4_ICK based clocks */ |
| 1973 | |
| 1974 | static struct clk ssi_l4_ick = { |
| 1975 | .name = "ssi_l4_ick", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 1976 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1977 | .parent = &l4_ick, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1978 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1979 | .recalc = &followparent_recalc, |
| 1980 | }; |
| 1981 | |
Paul Walmsley | 3c82e22 | 2009-07-24 19:44:06 -0600 | [diff] [blame] | 1982 | static struct clk ssi_ick_3430es1 = { |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1983 | .name = "ssi_ick", |
Russell King | bc51da4 | 2008-11-04 18:59:32 +0000 | [diff] [blame] | 1984 | .ops = &clkops_omap2_dflt, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1985 | .parent = &ssi_l4_ick, |
| 1986 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1987 | .enable_bit = OMAP3430_EN_SSI_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 1988 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 1989 | .recalc = &followparent_recalc, |
| 1990 | }; |
| 1991 | |
Paul Walmsley | 3c82e22 | 2009-07-24 19:44:06 -0600 | [diff] [blame] | 1992 | static struct clk ssi_ick_3430es2 = { |
| 1993 | .name = "ssi_ick", |
| 1994 | .ops = &clkops_omap3430es2_ssi_wait, |
| 1995 | .parent = &ssi_l4_ick, |
| 1996 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1997 | .enable_bit = OMAP3430_EN_SSI_SHIFT, |
| 1998 | .clkdm_name = "core_l4_clkdm", |
| 1999 | .recalc = &followparent_recalc, |
| 2000 | }; |
| 2001 | |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2002 | /* REVISIT: Technically the TRM claims that this is CORE_CLK based, |
| 2003 | * but l4_ick makes more sense to me */ |
| 2004 | |
| 2005 | static const struct clksel usb_l4_clksel[] = { |
| 2006 | { .parent = &l4_ick, .rates = div2_rates }, |
| 2007 | { .parent = NULL }, |
| 2008 | }; |
| 2009 | |
| 2010 | static struct clk usb_l4_ick = { |
| 2011 | .name = "usb_l4_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2012 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2013 | .parent = &l4_ick, |
| 2014 | .init = &omap2_init_clksel_parent, |
| 2015 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 2016 | .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT, |
| 2017 | .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL), |
| 2018 | .clksel_mask = OMAP3430ES1_CLKSEL_FSHOSTUSB_MASK, |
| 2019 | .clksel = usb_l4_clksel, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2020 | .recalc = &omap2_clksel_recalc, |
| 2021 | }; |
| 2022 | |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2023 | /* SECURITY_L4_ICK2 based clocks */ |
| 2024 | |
| 2025 | static struct clk security_l4_ick2 = { |
| 2026 | .name = "security_l4_ick2", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 2027 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2028 | .parent = &l4_ick, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2029 | .recalc = &followparent_recalc, |
| 2030 | }; |
| 2031 | |
| 2032 | static struct clk aes1_ick = { |
| 2033 | .name = "aes1_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2034 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2035 | .parent = &security_l4_ick2, |
| 2036 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2), |
| 2037 | .enable_bit = OMAP3430_EN_AES1_SHIFT, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2038 | .recalc = &followparent_recalc, |
| 2039 | }; |
| 2040 | |
| 2041 | static struct clk rng_ick = { |
| 2042 | .name = "rng_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2043 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2044 | .parent = &security_l4_ick2, |
| 2045 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2), |
| 2046 | .enable_bit = OMAP3430_EN_RNG_SHIFT, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2047 | .recalc = &followparent_recalc, |
| 2048 | }; |
| 2049 | |
| 2050 | static struct clk sha11_ick = { |
| 2051 | .name = "sha11_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2052 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2053 | .parent = &security_l4_ick2, |
| 2054 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2), |
| 2055 | .enable_bit = OMAP3430_EN_SHA11_SHIFT, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2056 | .recalc = &followparent_recalc, |
| 2057 | }; |
| 2058 | |
| 2059 | static struct clk des1_ick = { |
| 2060 | .name = "des1_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2061 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2062 | .parent = &security_l4_ick2, |
| 2063 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2), |
| 2064 | .enable_bit = OMAP3430_EN_DES1_SHIFT, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2065 | .recalc = &followparent_recalc, |
| 2066 | }; |
| 2067 | |
| 2068 | /* DSS */ |
Paul Walmsley | 3c82e22 | 2009-07-24 19:44:06 -0600 | [diff] [blame] | 2069 | static struct clk dss1_alwon_fck_3430es1 = { |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2070 | .name = "dss1_alwon_fck", |
Russell King | bc51da4 | 2008-11-04 18:59:32 +0000 | [diff] [blame] | 2071 | .ops = &clkops_omap2_dflt, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2072 | .parent = &dpll4_m4x2_ck, |
| 2073 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN), |
| 2074 | .enable_bit = OMAP3430_EN_DSS1_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2075 | .clkdm_name = "dss_clkdm", |
Russell King | c0bf313 | 2009-02-19 13:29:22 +0000 | [diff] [blame] | 2076 | .recalc = &followparent_recalc, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2077 | }; |
| 2078 | |
Paul Walmsley | 3c82e22 | 2009-07-24 19:44:06 -0600 | [diff] [blame] | 2079 | static struct clk dss1_alwon_fck_3430es2 = { |
| 2080 | .name = "dss1_alwon_fck", |
| 2081 | .ops = &clkops_omap3430es2_dss_usbhost_wait, |
| 2082 | .parent = &dpll4_m4x2_ck, |
| 2083 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN), |
| 2084 | .enable_bit = OMAP3430_EN_DSS1_SHIFT, |
| 2085 | .clkdm_name = "dss_clkdm", |
| 2086 | .recalc = &followparent_recalc, |
| 2087 | }; |
| 2088 | |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2089 | static struct clk dss_tv_fck = { |
| 2090 | .name = "dss_tv_fck", |
Russell King | bc51da4 | 2008-11-04 18:59:32 +0000 | [diff] [blame] | 2091 | .ops = &clkops_omap2_dflt, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2092 | .parent = &omap_54m_fck, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2093 | .init = &omap2_init_clk_clkdm, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2094 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN), |
| 2095 | .enable_bit = OMAP3430_EN_TV_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2096 | .clkdm_name = "dss_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2097 | .recalc = &followparent_recalc, |
| 2098 | }; |
| 2099 | |
| 2100 | static struct clk dss_96m_fck = { |
| 2101 | .name = "dss_96m_fck", |
Russell King | bc51da4 | 2008-11-04 18:59:32 +0000 | [diff] [blame] | 2102 | .ops = &clkops_omap2_dflt, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2103 | .parent = &omap_96m_fck, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2104 | .init = &omap2_init_clk_clkdm, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2105 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN), |
| 2106 | .enable_bit = OMAP3430_EN_TV_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2107 | .clkdm_name = "dss_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2108 | .recalc = &followparent_recalc, |
| 2109 | }; |
| 2110 | |
| 2111 | static struct clk dss2_alwon_fck = { |
| 2112 | .name = "dss2_alwon_fck", |
Russell King | bc51da4 | 2008-11-04 18:59:32 +0000 | [diff] [blame] | 2113 | .ops = &clkops_omap2_dflt, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2114 | .parent = &sys_ck, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2115 | .init = &omap2_init_clk_clkdm, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2116 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN), |
| 2117 | .enable_bit = OMAP3430_EN_DSS2_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2118 | .clkdm_name = "dss_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2119 | .recalc = &followparent_recalc, |
| 2120 | }; |
| 2121 | |
Paul Walmsley | 3c82e22 | 2009-07-24 19:44:06 -0600 | [diff] [blame] | 2122 | static struct clk dss_ick_3430es1 = { |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2123 | /* Handles both L3 and L4 clocks */ |
| 2124 | .name = "dss_ick", |
Russell King | bc51da4 | 2008-11-04 18:59:32 +0000 | [diff] [blame] | 2125 | .ops = &clkops_omap2_dflt, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2126 | .parent = &l4_ick, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2127 | .init = &omap2_init_clk_clkdm, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2128 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN), |
| 2129 | .enable_bit = OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2130 | .clkdm_name = "dss_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2131 | .recalc = &followparent_recalc, |
| 2132 | }; |
| 2133 | |
Paul Walmsley | 3c82e22 | 2009-07-24 19:44:06 -0600 | [diff] [blame] | 2134 | static struct clk dss_ick_3430es2 = { |
| 2135 | /* Handles both L3 and L4 clocks */ |
| 2136 | .name = "dss_ick", |
| 2137 | .ops = &clkops_omap3430es2_dss_usbhost_wait, |
| 2138 | .parent = &l4_ick, |
| 2139 | .init = &omap2_init_clk_clkdm, |
| 2140 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN), |
| 2141 | .enable_bit = OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT, |
| 2142 | .clkdm_name = "dss_clkdm", |
| 2143 | .recalc = &followparent_recalc, |
| 2144 | }; |
| 2145 | |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2146 | /* CAM */ |
| 2147 | |
| 2148 | static struct clk cam_mclk = { |
| 2149 | .name = "cam_mclk", |
Sergio Aguirre | 9e53dd7 | 2009-04-23 21:11:07 -0600 | [diff] [blame] | 2150 | .ops = &clkops_omap2_dflt, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2151 | .parent = &dpll4_m5x2_ck, |
| 2152 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN), |
| 2153 | .enable_bit = OMAP3430_EN_CAM_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2154 | .clkdm_name = "cam_clkdm", |
Russell King | c0bf313 | 2009-02-19 13:29:22 +0000 | [diff] [blame] | 2155 | .recalc = &followparent_recalc, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2156 | }; |
| 2157 | |
Högander Jouni | 5955902 | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2158 | static struct clk cam_ick = { |
| 2159 | /* Handles both L3 and L4 clocks */ |
| 2160 | .name = "cam_ick", |
Sergio Aguirre | 9e53dd7 | 2009-04-23 21:11:07 -0600 | [diff] [blame] | 2161 | .ops = &clkops_omap2_dflt, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2162 | .parent = &l4_ick, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2163 | .init = &omap2_init_clk_clkdm, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2164 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_ICLKEN), |
| 2165 | .enable_bit = OMAP3430_EN_CAM_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2166 | .clkdm_name = "cam_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2167 | .recalc = &followparent_recalc, |
| 2168 | }; |
| 2169 | |
Sergio Aguirre | 6c8fe0b | 2009-01-27 19:13:09 -0700 | [diff] [blame] | 2170 | static struct clk csi2_96m_fck = { |
| 2171 | .name = "csi2_96m_fck", |
Sergio Aguirre | 9e53dd7 | 2009-04-23 21:11:07 -0600 | [diff] [blame] | 2172 | .ops = &clkops_omap2_dflt, |
Sergio Aguirre | 6c8fe0b | 2009-01-27 19:13:09 -0700 | [diff] [blame] | 2173 | .parent = &core_96m_fck, |
| 2174 | .init = &omap2_init_clk_clkdm, |
| 2175 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN), |
| 2176 | .enable_bit = OMAP3430_EN_CSI2_SHIFT, |
| 2177 | .clkdm_name = "cam_clkdm", |
| 2178 | .recalc = &followparent_recalc, |
| 2179 | }; |
| 2180 | |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2181 | /* USBHOST - 3430ES2 only */ |
| 2182 | |
| 2183 | static struct clk usbhost_120m_fck = { |
| 2184 | .name = "usbhost_120m_fck", |
Paul Walmsley | 3c82e22 | 2009-07-24 19:44:06 -0600 | [diff] [blame] | 2185 | .ops = &clkops_omap2_dflt, |
Russell King | c0bf313 | 2009-02-19 13:29:22 +0000 | [diff] [blame] | 2186 | .parent = &dpll5_m2_ck, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2187 | .init = &omap2_init_clk_clkdm, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2188 | .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN), |
| 2189 | .enable_bit = OMAP3430ES2_EN_USBHOST2_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2190 | .clkdm_name = "usbhost_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2191 | .recalc = &followparent_recalc, |
| 2192 | }; |
| 2193 | |
| 2194 | static struct clk usbhost_48m_fck = { |
| 2195 | .name = "usbhost_48m_fck", |
Paul Walmsley | 3c82e22 | 2009-07-24 19:44:06 -0600 | [diff] [blame] | 2196 | .ops = &clkops_omap3430es2_dss_usbhost_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2197 | .parent = &omap_48m_fck, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2198 | .init = &omap2_init_clk_clkdm, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2199 | .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN), |
| 2200 | .enable_bit = OMAP3430ES2_EN_USBHOST1_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2201 | .clkdm_name = "usbhost_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2202 | .recalc = &followparent_recalc, |
| 2203 | }; |
| 2204 | |
Högander Jouni | 5955902 | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2205 | static struct clk usbhost_ick = { |
| 2206 | /* Handles both L3 and L4 clocks */ |
| 2207 | .name = "usbhost_ick", |
Paul Walmsley | 3c82e22 | 2009-07-24 19:44:06 -0600 | [diff] [blame] | 2208 | .ops = &clkops_omap3430es2_dss_usbhost_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2209 | .parent = &l4_ick, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2210 | .init = &omap2_init_clk_clkdm, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2211 | .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_ICLKEN), |
| 2212 | .enable_bit = OMAP3430ES2_EN_USBHOST_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2213 | .clkdm_name = "usbhost_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2214 | .recalc = &followparent_recalc, |
| 2215 | }; |
| 2216 | |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2217 | /* WKUP */ |
| 2218 | |
| 2219 | static const struct clksel_rate usim_96m_rates[] = { |
| 2220 | { .div = 2, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE }, |
| 2221 | { .div = 4, .val = 4, .flags = RATE_IN_343X }, |
| 2222 | { .div = 8, .val = 5, .flags = RATE_IN_343X }, |
| 2223 | { .div = 10, .val = 6, .flags = RATE_IN_343X }, |
| 2224 | { .div = 0 }, |
| 2225 | }; |
| 2226 | |
| 2227 | static const struct clksel_rate usim_120m_rates[] = { |
| 2228 | { .div = 4, .val = 7, .flags = RATE_IN_343X | DEFAULT_RATE }, |
| 2229 | { .div = 8, .val = 8, .flags = RATE_IN_343X }, |
| 2230 | { .div = 16, .val = 9, .flags = RATE_IN_343X }, |
| 2231 | { .div = 20, .val = 10, .flags = RATE_IN_343X }, |
| 2232 | { .div = 0 }, |
| 2233 | }; |
| 2234 | |
| 2235 | static const struct clksel usim_clksel[] = { |
| 2236 | { .parent = &omap_96m_fck, .rates = usim_96m_rates }, |
Russell King | c0bf313 | 2009-02-19 13:29:22 +0000 | [diff] [blame] | 2237 | { .parent = &dpll5_m2_ck, .rates = usim_120m_rates }, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2238 | { .parent = &sys_ck, .rates = div2_rates }, |
| 2239 | { .parent = NULL }, |
| 2240 | }; |
| 2241 | |
| 2242 | /* 3430ES2 only */ |
| 2243 | static struct clk usim_fck = { |
| 2244 | .name = "usim_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2245 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2246 | .init = &omap2_init_clksel_parent, |
| 2247 | .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN), |
| 2248 | .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT, |
| 2249 | .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL), |
| 2250 | .clksel_mask = OMAP3430ES2_CLKSEL_USIMOCP_MASK, |
| 2251 | .clksel = usim_clksel, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2252 | .recalc = &omap2_clksel_recalc, |
| 2253 | }; |
| 2254 | |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2255 | /* XXX should gpt1's clksel have wkup_32k_fck as the 32k opt? */ |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2256 | static struct clk gpt1_fck = { |
| 2257 | .name = "gpt1_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2258 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2259 | .init = &omap2_init_clksel_parent, |
| 2260 | .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN), |
| 2261 | .enable_bit = OMAP3430_EN_GPT1_SHIFT, |
| 2262 | .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL), |
| 2263 | .clksel_mask = OMAP3430_CLKSEL_GPT1_MASK, |
| 2264 | .clksel = omap343x_gpt_clksel, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2265 | .clkdm_name = "wkup_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2266 | .recalc = &omap2_clksel_recalc, |
| 2267 | }; |
| 2268 | |
| 2269 | static struct clk wkup_32k_fck = { |
| 2270 | .name = "wkup_32k_fck", |
Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 2271 | .ops = &clkops_null, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2272 | .init = &omap2_init_clk_clkdm, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2273 | .parent = &omap_32k_fck, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2274 | .clkdm_name = "wkup_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2275 | .recalc = &followparent_recalc, |
| 2276 | }; |
| 2277 | |
Jouni Hogander | 89db948 | 2008-12-10 17:35:24 -0800 | [diff] [blame] | 2278 | static struct clk gpio1_dbck = { |
| 2279 | .name = "gpio1_dbck", |
Paul Walmsley | 6f733a34 | 2009-05-11 09:58:19 -0700 | [diff] [blame] | 2280 | .ops = &clkops_omap2_dflt, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2281 | .parent = &wkup_32k_fck, |
| 2282 | .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN), |
| 2283 | .enable_bit = OMAP3430_EN_GPIO1_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2284 | .clkdm_name = "wkup_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2285 | .recalc = &followparent_recalc, |
| 2286 | }; |
| 2287 | |
| 2288 | static struct clk wdt2_fck = { |
| 2289 | .name = "wdt2_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2290 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2291 | .parent = &wkup_32k_fck, |
| 2292 | .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN), |
| 2293 | .enable_bit = OMAP3430_EN_WDT2_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2294 | .clkdm_name = "wkup_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2295 | .recalc = &followparent_recalc, |
| 2296 | }; |
| 2297 | |
| 2298 | static struct clk wkup_l4_ick = { |
| 2299 | .name = "wkup_l4_ick", |
Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 2300 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2301 | .parent = &sys_ck, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2302 | .clkdm_name = "wkup_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2303 | .recalc = &followparent_recalc, |
| 2304 | }; |
| 2305 | |
| 2306 | /* 3430ES2 only */ |
| 2307 | /* Never specifically named in the TRM, so we have to infer a likely name */ |
| 2308 | static struct clk usim_ick = { |
| 2309 | .name = "usim_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2310 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2311 | .parent = &wkup_l4_ick, |
| 2312 | .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN), |
| 2313 | .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2314 | .clkdm_name = "wkup_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2315 | .recalc = &followparent_recalc, |
| 2316 | }; |
| 2317 | |
| 2318 | static struct clk wdt2_ick = { |
| 2319 | .name = "wdt2_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2320 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2321 | .parent = &wkup_l4_ick, |
| 2322 | .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN), |
| 2323 | .enable_bit = OMAP3430_EN_WDT2_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2324 | .clkdm_name = "wkup_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2325 | .recalc = &followparent_recalc, |
| 2326 | }; |
| 2327 | |
| 2328 | static struct clk wdt1_ick = { |
| 2329 | .name = "wdt1_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2330 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2331 | .parent = &wkup_l4_ick, |
| 2332 | .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN), |
| 2333 | .enable_bit = OMAP3430_EN_WDT1_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2334 | .clkdm_name = "wkup_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2335 | .recalc = &followparent_recalc, |
| 2336 | }; |
| 2337 | |
| 2338 | static struct clk gpio1_ick = { |
| 2339 | .name = "gpio1_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2340 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2341 | .parent = &wkup_l4_ick, |
| 2342 | .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN), |
| 2343 | .enable_bit = OMAP3430_EN_GPIO1_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2344 | .clkdm_name = "wkup_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2345 | .recalc = &followparent_recalc, |
| 2346 | }; |
| 2347 | |
| 2348 | static struct clk omap_32ksync_ick = { |
| 2349 | .name = "omap_32ksync_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2350 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2351 | .parent = &wkup_l4_ick, |
| 2352 | .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN), |
| 2353 | .enable_bit = OMAP3430_EN_32KSYNC_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2354 | .clkdm_name = "wkup_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2355 | .recalc = &followparent_recalc, |
| 2356 | }; |
| 2357 | |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2358 | /* XXX This clock no longer exists in 3430 TRM rev F */ |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2359 | static struct clk gpt12_ick = { |
| 2360 | .name = "gpt12_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2361 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2362 | .parent = &wkup_l4_ick, |
| 2363 | .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN), |
| 2364 | .enable_bit = OMAP3430_EN_GPT12_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2365 | .clkdm_name = "wkup_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2366 | .recalc = &followparent_recalc, |
| 2367 | }; |
| 2368 | |
| 2369 | static struct clk gpt1_ick = { |
| 2370 | .name = "gpt1_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2371 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2372 | .parent = &wkup_l4_ick, |
| 2373 | .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN), |
| 2374 | .enable_bit = OMAP3430_EN_GPT1_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2375 | .clkdm_name = "wkup_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2376 | .recalc = &followparent_recalc, |
| 2377 | }; |
| 2378 | |
| 2379 | |
| 2380 | |
| 2381 | /* PER clock domain */ |
| 2382 | |
| 2383 | static struct clk per_96m_fck = { |
| 2384 | .name = "per_96m_fck", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 2385 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2386 | .parent = &omap_96m_alwon_fck, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2387 | .init = &omap2_init_clk_clkdm, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2388 | .clkdm_name = "per_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2389 | .recalc = &followparent_recalc, |
| 2390 | }; |
| 2391 | |
| 2392 | static struct clk per_48m_fck = { |
| 2393 | .name = "per_48m_fck", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 2394 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2395 | .parent = &omap_48m_fck, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2396 | .init = &omap2_init_clk_clkdm, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2397 | .clkdm_name = "per_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2398 | .recalc = &followparent_recalc, |
| 2399 | }; |
| 2400 | |
| 2401 | static struct clk uart3_fck = { |
| 2402 | .name = "uart3_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2403 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2404 | .parent = &per_48m_fck, |
| 2405 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN), |
| 2406 | .enable_bit = OMAP3430_EN_UART3_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2407 | .clkdm_name = "per_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2408 | .recalc = &followparent_recalc, |
| 2409 | }; |
| 2410 | |
| 2411 | static struct clk gpt2_fck = { |
| 2412 | .name = "gpt2_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2413 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2414 | .init = &omap2_init_clksel_parent, |
| 2415 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN), |
| 2416 | .enable_bit = OMAP3430_EN_GPT2_SHIFT, |
| 2417 | .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL), |
| 2418 | .clksel_mask = OMAP3430_CLKSEL_GPT2_MASK, |
| 2419 | .clksel = omap343x_gpt_clksel, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2420 | .clkdm_name = "per_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2421 | .recalc = &omap2_clksel_recalc, |
| 2422 | }; |
| 2423 | |
| 2424 | static struct clk gpt3_fck = { |
| 2425 | .name = "gpt3_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2426 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2427 | .init = &omap2_init_clksel_parent, |
| 2428 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN), |
| 2429 | .enable_bit = OMAP3430_EN_GPT3_SHIFT, |
| 2430 | .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL), |
| 2431 | .clksel_mask = OMAP3430_CLKSEL_GPT3_MASK, |
| 2432 | .clksel = omap343x_gpt_clksel, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2433 | .clkdm_name = "per_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2434 | .recalc = &omap2_clksel_recalc, |
| 2435 | }; |
| 2436 | |
| 2437 | static struct clk gpt4_fck = { |
| 2438 | .name = "gpt4_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2439 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2440 | .init = &omap2_init_clksel_parent, |
| 2441 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN), |
| 2442 | .enable_bit = OMAP3430_EN_GPT4_SHIFT, |
| 2443 | .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL), |
| 2444 | .clksel_mask = OMAP3430_CLKSEL_GPT4_MASK, |
| 2445 | .clksel = omap343x_gpt_clksel, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2446 | .clkdm_name = "per_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2447 | .recalc = &omap2_clksel_recalc, |
| 2448 | }; |
| 2449 | |
| 2450 | static struct clk gpt5_fck = { |
| 2451 | .name = "gpt5_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2452 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2453 | .init = &omap2_init_clksel_parent, |
| 2454 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN), |
| 2455 | .enable_bit = OMAP3430_EN_GPT5_SHIFT, |
| 2456 | .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL), |
| 2457 | .clksel_mask = OMAP3430_CLKSEL_GPT5_MASK, |
| 2458 | .clksel = omap343x_gpt_clksel, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2459 | .clkdm_name = "per_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2460 | .recalc = &omap2_clksel_recalc, |
| 2461 | }; |
| 2462 | |
| 2463 | static struct clk gpt6_fck = { |
| 2464 | .name = "gpt6_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2465 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2466 | .init = &omap2_init_clksel_parent, |
| 2467 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN), |
| 2468 | .enable_bit = OMAP3430_EN_GPT6_SHIFT, |
| 2469 | .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL), |
| 2470 | .clksel_mask = OMAP3430_CLKSEL_GPT6_MASK, |
| 2471 | .clksel = omap343x_gpt_clksel, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2472 | .clkdm_name = "per_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2473 | .recalc = &omap2_clksel_recalc, |
| 2474 | }; |
| 2475 | |
| 2476 | static struct clk gpt7_fck = { |
| 2477 | .name = "gpt7_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2478 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2479 | .init = &omap2_init_clksel_parent, |
| 2480 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN), |
| 2481 | .enable_bit = OMAP3430_EN_GPT7_SHIFT, |
| 2482 | .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL), |
| 2483 | .clksel_mask = OMAP3430_CLKSEL_GPT7_MASK, |
| 2484 | .clksel = omap343x_gpt_clksel, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2485 | .clkdm_name = "per_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2486 | .recalc = &omap2_clksel_recalc, |
| 2487 | }; |
| 2488 | |
| 2489 | static struct clk gpt8_fck = { |
| 2490 | .name = "gpt8_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2491 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2492 | .init = &omap2_init_clksel_parent, |
| 2493 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN), |
| 2494 | .enable_bit = OMAP3430_EN_GPT8_SHIFT, |
| 2495 | .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL), |
| 2496 | .clksel_mask = OMAP3430_CLKSEL_GPT8_MASK, |
| 2497 | .clksel = omap343x_gpt_clksel, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2498 | .clkdm_name = "per_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2499 | .recalc = &omap2_clksel_recalc, |
| 2500 | }; |
| 2501 | |
| 2502 | static struct clk gpt9_fck = { |
| 2503 | .name = "gpt9_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2504 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2505 | .init = &omap2_init_clksel_parent, |
| 2506 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN), |
| 2507 | .enable_bit = OMAP3430_EN_GPT9_SHIFT, |
| 2508 | .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL), |
| 2509 | .clksel_mask = OMAP3430_CLKSEL_GPT9_MASK, |
| 2510 | .clksel = omap343x_gpt_clksel, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2511 | .clkdm_name = "per_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2512 | .recalc = &omap2_clksel_recalc, |
| 2513 | }; |
| 2514 | |
| 2515 | static struct clk per_32k_alwon_fck = { |
| 2516 | .name = "per_32k_alwon_fck", |
Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 2517 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2518 | .parent = &omap_32k_fck, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2519 | .clkdm_name = "per_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2520 | .recalc = &followparent_recalc, |
| 2521 | }; |
| 2522 | |
Jouni Hogander | 89db948 | 2008-12-10 17:35:24 -0800 | [diff] [blame] | 2523 | static struct clk gpio6_dbck = { |
| 2524 | .name = "gpio6_dbck", |
Paul Walmsley | 6f733a34 | 2009-05-11 09:58:19 -0700 | [diff] [blame] | 2525 | .ops = &clkops_omap2_dflt, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2526 | .parent = &per_32k_alwon_fck, |
| 2527 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN), |
Jouni Högander | c3aa044a | 2008-03-28 14:57:50 +0200 | [diff] [blame] | 2528 | .enable_bit = OMAP3430_EN_GPIO6_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2529 | .clkdm_name = "per_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2530 | .recalc = &followparent_recalc, |
| 2531 | }; |
| 2532 | |
Jouni Hogander | 89db948 | 2008-12-10 17:35:24 -0800 | [diff] [blame] | 2533 | static struct clk gpio5_dbck = { |
| 2534 | .name = "gpio5_dbck", |
Paul Walmsley | 6f733a34 | 2009-05-11 09:58:19 -0700 | [diff] [blame] | 2535 | .ops = &clkops_omap2_dflt, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2536 | .parent = &per_32k_alwon_fck, |
| 2537 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN), |
Jouni Högander | c3aa044a | 2008-03-28 14:57:50 +0200 | [diff] [blame] | 2538 | .enable_bit = OMAP3430_EN_GPIO5_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2539 | .clkdm_name = "per_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2540 | .recalc = &followparent_recalc, |
| 2541 | }; |
| 2542 | |
Jouni Hogander | 89db948 | 2008-12-10 17:35:24 -0800 | [diff] [blame] | 2543 | static struct clk gpio4_dbck = { |
| 2544 | .name = "gpio4_dbck", |
Paul Walmsley | 6f733a34 | 2009-05-11 09:58:19 -0700 | [diff] [blame] | 2545 | .ops = &clkops_omap2_dflt, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2546 | .parent = &per_32k_alwon_fck, |
| 2547 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN), |
Jouni Högander | c3aa044a | 2008-03-28 14:57:50 +0200 | [diff] [blame] | 2548 | .enable_bit = OMAP3430_EN_GPIO4_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2549 | .clkdm_name = "per_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2550 | .recalc = &followparent_recalc, |
| 2551 | }; |
| 2552 | |
Jouni Hogander | 89db948 | 2008-12-10 17:35:24 -0800 | [diff] [blame] | 2553 | static struct clk gpio3_dbck = { |
| 2554 | .name = "gpio3_dbck", |
Paul Walmsley | 6f733a34 | 2009-05-11 09:58:19 -0700 | [diff] [blame] | 2555 | .ops = &clkops_omap2_dflt, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2556 | .parent = &per_32k_alwon_fck, |
| 2557 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN), |
Jouni Högander | c3aa044a | 2008-03-28 14:57:50 +0200 | [diff] [blame] | 2558 | .enable_bit = OMAP3430_EN_GPIO3_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2559 | .clkdm_name = "per_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2560 | .recalc = &followparent_recalc, |
| 2561 | }; |
| 2562 | |
Jouni Hogander | 89db948 | 2008-12-10 17:35:24 -0800 | [diff] [blame] | 2563 | static struct clk gpio2_dbck = { |
| 2564 | .name = "gpio2_dbck", |
Paul Walmsley | 6f733a34 | 2009-05-11 09:58:19 -0700 | [diff] [blame] | 2565 | .ops = &clkops_omap2_dflt, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2566 | .parent = &per_32k_alwon_fck, |
| 2567 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN), |
Jouni Högander | c3aa044a | 2008-03-28 14:57:50 +0200 | [diff] [blame] | 2568 | .enable_bit = OMAP3430_EN_GPIO2_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2569 | .clkdm_name = "per_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2570 | .recalc = &followparent_recalc, |
| 2571 | }; |
| 2572 | |
| 2573 | static struct clk wdt3_fck = { |
| 2574 | .name = "wdt3_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2575 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2576 | .parent = &per_32k_alwon_fck, |
| 2577 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN), |
| 2578 | .enable_bit = OMAP3430_EN_WDT3_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2579 | .clkdm_name = "per_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2580 | .recalc = &followparent_recalc, |
| 2581 | }; |
| 2582 | |
| 2583 | static struct clk per_l4_ick = { |
| 2584 | .name = "per_l4_ick", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 2585 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2586 | .parent = &l4_ick, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2587 | .clkdm_name = "per_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2588 | .recalc = &followparent_recalc, |
| 2589 | }; |
| 2590 | |
| 2591 | static struct clk gpio6_ick = { |
| 2592 | .name = "gpio6_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2593 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2594 | .parent = &per_l4_ick, |
| 2595 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN), |
| 2596 | .enable_bit = OMAP3430_EN_GPIO6_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2597 | .clkdm_name = "per_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2598 | .recalc = &followparent_recalc, |
| 2599 | }; |
| 2600 | |
| 2601 | static struct clk gpio5_ick = { |
| 2602 | .name = "gpio5_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2603 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2604 | .parent = &per_l4_ick, |
| 2605 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN), |
| 2606 | .enable_bit = OMAP3430_EN_GPIO5_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2607 | .clkdm_name = "per_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2608 | .recalc = &followparent_recalc, |
| 2609 | }; |
| 2610 | |
| 2611 | static struct clk gpio4_ick = { |
| 2612 | .name = "gpio4_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2613 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2614 | .parent = &per_l4_ick, |
| 2615 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN), |
| 2616 | .enable_bit = OMAP3430_EN_GPIO4_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2617 | .clkdm_name = "per_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2618 | .recalc = &followparent_recalc, |
| 2619 | }; |
| 2620 | |
| 2621 | static struct clk gpio3_ick = { |
| 2622 | .name = "gpio3_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2623 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2624 | .parent = &per_l4_ick, |
| 2625 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN), |
| 2626 | .enable_bit = OMAP3430_EN_GPIO3_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2627 | .clkdm_name = "per_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2628 | .recalc = &followparent_recalc, |
| 2629 | }; |
| 2630 | |
| 2631 | static struct clk gpio2_ick = { |
| 2632 | .name = "gpio2_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2633 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2634 | .parent = &per_l4_ick, |
| 2635 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN), |
| 2636 | .enable_bit = OMAP3430_EN_GPIO2_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2637 | .clkdm_name = "per_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2638 | .recalc = &followparent_recalc, |
| 2639 | }; |
| 2640 | |
| 2641 | static struct clk wdt3_ick = { |
| 2642 | .name = "wdt3_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2643 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2644 | .parent = &per_l4_ick, |
| 2645 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN), |
| 2646 | .enable_bit = OMAP3430_EN_WDT3_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2647 | .clkdm_name = "per_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2648 | .recalc = &followparent_recalc, |
| 2649 | }; |
| 2650 | |
| 2651 | static struct clk uart3_ick = { |
| 2652 | .name = "uart3_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2653 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2654 | .parent = &per_l4_ick, |
| 2655 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN), |
| 2656 | .enable_bit = OMAP3430_EN_UART3_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2657 | .clkdm_name = "per_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2658 | .recalc = &followparent_recalc, |
| 2659 | }; |
| 2660 | |
| 2661 | static struct clk gpt9_ick = { |
| 2662 | .name = "gpt9_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2663 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2664 | .parent = &per_l4_ick, |
| 2665 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN), |
| 2666 | .enable_bit = OMAP3430_EN_GPT9_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2667 | .clkdm_name = "per_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2668 | .recalc = &followparent_recalc, |
| 2669 | }; |
| 2670 | |
| 2671 | static struct clk gpt8_ick = { |
| 2672 | .name = "gpt8_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2673 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2674 | .parent = &per_l4_ick, |
| 2675 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN), |
| 2676 | .enable_bit = OMAP3430_EN_GPT8_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2677 | .clkdm_name = "per_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2678 | .recalc = &followparent_recalc, |
| 2679 | }; |
| 2680 | |
| 2681 | static struct clk gpt7_ick = { |
| 2682 | .name = "gpt7_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2683 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2684 | .parent = &per_l4_ick, |
| 2685 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN), |
| 2686 | .enable_bit = OMAP3430_EN_GPT7_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2687 | .clkdm_name = "per_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2688 | .recalc = &followparent_recalc, |
| 2689 | }; |
| 2690 | |
| 2691 | static struct clk gpt6_ick = { |
| 2692 | .name = "gpt6_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2693 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2694 | .parent = &per_l4_ick, |
| 2695 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN), |
| 2696 | .enable_bit = OMAP3430_EN_GPT6_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2697 | .clkdm_name = "per_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2698 | .recalc = &followparent_recalc, |
| 2699 | }; |
| 2700 | |
| 2701 | static struct clk gpt5_ick = { |
| 2702 | .name = "gpt5_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2703 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2704 | .parent = &per_l4_ick, |
| 2705 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN), |
| 2706 | .enable_bit = OMAP3430_EN_GPT5_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2707 | .clkdm_name = "per_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2708 | .recalc = &followparent_recalc, |
| 2709 | }; |
| 2710 | |
| 2711 | static struct clk gpt4_ick = { |
| 2712 | .name = "gpt4_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2713 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2714 | .parent = &per_l4_ick, |
| 2715 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN), |
| 2716 | .enable_bit = OMAP3430_EN_GPT4_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2717 | .clkdm_name = "per_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2718 | .recalc = &followparent_recalc, |
| 2719 | }; |
| 2720 | |
| 2721 | static struct clk gpt3_ick = { |
| 2722 | .name = "gpt3_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2723 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2724 | .parent = &per_l4_ick, |
| 2725 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN), |
| 2726 | .enable_bit = OMAP3430_EN_GPT3_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2727 | .clkdm_name = "per_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2728 | .recalc = &followparent_recalc, |
| 2729 | }; |
| 2730 | |
| 2731 | static struct clk gpt2_ick = { |
| 2732 | .name = "gpt2_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2733 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2734 | .parent = &per_l4_ick, |
| 2735 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN), |
| 2736 | .enable_bit = OMAP3430_EN_GPT2_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2737 | .clkdm_name = "per_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2738 | .recalc = &followparent_recalc, |
| 2739 | }; |
| 2740 | |
| 2741 | static struct clk mcbsp2_ick = { |
Eduardo Valentin | 78673bc | 2008-07-03 12:24:40 +0300 | [diff] [blame] | 2742 | .name = "mcbsp_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2743 | .ops = &clkops_omap2_dflt_wait, |
Eduardo Valentin | 78673bc | 2008-07-03 12:24:40 +0300 | [diff] [blame] | 2744 | .id = 2, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2745 | .parent = &per_l4_ick, |
| 2746 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN), |
| 2747 | .enable_bit = OMAP3430_EN_MCBSP2_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2748 | .clkdm_name = "per_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2749 | .recalc = &followparent_recalc, |
| 2750 | }; |
| 2751 | |
| 2752 | static struct clk mcbsp3_ick = { |
Eduardo Valentin | 78673bc | 2008-07-03 12:24:40 +0300 | [diff] [blame] | 2753 | .name = "mcbsp_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2754 | .ops = &clkops_omap2_dflt_wait, |
Eduardo Valentin | 78673bc | 2008-07-03 12:24:40 +0300 | [diff] [blame] | 2755 | .id = 3, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2756 | .parent = &per_l4_ick, |
| 2757 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN), |
| 2758 | .enable_bit = OMAP3430_EN_MCBSP3_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2759 | .clkdm_name = "per_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2760 | .recalc = &followparent_recalc, |
| 2761 | }; |
| 2762 | |
| 2763 | static struct clk mcbsp4_ick = { |
Eduardo Valentin | 78673bc | 2008-07-03 12:24:40 +0300 | [diff] [blame] | 2764 | .name = "mcbsp_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2765 | .ops = &clkops_omap2_dflt_wait, |
Eduardo Valentin | 78673bc | 2008-07-03 12:24:40 +0300 | [diff] [blame] | 2766 | .id = 4, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2767 | .parent = &per_l4_ick, |
| 2768 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN), |
| 2769 | .enable_bit = OMAP3430_EN_MCBSP4_SHIFT, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2770 | .clkdm_name = "per_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2771 | .recalc = &followparent_recalc, |
| 2772 | }; |
| 2773 | |
| 2774 | static const struct clksel mcbsp_234_clksel[] = { |
Paul Walmsley | 9cfd985 | 2009-01-27 19:13:02 -0700 | [diff] [blame] | 2775 | { .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates }, |
| 2776 | { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates }, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2777 | { .parent = NULL } |
| 2778 | }; |
| 2779 | |
| 2780 | static struct clk mcbsp2_fck = { |
Eduardo Valentin | 78673bc | 2008-07-03 12:24:40 +0300 | [diff] [blame] | 2781 | .name = "mcbsp_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2782 | .ops = &clkops_omap2_dflt_wait, |
Eduardo Valentin | 78673bc | 2008-07-03 12:24:40 +0300 | [diff] [blame] | 2783 | .id = 2, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2784 | .init = &omap2_init_clksel_parent, |
| 2785 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN), |
| 2786 | .enable_bit = OMAP3430_EN_MCBSP2_SHIFT, |
| 2787 | .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0), |
| 2788 | .clksel_mask = OMAP2_MCBSP2_CLKS_MASK, |
| 2789 | .clksel = mcbsp_234_clksel, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2790 | .clkdm_name = "per_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2791 | .recalc = &omap2_clksel_recalc, |
| 2792 | }; |
| 2793 | |
| 2794 | static struct clk mcbsp3_fck = { |
Eduardo Valentin | 78673bc | 2008-07-03 12:24:40 +0300 | [diff] [blame] | 2795 | .name = "mcbsp_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2796 | .ops = &clkops_omap2_dflt_wait, |
Eduardo Valentin | 78673bc | 2008-07-03 12:24:40 +0300 | [diff] [blame] | 2797 | .id = 3, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2798 | .init = &omap2_init_clksel_parent, |
| 2799 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN), |
| 2800 | .enable_bit = OMAP3430_EN_MCBSP3_SHIFT, |
| 2801 | .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1), |
| 2802 | .clksel_mask = OMAP2_MCBSP3_CLKS_MASK, |
| 2803 | .clksel = mcbsp_234_clksel, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2804 | .clkdm_name = "per_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2805 | .recalc = &omap2_clksel_recalc, |
| 2806 | }; |
| 2807 | |
| 2808 | static struct clk mcbsp4_fck = { |
Eduardo Valentin | 78673bc | 2008-07-03 12:24:40 +0300 | [diff] [blame] | 2809 | .name = "mcbsp_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2810 | .ops = &clkops_omap2_dflt_wait, |
Eduardo Valentin | 78673bc | 2008-07-03 12:24:40 +0300 | [diff] [blame] | 2811 | .id = 4, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2812 | .init = &omap2_init_clksel_parent, |
| 2813 | .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN), |
| 2814 | .enable_bit = OMAP3430_EN_MCBSP4_SHIFT, |
| 2815 | .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1), |
| 2816 | .clksel_mask = OMAP2_MCBSP4_CLKS_MASK, |
| 2817 | .clksel = mcbsp_234_clksel, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2818 | .clkdm_name = "per_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2819 | .recalc = &omap2_clksel_recalc, |
| 2820 | }; |
| 2821 | |
| 2822 | /* EMU clocks */ |
| 2823 | |
| 2824 | /* More information: ARM Cortex-A8 Technical Reference Manual, sect 10.1 */ |
| 2825 | |
| 2826 | static const struct clksel_rate emu_src_sys_rates[] = { |
| 2827 | { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE }, |
| 2828 | { .div = 0 }, |
| 2829 | }; |
| 2830 | |
| 2831 | static const struct clksel_rate emu_src_core_rates[] = { |
| 2832 | { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE }, |
| 2833 | { .div = 0 }, |
| 2834 | }; |
| 2835 | |
| 2836 | static const struct clksel_rate emu_src_per_rates[] = { |
| 2837 | { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE }, |
| 2838 | { .div = 0 }, |
| 2839 | }; |
| 2840 | |
| 2841 | static const struct clksel_rate emu_src_mpu_rates[] = { |
| 2842 | { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE }, |
| 2843 | { .div = 0 }, |
| 2844 | }; |
| 2845 | |
| 2846 | static const struct clksel emu_src_clksel[] = { |
| 2847 | { .parent = &sys_ck, .rates = emu_src_sys_rates }, |
| 2848 | { .parent = &emu_core_alwon_ck, .rates = emu_src_core_rates }, |
| 2849 | { .parent = &emu_per_alwon_ck, .rates = emu_src_per_rates }, |
| 2850 | { .parent = &emu_mpu_alwon_ck, .rates = emu_src_mpu_rates }, |
| 2851 | { .parent = NULL }, |
| 2852 | }; |
| 2853 | |
| 2854 | /* |
| 2855 | * Like the clkout_src clocks, emu_src_clk is a virtual clock, existing only |
| 2856 | * to switch the source of some of the EMU clocks. |
| 2857 | * XXX Are there CLKEN bits for these EMU clks? |
| 2858 | */ |
| 2859 | static struct clk emu_src_ck = { |
| 2860 | .name = "emu_src_ck", |
Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 2861 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2862 | .init = &omap2_init_clksel_parent, |
| 2863 | .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1), |
| 2864 | .clksel_mask = OMAP3430_MUX_CTRL_MASK, |
| 2865 | .clksel = emu_src_clksel, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2866 | .clkdm_name = "emu_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2867 | .recalc = &omap2_clksel_recalc, |
| 2868 | }; |
| 2869 | |
| 2870 | static const struct clksel_rate pclk_emu_rates[] = { |
| 2871 | { .div = 2, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE }, |
| 2872 | { .div = 3, .val = 3, .flags = RATE_IN_343X }, |
| 2873 | { .div = 4, .val = 4, .flags = RATE_IN_343X }, |
| 2874 | { .div = 6, .val = 6, .flags = RATE_IN_343X }, |
| 2875 | { .div = 0 }, |
| 2876 | }; |
| 2877 | |
| 2878 | static const struct clksel pclk_emu_clksel[] = { |
| 2879 | { .parent = &emu_src_ck, .rates = pclk_emu_rates }, |
| 2880 | { .parent = NULL }, |
| 2881 | }; |
| 2882 | |
| 2883 | static struct clk pclk_fck = { |
| 2884 | .name = "pclk_fck", |
Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 2885 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2886 | .init = &omap2_init_clksel_parent, |
| 2887 | .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1), |
| 2888 | .clksel_mask = OMAP3430_CLKSEL_PCLK_MASK, |
| 2889 | .clksel = pclk_emu_clksel, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2890 | .clkdm_name = "emu_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2891 | .recalc = &omap2_clksel_recalc, |
| 2892 | }; |
| 2893 | |
| 2894 | static const struct clksel_rate pclkx2_emu_rates[] = { |
| 2895 | { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE }, |
| 2896 | { .div = 2, .val = 2, .flags = RATE_IN_343X }, |
| 2897 | { .div = 3, .val = 3, .flags = RATE_IN_343X }, |
| 2898 | { .div = 0 }, |
| 2899 | }; |
| 2900 | |
| 2901 | static const struct clksel pclkx2_emu_clksel[] = { |
| 2902 | { .parent = &emu_src_ck, .rates = pclkx2_emu_rates }, |
| 2903 | { .parent = NULL }, |
| 2904 | }; |
| 2905 | |
| 2906 | static struct clk pclkx2_fck = { |
| 2907 | .name = "pclkx2_fck", |
Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 2908 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2909 | .init = &omap2_init_clksel_parent, |
| 2910 | .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1), |
| 2911 | .clksel_mask = OMAP3430_CLKSEL_PCLKX2_MASK, |
| 2912 | .clksel = pclkx2_emu_clksel, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2913 | .clkdm_name = "emu_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2914 | .recalc = &omap2_clksel_recalc, |
| 2915 | }; |
| 2916 | |
| 2917 | static const struct clksel atclk_emu_clksel[] = { |
| 2918 | { .parent = &emu_src_ck, .rates = div2_rates }, |
| 2919 | { .parent = NULL }, |
| 2920 | }; |
| 2921 | |
| 2922 | static struct clk atclk_fck = { |
| 2923 | .name = "atclk_fck", |
Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 2924 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2925 | .init = &omap2_init_clksel_parent, |
| 2926 | .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1), |
| 2927 | .clksel_mask = OMAP3430_CLKSEL_ATCLK_MASK, |
| 2928 | .clksel = atclk_emu_clksel, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2929 | .clkdm_name = "emu_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2930 | .recalc = &omap2_clksel_recalc, |
| 2931 | }; |
| 2932 | |
| 2933 | static struct clk traceclk_src_fck = { |
| 2934 | .name = "traceclk_src_fck", |
Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 2935 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2936 | .init = &omap2_init_clksel_parent, |
| 2937 | .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1), |
| 2938 | .clksel_mask = OMAP3430_TRACE_MUX_CTRL_MASK, |
| 2939 | .clksel = emu_src_clksel, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2940 | .clkdm_name = "emu_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2941 | .recalc = &omap2_clksel_recalc, |
| 2942 | }; |
| 2943 | |
| 2944 | static const struct clksel_rate traceclk_rates[] = { |
| 2945 | { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE }, |
| 2946 | { .div = 2, .val = 2, .flags = RATE_IN_343X }, |
| 2947 | { .div = 4, .val = 4, .flags = RATE_IN_343X }, |
| 2948 | { .div = 0 }, |
| 2949 | }; |
| 2950 | |
| 2951 | static const struct clksel traceclk_clksel[] = { |
| 2952 | { .parent = &traceclk_src_fck, .rates = traceclk_rates }, |
| 2953 | { .parent = NULL }, |
| 2954 | }; |
| 2955 | |
| 2956 | static struct clk traceclk_fck = { |
| 2957 | .name = "traceclk_fck", |
Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 2958 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2959 | .init = &omap2_init_clksel_parent, |
| 2960 | .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1), |
| 2961 | .clksel_mask = OMAP3430_CLKSEL_TRACECLK_MASK, |
| 2962 | .clksel = traceclk_clksel, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2963 | .clkdm_name = "emu_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2964 | .recalc = &omap2_clksel_recalc, |
| 2965 | }; |
| 2966 | |
| 2967 | /* SR clocks */ |
| 2968 | |
| 2969 | /* SmartReflex fclk (VDD1) */ |
| 2970 | static struct clk sr1_fck = { |
| 2971 | .name = "sr1_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2972 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2973 | .parent = &sys_ck, |
| 2974 | .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN), |
| 2975 | .enable_bit = OMAP3430_EN_SR1_SHIFT, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2976 | .recalc = &followparent_recalc, |
| 2977 | }; |
| 2978 | |
| 2979 | /* SmartReflex fclk (VDD2) */ |
| 2980 | static struct clk sr2_fck = { |
| 2981 | .name = "sr2_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 2982 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2983 | .parent = &sys_ck, |
| 2984 | .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN), |
| 2985 | .enable_bit = OMAP3430_EN_SR2_SHIFT, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2986 | .recalc = &followparent_recalc, |
| 2987 | }; |
| 2988 | |
| 2989 | static struct clk sr_l4_ick = { |
| 2990 | .name = "sr_l4_ick", |
Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 2991 | .ops = &clkops_null, /* RMK: missing? */ |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2992 | .parent = &l4_ick, |
Paul Walmsley | 333943b | 2008-08-19 11:08:45 +0300 | [diff] [blame] | 2993 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 2994 | .recalc = &followparent_recalc, |
| 2995 | }; |
| 2996 | |
| 2997 | /* SECURE_32K_FCK clocks */ |
| 2998 | |
| 2999 | static struct clk gpt12_fck = { |
| 3000 | .name = "gpt12_fck", |
Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 3001 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 3002 | .parent = &secure_32k_fck, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 3003 | .recalc = &followparent_recalc, |
| 3004 | }; |
| 3005 | |
| 3006 | static struct clk wdt1_fck = { |
| 3007 | .name = "wdt1_fck", |
Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 3008 | .ops = &clkops_null, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 3009 | .parent = &secure_32k_fck, |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 3010 | .recalc = &followparent_recalc, |
| 3011 | }; |
| 3012 | |
Paul Walmsley | b045d08 | 2008-03-18 11:24:28 +0200 | [diff] [blame] | 3013 | #endif |