blob: d7481f0c194af0de5d366ac78281d8906e8963ff [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
38#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010039#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010047#include <linux/reboot.h>
Takashi Iwai27fe48d2011-09-28 17:16:09 +020048#include <linux/io.h>
Mengdong Linb8dfc462012-08-23 17:32:30 +080049#include <linux/pm_runtime.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050050#include <linux/clocksource.h>
51#include <linux/time.h>
52
Takashi Iwai27fe48d2011-09-28 17:16:09 +020053#ifdef CONFIG_X86
54/* for snoop control */
55#include <asm/pgtable.h>
56#include <asm/cacheflush.h>
57#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070058#include <sound/core.h>
59#include <sound/initval.h>
Takashi Iwai91219472012-04-26 12:13:25 +020060#include <linux/vgaarb.h>
Takashi Iwaia82d51e2012-04-26 12:23:42 +020061#include <linux/vga_switcheroo.h>
Takashi Iwai4918cda2012-08-09 12:33:28 +020062#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070063#include "hda_codec.h"
64
65
Takashi Iwai5aba4f82008-01-07 15:16:37 +010066static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
67static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
Rusty Russella67ff6a2011-12-15 13:49:36 +103068static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
Takashi Iwai5aba4f82008-01-07 15:16:37 +010069static char *model[SNDRV_CARDS];
Takashi Iwai1dac6692012-09-13 14:59:47 +020070static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020071static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010072static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010073static int probe_only[SNDRV_CARDS];
David Henningsson26a6cb62012-10-09 15:04:21 +020074static int jackpoll_ms[SNDRV_CARDS];
Rusty Russella67ff6a2011-12-15 13:49:36 +103075static bool single_cmd;
Takashi Iwai716238552009-09-28 13:14:04 +020076static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020077#ifdef CONFIG_SND_HDA_PATCH_LOADER
78static char *patch[SNDRV_CARDS];
79#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010080#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +020081static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010082 CONFIG_SND_HDA_INPUT_BEEP_MODE};
83#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
Takashi Iwai5aba4f82008-01-07 15:16:37 +010085module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070086MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010087module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010089module_param_array(enable, bool, NULL, 0444);
90MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
91module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070092MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010093module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +020094MODULE_PARM_DESC(position_fix, "DMA pointer read method."
Takashi Iwai1dac6692012-09-13 14:59:47 +020095 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO).");
Takashi Iwai555e2192008-06-10 17:53:34 +020096module_param_array(bdl_pos_adj, int, NULL, 0644);
97MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010098module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010099MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +0100100module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +0100101MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
David Henningsson26a6cb62012-10-09 15:04:21 +0200102module_param_array(jackpoll_ms, int, NULL, 0444);
103MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
Takashi Iwai27346162006-01-12 18:28:44 +0100104module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200105MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
106 "(for debugging only).");
Takashi Iwaiac9ef6c2012-01-20 12:08:44 +0100107module_param(enable_msi, bint, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +0100108MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +0200109#ifdef CONFIG_SND_HDA_PATCH_LOADER
110module_param_array(patch, charp, NULL, 0444);
111MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
112#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100113#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200114module_param_array(beep_mode, bool, NULL, 0444);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100115MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200116 "(0=off, 1=on) (default=1).");
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100117#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100118
Takashi Iwai83012a72012-08-24 18:38:08 +0200119#ifdef CONFIG_PM
Takashi Iwai65fcd412012-08-14 17:13:32 +0200120static int param_set_xint(const char *val, const struct kernel_param *kp);
121static struct kernel_param_ops param_ops_xint = {
122 .set = param_set_xint,
123 .get = param_get_int,
124};
125#define param_check_xint param_check_int
126
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100127static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200128module_param(power_save, xint, 0644);
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100129MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
130 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131
Takashi Iwaidee1b662007-08-13 16:10:30 +0200132/* reset the HD-audio controller in power save mode.
133 * this may give more power-saving, but will take longer time to
134 * wake up.
135 */
Rusty Russella67ff6a2011-12-15 13:49:36 +1030136static bool power_save_controller = 1;
Takashi Iwaidee1b662007-08-13 16:10:30 +0200137module_param(power_save_controller, bool, 0644);
138MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
Takashi Iwai83012a72012-08-24 18:38:08 +0200139#endif /* CONFIG_PM */
Takashi Iwaidee1b662007-08-13 16:10:30 +0200140
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100141static int align_buffer_size = -1;
142module_param(align_buffer_size, bint, 0644);
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500143MODULE_PARM_DESC(align_buffer_size,
144 "Force buffer and period sizes to be multiple of 128 bytes.");
145
Takashi Iwai27fe48d2011-09-28 17:16:09 +0200146#ifdef CONFIG_X86
147static bool hda_snoop = true;
148module_param_named(snoop, hda_snoop, bool, 0444);
149MODULE_PARM_DESC(snoop, "Enable/disable snooping");
150#define azx_snoop(chip) (chip)->snoop
151#else
152#define hda_snoop true
153#define azx_snoop(chip) true
154#endif
155
156
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157MODULE_LICENSE("GPL");
158MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
159 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700160 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200161 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100162 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100163 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100164 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700165 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800166 "{Intel, CPT},"
Seth Heasleyd2edeb72011-04-20 10:59:57 -0700167 "{Intel, PPT},"
Seth Heasley8bc039a2012-01-23 16:24:31 -0800168 "{Intel, LPT},"
James Ralston144dad92012-08-09 09:38:59 -0700169 "{Intel, LPT_LP},"
Wang Xingchaoe926f2c2012-06-13 10:23:51 +0800170 "{Intel, HPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700171 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100172 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200173 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200174 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200175 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200176 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200177 "{ATI, RS780},"
178 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100179 "{ATI, RV630},"
180 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100181 "{ATI, RV670},"
182 "{ATI, RV635},"
183 "{ATI, RV620},"
184 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200185 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200186 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200187 "{SiS, SIS966},"
188 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189MODULE_DESCRIPTION("Intel HDA driver");
190
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200191#ifdef CONFIG_SND_VERBOSE_PRINTK
192#define SFX /* nop */
193#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194#define SFX "hda-intel: "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200195#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200196
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200197#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
198#ifdef CONFIG_SND_HDA_CODEC_HDMI
199#define SUPPORT_VGA_SWITCHEROO
200#endif
201#endif
202
203
Takashi Iwaicb53c622007-08-10 17:21:45 +0200204/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205 * registers
206 */
207#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200208#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
209#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
210#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
211#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
212#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213#define ICH6_REG_VMIN 0x02
214#define ICH6_REG_VMAJ 0x03
215#define ICH6_REG_OUTPAY 0x04
216#define ICH6_REG_INPAY 0x06
217#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200218#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200219#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
220#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221#define ICH6_REG_WAKEEN 0x0c
222#define ICH6_REG_STATESTS 0x0e
223#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200224#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225#define ICH6_REG_INTCTL 0x20
226#define ICH6_REG_INTSTS 0x24
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200227#define ICH6_REG_WALLCLK 0x30 /* 24Mhz source */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200228#define ICH6_REG_OLD_SSYNC 0x34 /* SSYNC for old ICH */
229#define ICH6_REG_SSYNC 0x38
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230#define ICH6_REG_CORBLBASE 0x40
231#define ICH6_REG_CORBUBASE 0x44
232#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200233#define ICH6_REG_CORBRP 0x4a
234#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200236#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
237#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200239#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240#define ICH6_REG_CORBSIZE 0x4e
241
242#define ICH6_REG_RIRBLBASE 0x50
243#define ICH6_REG_RIRBUBASE 0x54
244#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200245#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246#define ICH6_REG_RINTCNT 0x5a
247#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200248#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
249#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
250#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200252#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
253#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254#define ICH6_REG_RIRBSIZE 0x5e
255
256#define ICH6_REG_IC 0x60
257#define ICH6_REG_IR 0x64
258#define ICH6_REG_IRS 0x68
259#define ICH6_IRS_VALID (1<<1)
260#define ICH6_IRS_BUSY (1<<0)
261
262#define ICH6_REG_DPLBASE 0x70
263#define ICH6_REG_DPUBASE 0x74
264#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
265
266/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
267enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
268
269/* stream register offsets from stream base */
270#define ICH6_REG_SD_CTL 0x00
271#define ICH6_REG_SD_STS 0x03
272#define ICH6_REG_SD_LPIB 0x04
273#define ICH6_REG_SD_CBL 0x08
274#define ICH6_REG_SD_LVI 0x0c
275#define ICH6_REG_SD_FIFOW 0x0e
276#define ICH6_REG_SD_FIFOSIZE 0x10
277#define ICH6_REG_SD_FORMAT 0x12
278#define ICH6_REG_SD_BDLPL 0x18
279#define ICH6_REG_SD_BDLPU 0x1c
280
281/* PCI space */
282#define ICH6_PCIREG_TCSEL 0x44
283
284/*
285 * other constants
286 */
287
288/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200289/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200290#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200291#define ICH6_NUM_PLAYBACK 4
292
293/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200294#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200295#define ULI_NUM_PLAYBACK 6
296
Felix Kuehling778b6e12006-05-17 11:22:21 +0200297/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200298#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200299#define ATIHDMI_NUM_PLAYBACK 1
300
Kailang Yangf2690022008-05-27 11:44:55 +0200301/* TERA has 4 playback and 3 capture */
302#define TERA_NUM_CAPTURE 3
303#define TERA_NUM_PLAYBACK 4
304
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200305/* this number is statically defined for simplicity */
306#define MAX_AZX_DEV 16
307
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100309#define BDL_SIZE 4096
310#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
311#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312/* max buffer size - no h/w limit, you can increase as you like */
313#define AZX_MAX_BUF_SIZE (1024*1024*1024)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314
315/* RIRB int mask: overrun[2], response[0] */
316#define RIRB_INT_RESPONSE 0x01
317#define RIRB_INT_OVERRUN 0x04
318#define RIRB_INT_MASK 0x05
319
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200320/* STATESTS int mask: S3,SD2,SD1,SD0 */
Wei Ni7445dfc2010-03-03 15:05:53 +0800321#define AZX_MAX_CODECS 8
322#define AZX_DEFAULT_CODECS 4
Wu Fengguangdeadff12009-08-01 18:45:16 +0800323#define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324
325/* SD_CTL bits */
326#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
327#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100328#define SD_CTL_STRIPE (3 << 16) /* stripe control */
329#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
330#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
332#define SD_CTL_STREAM_TAG_SHIFT 20
333
334/* SD_CTL and SD_STS */
335#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
336#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
337#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200338#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
339 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340
341/* SD_STS */
342#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
343
344/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200345#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
346#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
347#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349/* below are so far hardcoded - should read registers in future */
350#define ICH6_MAX_CORB_ENTRIES 256
351#define ICH6_MAX_RIRB_ENTRIES 256
352
Takashi Iwaic74db862005-05-12 14:26:27 +0200353/* position fix mode */
354enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200355 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200356 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200357 POS_FIX_POSBUF,
David Henningsson4cb36312010-09-30 10:12:50 +0200358 POS_FIX_VIACOMBO,
Takashi Iwaia6f2fd52012-02-28 11:58:40 +0100359 POS_FIX_COMBO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200360};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361
Frederick Lif5d40b32005-05-12 14:55:20 +0200362/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200363#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
364#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
365
Vinod Gda3fca22005-09-13 18:49:12 +0200366/* Defines for Nvidia HDA support */
367#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
368#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700369#define NVIDIA_HDA_ISTRM_COH 0x4d
370#define NVIDIA_HDA_OSTRM_COH 0x4c
371#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200372
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100373/* Defines for Intel SCH HDA snoop control */
374#define INTEL_SCH_HDA_DEVC 0x78
375#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
376
Joseph Chan0e153472008-08-26 14:38:03 +0200377/* Define IN stream 0 FIFO size offset in VIA controller */
378#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
379/* Define VIA HD Audio Device ID*/
380#define VIA_HDAC_DEVICE_ID 0x3288
381
Yang, Libinc4da29c2008-11-13 11:07:07 +0100382/* HD Audio class code */
383#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100384
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386 */
387
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100388struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100389 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200390 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391
Takashi Iwaid01ce992007-07-27 16:52:19 +0200392 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200393 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200394 unsigned int frags; /* number for period in the play buffer */
395 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200396 unsigned long start_wallclk; /* start + minimum wallclk */
397 unsigned long period_wallclk; /* wallclk for period */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398
Takashi Iwaid01ce992007-07-27 16:52:19 +0200399 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400
Takashi Iwaid01ce992007-07-27 16:52:19 +0200401 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402
403 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200404 struct snd_pcm_substream *substream; /* assigned substream,
405 * set in PCM open
406 */
407 unsigned int format_val; /* format value to be set in the
408 * controller and the codec
409 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410 unsigned char stream_tag; /* assigned stream */
411 unsigned char index; /* stream index */
Takashi Iwaid5cf9912011-10-06 10:07:58 +0200412 int assigned_key; /* last device# key assigned to */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413
Pavel Machek927fc862006-08-31 17:03:43 +0200414 unsigned int opened :1;
415 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200416 unsigned int irq_pending :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200417 /*
418 * For VIA:
419 * A flag to ensure DMA position is 0
420 * when link position is not greater than FIFO size
421 */
422 unsigned int insufficient :1;
Takashi Iwai27fe48d2011-09-28 17:16:09 +0200423 unsigned int wc_marked:1;
Takashi Iwai915bf292012-09-11 15:19:10 +0200424 unsigned int no_period_wakeup:1;
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -0500425
426 struct timecounter azx_tc;
427 struct cyclecounter azx_cc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428};
429
430/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100431struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 u32 *buf; /* CORB/RIRB buffer
433 * Each CORB entry is 4byte, RIRB is 8byte
434 */
435 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
436 /* for RIRB */
437 unsigned short rp, wp; /* read/write pointers */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800438 int cmds[AZX_MAX_CODECS]; /* number of pending requests */
439 u32 res[AZX_MAX_CODECS]; /* last read value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440};
441
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100442struct azx_pcm {
443 struct azx *chip;
444 struct snd_pcm *pcm;
445 struct hda_codec *codec;
446 struct hda_pcm_stream *hinfo[2];
447 struct list_head list;
448};
449
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100450struct azx {
451 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200453 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200455 /* chip type specific */
456 int driver_type;
Takashi Iwai9477c582011-05-25 09:11:37 +0200457 unsigned int driver_caps;
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200458 int playback_streams;
459 int playback_index_offset;
460 int capture_streams;
461 int capture_index_offset;
462 int num_streams;
463
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464 /* pci resources */
465 unsigned long addr;
466 void __iomem *remap_addr;
467 int irq;
468
469 /* locks */
470 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100471 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200473 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100474 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475
476 /* PCM */
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100477 struct list_head pcm_list; /* azx_pcm list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478
479 /* HD codec */
480 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100481 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 struct hda_bus *bus;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100483 unsigned int beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484
485 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100486 struct azx_rb corb;
487 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100489 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490 struct snd_dma_buffer rb;
491 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200492
Takashi Iwai4918cda2012-08-09 12:33:28 +0200493#ifdef CONFIG_SND_HDA_PATCH_LOADER
494 const struct firmware *fw;
495#endif
496
Takashi Iwaic74db862005-05-12 14:26:27 +0200497 /* flags */
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +0200498 int position_fix[2]; /* for both playback/capture streams */
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200499 int poll_count;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200500 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200501 unsigned int initialized :1;
502 unsigned int single_cmd :1;
503 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200504 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200505 unsigned int irq_pending_warned :1;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100506 unsigned int probing :1; /* codec probing phase */
Takashi Iwai27fe48d2011-09-28 17:16:09 +0200507 unsigned int snoop:1;
Takashi Iwai52409aa2012-01-23 17:10:24 +0100508 unsigned int align_buffer_size:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200509 unsigned int region_requested:1;
510
511 /* VGA-switcheroo setup */
512 unsigned int use_vga_switcheroo:1;
Takashi Iwai128960a2012-10-12 17:28:18 +0200513 unsigned int vga_switcheroo_registered:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200514 unsigned int init_failed:1; /* delayed init failed */
515 unsigned int disabled:1; /* disabled by VGA-switcher */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200516
517 /* for debugging */
Wu Fengguangfeb27342009-08-01 19:17:14 +0800518 unsigned int last_cmd[AZX_MAX_CODECS];
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200519
520 /* for pending irqs */
521 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100522
523 /* reboot notifier (for mysterious hangup problem at power-down) */
524 struct notifier_block reboot_notifier;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200525
526 /* card list (for power_save trigger) */
527 struct list_head list;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528};
529
Takashi Iwai1a8506d2012-10-16 15:10:08 +0200530#define CREATE_TRACE_POINTS
531#include "hda_intel_trace.h"
532
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200533/* driver types */
534enum {
535 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800536 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100537 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200538 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200539 AZX_DRIVER_ATIHDMI,
Andiry Xu1815b342011-12-14 16:10:27 +0800540 AZX_DRIVER_ATIHDMI_NS,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200541 AZX_DRIVER_VIA,
542 AZX_DRIVER_SIS,
543 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200544 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200545 AZX_DRIVER_TERA,
Takashi Iwai14d34f12010-10-21 09:03:25 +0200546 AZX_DRIVER_CTX,
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200547 AZX_DRIVER_CTHDA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100548 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200549 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200550};
551
Takashi Iwai9477c582011-05-25 09:11:37 +0200552/* driver quirks (capabilities) */
553/* bits 0-7 are used for indicating driver type */
554#define AZX_DCAPS_NO_TCSEL (1 << 8) /* No Intel TCSEL bit */
555#define AZX_DCAPS_NO_MSI (1 << 9) /* No MSI support */
556#define AZX_DCAPS_ATI_SNOOP (1 << 10) /* ATI snoop enable */
557#define AZX_DCAPS_NVIDIA_SNOOP (1 << 11) /* Nvidia snoop enable */
558#define AZX_DCAPS_SCH_SNOOP (1 << 12) /* SCH/PCH snoop enable */
559#define AZX_DCAPS_RIRB_DELAY (1 << 13) /* Long delay in read loop */
560#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14) /* Put a delay before read */
561#define AZX_DCAPS_CTX_WORKAROUND (1 << 15) /* X-Fi workaround */
562#define AZX_DCAPS_POSFIX_LPIB (1 << 16) /* Use LPIB as default */
563#define AZX_DCAPS_POSFIX_VIA (1 << 17) /* Use VIACOMBO as default */
564#define AZX_DCAPS_NO_64BIT (1 << 18) /* No 64bit address */
565#define AZX_DCAPS_SYNC_WRITE (1 << 19) /* sync each cmd write */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200566#define AZX_DCAPS_OLD_SSYNC (1 << 20) /* Old SSYNC reg for ICH */
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500567#define AZX_DCAPS_BUFSIZE (1 << 21) /* no buffer size alignment */
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100568#define AZX_DCAPS_ALIGN_BUFSIZE (1 << 22) /* buffer size alignment */
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200569#define AZX_DCAPS_4K_BDLE_BOUNDARY (1 << 23) /* BDLE in 4k boundary */
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -0500570#define AZX_DCAPS_COUNT_LPIB_DELAY (1 << 25) /* Take LPIB as delay */
Takashi Iwai9477c582011-05-25 09:11:37 +0200571
572/* quirks for ATI SB / AMD Hudson */
573#define AZX_DCAPS_PRESET_ATI_SB \
574 (AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
575 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
576
577/* quirks for ATI/AMD HDMI */
578#define AZX_DCAPS_PRESET_ATI_HDMI \
579 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
580
581/* quirks for Nvidia */
582#define AZX_DCAPS_PRESET_NVIDIA \
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100583 (AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI |\
584 AZX_DCAPS_ALIGN_BUFSIZE)
Takashi Iwai9477c582011-05-25 09:11:37 +0200585
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200586#define AZX_DCAPS_PRESET_CTHDA \
587 (AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_4K_BDLE_BOUNDARY)
588
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200589/*
590 * VGA-switcher support
591 */
592#ifdef SUPPORT_VGA_SWITCHEROO
Takashi Iwai5cb543d2012-08-09 13:49:23 +0200593#define use_vga_switcheroo(chip) ((chip)->use_vga_switcheroo)
594#else
595#define use_vga_switcheroo(chip) 0
596#endif
597
598#if defined(SUPPORT_VGA_SWITCHEROO) || defined(CONFIG_SND_HDA_PATCH_LOADER)
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200599#define DELAYED_INIT_MARK
600#define DELAYED_INITDATA_MARK
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200601#else
602#define DELAYED_INIT_MARK __devinit
603#define DELAYED_INITDATA_MARK __devinitdata
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200604#endif
605
606static char *driver_short_names[] DELAYED_INITDATA_MARK = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200607 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800608 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100609 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200610 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200611 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Andiry Xu1815b342011-12-14 16:10:27 +0800612 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200613 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
614 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200615 [AZX_DRIVER_ULI] = "HDA ULI M5461",
616 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200617 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai14d34f12010-10-21 09:03:25 +0200618 [AZX_DRIVER_CTX] = "HDA Creative",
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200619 [AZX_DRIVER_CTHDA] = "HDA Creative",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100620 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200621};
622
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623/*
624 * macros for easy use
625 */
626#define azx_writel(chip,reg,value) \
627 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
628#define azx_readl(chip,reg) \
629 readl((chip)->remap_addr + ICH6_REG_##reg)
630#define azx_writew(chip,reg,value) \
631 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
632#define azx_readw(chip,reg) \
633 readw((chip)->remap_addr + ICH6_REG_##reg)
634#define azx_writeb(chip,reg,value) \
635 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
636#define azx_readb(chip,reg) \
637 readb((chip)->remap_addr + ICH6_REG_##reg)
638
639#define azx_sd_writel(dev,reg,value) \
640 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
641#define azx_sd_readl(dev,reg) \
642 readl((dev)->sd_addr + ICH6_REG_##reg)
643#define azx_sd_writew(dev,reg,value) \
644 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
645#define azx_sd_readw(dev,reg) \
646 readw((dev)->sd_addr + ICH6_REG_##reg)
647#define azx_sd_writeb(dev,reg,value) \
648 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
649#define azx_sd_readb(dev,reg) \
650 readb((dev)->sd_addr + ICH6_REG_##reg)
651
652/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100653#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654
Takashi Iwai27fe48d2011-09-28 17:16:09 +0200655#ifdef CONFIG_X86
656static void __mark_pages_wc(struct azx *chip, void *addr, size_t size, bool on)
657{
658 if (azx_snoop(chip))
659 return;
660 if (addr && size) {
661 int pages = (size + PAGE_SIZE - 1) >> PAGE_SHIFT;
662 if (on)
663 set_memory_wc((unsigned long)addr, pages);
664 else
665 set_memory_wb((unsigned long)addr, pages);
666 }
667}
668
669static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
670 bool on)
671{
672 __mark_pages_wc(chip, buf->area, buf->bytes, on);
673}
674static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
675 struct snd_pcm_runtime *runtime, bool on)
676{
677 if (azx_dev->wc_marked != on) {
678 __mark_pages_wc(chip, runtime->dma_area, runtime->dma_bytes, on);
679 azx_dev->wc_marked = on;
680 }
681}
682#else
683/* NOP for other archs */
684static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
685 bool on)
686{
687}
688static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
689 struct snd_pcm_runtime *runtime, bool on)
690{
691}
692#endif
693
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200694static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200695static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696/*
697 * Interface for HD codec
698 */
699
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700/*
701 * CORB / RIRB interface
702 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100703static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704{
705 int err;
706
707 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200708 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
709 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 PAGE_SIZE, &chip->rb);
711 if (err < 0) {
712 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
713 return err;
714 }
Takashi Iwai27fe48d2011-09-28 17:16:09 +0200715 mark_pages_wc(chip, &chip->rb, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716 return 0;
717}
718
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100719static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800721 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 /* CORB set up */
723 chip->corb.addr = chip->rb.addr;
724 chip->corb.buf = (u32 *)chip->rb.area;
725 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200726 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200728 /* set the corb size to 256 entries (ULI requires explicitly) */
729 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 /* set the corb write pointer to 0 */
731 azx_writew(chip, CORBWP, 0);
732 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200733 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200735 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736
737 /* RIRB set up */
738 chip->rirb.addr = chip->rb.addr + 2048;
739 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800740 chip->rirb.wp = chip->rirb.rp = 0;
741 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200743 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200745 /* set the rirb size to 256 entries (ULI requires explicitly) */
746 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200748 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749 /* set N=1, get RIRB response interrupt for new entry */
Takashi Iwai9477c582011-05-25 09:11:37 +0200750 if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
Takashi Iwai14d34f12010-10-21 09:03:25 +0200751 azx_writew(chip, RINTCNT, 0xc0);
752 else
753 azx_writew(chip, RINTCNT, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800756 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757}
758
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100759static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800761 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 /* disable ringbuffer DMAs */
763 azx_writeb(chip, RIRBCTL, 0);
764 azx_writeb(chip, CORBCTL, 0);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800765 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766}
767
Wu Fengguangdeadff12009-08-01 18:45:16 +0800768static unsigned int azx_command_addr(u32 cmd)
769{
770 unsigned int addr = cmd >> 28;
771
772 if (addr >= AZX_MAX_CODECS) {
773 snd_BUG();
774 addr = 0;
775 }
776
777 return addr;
778}
779
780static unsigned int azx_response_addr(u32 res)
781{
782 unsigned int addr = res & 0xf;
783
784 if (addr >= AZX_MAX_CODECS) {
785 snd_BUG();
786 addr = 0;
787 }
788
789 return addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790}
791
792/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100793static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100795 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800796 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798
Wu Fengguangc32649f2009-08-01 18:48:12 +0800799 spin_lock_irq(&chip->reg_lock);
800
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801 /* add command to corb */
802 wp = azx_readb(chip, CORBWP);
803 wp++;
804 wp %= ICH6_MAX_CORB_ENTRIES;
805
Wu Fengguangdeadff12009-08-01 18:45:16 +0800806 chip->rirb.cmds[addr]++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807 chip->corb.buf[wp] = cpu_to_le32(val);
808 azx_writel(chip, CORBWP, wp);
Wu Fengguangc32649f2009-08-01 18:48:12 +0800809
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810 spin_unlock_irq(&chip->reg_lock);
811
812 return 0;
813}
814
815#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
816
817/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100818static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819{
820 unsigned int rp, wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800821 unsigned int addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822 u32 res, res_ex;
823
824 wp = azx_readb(chip, RIRBWP);
825 if (wp == chip->rirb.wp)
826 return;
827 chip->rirb.wp = wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800828
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829 while (chip->rirb.rp != wp) {
830 chip->rirb.rp++;
831 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
832
833 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
834 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
835 res = le32_to_cpu(chip->rirb.buf[rp]);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800836 addr = azx_response_addr(res_ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
838 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800839 else if (chip->rirb.cmds[addr]) {
840 chip->rirb.res[addr] = res;
Takashi Iwai2add9b922008-03-18 09:47:06 +0100841 smp_wmb();
Wu Fengguangdeadff12009-08-01 18:45:16 +0800842 chip->rirb.cmds[addr]--;
Wu Fengguange310bb02009-08-01 19:18:45 +0800843 } else
Takashi Iwai9e3d3522012-10-17 08:39:37 +0200844 snd_printk(KERN_ERR SFX "%s: spurious response %#x:%#x, "
Wu Fengguange310bb02009-08-01 19:18:45 +0800845 "last cmd=%#08x\n",
Takashi Iwai9e3d3522012-10-17 08:39:37 +0200846 pci_name(chip->pci),
Wu Fengguange310bb02009-08-01 19:18:45 +0800847 res, res_ex,
848 chip->last_cmd[addr]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849 }
850}
851
852/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800853static unsigned int azx_rirb_get_response(struct hda_bus *bus,
854 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100856 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200857 unsigned long timeout;
David Henningsson32cf4022012-05-04 11:05:55 +0200858 unsigned long loopcounter;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200859 int do_poll = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200861 again:
862 timeout = jiffies + msecs_to_jiffies(1000);
David Henningsson32cf4022012-05-04 11:05:55 +0200863
864 for (loopcounter = 0;; loopcounter++) {
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200865 if (chip->polling_mode || do_poll) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200866 spin_lock_irq(&chip->reg_lock);
867 azx_update_rirb(chip);
868 spin_unlock_irq(&chip->reg_lock);
869 }
Wu Fengguangdeadff12009-08-01 18:45:16 +0800870 if (!chip->rirb.cmds[addr]) {
Takashi Iwai2add9b922008-03-18 09:47:06 +0100871 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100872 bus->rirb_error = 0;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200873
874 if (!do_poll)
875 chip->poll_count = 0;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800876 return chip->rirb.res[addr]; /* the last value */
Takashi Iwai2add9b922008-03-18 09:47:06 +0100877 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100878 if (time_after(jiffies, timeout))
879 break;
David Henningsson32cf4022012-05-04 11:05:55 +0200880 if (bus->needs_damn_long_delay || loopcounter > 3000)
Takashi Iwai52987652008-01-16 16:09:47 +0100881 msleep(2); /* temporary workaround */
882 else {
883 udelay(10);
884 cond_resched();
885 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100886 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200887
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200888 if (!chip->polling_mode && chip->poll_count < 2) {
889 snd_printdd(SFX "azx_get_response timeout, "
890 "polling the codec once: last cmd=0x%08x\n",
891 chip->last_cmd[addr]);
892 do_poll = 1;
893 chip->poll_count++;
894 goto again;
895 }
896
897
Takashi Iwai23c4a882009-10-30 13:21:49 +0100898 if (!chip->polling_mode) {
899 snd_printk(KERN_WARNING SFX "azx_get_response timeout, "
900 "switching to polling mode: last cmd=0x%08x\n",
901 chip->last_cmd[addr]);
902 chip->polling_mode = 1;
903 goto again;
904 }
905
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200906 if (chip->msi) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200907 snd_printk(KERN_WARNING SFX "No response from codec, "
Wu Fengguangfeb27342009-08-01 19:17:14 +0800908 "disabling MSI: last cmd=0x%08x\n",
909 chip->last_cmd[addr]);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200910 free_irq(chip->irq, chip);
911 chip->irq = -1;
912 pci_disable_msi(chip->pci);
913 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100914 if (azx_acquire_irq(chip, 1) < 0) {
915 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200916 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100917 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200918 goto again;
919 }
920
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100921 if (chip->probing) {
922 /* If this critical timeout happens during the codec probing
923 * phase, this is likely an access to a non-existing codec
924 * slot. Better to return an error and reset the system.
925 */
926 return -1;
927 }
928
Takashi Iwai8dd78332009-06-02 01:16:07 +0200929 /* a fatal communication error; need either to reset or to fallback
930 * to the single_cmd mode
931 */
Takashi Iwaib6132912009-03-24 07:36:09 +0100932 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +0200933 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +0200934 bus->response_reset = 1;
935 return -1; /* give a chance to retry */
936 }
937
938 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
939 "switching to single_cmd mode: last cmd=0x%08x\n",
Wu Fengguangfeb27342009-08-01 19:17:14 +0800940 chip->last_cmd[addr]);
Takashi Iwai8dd78332009-06-02 01:16:07 +0200941 chip->single_cmd = 1;
942 bus->response_reset = 0;
Takashi Iwai1a696972009-11-07 09:49:04 +0100943 /* release CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +0200944 azx_free_cmd_io(chip);
Takashi Iwai1a696972009-11-07 09:49:04 +0100945 /* disable unsolicited responses */
946 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200947 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948}
949
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950/*
951 * Use the single immediate command instead of CORB/RIRB for simplicity
952 *
953 * Note: according to Intel, this is not preferred use. The command was
954 * intended for the BIOS only, and may get confused with unsolicited
955 * responses. So, we shouldn't use it for normal operation from the
956 * driver.
957 * I left the codes, however, for debugging/testing purposes.
958 */
959
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200960/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800961static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200962{
963 int timeout = 50;
964
965 while (timeout--) {
966 /* check IRV busy bit */
967 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
968 /* reuse rirb.res as the response return value */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800969 chip->rirb.res[addr] = azx_readl(chip, IR);
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200970 return 0;
971 }
972 udelay(1);
973 }
974 if (printk_ratelimit())
975 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
976 azx_readw(chip, IRS));
Wu Fengguangdeadff12009-08-01 18:45:16 +0800977 chip->rirb.res[addr] = -1;
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200978 return -EIO;
979}
980
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100982static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100984 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800985 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986 int timeout = 50;
987
Takashi Iwai8dd78332009-06-02 01:16:07 +0200988 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989 while (timeout--) {
990 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200991 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200993 azx_writew(chip, IRS, azx_readw(chip, IRS) |
994 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200996 azx_writew(chip, IRS, azx_readw(chip, IRS) |
997 ICH6_IRS_BUSY);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800998 return azx_single_wait_for_response(chip, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999 }
1000 udelay(1);
1001 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +01001002 if (printk_ratelimit())
1003 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
1004 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005 return -EIO;
1006}
1007
1008/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001009static unsigned int azx_single_get_response(struct hda_bus *bus,
1010 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001012 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +08001013 return chip->rirb.res[addr];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014}
1015
Takashi Iwai111d3af2006-02-16 18:17:58 +01001016/*
1017 * The below are the main callbacks from hda_codec.
1018 *
1019 * They are just the skeleton to call sub-callbacks according to the
1020 * current setting of chip->single_cmd.
1021 */
1022
1023/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001024static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001025{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001026 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +02001027
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001028 if (chip->disabled)
1029 return 0;
Wu Fengguangfeb27342009-08-01 19:17:14 +08001030 chip->last_cmd[azx_command_addr(val)] = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001031 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001032 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001033 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001034 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001035}
1036
1037/* get a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001038static unsigned int azx_get_response(struct hda_bus *bus,
1039 unsigned int addr)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001040{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001041 struct azx *chip = bus->private_data;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001042 if (chip->disabled)
1043 return 0;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001044 if (chip->single_cmd)
Wu Fengguangdeadff12009-08-01 18:45:16 +08001045 return azx_single_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001046 else
Wu Fengguangdeadff12009-08-01 18:45:16 +08001047 return azx_rirb_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001048}
1049
Takashi Iwai83012a72012-08-24 18:38:08 +02001050#ifdef CONFIG_PM
Takashi Iwai68467f52012-08-28 09:14:29 -07001051static void azx_power_notify(struct hda_bus *bus, bool power_up);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001052#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +01001053
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054/* reset codec link */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001055static int azx_reset(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056{
1057 int count;
1058
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001059 if (!full_reset)
1060 goto __skip;
1061
Danny Tholene8a7f132007-09-11 21:41:56 +02001062 /* clear STATESTS */
1063 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1064
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065 /* reset controller */
1066 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
1067
1068 count = 50;
1069 while (azx_readb(chip, GCTL) && --count)
1070 msleep(1);
1071
1072 /* delay for >= 100us for codec PLL to settle per spec
1073 * Rev 0.9 section 5.5.1
1074 */
1075 msleep(1);
1076
1077 /* Bring controller out of reset */
1078 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
1079
1080 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +02001081 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082 msleep(1);
1083
Pavel Machek927fc862006-08-31 17:03:43 +02001084 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085 msleep(1);
1086
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001087 __skip:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +02001089 if (!azx_readb(chip, GCTL)) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001090 snd_printd(SFX "azx_reset: controller not ready!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091 return -EBUSY;
1092 }
1093
Matt41e2fce2005-07-04 17:49:55 +02001094 /* Accept unsolicited responses */
Takashi Iwai1a696972009-11-07 09:49:04 +01001095 if (!chip->single_cmd)
1096 azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
1097 ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +02001098
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +02001100 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101 chip->codec_mask = azx_readw(chip, STATESTS);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001102 snd_printdd(SFX "codec_mask = 0x%x\n", chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103 }
1104
1105 return 0;
1106}
1107
1108
1109/*
1110 * Lowlevel interface
1111 */
1112
1113/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001114static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115{
1116 /* enable controller CIE and GIE */
1117 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
1118 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
1119}
1120
1121/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001122static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123{
1124 int i;
1125
1126 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001127 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001128 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129 azx_sd_writeb(azx_dev, SD_CTL,
1130 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
1131 }
1132
1133 /* disable SIE for all streams */
1134 azx_writeb(chip, INTCTL, 0);
1135
1136 /* disable controller CIE and GIE */
1137 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
1138 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
1139}
1140
1141/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001142static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143{
1144 int i;
1145
1146 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001147 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001148 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1150 }
1151
1152 /* clear STATESTS */
1153 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1154
1155 /* clear rirb status */
1156 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1157
1158 /* clear int status */
1159 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
1160}
1161
1162/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001163static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164{
Joseph Chan0e153472008-08-26 14:38:03 +02001165 /*
1166 * Before stream start, initialize parameter
1167 */
1168 azx_dev->insufficient = 1;
1169
Linus Torvalds1da177e2005-04-16 15:20:36 -07001170 /* enable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001171 azx_writel(chip, INTCTL,
1172 azx_readl(chip, INTCTL) | (1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173 /* set DMA start and interrupt mask */
1174 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1175 SD_CTL_DMA_START | SD_INT_MASK);
1176}
1177
Takashi Iwai1dddab42009-03-18 15:15:37 +01001178/* stop DMA */
1179static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001180{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001181 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1182 ~(SD_CTL_DMA_START | SD_INT_MASK));
1183 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +01001184}
1185
1186/* stop a stream */
1187static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
1188{
1189 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190 /* disable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001191 azx_writel(chip, INTCTL,
1192 azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193}
1194
1195
1196/*
Takashi Iwaicb53c622007-08-10 17:21:45 +02001197 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198 */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001199static void azx_init_chip(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200{
Takashi Iwaicb53c622007-08-10 17:21:45 +02001201 if (chip->initialized)
1202 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203
1204 /* reset controller */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001205 azx_reset(chip, full_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206
1207 /* initialize interrupts */
1208 azx_int_clear(chip);
1209 azx_int_enable(chip);
1210
1211 /* initialize the codec command I/O */
Takashi Iwai1a696972009-11-07 09:49:04 +01001212 if (!chip->single_cmd)
1213 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001215 /* program the position buffer */
1216 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001217 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +02001218
Takashi Iwaicb53c622007-08-10 17:21:45 +02001219 chip->initialized = 1;
1220}
1221
1222/*
1223 * initialize the PCI registers
1224 */
1225/* update bits in a PCI register byte */
1226static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
1227 unsigned char mask, unsigned char val)
1228{
1229 unsigned char data;
1230
1231 pci_read_config_byte(pci, reg, &data);
1232 data &= ~mask;
1233 data |= (val & mask);
1234 pci_write_config_byte(pci, reg, data);
1235}
1236
1237static void azx_init_pci(struct azx *chip)
1238{
1239 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
1240 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
1241 * Ensuring these bits are 0 clears playback static on some HD Audio
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001242 * codecs.
1243 * The PCI register TCSEL is defined in the Intel manuals.
Takashi Iwaicb53c622007-08-10 17:21:45 +02001244 */
Linus Torvalds46f2cc82011-05-27 19:45:28 -07001245 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001246 snd_printdd(SFX "Clearing TCSEL\n");
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001247 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001248 }
Takashi Iwaicb53c622007-08-10 17:21:45 +02001249
Takashi Iwai9477c582011-05-25 09:11:37 +02001250 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
1251 * we need to enable snoop.
1252 */
1253 if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001254 snd_printdd(SFX "Setting ATI snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001255 update_pci_byte(chip->pci,
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001256 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
1257 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001258 }
1259
1260 /* For NVIDIA HDA, enable snoop */
1261 if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001262 snd_printdd(SFX "Setting Nvidia snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001263 update_pci_byte(chip->pci,
1264 NVIDIA_HDA_TRANSREG_ADDR,
1265 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -07001266 update_pci_byte(chip->pci,
1267 NVIDIA_HDA_ISTRM_COH,
1268 0x01, NVIDIA_HDA_ENABLE_COHBIT);
1269 update_pci_byte(chip->pci,
1270 NVIDIA_HDA_OSTRM_COH,
1271 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Takashi Iwai9477c582011-05-25 09:11:37 +02001272 }
1273
1274 /* Enable SCH/PCH snoop if needed */
1275 if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001276 unsigned short snoop;
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001277 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001278 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
1279 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
1280 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
1281 if (!azx_snoop(chip))
1282 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
1283 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001284 pci_read_config_word(chip->pci,
1285 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001286 }
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001287 snd_printdd(SFX "SCH snoop: %s\n",
1288 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
1289 ? "Disabled" : "Enabled");
Vinod Gda3fca22005-09-13 18:49:12 +02001290 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291}
1292
1293
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001294static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1295
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296/*
1297 * interrupt handler
1298 */
David Howells7d12e782006-10-05 14:55:46 +01001299static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001301 struct azx *chip = dev_id;
1302 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303 u32 status;
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001304 u8 sd_status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001305 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001306
Mengdong Linb8dfc462012-08-23 17:32:30 +08001307#ifdef CONFIG_PM_RUNTIME
1308 if (chip->pci->dev.power.runtime_status != RPM_ACTIVE)
1309 return IRQ_NONE;
1310#endif
1311
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312 spin_lock(&chip->reg_lock);
1313
Dan Carpenter60911062012-05-18 10:36:11 +03001314 if (chip->disabled) {
1315 spin_unlock(&chip->reg_lock);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001316 return IRQ_NONE;
Dan Carpenter60911062012-05-18 10:36:11 +03001317 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001318
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319 status = azx_readl(chip, INTSTS);
1320 if (status == 0) {
1321 spin_unlock(&chip->reg_lock);
1322 return IRQ_NONE;
1323 }
1324
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001325 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326 azx_dev = &chip->azx_dev[i];
1327 if (status & azx_dev->sd_int_sta_mask) {
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001328 sd_status = azx_sd_readb(azx_dev, SD_STS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001329 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001330 if (!azx_dev->substream || !azx_dev->running ||
1331 !(sd_status & SD_INT_COMPLETE))
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001332 continue;
1333 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001334 ok = azx_position_ok(chip, azx_dev);
1335 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001336 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337 spin_unlock(&chip->reg_lock);
1338 snd_pcm_period_elapsed(azx_dev->substream);
1339 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001340 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001341 /* bogus IRQ, process it later */
1342 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001343 queue_work(chip->bus->workq,
1344 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345 }
1346 }
1347 }
1348
1349 /* clear rirb int */
1350 status = azx_readb(chip, RIRBSTS);
1351 if (status & RIRB_INT_MASK) {
Takashi Iwai14d34f12010-10-21 09:03:25 +02001352 if (status & RIRB_INT_RESPONSE) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001353 if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
Takashi Iwai14d34f12010-10-21 09:03:25 +02001354 udelay(80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355 azx_update_rirb(chip);
Takashi Iwai14d34f12010-10-21 09:03:25 +02001356 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001357 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1358 }
1359
1360#if 0
1361 /* clear state status int */
1362 if (azx_readb(chip, STATESTS) & 0x04)
1363 azx_writeb(chip, STATESTS, 0x04);
1364#endif
1365 spin_unlock(&chip->reg_lock);
1366
1367 return IRQ_HANDLED;
1368}
1369
1370
1371/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001372 * set up a BDL entry
1373 */
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001374static int setup_bdle(struct azx *chip,
1375 struct snd_pcm_substream *substream,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001376 struct azx_dev *azx_dev, u32 **bdlp,
1377 int ofs, int size, int with_ioc)
1378{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001379 u32 *bdl = *bdlp;
1380
1381 while (size > 0) {
1382 dma_addr_t addr;
1383 int chunk;
1384
1385 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1386 return -EINVAL;
1387
Takashi Iwai77a23f22008-08-21 13:00:13 +02001388 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001389 /* program the address field of the BDL entry */
1390 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001391 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001392 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001393 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001394 /* one BDLE cannot cross 4K boundary on CTHDA chips */
1395 if (chip->driver_caps & AZX_DCAPS_4K_BDLE_BOUNDARY) {
1396 u32 remain = 0x1000 - (ofs & 0xfff);
1397 if (chunk > remain)
1398 chunk = remain;
1399 }
Takashi Iwai675f25d2008-06-10 17:53:20 +02001400 bdl[2] = cpu_to_le32(chunk);
1401 /* program the IOC to enable interrupt
1402 * only when the whole fragment is processed
1403 */
1404 size -= chunk;
1405 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1406 bdl += 4;
1407 azx_dev->frags++;
1408 ofs += chunk;
1409 }
1410 *bdlp = bdl;
1411 return ofs;
1412}
1413
1414/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415 * set up BDL entries
1416 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001417static int azx_setup_periods(struct azx *chip,
1418 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001419 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001420{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001421 u32 *bdl;
1422 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001423 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001424
1425 /* reset BDL address */
1426 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1427 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1428
Takashi Iwai97b71c92009-03-18 15:09:13 +01001429 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001430 periods = azx_dev->bufsize / period_bytes;
1431
Linus Torvalds1da177e2005-04-16 15:20:36 -07001432 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001433 bdl = (u32 *)azx_dev->bdl.area;
1434 ofs = 0;
1435 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001436 pos_adj = bdl_pos_adj[chip->dev_index];
Takashi Iwai915bf292012-09-11 15:19:10 +02001437 if (!azx_dev->no_period_wakeup && pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001438 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001439 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001440 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001441 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001442 pos_adj = pos_align;
1443 else
1444 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1445 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001446 pos_adj = frames_to_bytes(runtime, pos_adj);
1447 if (pos_adj >= period_bytes) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001448 snd_printk(KERN_WARNING SFX "Too big adjustment %d\n",
Takashi Iwai555e2192008-06-10 17:53:34 +02001449 bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001450 pos_adj = 0;
1451 } else {
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001452 ofs = setup_bdle(chip, substream, azx_dev,
Takashi Iwai915bf292012-09-11 15:19:10 +02001453 &bdl, ofs, pos_adj, true);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001454 if (ofs < 0)
1455 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001456 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001457 } else
1458 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001459 for (i = 0; i < periods; i++) {
1460 if (i == periods - 1 && pos_adj)
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001461 ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001462 period_bytes - pos_adj, 0);
1463 else
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001464 ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001465 period_bytes,
Takashi Iwai915bf292012-09-11 15:19:10 +02001466 !azx_dev->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001467 if (ofs < 0)
1468 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001470 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001471
1472 error:
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001473 snd_printk(KERN_ERR SFX "Too many BDL entries: buffer=%d, period=%d\n",
Takashi Iwai675f25d2008-06-10 17:53:20 +02001474 azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001475 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001476}
1477
Takashi Iwai1dddab42009-03-18 15:15:37 +01001478/* reset stream */
1479static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001480{
1481 unsigned char val;
1482 int timeout;
1483
Takashi Iwai1dddab42009-03-18 15:15:37 +01001484 azx_stream_clear(chip, azx_dev);
1485
Takashi Iwaid01ce992007-07-27 16:52:19 +02001486 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1487 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001488 udelay(3);
1489 timeout = 300;
1490 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1491 --timeout)
1492 ;
1493 val &= ~SD_CTL_STREAM_RESET;
1494 azx_sd_writeb(azx_dev, SD_CTL, val);
1495 udelay(3);
1496
1497 timeout = 300;
1498 /* waiting for hardware to report that the stream is out of reset */
1499 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1500 --timeout)
1501 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001502
1503 /* reset first position - may not be synced with hw at this time */
1504 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001505}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506
Takashi Iwai1dddab42009-03-18 15:15:37 +01001507/*
1508 * set up the SD for streaming
1509 */
1510static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1511{
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001512 unsigned int val;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001513 /* make sure the run bit is zero for SD */
1514 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515 /* program the stream_tag */
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001516 val = azx_sd_readl(azx_dev, SD_CTL);
1517 val = (val & ~SD_CTL_STREAM_TAG_MASK) |
1518 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
1519 if (!azx_snoop(chip))
1520 val |= SD_CTL_TRAFFIC_PRIO;
1521 azx_sd_writel(azx_dev, SD_CTL, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522
1523 /* program the length of samples in cyclic buffer */
1524 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1525
1526 /* program the stream format */
1527 /* this value needs to be the same as the one programmed */
1528 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1529
1530 /* program the stream LVI (last valid index) of the BDL */
1531 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1532
1533 /* program the BDL address */
1534 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001535 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001537 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001539 /* enable the position buffer */
David Henningsson4cb36312010-09-30 10:12:50 +02001540 if (chip->position_fix[0] != POS_FIX_LPIB ||
1541 chip->position_fix[1] != POS_FIX_LPIB) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001542 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1543 azx_writel(chip, DPLBASE,
1544 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1545 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001546
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001548 azx_sd_writel(azx_dev, SD_CTL,
1549 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550
1551 return 0;
1552}
1553
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001554/*
1555 * Probe the given codec address
1556 */
1557static int probe_codec(struct azx *chip, int addr)
1558{
1559 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1560 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1561 unsigned int res;
1562
Wu Fengguanga678cde2009-08-01 18:46:46 +08001563 mutex_lock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001564 chip->probing = 1;
1565 azx_send_cmd(chip->bus, cmd);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001566 res = azx_get_response(chip->bus, addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001567 chip->probing = 0;
Wu Fengguanga678cde2009-08-01 18:46:46 +08001568 mutex_unlock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001569 if (res == -1)
1570 return -EIO;
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001571 snd_printdd(SFX "codec #%d probed OK\n", addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001572 return 0;
1573}
1574
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001575static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1576 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001577static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001578
Takashi Iwai8dd78332009-06-02 01:16:07 +02001579static void azx_bus_reset(struct hda_bus *bus)
1580{
1581 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001582
1583 bus->in_reset = 1;
1584 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001585 azx_init_chip(chip, 1);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001586#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001587 if (chip->initialized) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01001588 struct azx_pcm *p;
1589 list_for_each_entry(p, &chip->pcm_list, list)
1590 snd_pcm_suspend_all(p->pcm);
Takashi Iwai8dd78332009-06-02 01:16:07 +02001591 snd_hda_suspend(chip->bus);
1592 snd_hda_resume(chip->bus);
1593 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001594#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001595 bus->in_reset = 0;
1596}
1597
David Henningsson26a6cb62012-10-09 15:04:21 +02001598static int get_jackpoll_interval(struct azx *chip)
1599{
1600 int i = jackpoll_ms[chip->dev_index];
1601 unsigned int j;
1602 if (i == 0)
1603 return 0;
1604 if (i < 50 || i > 60000)
1605 j = 0;
1606 else
1607 j = msecs_to_jiffies(i);
1608 if (j == 0)
1609 snd_printk(KERN_WARNING SFX
1610 "jackpoll_ms value out of range: %d\n", i);
1611 return j;
1612}
1613
Linus Torvalds1da177e2005-04-16 15:20:36 -07001614/*
1615 * Codec initialization
1616 */
1617
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001618/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001619static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] DELAYED_INITDATA_MARK = {
Wei Ni7445dfc2010-03-03 15:05:53 +08001620 [AZX_DRIVER_NVIDIA] = 8,
Kailang Yangf2690022008-05-27 11:44:55 +02001621 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001622};
1623
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001624static int DELAYED_INIT_MARK azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001625{
1626 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001627 int c, codecs, err;
1628 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001629
1630 memset(&bus_temp, 0, sizeof(bus_temp));
1631 bus_temp.private_data = chip;
1632 bus_temp.modelname = model;
1633 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001634 bus_temp.ops.command = azx_send_cmd;
1635 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001636 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001637 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwai83012a72012-08-24 18:38:08 +02001638#ifdef CONFIG_PM
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001639 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001640 bus_temp.ops.pm_notify = azx_power_notify;
1641#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642
Takashi Iwaid01ce992007-07-27 16:52:19 +02001643 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1644 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001645 return err;
1646
Takashi Iwai9477c582011-05-25 09:11:37 +02001647 if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
1648 snd_printd(SFX "Enable delay in RIRB handling\n");
Wei Nidc9c8e22008-09-26 13:55:56 +08001649 chip->bus->needs_damn_long_delay = 1;
Takashi Iwai9477c582011-05-25 09:11:37 +02001650 }
Wei Nidc9c8e22008-09-26 13:55:56 +08001651
Takashi Iwai34c25352008-10-28 11:38:58 +01001652 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001653 max_slots = azx_max_codecs[chip->driver_type];
1654 if (!max_slots)
Wei Ni7445dfc2010-03-03 15:05:53 +08001655 max_slots = AZX_DEFAULT_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001656
1657 /* First try to probe all given codec slots */
1658 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001659 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001660 if (probe_codec(chip, c) < 0) {
1661 /* Some BIOSen give you wrong codec addresses
1662 * that don't exist
1663 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001664 snd_printk(KERN_WARNING SFX
1665 "Codec #%d probe error; "
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001666 "disabling it...\n", c);
1667 chip->codec_mask &= ~(1 << c);
1668 /* More badly, accessing to a non-existing
1669 * codec often screws up the controller chip,
Paul Menzel24481582010-02-08 20:37:26 +01001670 * and disturbs the further communications.
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001671 * Thus if an error occurs during probing,
1672 * better to reset the controller chip to
1673 * get back to the sanity state.
1674 */
1675 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001676 azx_init_chip(chip, 1);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001677 }
1678 }
1679 }
1680
Takashi Iwaid507cd62011-04-26 15:25:02 +02001681 /* AMD chipsets often cause the communication stalls upon certain
1682 * sequence like the pin-detection. It seems that forcing the synced
1683 * access works around the stall. Grrr...
1684 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001685 if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
1686 snd_printd(SFX "Enable sync_write for stable communication\n");
Takashi Iwaid507cd62011-04-26 15:25:02 +02001687 chip->bus->sync_write = 1;
1688 chip->bus->allow_bus_reset = 1;
1689 }
1690
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001691 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001692 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001693 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001694 struct hda_codec *codec;
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001695 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001696 if (err < 0)
1697 continue;
David Henningsson26a6cb62012-10-09 15:04:21 +02001698 codec->jackpoll_interval = get_jackpoll_interval(chip);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01001699 codec->beep_mode = chip->beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001700 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001701 }
1702 }
1703 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1705 return -ENXIO;
1706 }
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001707 return 0;
1708}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001709
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001710/* configure each codec instance */
1711static int __devinit azx_codec_configure(struct azx *chip)
1712{
1713 struct hda_codec *codec;
1714 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1715 snd_hda_codec_configure(codec);
1716 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001717 return 0;
1718}
1719
1720
1721/*
1722 * PCM support
1723 */
1724
1725/* assign a stream for the PCM */
Wu Fengguangef18bed2009-12-25 13:14:27 +08001726static inline struct azx_dev *
1727azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001728{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001729 int dev, i, nums;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001730 struct azx_dev *res = NULL;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001731 /* make a non-zero unique key for the substream */
1732 int key = (substream->pcm->device << 16) | (substream->number << 2) |
1733 (substream->stream + 1);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001734
1735 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001736 dev = chip->playback_index_offset;
1737 nums = chip->playback_streams;
1738 } else {
1739 dev = chip->capture_index_offset;
1740 nums = chip->capture_streams;
1741 }
1742 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001743 if (!chip->azx_dev[dev].opened) {
Wu Fengguangef18bed2009-12-25 13:14:27 +08001744 res = &chip->azx_dev[dev];
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001745 if (res->assigned_key == key)
Wu Fengguangef18bed2009-12-25 13:14:27 +08001746 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747 }
Wu Fengguangef18bed2009-12-25 13:14:27 +08001748 if (res) {
1749 res->opened = 1;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001750 res->assigned_key = key;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001751 }
1752 return res;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001753}
1754
1755/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001756static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001757{
1758 azx_dev->opened = 0;
1759}
1760
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001761static cycle_t azx_cc_read(const struct cyclecounter *cc)
1762{
1763 struct azx_dev *azx_dev = container_of(cc, struct azx_dev, azx_cc);
1764 struct snd_pcm_substream *substream = azx_dev->substream;
1765 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1766 struct azx *chip = apcm->chip;
1767
1768 return azx_readl(chip, WALLCLK);
1769}
1770
1771static void azx_timecounter_init(struct snd_pcm_substream *substream,
1772 bool force, cycle_t last)
1773{
1774 struct azx_dev *azx_dev = get_azx_dev(substream);
1775 struct timecounter *tc = &azx_dev->azx_tc;
1776 struct cyclecounter *cc = &azx_dev->azx_cc;
1777 u64 nsec;
1778
1779 cc->read = azx_cc_read;
1780 cc->mask = CLOCKSOURCE_MASK(32);
1781
1782 /*
1783 * Converting from 24 MHz to ns means applying a 125/3 factor.
1784 * To avoid any saturation issues in intermediate operations,
1785 * the 125 factor is applied first. The division is applied
1786 * last after reading the timecounter value.
1787 * Applying the 1/3 factor as part of the multiplication
1788 * requires at least 20 bits for a decent precision, however
1789 * overflows occur after about 4 hours or less, not a option.
1790 */
1791
1792 cc->mult = 125; /* saturation after 195 years */
1793 cc->shift = 0;
1794
1795 nsec = 0; /* audio time is elapsed time since trigger */
1796 timecounter_init(tc, cc, nsec);
1797 if (force)
1798 /*
1799 * force timecounter to use predefined value,
1800 * used for synchronized starts
1801 */
1802 tc->cycle_last = last;
1803}
1804
1805static int azx_get_wallclock_tstamp(struct snd_pcm_substream *substream,
1806 struct timespec *ts)
1807{
1808 struct azx_dev *azx_dev = get_azx_dev(substream);
1809 u64 nsec;
1810
1811 nsec = timecounter_read(&azx_dev->azx_tc);
1812 nsec = div_u64(nsec, 3); /* can be optimized */
1813
1814 *ts = ns_to_timespec(nsec);
1815
1816 return 0;
1817}
1818
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001819static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001820 .info = (SNDRV_PCM_INFO_MMAP |
1821 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001822 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1823 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001824 /* No full-resume yet implemented */
1825 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001826 SNDRV_PCM_INFO_PAUSE |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001827 SNDRV_PCM_INFO_SYNC_START |
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001828 SNDRV_PCM_INFO_HAS_WALL_CLOCK |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001829 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1831 .rates = SNDRV_PCM_RATE_48000,
1832 .rate_min = 48000,
1833 .rate_max = 48000,
1834 .channels_min = 2,
1835 .channels_max = 2,
1836 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1837 .period_bytes_min = 128,
1838 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1839 .periods_min = 2,
1840 .periods_max = AZX_MAX_FRAG,
1841 .fifo_size = 0,
1842};
1843
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001844static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001845{
1846 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1847 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001848 struct azx *chip = apcm->chip;
1849 struct azx_dev *azx_dev;
1850 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001851 unsigned long flags;
1852 int err;
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001853 int buff_step;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001854
Ingo Molnar62932df2006-01-16 16:34:20 +01001855 mutex_lock(&chip->open_mutex);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001856 azx_dev = azx_assign_device(chip, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001857 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001858 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001859 return -EBUSY;
1860 }
1861 runtime->hw = azx_pcm_hw;
1862 runtime->hw.channels_min = hinfo->channels_min;
1863 runtime->hw.channels_max = hinfo->channels_max;
1864 runtime->hw.formats = hinfo->formats;
1865 runtime->hw.rates = hinfo->rates;
1866 snd_pcm_limit_hw_rates(runtime);
1867 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001868
1869 /* avoid wrap-around with wall-clock */
1870 snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_TIME,
1871 20,
1872 178000000);
1873
Takashi Iwai52409aa2012-01-23 17:10:24 +01001874 if (chip->align_buffer_size)
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001875 /* constrain buffer sizes to be multiple of 128
1876 bytes. This is more efficient in terms of memory
1877 access but isn't required by the HDA spec and
1878 prevents users from specifying exact period/buffer
1879 sizes. For example for 44.1kHz, a period size set
1880 to 20ms will be rounded to 19.59ms. */
1881 buff_step = 128;
1882 else
1883 /* Don't enforce steps on buffer sizes, still need to
1884 be multiple of 4 bytes (HDA spec). Tested on Intel
1885 HDA controllers, may not work on all devices where
1886 option needs to be disabled */
1887 buff_step = 4;
1888
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001889 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001890 buff_step);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001891 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001892 buff_step);
Dylan Reidb4a91cf2012-06-15 19:36:23 -07001893 snd_hda_power_up_d3wait(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001894 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1895 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001896 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001897 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001898 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899 return err;
1900 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02001901 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02001902 /* sanity check */
1903 if (snd_BUG_ON(!runtime->hw.channels_min) ||
1904 snd_BUG_ON(!runtime->hw.channels_max) ||
1905 snd_BUG_ON(!runtime->hw.formats) ||
1906 snd_BUG_ON(!runtime->hw.rates)) {
1907 azx_release_device(azx_dev);
1908 hinfo->ops.close(hinfo, apcm->codec, substream);
1909 snd_hda_power_down(apcm->codec);
1910 mutex_unlock(&chip->open_mutex);
1911 return -EINVAL;
1912 }
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001913
1914 /* disable WALLCLOCK timestamps for capture streams
1915 until we figure out how to handle digital inputs */
1916 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
1917 runtime->hw.info &= ~SNDRV_PCM_INFO_HAS_WALL_CLOCK;
1918
Linus Torvalds1da177e2005-04-16 15:20:36 -07001919 spin_lock_irqsave(&chip->reg_lock, flags);
1920 azx_dev->substream = substream;
1921 azx_dev->running = 0;
1922 spin_unlock_irqrestore(&chip->reg_lock, flags);
1923
1924 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001925 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001926 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001927 return 0;
1928}
1929
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001930static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001931{
1932 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1933 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001934 struct azx *chip = apcm->chip;
1935 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001936 unsigned long flags;
1937
Ingo Molnar62932df2006-01-16 16:34:20 +01001938 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001939 spin_lock_irqsave(&chip->reg_lock, flags);
1940 azx_dev->substream = NULL;
1941 azx_dev->running = 0;
1942 spin_unlock_irqrestore(&chip->reg_lock, flags);
1943 azx_release_device(azx_dev);
1944 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001945 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001946 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001947 return 0;
1948}
1949
Takashi Iwaid01ce992007-07-27 16:52:19 +02001950static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1951 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001952{
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001953 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1954 struct azx *chip = apcm->chip;
1955 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001956 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001957 int ret;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001958
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001959 mark_runtime_wc(chip, azx_dev, runtime, false);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001960 azx_dev->bufsize = 0;
1961 azx_dev->period_bytes = 0;
1962 azx_dev->format_val = 0;
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001963 ret = snd_pcm_lib_malloc_pages(substream,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001964 params_buffer_bytes(hw_params));
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001965 if (ret < 0)
1966 return ret;
1967 mark_runtime_wc(chip, azx_dev, runtime, true);
1968 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001969}
1970
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001971static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001972{
1973 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001974 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001975 struct azx *chip = apcm->chip;
1976 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001977 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1978
1979 /* reset BDL address */
1980 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1981 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1982 azx_sd_writel(azx_dev, SD_CTL, 0);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001983 azx_dev->bufsize = 0;
1984 azx_dev->period_bytes = 0;
1985 azx_dev->format_val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001986
Takashi Iwaieb541332010-08-06 13:48:11 +02001987 snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001988
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001989 mark_runtime_wc(chip, azx_dev, runtime, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001990 return snd_pcm_lib_free_pages(substream);
1991}
1992
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001993static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001994{
1995 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001996 struct azx *chip = apcm->chip;
1997 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001998 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001999 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002000 unsigned int bufsize, period_bytes, format_val, stream_tag;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002001 int err;
Stephen Warren7c935972011-06-01 11:14:17 -06002002 struct hda_spdif_out *spdif =
2003 snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
2004 unsigned short ctls = spdif ? spdif->ctls : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002005
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002006 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002007 format_val = snd_hda_calc_stream_format(runtime->rate,
2008 runtime->channels,
2009 runtime->format,
Anssi Hannula32c168c2010-08-03 13:28:57 +03002010 hinfo->maxbps,
Stephen Warren7c935972011-06-01 11:14:17 -06002011 ctls);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002012 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02002013 snd_printk(KERN_ERR SFX
2014 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002015 runtime->rate, runtime->channels, runtime->format);
2016 return -EINVAL;
2017 }
2018
Takashi Iwai97b71c92009-03-18 15:09:13 +01002019 bufsize = snd_pcm_lib_buffer_bytes(substream);
2020 period_bytes = snd_pcm_lib_period_bytes(substream);
2021
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002022 snd_printdd(SFX "azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
Takashi Iwai97b71c92009-03-18 15:09:13 +01002023 bufsize, format_val);
2024
2025 if (bufsize != azx_dev->bufsize ||
2026 period_bytes != azx_dev->period_bytes ||
Takashi Iwai915bf292012-09-11 15:19:10 +02002027 format_val != azx_dev->format_val ||
2028 runtime->no_period_wakeup != azx_dev->no_period_wakeup) {
Takashi Iwai97b71c92009-03-18 15:09:13 +01002029 azx_dev->bufsize = bufsize;
2030 azx_dev->period_bytes = period_bytes;
2031 azx_dev->format_val = format_val;
Takashi Iwai915bf292012-09-11 15:19:10 +02002032 azx_dev->no_period_wakeup = runtime->no_period_wakeup;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002033 err = azx_setup_periods(chip, substream, azx_dev);
2034 if (err < 0)
2035 return err;
2036 }
2037
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002038 /* wallclk has 24Mhz clock source */
2039 azx_dev->period_wallclk = (((runtime->period_size * 24000) /
2040 runtime->rate) * 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002041 azx_setup_controller(chip, azx_dev);
2042 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
2043 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
2044 else
2045 azx_dev->fifo_size = 0;
2046
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002047 stream_tag = azx_dev->stream_tag;
2048 /* CA-IBG chips need the playback stream starting from 1 */
Takashi Iwai9477c582011-05-25 09:11:37 +02002049 if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002050 stream_tag > chip->capture_streams)
2051 stream_tag -= chip->capture_streams;
2052 return snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
Takashi Iwaieb541332010-08-06 13:48:11 +02002053 azx_dev->format_val, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002054}
2055
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002056static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002057{
2058 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002059 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002060 struct azx_dev *azx_dev;
2061 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002062 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002063 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002064
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002065 azx_dev = get_azx_dev(substream);
2066 trace_azx_pcm_trigger(chip, azx_dev, cmd);
2067
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002069 case SNDRV_PCM_TRIGGER_START:
2070 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002071 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
2072 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002073 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002074 break;
2075 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02002076 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002077 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002078 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002079 break;
2080 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002081 return -EINVAL;
2082 }
2083
2084 snd_pcm_group_for_each_entry(s, substream) {
2085 if (s->pcm->card != substream->pcm->card)
2086 continue;
2087 azx_dev = get_azx_dev(s);
2088 sbits |= 1 << azx_dev->index;
2089 nsync++;
2090 snd_pcm_trigger_done(s, substream);
2091 }
2092
2093 spin_lock(&chip->reg_lock);
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002094
2095 /* first, set SYNC bits of corresponding streams */
2096 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
2097 azx_writel(chip, OLD_SSYNC,
2098 azx_readl(chip, OLD_SSYNC) | sbits);
2099 else
2100 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);
2101
Takashi Iwai850f0e52008-03-18 17:11:05 +01002102 snd_pcm_group_for_each_entry(s, substream) {
2103 if (s->pcm->card != substream->pcm->card)
2104 continue;
2105 azx_dev = get_azx_dev(s);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002106 if (start) {
2107 azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
2108 if (!rstart)
2109 azx_dev->start_wallclk -=
2110 azx_dev->period_wallclk;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002111 azx_stream_start(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002112 } else {
Takashi Iwai850f0e52008-03-18 17:11:05 +01002113 azx_stream_stop(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002114 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01002115 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002116 }
2117 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002118 if (start) {
Takashi Iwai850f0e52008-03-18 17:11:05 +01002119 /* wait until all FIFOs get ready */
2120 for (timeout = 5000; timeout; timeout--) {
2121 nwait = 0;
2122 snd_pcm_group_for_each_entry(s, substream) {
2123 if (s->pcm->card != substream->pcm->card)
2124 continue;
2125 azx_dev = get_azx_dev(s);
2126 if (!(azx_sd_readb(azx_dev, SD_STS) &
2127 SD_STS_FIFO_READY))
2128 nwait++;
2129 }
2130 if (!nwait)
2131 break;
2132 cpu_relax();
2133 }
2134 } else {
2135 /* wait until all RUN bits are cleared */
2136 for (timeout = 5000; timeout; timeout--) {
2137 nwait = 0;
2138 snd_pcm_group_for_each_entry(s, substream) {
2139 if (s->pcm->card != substream->pcm->card)
2140 continue;
2141 azx_dev = get_azx_dev(s);
2142 if (azx_sd_readb(azx_dev, SD_CTL) &
2143 SD_CTL_DMA_START)
2144 nwait++;
2145 }
2146 if (!nwait)
2147 break;
2148 cpu_relax();
2149 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002150 }
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002151 spin_lock(&chip->reg_lock);
2152 /* reset SYNC bits */
2153 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
2154 azx_writel(chip, OLD_SSYNC,
2155 azx_readl(chip, OLD_SSYNC) & ~sbits);
2156 else
2157 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05002158 if (start) {
2159 azx_timecounter_init(substream, 0, 0);
2160 if (nsync > 1) {
2161 cycle_t cycle_last;
2162
2163 /* same start cycle for master and group */
2164 azx_dev = get_azx_dev(substream);
2165 cycle_last = azx_dev->azx_tc.cycle_last;
2166
2167 snd_pcm_group_for_each_entry(s, substream) {
2168 if (s->pcm->card != substream->pcm->card)
2169 continue;
2170 azx_timecounter_init(s, 1, cycle_last);
2171 }
2172 }
2173 }
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002174 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002175 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002176}
2177
Joseph Chan0e153472008-08-26 14:38:03 +02002178/* get the current DMA position with correction on VIA chips */
2179static unsigned int azx_via_get_position(struct azx *chip,
2180 struct azx_dev *azx_dev)
2181{
2182 unsigned int link_pos, mini_pos, bound_pos;
2183 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
2184 unsigned int fifo_size;
2185
2186 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaib4a655e2011-06-07 12:26:56 +02002187 if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Joseph Chan0e153472008-08-26 14:38:03 +02002188 /* Playback, no problem using link position */
2189 return link_pos;
2190 }
2191
2192 /* Capture */
2193 /* For new chipset,
2194 * use mod to get the DMA position just like old chipset
2195 */
2196 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
2197 mod_dma_pos %= azx_dev->period_bytes;
2198
2199 /* azx_dev->fifo_size can't get FIFO size of in stream.
2200 * Get from base address + offset.
2201 */
2202 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
2203
2204 if (azx_dev->insufficient) {
2205 /* Link position never gather than FIFO size */
2206 if (link_pos <= fifo_size)
2207 return 0;
2208
2209 azx_dev->insufficient = 0;
2210 }
2211
2212 if (link_pos <= fifo_size)
2213 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
2214 else
2215 mini_pos = link_pos - fifo_size;
2216
2217 /* Find nearest previous boudary */
2218 mod_mini_pos = mini_pos % azx_dev->period_bytes;
2219 mod_link_pos = link_pos % azx_dev->period_bytes;
2220 if (mod_link_pos >= fifo_size)
2221 bound_pos = link_pos - mod_link_pos;
2222 else if (mod_dma_pos >= mod_mini_pos)
2223 bound_pos = mini_pos - mod_mini_pos;
2224 else {
2225 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
2226 if (bound_pos >= azx_dev->bufsize)
2227 bound_pos = 0;
2228 }
2229
2230 /* Calculate real DMA position we want */
2231 return bound_pos + mod_dma_pos;
2232}
2233
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002234static unsigned int azx_get_position(struct azx *chip,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002235 struct azx_dev *azx_dev,
2236 bool with_check)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002237{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002238 unsigned int pos;
David Henningsson4cb36312010-09-30 10:12:50 +02002239 int stream = azx_dev->substream->stream;
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002240 int delay = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002241
David Henningsson4cb36312010-09-30 10:12:50 +02002242 switch (chip->position_fix[stream]) {
2243 case POS_FIX_LPIB:
2244 /* read LPIB */
2245 pos = azx_sd_readl(azx_dev, SD_LPIB);
2246 break;
2247 case POS_FIX_VIACOMBO:
Joseph Chan0e153472008-08-26 14:38:03 +02002248 pos = azx_via_get_position(chip, azx_dev);
David Henningsson4cb36312010-09-30 10:12:50 +02002249 break;
2250 default:
2251 /* use the position buffer */
2252 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002253 if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
Takashi Iwaia8103642011-06-07 12:23:23 +02002254 if (!pos || pos == (u32)-1) {
2255 printk(KERN_WARNING
2256 "hda-intel: Invalid position buffer, "
2257 "using LPIB read method instead.\n");
2258 chip->position_fix[stream] = POS_FIX_LPIB;
2259 pos = azx_sd_readl(azx_dev, SD_LPIB);
2260 } else
2261 chip->position_fix[stream] = POS_FIX_POSBUF;
2262 }
2263 break;
Takashi Iwaic74db862005-05-12 14:26:27 +02002264 }
David Henningsson4cb36312010-09-30 10:12:50 +02002265
Linus Torvalds1da177e2005-04-16 15:20:36 -07002266 if (pos >= azx_dev->bufsize)
2267 pos = 0;
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002268
2269 /* calculate runtime delay from LPIB */
2270 if (azx_dev->substream->runtime &&
2271 chip->position_fix[stream] == POS_FIX_POSBUF &&
2272 (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
2273 unsigned int lpib_pos = azx_sd_readl(azx_dev, SD_LPIB);
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002274 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
2275 delay = pos - lpib_pos;
2276 else
2277 delay = lpib_pos - pos;
2278 if (delay < 0)
2279 delay += azx_dev->bufsize;
2280 if (delay >= azx_dev->period_bytes) {
2281 snd_printdd("delay %d > period_bytes %d\n",
2282 delay, azx_dev->period_bytes);
2283 delay = 0; /* something is wrong */
2284 }
2285 azx_dev->substream->runtime->delay =
2286 bytes_to_frames(azx_dev->substream->runtime, delay);
2287 }
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002288 trace_azx_get_position(chip, azx_dev, pos, delay);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002289 return pos;
2290}
2291
2292static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
2293{
2294 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2295 struct azx *chip = apcm->chip;
2296 struct azx_dev *azx_dev = get_azx_dev(substream);
2297 return bytes_to_frames(substream->runtime,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002298 azx_get_position(chip, azx_dev, false));
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002299}
2300
2301/*
2302 * Check whether the current DMA position is acceptable for updating
2303 * periods. Returns non-zero if it's OK.
2304 *
2305 * Many HD-audio controllers appear pretty inaccurate about
2306 * the update-IRQ timing. The IRQ is issued before actually the
2307 * data is processed. So, we need to process it afterwords in a
2308 * workqueue.
2309 */
2310static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
2311{
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002312 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002313 unsigned int pos;
2314
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002315 wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
2316 if (wallclk < (azx_dev->period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002317 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002318
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002319 pos = azx_get_position(chip, azx_dev, true);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002320
Takashi Iwaid6d8bf52010-02-12 18:17:06 +01002321 if (WARN_ONCE(!azx_dev->period_bytes,
2322 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002323 return -1; /* this shouldn't happen! */
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002324 if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002325 pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
2326 /* NG - it's below the first next period boundary */
2327 return bdl_pos_adj[chip->dev_index] ? 0 : -1;
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002328 azx_dev->start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002329 return 1; /* OK, it's fine */
2330}
2331
2332/*
2333 * The work for pending PCM period updates.
2334 */
2335static void azx_irq_pending_work(struct work_struct *work)
2336{
2337 struct azx *chip = container_of(work, struct azx, irq_pending_work);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002338 int i, pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002339
Takashi Iwaia6a950a2008-06-10 17:53:35 +02002340 if (!chip->irq_pending_warned) {
2341 printk(KERN_WARNING
2342 "hda-intel: IRQ timing workaround is activated "
2343 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
2344 chip->card->number);
2345 chip->irq_pending_warned = 1;
2346 }
2347
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002348 for (;;) {
2349 pending = 0;
2350 spin_lock_irq(&chip->reg_lock);
2351 for (i = 0; i < chip->num_streams; i++) {
2352 struct azx_dev *azx_dev = &chip->azx_dev[i];
2353 if (!azx_dev->irq_pending ||
2354 !azx_dev->substream ||
2355 !azx_dev->running)
2356 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002357 ok = azx_position_ok(chip, azx_dev);
2358 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002359 azx_dev->irq_pending = 0;
2360 spin_unlock(&chip->reg_lock);
2361 snd_pcm_period_elapsed(azx_dev->substream);
2362 spin_lock(&chip->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002363 } else if (ok < 0) {
2364 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002365 } else
2366 pending++;
2367 }
2368 spin_unlock_irq(&chip->reg_lock);
2369 if (!pending)
2370 return;
Takashi Iwai08af4952010-08-03 14:39:04 +02002371 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002372 }
2373}
2374
2375/* clear irq_pending flags and assure no on-going workq */
2376static void azx_clear_irq_pending(struct azx *chip)
2377{
2378 int i;
2379
2380 spin_lock_irq(&chip->reg_lock);
2381 for (i = 0; i < chip->num_streams; i++)
2382 chip->azx_dev[i].irq_pending = 0;
2383 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002384}
2385
Takashi Iwai27fe48d2011-09-28 17:16:09 +02002386#ifdef CONFIG_X86
2387static int azx_pcm_mmap(struct snd_pcm_substream *substream,
2388 struct vm_area_struct *area)
2389{
2390 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2391 struct azx *chip = apcm->chip;
2392 if (!azx_snoop(chip))
2393 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2394 return snd_pcm_lib_default_mmap(substream, area);
2395}
2396#else
2397#define azx_pcm_mmap NULL
2398#endif
2399
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002400static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002401 .open = azx_pcm_open,
2402 .close = azx_pcm_close,
2403 .ioctl = snd_pcm_lib_ioctl,
2404 .hw_params = azx_pcm_hw_params,
2405 .hw_free = azx_pcm_hw_free,
2406 .prepare = azx_pcm_prepare,
2407 .trigger = azx_pcm_trigger,
2408 .pointer = azx_pcm_pointer,
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05002409 .wall_clock = azx_get_wallclock_tstamp,
Takashi Iwai27fe48d2011-09-28 17:16:09 +02002410 .mmap = azx_pcm_mmap,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002411 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002412};
2413
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002414static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002415{
Takashi Iwai176d5332008-07-30 15:01:44 +02002416 struct azx_pcm *apcm = pcm->private_data;
2417 if (apcm) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002418 list_del(&apcm->list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002419 kfree(apcm);
2420 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002421}
2422
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002423#define MAX_PREALLOC_SIZE (32 * 1024 * 1024)
2424
Takashi Iwai176d5332008-07-30 15:01:44 +02002425static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002426azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
2427 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002428{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002429 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002430 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002431 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02002432 int pcm_dev = cpcm->device;
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002433 unsigned int size;
Takashi Iwai176d5332008-07-30 15:01:44 +02002434 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002435
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002436 list_for_each_entry(apcm, &chip->pcm_list, list) {
2437 if (apcm->pcm->device == pcm_dev) {
2438 snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
2439 return -EBUSY;
2440 }
Takashi Iwai176d5332008-07-30 15:01:44 +02002441 }
2442 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
2443 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
2444 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002445 &pcm);
2446 if (err < 0)
2447 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02002448 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02002449 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002450 if (apcm == NULL)
2451 return -ENOMEM;
2452 apcm->chip = chip;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002453 apcm->pcm = pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002454 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002455 pcm->private_data = apcm;
2456 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02002457 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
2458 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002459 list_add_tail(&apcm->list, &chip->pcm_list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002460 cpcm->pcm = pcm;
2461 for (s = 0; s < 2; s++) {
2462 apcm->hinfo[s] = &cpcm->stream[s];
2463 if (cpcm->stream[s].substreams)
2464 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
2465 }
2466 /* buffer pre-allocation */
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002467 size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
2468 if (size > MAX_PREALLOC_SIZE)
2469 size = MAX_PREALLOC_SIZE;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002470 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002471 snd_dma_pci_data(chip->pci),
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002472 size, MAX_PREALLOC_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002473 return 0;
2474}
2475
2476/*
2477 * mixer creation - all stuff is implemented in hda module
2478 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002479static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002480{
2481 return snd_hda_build_controls(chip->bus);
2482}
2483
2484
2485/*
2486 * initialize SD streams
2487 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002488static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002489{
2490 int i;
2491
2492 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02002493 * assign the starting bdl address to each stream (device)
2494 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07002495 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002496 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002497 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02002498 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002499 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
2500 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
2501 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
2502 azx_dev->sd_int_sta_mask = 1 << i;
2503 /* stream tag: must be non-zero and unique */
2504 azx_dev->index = i;
2505 azx_dev->stream_tag = i + 1;
2506 }
2507
2508 return 0;
2509}
2510
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002511static int azx_acquire_irq(struct azx *chip, int do_disconnect)
2512{
Takashi Iwai437a5a42006-11-21 12:14:23 +01002513 if (request_irq(chip->pci->irq, azx_interrupt,
2514 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai934c2b62011-06-10 16:36:37 +02002515 KBUILD_MODNAME, chip)) {
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002516 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
2517 "disabling device\n", chip->pci->irq);
2518 if (do_disconnect)
2519 snd_card_disconnect(chip->card);
2520 return -1;
2521 }
2522 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01002523 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002524 return 0;
2525}
2526
Linus Torvalds1da177e2005-04-16 15:20:36 -07002527
Takashi Iwaicb53c622007-08-10 17:21:45 +02002528static void azx_stop_chip(struct azx *chip)
2529{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02002530 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002531 return;
2532
2533 /* disable interrupts */
2534 azx_int_disable(chip);
2535 azx_int_clear(chip);
2536
2537 /* disable CORB/RIRB */
2538 azx_free_cmd_io(chip);
2539
2540 /* disable position buffer */
2541 azx_writel(chip, DPLBASE, 0);
2542 azx_writel(chip, DPUBASE, 0);
2543
2544 chip->initialized = 0;
2545}
2546
Takashi Iwai83012a72012-08-24 18:38:08 +02002547#ifdef CONFIG_PM
Takashi Iwaicb53c622007-08-10 17:21:45 +02002548/* power-up/down the controller */
Takashi Iwai68467f52012-08-28 09:14:29 -07002549static void azx_power_notify(struct hda_bus *bus, bool power_up)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002550{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002551 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002552
Takashi Iwai68467f52012-08-28 09:14:29 -07002553 if (power_up)
Mengdong Linb8dfc462012-08-23 17:32:30 +08002554 pm_runtime_get_sync(&chip->pci->dev);
2555 else
2556 pm_runtime_put_sync(&chip->pci->dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002557}
Takashi Iwai65fcd412012-08-14 17:13:32 +02002558
2559static DEFINE_MUTEX(card_list_lock);
2560static LIST_HEAD(card_list);
2561
2562static void azx_add_card_list(struct azx *chip)
2563{
2564 mutex_lock(&card_list_lock);
2565 list_add(&chip->list, &card_list);
2566 mutex_unlock(&card_list_lock);
2567}
2568
2569static void azx_del_card_list(struct azx *chip)
2570{
2571 mutex_lock(&card_list_lock);
2572 list_del_init(&chip->list);
2573 mutex_unlock(&card_list_lock);
2574}
2575
2576/* trigger power-save check at writing parameter */
2577static int param_set_xint(const char *val, const struct kernel_param *kp)
2578{
2579 struct azx *chip;
2580 struct hda_codec *c;
2581 int prev = power_save;
2582 int ret = param_set_int(val, kp);
2583
2584 if (ret || prev == power_save)
2585 return ret;
2586
2587 mutex_lock(&card_list_lock);
2588 list_for_each_entry(chip, &card_list, list) {
2589 if (!chip->bus || chip->disabled)
2590 continue;
2591 list_for_each_entry(c, &chip->bus->codec_list, list)
2592 snd_hda_power_sync(c);
2593 }
2594 mutex_unlock(&card_list_lock);
2595 return 0;
2596}
2597#else
2598#define azx_add_card_list(chip) /* NOP */
2599#define azx_del_card_list(chip) /* NOP */
Takashi Iwai83012a72012-08-24 18:38:08 +02002600#endif /* CONFIG_PM */
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002601
Takashi Iwai7ccbde52012-08-14 18:10:09 +02002602#if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO)
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002603/*
2604 * power management
2605 */
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002606static int azx_suspend(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002607{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002608 struct pci_dev *pci = to_pci_dev(dev);
2609 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002610 struct azx *chip = card->private_data;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002611 struct azx_pcm *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002612
Takashi Iwai421a1252005-11-17 16:11:09 +01002613 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002614 azx_clear_irq_pending(chip);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002615 list_for_each_entry(p, &chip->pcm_list, list)
2616 snd_pcm_suspend_all(p->pcm);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002617 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002618 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002619 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002620 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002621 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002622 chip->irq = -1;
2623 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002624 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002625 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002626 pci_disable_device(pci);
2627 pci_save_state(pci);
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002628 pci_set_power_state(pci, PCI_D3hot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002629 return 0;
2630}
2631
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002632static int azx_resume(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002633{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002634 struct pci_dev *pci = to_pci_dev(dev);
2635 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002636 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002637
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002638 pci_set_power_state(pci, PCI_D0);
2639 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002640 if (pci_enable_device(pci) < 0) {
2641 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2642 "disabling device\n");
2643 snd_card_disconnect(card);
2644 return -EIO;
2645 }
2646 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002647 if (chip->msi)
2648 if (pci_enable_msi(pci) < 0)
2649 chip->msi = 0;
2650 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002651 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002652 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002653
Takashi Iwai7f308302012-05-08 16:52:23 +02002654 azx_init_chip(chip, 1);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002655
Linus Torvalds1da177e2005-04-16 15:20:36 -07002656 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002657 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002658 return 0;
2659}
Mengdong Linb8dfc462012-08-23 17:32:30 +08002660#endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */
2661
2662#ifdef CONFIG_PM_RUNTIME
2663static int azx_runtime_suspend(struct device *dev)
2664{
2665 struct snd_card *card = dev_get_drvdata(dev);
2666 struct azx *chip = card->private_data;
2667
2668 if (!power_save_controller)
2669 return -EAGAIN;
2670
2671 azx_stop_chip(chip);
2672 azx_clear_irq_pending(chip);
2673 return 0;
2674}
2675
2676static int azx_runtime_resume(struct device *dev)
2677{
2678 struct snd_card *card = dev_get_drvdata(dev);
2679 struct azx *chip = card->private_data;
2680
2681 azx_init_pci(chip);
2682 azx_init_chip(chip, 1);
2683 return 0;
2684}
2685#endif /* CONFIG_PM_RUNTIME */
2686
2687#ifdef CONFIG_PM
2688static const struct dev_pm_ops azx_pm = {
2689 SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
2690 SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, NULL)
2691};
2692
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002693#define AZX_PM_OPS &azx_pm
2694#else
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002695#define AZX_PM_OPS NULL
Mengdong Linb8dfc462012-08-23 17:32:30 +08002696#endif /* CONFIG_PM */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002697
2698
2699/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002700 * reboot notifier for hang-up problem at power-down
2701 */
2702static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2703{
2704 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
Takashi Iwaifb8d1a32009-11-10 16:02:29 +01002705 snd_hda_bus_reboot_notify(chip->bus);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002706 azx_stop_chip(chip);
2707 return NOTIFY_OK;
2708}
2709
2710static void azx_notifier_register(struct azx *chip)
2711{
2712 chip->reboot_notifier.notifier_call = azx_halt;
2713 register_reboot_notifier(&chip->reboot_notifier);
2714}
2715
2716static void azx_notifier_unregister(struct azx *chip)
2717{
2718 if (chip->reboot_notifier.notifier_call)
2719 unregister_reboot_notifier(&chip->reboot_notifier);
2720}
2721
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002722static int DELAYED_INIT_MARK azx_first_init(struct azx *chip);
2723static int DELAYED_INIT_MARK azx_probe_continue(struct azx *chip);
2724
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002725#ifdef SUPPORT_VGA_SWITCHEROO
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002726static struct pci_dev __devinit *get_bound_vga(struct pci_dev *pci);
2727
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002728static void azx_vs_set_state(struct pci_dev *pci,
2729 enum vga_switcheroo_state state)
2730{
2731 struct snd_card *card = pci_get_drvdata(pci);
2732 struct azx *chip = card->private_data;
2733 bool disabled;
2734
2735 if (chip->init_failed)
2736 return;
2737
2738 disabled = (state == VGA_SWITCHEROO_OFF);
2739 if (chip->disabled == disabled)
2740 return;
2741
2742 if (!chip->bus) {
2743 chip->disabled = disabled;
2744 if (!disabled) {
2745 snd_printk(KERN_INFO SFX
2746 "%s: Start delayed initialization\n",
2747 pci_name(chip->pci));
2748 if (azx_first_init(chip) < 0 ||
2749 azx_probe_continue(chip) < 0) {
2750 snd_printk(KERN_ERR SFX
2751 "%s: initialization error\n",
2752 pci_name(chip->pci));
2753 chip->init_failed = true;
2754 }
2755 }
2756 } else {
2757 snd_printk(KERN_INFO SFX
2758 "%s %s via VGA-switcheroo\n",
2759 disabled ? "Disabling" : "Enabling",
2760 pci_name(chip->pci));
2761 if (disabled) {
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002762 azx_suspend(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002763 chip->disabled = true;
Takashi Iwai128960a2012-10-12 17:28:18 +02002764 if (snd_hda_lock_devices(chip->bus))
2765 snd_printk(KERN_WARNING SFX
2766 "Cannot lock devices!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002767 } else {
2768 snd_hda_unlock_devices(chip->bus);
2769 chip->disabled = false;
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002770 azx_resume(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002771 }
2772 }
2773}
2774
2775static bool azx_vs_can_switch(struct pci_dev *pci)
2776{
2777 struct snd_card *card = pci_get_drvdata(pci);
2778 struct azx *chip = card->private_data;
2779
2780 if (chip->init_failed)
2781 return false;
2782 if (chip->disabled || !chip->bus)
2783 return true;
2784 if (snd_hda_lock_devices(chip->bus))
2785 return false;
2786 snd_hda_unlock_devices(chip->bus);
2787 return true;
2788}
2789
2790static void __devinit init_vga_switcheroo(struct azx *chip)
2791{
2792 struct pci_dev *p = get_bound_vga(chip->pci);
2793 if (p) {
2794 snd_printk(KERN_INFO SFX
2795 "%s: Handle VGA-switcheroo audio client\n",
2796 pci_name(chip->pci));
2797 chip->use_vga_switcheroo = 1;
2798 pci_dev_put(p);
2799 }
2800}
2801
2802static const struct vga_switcheroo_client_ops azx_vs_ops = {
2803 .set_gpu_state = azx_vs_set_state,
2804 .can_switch = azx_vs_can_switch,
2805};
2806
2807static int __devinit register_vga_switcheroo(struct azx *chip)
2808{
Takashi Iwai128960a2012-10-12 17:28:18 +02002809 int err;
2810
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002811 if (!chip->use_vga_switcheroo)
2812 return 0;
2813 /* FIXME: currently only handling DIS controller
2814 * is there any machine with two switchable HDMI audio controllers?
2815 */
Takashi Iwai128960a2012-10-12 17:28:18 +02002816 err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002817 VGA_SWITCHEROO_DIS,
2818 chip->bus != NULL);
Takashi Iwai128960a2012-10-12 17:28:18 +02002819 if (err < 0)
2820 return err;
2821 chip->vga_switcheroo_registered = 1;
2822 return 0;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002823}
2824#else
2825#define init_vga_switcheroo(chip) /* NOP */
2826#define register_vga_switcheroo(chip) 0
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002827#define check_hdmi_disabled(pci) false
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002828#endif /* SUPPORT_VGA_SWITCHER */
2829
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002830/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002831 * destructor
2832 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002833static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002834{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002835 int i;
2836
Takashi Iwai65fcd412012-08-14 17:13:32 +02002837 azx_del_card_list(chip);
2838
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002839 azx_notifier_unregister(chip);
2840
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002841 if (use_vga_switcheroo(chip)) {
2842 if (chip->disabled && chip->bus)
2843 snd_hda_unlock_devices(chip->bus);
Takashi Iwai128960a2012-10-12 17:28:18 +02002844 if (chip->vga_switcheroo_registered)
2845 vga_switcheroo_unregister_client(chip->pci);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002846 }
2847
Takashi Iwaice43fba2005-05-30 20:33:44 +02002848 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002849 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002850 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002851 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002852 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002853 }
2854
Jeff Garzikf000fd82008-04-22 13:50:34 +02002855 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002856 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002857 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02002858 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02002859 if (chip->remap_addr)
2860 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002861
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002862 if (chip->azx_dev) {
2863 for (i = 0; i < chip->num_streams; i++)
Takashi Iwai27fe48d2011-09-28 17:16:09 +02002864 if (chip->azx_dev[i].bdl.area) {
2865 mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002866 snd_dma_free_pages(&chip->azx_dev[i].bdl);
Takashi Iwai27fe48d2011-09-28 17:16:09 +02002867 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002868 }
Takashi Iwai27fe48d2011-09-28 17:16:09 +02002869 if (chip->rb.area) {
2870 mark_pages_wc(chip, &chip->rb, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002871 snd_dma_free_pages(&chip->rb);
Takashi Iwai27fe48d2011-09-28 17:16:09 +02002872 }
2873 if (chip->posbuf.area) {
2874 mark_pages_wc(chip, &chip->posbuf, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002875 snd_dma_free_pages(&chip->posbuf);
Takashi Iwai27fe48d2011-09-28 17:16:09 +02002876 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002877 if (chip->region_requested)
2878 pci_release_regions(chip->pci);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002879 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002880 kfree(chip->azx_dev);
Takashi Iwai4918cda2012-08-09 12:33:28 +02002881#ifdef CONFIG_SND_HDA_PATCH_LOADER
2882 if (chip->fw)
2883 release_firmware(chip->fw);
2884#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002885 kfree(chip);
2886
2887 return 0;
2888}
2889
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002890static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002891{
2892 return azx_free(device->device_data);
2893}
2894
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002895#ifdef SUPPORT_VGA_SWITCHEROO
Linus Torvalds1da177e2005-04-16 15:20:36 -07002896/*
Takashi Iwai91219472012-04-26 12:13:25 +02002897 * Check of disabled HDMI controller by vga-switcheroo
2898 */
2899static struct pci_dev __devinit *get_bound_vga(struct pci_dev *pci)
2900{
2901 struct pci_dev *p;
2902
2903 /* check only discrete GPU */
2904 switch (pci->vendor) {
2905 case PCI_VENDOR_ID_ATI:
2906 case PCI_VENDOR_ID_AMD:
2907 case PCI_VENDOR_ID_NVIDIA:
2908 if (pci->devfn == 1) {
2909 p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
2910 pci->bus->number, 0);
2911 if (p) {
2912 if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
2913 return p;
2914 pci_dev_put(p);
2915 }
2916 }
2917 break;
2918 }
2919 return NULL;
2920}
2921
2922static bool __devinit check_hdmi_disabled(struct pci_dev *pci)
2923{
2924 bool vga_inactive = false;
2925 struct pci_dev *p = get_bound_vga(pci);
2926
2927 if (p) {
Takashi Iwai12b78a72012-06-07 12:15:16 +02002928 if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
Takashi Iwai91219472012-04-26 12:13:25 +02002929 vga_inactive = true;
2930 pci_dev_put(p);
2931 }
2932 return vga_inactive;
2933}
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002934#endif /* SUPPORT_VGA_SWITCHEROO */
Takashi Iwai91219472012-04-26 12:13:25 +02002935
2936/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002937 * white/black-listing for position_fix
2938 */
Ralf Baechle623ec042007-03-13 15:29:47 +01002939static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002940 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2941 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01002942 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002943 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04002944 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04002945 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04002946 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
David Henningssonb01de4f2012-01-12 16:31:14 +01002947 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04002948 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04002949 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01002950 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02002951 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04002952 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04002953 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01002954 {}
2955};
2956
2957static int __devinit check_position_fix(struct azx *chip, int fix)
2958{
2959 const struct snd_pci_quirk *q;
2960
Takashi Iwaic673ba12009-03-17 07:49:14 +01002961 switch (fix) {
Takashi Iwai1dac6692012-09-13 14:59:47 +02002962 case POS_FIX_AUTO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01002963 case POS_FIX_LPIB:
2964 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02002965 case POS_FIX_VIACOMBO:
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01002966 case POS_FIX_COMBO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01002967 return fix;
2968 }
2969
Takashi Iwaic673ba12009-03-17 07:49:14 +01002970 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
2971 if (q) {
2972 printk(KERN_INFO
2973 "hda_intel: position_fix set to %d "
2974 "for device %04x:%04x\n",
2975 q->value, q->subvendor, q->subdevice);
2976 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01002977 }
David Henningssonbdd9ef22010-10-04 12:02:14 +02002978
2979 /* Check VIA/ATI HD Audio Controller exist */
Takashi Iwai9477c582011-05-25 09:11:37 +02002980 if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
2981 snd_printd(SFX "Using VIACOMBO position fix\n");
David Henningssonbdd9ef22010-10-04 12:02:14 +02002982 return POS_FIX_VIACOMBO;
2983 }
Takashi Iwai9477c582011-05-25 09:11:37 +02002984 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
2985 snd_printd(SFX "Using LPIB position fix\n");
2986 return POS_FIX_LPIB;
2987 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01002988 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01002989}
2990
2991/*
Takashi Iwai669ba272007-08-17 09:17:36 +02002992 * black-lists for probe_mask
2993 */
2994static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
2995 /* Thinkpad often breaks the controller communication when accessing
2996 * to the non-working (or non-existing) modem codec slot.
2997 */
2998 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
2999 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
3000 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01003001 /* broken BIOS */
3002 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01003003 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
3004 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01003005 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03003006 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01003007 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Jaroslav Kyselaf3af9052012-04-26 17:52:35 +02003008 /* WinFast VP200 H (Teradici) user reported broken communication */
3009 SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
Takashi Iwai669ba272007-08-17 09:17:36 +02003010 {}
3011};
3012
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003013#define AZX_FORCE_CODEC_MASK 0x100
3014
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003015static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02003016{
3017 const struct snd_pci_quirk *q;
3018
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003019 chip->codec_probe_mask = probe_mask[dev];
3020 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02003021 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
3022 if (q) {
3023 printk(KERN_INFO
3024 "hda_intel: probe_mask set to 0x%x "
3025 "for device %04x:%04x\n",
3026 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003027 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02003028 }
3029 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003030
3031 /* check forced option */
3032 if (chip->codec_probe_mask != -1 &&
3033 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
3034 chip->codec_mask = chip->codec_probe_mask & 0xff;
3035 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
3036 chip->codec_mask);
3037 }
Takashi Iwai669ba272007-08-17 09:17:36 +02003038}
3039
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003040/*
Takashi Iwai716238552009-09-28 13:14:04 +02003041 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003042 */
Takashi Iwai716238552009-09-28 13:14:04 +02003043static struct snd_pci_quirk msi_black_list[] __devinitdata = {
Takashi Iwai9dc83982009-12-22 08:15:01 +01003044 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01003045 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01003046 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Michele Ballabio4193d132010-03-06 21:06:46 +01003047 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02003048 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003049 {}
3050};
3051
3052static void __devinit check_msi(struct azx *chip)
3053{
3054 const struct snd_pci_quirk *q;
3055
Takashi Iwai716238552009-09-28 13:14:04 +02003056 if (enable_msi >= 0) {
3057 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003058 return;
Takashi Iwai716238552009-09-28 13:14:04 +02003059 }
3060 chip->msi = 1; /* enable MSI as default */
3061 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003062 if (q) {
3063 printk(KERN_INFO
3064 "hda_intel: msi for device %04x:%04x set to %d\n",
3065 q->subvendor, q->subdevice, q->value);
3066 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01003067 return;
3068 }
3069
3070 /* NVidia chipsets seem to cause troubles with MSI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003071 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
3072 printk(KERN_INFO "hda_intel: Disabling MSI\n");
Takashi Iwai80c43ed2010-03-15 15:51:53 +01003073 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003074 }
3075}
3076
Takashi Iwaia1585d72011-12-14 09:27:04 +01003077/* check the snoop mode availability */
3078static void __devinit azx_check_snoop_available(struct azx *chip)
3079{
3080 bool snoop = chip->snoop;
3081
3082 switch (chip->driver_type) {
3083 case AZX_DRIVER_VIA:
3084 /* force to non-snoop mode for a new VIA controller
3085 * when BIOS is set
3086 */
3087 if (snoop) {
3088 u8 val;
3089 pci_read_config_byte(chip->pci, 0x42, &val);
3090 if (!(val & 0x80) && chip->pci->revision == 0x30)
3091 snoop = false;
3092 }
3093 break;
3094 case AZX_DRIVER_ATIHDMI_NS:
3095 /* new ATI HDMI requires non-snoop */
3096 snoop = false;
3097 break;
3098 }
3099
3100 if (snoop != chip->snoop) {
3101 snd_printk(KERN_INFO SFX "Force to %s mode\n",
3102 snoop ? "snoop" : "non-snoop");
3103 chip->snoop = snoop;
3104 }
3105}
Takashi Iwai669ba272007-08-17 09:17:36 +02003106
3107/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003108 * constructor
3109 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003110static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai9477c582011-05-25 09:11:37 +02003111 int dev, unsigned int driver_caps,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003112 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003113{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003114 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003115 .dev_free = azx_dev_free,
3116 };
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003117 struct azx *chip;
3118 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003119
3120 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01003121
Pavel Machek927fc862006-08-31 17:03:43 +02003122 err = pci_enable_device(pci);
3123 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003124 return err;
3125
Takashi Iwaie560d8d2005-09-09 14:21:46 +02003126 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003127 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003128 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
3129 pci_disable_device(pci);
3130 return -ENOMEM;
3131 }
3132
3133 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01003134 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003135 chip->card = card;
3136 chip->pci = pci;
3137 chip->irq = -1;
Takashi Iwai9477c582011-05-25 09:11:37 +02003138 chip->driver_caps = driver_caps;
3139 chip->driver_type = driver_caps & 0xff;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003140 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02003141 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02003142 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01003143 INIT_LIST_HEAD(&chip->pcm_list);
Takashi Iwai65fcd412012-08-14 17:13:32 +02003144 INIT_LIST_HEAD(&chip->list);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003145 init_vga_switcheroo(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003146
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02003147 chip->position_fix[0] = chip->position_fix[1] =
3148 check_position_fix(chip, position_fix[dev]);
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01003149 /* combo mode uses LPIB for playback */
3150 if (chip->position_fix[0] == POS_FIX_COMBO) {
3151 chip->position_fix[0] = POS_FIX_LPIB;
3152 chip->position_fix[1] = POS_FIX_AUTO;
3153 }
3154
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003155 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01003156
Takashi Iwai27346162006-01-12 18:28:44 +01003157 chip->single_cmd = single_cmd;
Takashi Iwai27fe48d2011-09-28 17:16:09 +02003158 chip->snoop = hda_snoop;
Takashi Iwaia1585d72011-12-14 09:27:04 +01003159 azx_check_snoop_available(chip);
Takashi Iwaic74db862005-05-12 14:26:27 +02003160
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003161 if (bdl_pos_adj[dev] < 0) {
3162 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003163 case AZX_DRIVER_ICH:
Seth Heasley32679f92010-02-22 17:31:09 -08003164 case AZX_DRIVER_PCH:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003165 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003166 break;
3167 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003168 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003169 break;
3170 }
3171 }
3172
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003173 if (check_hdmi_disabled(pci)) {
3174 snd_printk(KERN_INFO SFX "VGA controller for %s is disabled\n",
3175 pci_name(pci));
3176 if (use_vga_switcheroo(chip)) {
3177 snd_printk(KERN_INFO SFX "Delaying initialization\n");
3178 chip->disabled = true;
3179 goto ok;
3180 }
3181 kfree(chip);
3182 pci_disable_device(pci);
3183 return -ENXIO;
3184 }
3185
3186 err = azx_first_init(chip);
3187 if (err < 0) {
3188 azx_free(chip);
3189 return err;
3190 }
3191
3192 ok:
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003193 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
3194 if (err < 0) {
3195 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
3196 azx_free(chip);
3197 return err;
3198 }
3199
3200 *rchip = chip;
3201 return 0;
3202}
3203
3204static int DELAYED_INIT_MARK azx_first_init(struct azx *chip)
3205{
3206 int dev = chip->dev_index;
3207 struct pci_dev *pci = chip->pci;
3208 struct snd_card *card = chip->card;
3209 int i, err;
3210 unsigned short gcap;
3211
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003212#if BITS_PER_LONG != 64
3213 /* Fix up base address on ULI M5461 */
3214 if (chip->driver_type == AZX_DRIVER_ULI) {
3215 u16 tmp3;
3216 pci_read_config_word(pci, 0x40, &tmp3);
3217 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
3218 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
3219 }
3220#endif
3221
Pavel Machek927fc862006-08-31 17:03:43 +02003222 err = pci_request_regions(pci, "ICH HD audio");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003223 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003224 return err;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003225 chip->region_requested = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003226
Pavel Machek927fc862006-08-31 17:03:43 +02003227 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07003228 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003229 if (chip->remap_addr == NULL) {
3230 snd_printk(KERN_ERR SFX "ioremap error\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003231 return -ENXIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003232 }
3233
Takashi Iwai68e7fff2006-10-23 13:40:59 +02003234 if (chip->msi)
3235 if (pci_enable_msi(pci) < 0)
3236 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02003237
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003238 if (azx_acquire_irq(chip, 0) < 0)
3239 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003240
3241 pci_set_master(pci);
3242 synchronize_irq(chip->irq);
3243
Tobin Davisbcd72002008-01-15 11:23:55 +01003244 gcap = azx_readw(chip, GCAP);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02003245 snd_printdd(SFX "chipset global capabilities = 0x%x\n", gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01003246
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003247 /* disable SB600 64bit support for safety */
Takashi Iwai9477c582011-05-25 09:11:37 +02003248 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003249 struct pci_dev *p_smbus;
3250 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
3251 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
3252 NULL);
3253 if (p_smbus) {
3254 if (p_smbus->revision < 0x30)
3255 gcap &= ~ICH6_GCAP_64OK;
3256 pci_dev_put(p_smbus);
3257 }
3258 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01003259
Takashi Iwai9477c582011-05-25 09:11:37 +02003260 /* disable 64bit DMA address on some devices */
3261 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
3262 snd_printd(SFX "Disabling 64bit DMA\n");
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003263 gcap &= ~ICH6_GCAP_64OK;
Takashi Iwai9477c582011-05-25 09:11:37 +02003264 }
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003265
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003266 /* disable buffer size rounding to 128-byte multiples if supported */
Takashi Iwai7bfe0592012-01-23 17:53:39 +01003267 if (align_buffer_size >= 0)
3268 chip->align_buffer_size = !!align_buffer_size;
3269 else {
3270 if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
3271 chip->align_buffer_size = 0;
3272 else if (chip->driver_caps & AZX_DCAPS_ALIGN_BUFSIZE)
3273 chip->align_buffer_size = 1;
3274 else
3275 chip->align_buffer_size = 1;
3276 }
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003277
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003278 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02003279 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07003280 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003281 else {
Yang Hongyange9304382009-04-13 14:40:14 -07003282 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
3283 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003284 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003285
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003286 /* read number of streams from GCAP register instead of using
3287 * hardcoded value
3288 */
3289 chip->capture_streams = (gcap >> 8) & 0x0f;
3290 chip->playback_streams = (gcap >> 12) & 0x0f;
3291 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01003292 /* gcap didn't give any info, switching to old method */
3293
3294 switch (chip->driver_type) {
3295 case AZX_DRIVER_ULI:
3296 chip->playback_streams = ULI_NUM_PLAYBACK;
3297 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003298 break;
3299 case AZX_DRIVER_ATIHDMI:
Andiry Xu1815b342011-12-14 16:10:27 +08003300 case AZX_DRIVER_ATIHDMI_NS:
Tobin Davisbcd72002008-01-15 11:23:55 +01003301 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
3302 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003303 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01003304 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01003305 default:
3306 chip->playback_streams = ICH6_NUM_PLAYBACK;
3307 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003308 break;
3309 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003310 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003311 chip->capture_index_offset = 0;
3312 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003313 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02003314 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
3315 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003316 if (!chip->azx_dev) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02003317 snd_printk(KERN_ERR SFX "cannot malloc azx_dev\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003318 return -ENOMEM;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003319 }
3320
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003321 for (i = 0; i < chip->num_streams; i++) {
3322 /* allocate memory for the BDL for each stream */
3323 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3324 snd_dma_pci_data(chip->pci),
3325 BDL_SIZE, &chip->azx_dev[i].bdl);
3326 if (err < 0) {
3327 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003328 return -ENOMEM;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003329 }
Takashi Iwai27fe48d2011-09-28 17:16:09 +02003330 mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003331 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02003332 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003333 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3334 snd_dma_pci_data(chip->pci),
3335 chip->num_streams * 8, &chip->posbuf);
3336 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02003337 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003338 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003339 }
Takashi Iwai27fe48d2011-09-28 17:16:09 +02003340 mark_pages_wc(chip, &chip->posbuf, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003341 /* allocate CORB/RIRB */
Takashi Iwai81740862009-05-26 15:22:00 +02003342 err = azx_alloc_cmd_io(chip);
3343 if (err < 0)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003344 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003345
3346 /* initialize streams */
3347 azx_init_stream(chip);
3348
3349 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02003350 azx_init_pci(chip);
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003351 azx_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003352
3353 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02003354 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003355 snd_printk(KERN_ERR SFX "no codecs found!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003356 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003357 }
3358
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003359 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02003360 strlcpy(card->shortname, driver_short_names[chip->driver_type],
3361 sizeof(card->shortname));
3362 snprintf(card->longname, sizeof(card->longname),
3363 "%s at 0x%lx irq %i",
3364 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003365
Linus Torvalds1da177e2005-04-16 15:20:36 -07003366 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003367}
3368
Takashi Iwaicb53c622007-08-10 17:21:45 +02003369static void power_down_all_codecs(struct azx *chip)
3370{
Takashi Iwai83012a72012-08-24 18:38:08 +02003371#ifdef CONFIG_PM
Takashi Iwaicb53c622007-08-10 17:21:45 +02003372 /* The codecs were powered up in snd_hda_codec_new().
3373 * Now all initialization done, so turn them down if possible
3374 */
3375 struct hda_codec *codec;
3376 list_for_each_entry(codec, &chip->bus->codec_list, list) {
3377 snd_hda_power_down(codec);
3378 }
3379#endif
3380}
3381
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02003382#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003383/* callback from request_firmware_nowait() */
3384static void azx_firmware_cb(const struct firmware *fw, void *context)
3385{
3386 struct snd_card *card = context;
3387 struct azx *chip = card->private_data;
3388 struct pci_dev *pci = chip->pci;
3389
3390 if (!fw) {
3391 snd_printk(KERN_ERR SFX "Cannot load firmware, aborting\n");
3392 goto error;
3393 }
3394
3395 chip->fw = fw;
3396 if (!chip->disabled) {
3397 /* continue probing */
3398 if (azx_probe_continue(chip))
3399 goto error;
3400 }
3401 return; /* OK */
3402
3403 error:
3404 snd_card_free(card);
3405 pci_set_drvdata(pci, NULL);
3406}
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02003407#endif
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003408
Takashi Iwaid01ce992007-07-27 16:52:19 +02003409static int __devinit azx_probe(struct pci_dev *pci,
3410 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003411{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003412 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003413 struct snd_card *card;
3414 struct azx *chip;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003415 bool probe_now;
Pavel Machek927fc862006-08-31 17:03:43 +02003416 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003417
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003418 if (dev >= SNDRV_CARDS)
3419 return -ENODEV;
3420 if (!enable[dev]) {
3421 dev++;
3422 return -ENOENT;
3423 }
3424
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003425 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
3426 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003427 snd_printk(KERN_ERR SFX "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003428 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003429 }
3430
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003431 snd_card_set_dev(card, &pci->dev);
3432
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003433 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003434 if (err < 0)
3435 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01003436 card->private_data = chip;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003437 probe_now = !chip->disabled;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003438
Takashi Iwai4918cda2012-08-09 12:33:28 +02003439#ifdef CONFIG_SND_HDA_PATCH_LOADER
3440 if (patch[dev] && *patch[dev]) {
3441 snd_printk(KERN_ERR SFX "Applying patch firmware '%s'\n",
3442 patch[dev]);
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003443 err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
3444 &pci->dev, GFP_KERNEL, card,
3445 azx_firmware_cb);
Takashi Iwai4918cda2012-08-09 12:33:28 +02003446 if (err < 0)
3447 goto out_free;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003448 probe_now = false; /* continued in azx_firmware_cb() */
Takashi Iwai4918cda2012-08-09 12:33:28 +02003449 }
3450#endif /* CONFIG_SND_HDA_PATCH_LOADER */
3451
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003452 if (probe_now) {
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003453 err = azx_probe_continue(chip);
3454 if (err < 0)
3455 goto out_free;
3456 }
3457
3458 pci_set_drvdata(pci, card);
3459
Mengdong Linb8dfc462012-08-23 17:32:30 +08003460 if (pci_dev_run_wake(pci))
3461 pm_runtime_put_noidle(&pci->dev);
3462
Takashi Iwai128960a2012-10-12 17:28:18 +02003463 err = register_vga_switcheroo(chip);
3464 if (err < 0) {
3465 snd_printk(KERN_ERR SFX
3466 "Error registering VGA-switcheroo client\n");
3467 goto out_free;
3468 }
3469
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003470 dev++;
3471 return 0;
3472
3473out_free:
3474 snd_card_free(card);
3475 return err;
3476}
3477
3478static int DELAYED_INIT_MARK azx_probe_continue(struct azx *chip)
3479{
3480 int dev = chip->dev_index;
3481 int err;
3482
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01003483#ifdef CONFIG_SND_HDA_INPUT_BEEP
3484 chip->beep_mode = beep_mode[dev];
3485#endif
3486
Linus Torvalds1da177e2005-04-16 15:20:36 -07003487 /* create codec instances */
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003488 err = azx_codec_create(chip, model[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003489 if (err < 0)
3490 goto out_free;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003491#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai4918cda2012-08-09 12:33:28 +02003492 if (chip->fw) {
3493 err = snd_hda_load_patch(chip->bus, chip->fw->size,
3494 chip->fw->data);
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003495 if (err < 0)
3496 goto out_free;
Takashi Iwai4918cda2012-08-09 12:33:28 +02003497 release_firmware(chip->fw); /* no longer needed */
3498 chip->fw = NULL;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003499 }
3500#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003501 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003502 err = azx_codec_configure(chip);
3503 if (err < 0)
3504 goto out_free;
3505 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003506
3507 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02003508 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003509 if (err < 0)
3510 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003511
3512 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003513 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003514 if (err < 0)
3515 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003516
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003517 err = snd_card_register(chip->card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003518 if (err < 0)
3519 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003520
Takashi Iwaicb53c622007-08-10 17:21:45 +02003521 chip->running = 1;
3522 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003523 azx_notifier_register(chip);
Takashi Iwai65fcd412012-08-14 17:13:32 +02003524 azx_add_card_list(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003525
Takashi Iwai91219472012-04-26 12:13:25 +02003526 return 0;
3527
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003528out_free:
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003529 chip->init_failed = 1;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003530 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003531}
3532
3533static void __devexit azx_remove(struct pci_dev *pci)
3534{
Takashi Iwai91219472012-04-26 12:13:25 +02003535 struct snd_card *card = pci_get_drvdata(pci);
Mengdong Linb8dfc462012-08-23 17:32:30 +08003536
3537 if (pci_dev_run_wake(pci))
3538 pm_runtime_get_noresume(&pci->dev);
3539
Takashi Iwai91219472012-04-26 12:13:25 +02003540 if (card)
3541 snd_card_free(card);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003542 pci_set_drvdata(pci, NULL);
3543}
3544
3545/* PCI IDs */
Alexey Dobriyancebe41d2010-02-06 00:21:03 +02003546static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08003547 /* CPT */
Takashi Iwai9477c582011-05-25 09:11:37 +02003548 { PCI_DEVICE(0x8086, 0x1c20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003549 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05003550 AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY },
Seth Heasleycea310e2010-09-10 16:29:56 -07003551 /* PBG */
Takashi Iwai9477c582011-05-25 09:11:37 +02003552 { PCI_DEVICE(0x8086, 0x1d20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003553 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3554 AZX_DCAPS_BUFSIZE},
Seth Heasleyd2edeb72011-04-20 10:59:57 -07003555 /* Panther Point */
Takashi Iwai9477c582011-05-25 09:11:37 +02003556 { PCI_DEVICE(0x8086, 0x1e20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003557 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05003558 AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY },
Seth Heasley8bc039a2012-01-23 16:24:31 -08003559 /* Lynx Point */
3560 { PCI_DEVICE(0x8086, 0x8c20),
3561 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05003562 AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY },
James Ralston144dad92012-08-09 09:38:59 -07003563 /* Lynx Point-LP */
3564 { PCI_DEVICE(0x8086, 0x9c20),
3565 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05003566 AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY },
James Ralston144dad92012-08-09 09:38:59 -07003567 /* Lynx Point-LP */
3568 { PCI_DEVICE(0x8086, 0x9c21),
3569 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05003570 AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08003571 /* Haswell */
3572 { PCI_DEVICE(0x8086, 0x0c0c),
Takashi Iwaibdbe34d2012-07-16 16:17:10 +02003573 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05003574 AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY },
Wang Xingchaod279fae2012-09-17 13:10:23 +08003575 { PCI_DEVICE(0x8086, 0x0d0c),
3576 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05003577 AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY },
Pierre-Louis Bossart99df18b2012-09-21 18:39:07 -05003578 /* 5 Series/3400 */
3579 { PCI_DEVICE(0x8086, 0x3b56),
3580 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
3581 AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY },
Takashi Iwai87218e92008-02-21 08:13:11 +01003582 /* SCH */
Takashi Iwai9477c582011-05-25 09:11:37 +02003583 { PCI_DEVICE(0x8086, 0x811b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003584 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson645e9032011-12-14 15:52:30 +08003585 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Poulsbo */
Li Peng09904b92011-12-28 15:17:26 +00003586 { PCI_DEVICE(0x8086, 0x080a),
3587 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson716e5db2012-01-04 10:12:54 +01003588 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Oaktrail */
David Henningsson645e9032011-12-14 15:52:30 +08003589 /* ICH */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003590 { PCI_DEVICE(0x8086, 0x2668),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003591 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3592 AZX_DCAPS_BUFSIZE }, /* ICH6 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003593 { PCI_DEVICE(0x8086, 0x27d8),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003594 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3595 AZX_DCAPS_BUFSIZE }, /* ICH7 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003596 { PCI_DEVICE(0x8086, 0x269a),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003597 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3598 AZX_DCAPS_BUFSIZE }, /* ESB2 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003599 { PCI_DEVICE(0x8086, 0x284b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003600 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3601 AZX_DCAPS_BUFSIZE }, /* ICH8 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003602 { PCI_DEVICE(0x8086, 0x293e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003603 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3604 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003605 { PCI_DEVICE(0x8086, 0x293f),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003606 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3607 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003608 { PCI_DEVICE(0x8086, 0x3a3e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003609 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3610 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003611 { PCI_DEVICE(0x8086, 0x3a6e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003612 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3613 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwaib6864532010-09-15 10:17:26 +02003614 /* Generic Intel */
3615 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
3616 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3617 .class_mask = 0xffffff,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003618 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
Takashi Iwai9477c582011-05-25 09:11:37 +02003619 /* ATI SB 450/600/700/800/900 */
3620 { PCI_DEVICE(0x1002, 0x437b),
3621 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3622 { PCI_DEVICE(0x1002, 0x4383),
3623 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3624 /* AMD Hudson */
3625 { PCI_DEVICE(0x1022, 0x780d),
3626 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Takashi Iwai87218e92008-02-21 08:13:11 +01003627 /* ATI HDMI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003628 { PCI_DEVICE(0x1002, 0x793b),
3629 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3630 { PCI_DEVICE(0x1002, 0x7919),
3631 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3632 { PCI_DEVICE(0x1002, 0x960f),
3633 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3634 { PCI_DEVICE(0x1002, 0x970f),
3635 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3636 { PCI_DEVICE(0x1002, 0xaa00),
3637 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3638 { PCI_DEVICE(0x1002, 0xaa08),
3639 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3640 { PCI_DEVICE(0x1002, 0xaa10),
3641 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3642 { PCI_DEVICE(0x1002, 0xaa18),
3643 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3644 { PCI_DEVICE(0x1002, 0xaa20),
3645 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3646 { PCI_DEVICE(0x1002, 0xaa28),
3647 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3648 { PCI_DEVICE(0x1002, 0xaa30),
3649 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3650 { PCI_DEVICE(0x1002, 0xaa38),
3651 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3652 { PCI_DEVICE(0x1002, 0xaa40),
3653 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3654 { PCI_DEVICE(0x1002, 0xaa48),
3655 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Xu1815b342011-12-14 16:10:27 +08003656 { PCI_DEVICE(0x1002, 0x9902),
3657 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3658 { PCI_DEVICE(0x1002, 0xaaa0),
3659 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3660 { PCI_DEVICE(0x1002, 0xaaa8),
3661 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3662 { PCI_DEVICE(0x1002, 0xaab0),
3663 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01003664 /* VIA VT8251/VT8237A */
Takashi Iwai9477c582011-05-25 09:11:37 +02003665 { PCI_DEVICE(0x1106, 0x3288),
3666 .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
Annie Liu754fdff2012-06-08 19:18:39 +08003667 /* VIA GFX VT7122/VX900 */
3668 { PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
3669 /* VIA GFX VT6122/VX11 */
3670 { PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
Takashi Iwai87218e92008-02-21 08:13:11 +01003671 /* SIS966 */
3672 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
3673 /* ULI M5461 */
3674 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
3675 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01003676 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
3677 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3678 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003679 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02003680 /* Teradici */
Takashi Iwai9477c582011-05-25 09:11:37 +02003681 { PCI_DEVICE(0x6549, 0x1200),
3682 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Takashi Iwai4e01f542009-04-16 08:53:34 +02003683 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwaif2a8eca2012-06-11 15:51:54 +02003684 /* CTHDA chips */
3685 { PCI_DEVICE(0x1102, 0x0010),
3686 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
3687 { PCI_DEVICE(0x1102, 0x0012),
3688 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003689#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
3690 /* the following entry conflicts with snd-ctxfi driver,
3691 * as ctxfi driver mutates from HD-audio to native mode with
3692 * a special command sequence.
3693 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02003694 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
3695 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3696 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003697 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003698 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003699#else
3700 /* this entry seems still valid -- i.e. without emu20kx chip */
Takashi Iwai9477c582011-05-25 09:11:37 +02003701 { PCI_DEVICE(0x1102, 0x0009),
3702 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003703 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003704#endif
Otavio Salvadore35d4b12010-09-26 23:35:06 -03003705 /* Vortex86MX */
3706 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Bankim Bhavsar0f0714c52011-01-17 15:23:21 +01003707 /* VMware HDAudio */
3708 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08003709 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01003710 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
3711 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3712 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003713 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Brienza9176b672009-07-17 11:32:32 +08003714 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
3715 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3716 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003717 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003718 { 0, }
3719};
3720MODULE_DEVICE_TABLE(pci, azx_ids);
3721
3722/* pci_driver definition */
Takashi Iwaie9f66d92012-04-24 12:25:00 +02003723static struct pci_driver azx_driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02003724 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003725 .id_table = azx_ids,
3726 .probe = azx_probe,
3727 .remove = __devexit_p(azx_remove),
Takashi Iwai68cb2b52012-07-02 15:20:37 +02003728 .driver = {
3729 .pm = AZX_PM_OPS,
3730 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003731};
3732
Takashi Iwaie9f66d92012-04-24 12:25:00 +02003733module_pci_driver(azx_driver);