blob: f98d84caf94cfdc43cedda4cb411ebea5213e4b7 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Local APIC handling, local APIC timers
3 *
Ingo Molnar8f47e162009-01-31 02:03:42 +01004 * (c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Fixes
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
9 * and Rolf G. Tews
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
13 * Pavel Machek and
14 * Mikael Pettersson : PM converted to driver model.
15 */
16
Ingo Molnarcdd6c482009-09-21 12:02:48 +020017#include <linux/perf_event.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/kernel_stat.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010019#include <linux/mc146818rtc.h>
Thomas Gleixner70a20022008-01-30 13:30:18 +010020#include <linux/acpi_pmtmr.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010021#include <linux/clockchips.h>
22#include <linux/interrupt.h>
23#include <linux/bootmem.h>
Frederic Weisbeckerbcbc4f22008-12-09 23:54:20 +010024#include <linux/ftrace.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010025#include <linux/ioport.h>
26#include <linux/module.h>
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +010027#include <linux/syscore_ops.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010028#include <linux/delay.h>
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +053029#include <linux/timex.h>
Ralf Baechle334955e2011-06-01 19:04:57 +010030#include <linux/i8253.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010031#include <linux/dmar.h>
32#include <linux/init.h>
33#include <linux/cpu.h>
34#include <linux/dmi.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010035#include <linux/smp.h>
36#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Ingo Molnarcdd6c482009-09-21 12:02:48 +020038#include <asm/perf_event.h>
Thomas Gleixner736deca2009-08-19 12:35:53 +020039#include <asm/x86_init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <asm/pgalloc.h>
Arun Sharma600634972011-07-26 16:09:06 -070041#include <linux/atomic.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010042#include <asm/mpspec.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010043#include <asm/i8259.h>
Andi Kleen73dea472006-02-03 21:50:50 +010044#include <asm/proto.h>
Andi Kleen2c8c0e62006-09-26 10:52:32 +020045#include <asm/apic.h>
Henrik Kretzschmar7167d082011-02-22 15:38:05 +010046#include <asm/io_apic.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010047#include <asm/desc.h>
48#include <asm/hpet.h>
49#include <asm/idle.h>
50#include <asm/mtrr.h>
Ralf Baechle16f871b2011-06-01 19:05:06 +010051#include <asm/time.h>
Jaswinder Singh Rajput2bc13792009-01-11 20:34:47 +053052#include <asm/smp.h>
Andi Kleenbe71b852009-02-12 13:49:38 +010053#include <asm/mce.h>
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -070054#include <asm/tsc.h>
Sheng Yang2904ed82010-12-21 14:18:48 +080055#include <asm/hypervisor.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Brian Gerstec70de82009-01-27 12:56:47 +090057unsigned int num_processors;
Ingo Molnarfdbecd92009-01-31 03:57:12 +010058
Brian Gerstec70de82009-01-27 12:56:47 +090059unsigned disabled_cpus __cpuinitdata;
Ingo Molnarfdbecd92009-01-31 03:57:12 +010060
Brian Gerstec70de82009-01-27 12:56:47 +090061/* Processor that is doing the boot up */
62unsigned int boot_cpu_physical_apicid = -1U;
Glauber Costa5af55732008-03-25 13:28:56 -030063
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070064/*
Ingo Molnarfdbecd92009-01-31 03:57:12 +010065 * The highest APIC ID seen during enumeration.
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070066 */
Brian Gerstec70de82009-01-27 12:56:47 +090067unsigned int max_physical_apicid;
68
Ingo Molnarfdbecd92009-01-31 03:57:12 +010069/*
70 * Bitmask of physically existing CPUs:
71 */
Brian Gerstec70de82009-01-27 12:56:47 +090072physid_mask_t phys_cpu_present_map;
73
74/*
75 * Map cpu index to physical APIC ID
76 */
77DEFINE_EARLY_PER_CPU(u16, x86_cpu_to_apicid, BAD_APICID);
78DEFINE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid, BAD_APICID);
79EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
80EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070081
Yinghai Lub3c51172008-08-24 02:01:46 -070082#ifdef CONFIG_X86_32
Tejun Heo4c321ff2011-01-23 14:37:30 +010083
Tejun Heo4c321ff2011-01-23 14:37:30 +010084/*
85 * On x86_32, the mapping between cpu and logical apicid may vary
86 * depending on apic in use. The following early percpu variable is
87 * used for the mapping. This is where the behaviors of x86_64 and 32
88 * actually diverge. Let's keep it ugly for now.
89 */
90DEFINE_EARLY_PER_CPU(int, x86_cpu_to_logical_apicid, BAD_APICID);
Tejun Heo4c321ff2011-01-23 14:37:30 +010091
Yinghai Lub3c51172008-08-24 02:01:46 -070092/*
93 * Knob to control our willingness to enable the local APIC.
94 *
95 * +1=force-enable
96 */
Henrik Kretzschmar25874a22011-03-11 08:02:36 +010097static int force_enable_local_apic __initdata;
Yinghai Lub3c51172008-08-24 02:01:46 -070098/*
99 * APIC command line parameters
100 */
101static int __init parse_lapic(char *arg)
102{
103 force_enable_local_apic = 1;
104 return 0;
105}
106early_param("lapic", parse_lapic);
Yinghai Luf28c0ae2008-08-24 02:01:49 -0700107/* Local APIC was disabled by the BIOS and enabled by the kernel */
108static int enabled_via_apicbase;
109
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400110/*
111 * Handle interrupt mode configuration register (IMCR).
112 * This register controls whether the interrupt signals
113 * that reach the BSP come from the master PIC or from the
114 * local APIC. Before entering Symmetric I/O Mode, either
115 * the BIOS or the operating system must switch out of
116 * PIC Mode by changing the IMCR.
117 */
Alexander van Heukelum5cda3952009-04-13 17:39:24 +0200118static inline void imcr_pic_to_apic(void)
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400119{
120 /* select IMCR register */
121 outb(0x70, 0x22);
122 /* NMI and 8259 INTR go through APIC */
123 outb(0x01, 0x23);
124}
125
Alexander van Heukelum5cda3952009-04-13 17:39:24 +0200126static inline void imcr_apic_to_pic(void)
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400127{
128 /* select IMCR register */
129 outb(0x70, 0x22);
130 /* NMI and 8259 INTR go directly to BSP */
131 outb(0x00, 0x23);
132}
Yinghai Lub3c51172008-08-24 02:01:46 -0700133#endif
134
135#ifdef CONFIG_X86_64
Chris Wrightbc1d99c2007-10-12 23:04:23 +0200136static int apic_calibrate_pmtmr __initdata;
Yinghai Lub3c51172008-08-24 02:01:46 -0700137static __init int setup_apicpmtimer(char *s)
138{
139 apic_calibrate_pmtmr = 1;
140 notsc_setup(NULL);
141 return 0;
142}
143__setup("apicpmtimer", setup_apicpmtimer);
144#endif
145
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700146int x2apic_mode;
Yinghai Lu06cd9a72009-02-16 17:29:58 -0800147#ifdef CONFIG_X86_X2APIC
Suresh Siddha6e1cb382008-07-10 11:16:58 -0700148/* x2apic enabled before OS handover */
Jaswinder Singhb6b301a2008-12-23 21:52:33 +0530149static int x2apic_preenabled;
Yinghai Lu49899ea2008-08-24 02:01:47 -0700150static __init int setup_nox2apic(char *str)
151{
Suresh Siddha39d83a52009-04-20 13:02:29 -0700152 if (x2apic_enabled()) {
153 pr_warning("Bios already enabled x2apic, "
154 "can't enforce nox2apic");
155 return 0;
156 }
157
Yinghai Lu49899ea2008-08-24 02:01:47 -0700158 setup_clear_cpu_cap(X86_FEATURE_X2APIC);
159 return 0;
160}
161early_param("nox2apic", setup_nox2apic);
162#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163
Yinghai Lub3c51172008-08-24 02:01:46 -0700164unsigned long mp_lapic_addr;
165int disable_apic;
166/* Disable local APIC timer from the kernel commandline or via dmi quirk */
Henrik Kretzschmar25874a22011-03-11 08:02:36 +0100167static int disable_apic_timer __initdata;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100168/* Local APIC timer works in C2 */
Linus Torvalds2e7c2832007-03-23 11:32:31 -0700169int local_apic_timer_c2_ok;
170EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
171
Yinghai Luefa25592008-08-19 20:50:36 -0700172int first_system_vector = 0xfe;
173
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100174/*
175 * Debug level, exported for io_apic.c
176 */
Maciej W. Rozyckibaa13182008-07-14 18:44:51 +0100177unsigned int apic_verbosity;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100178
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -0700179int pic_mode;
180
Alexey Starikovskiybab4b272008-05-19 19:47:03 +0400181/* Have we found an MP table */
182int smp_found_config;
183
Aaron Durbin39928722006-12-07 02:14:01 +0100184static struct resource lapic_resource = {
185 .name = "Local APIC",
186 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
187};
188
Jacob Pan1ade93e2011-11-10 13:42:40 +0000189unsigned int lapic_timer_frequency = 0;
Thomas Gleixnerd03030e2007-10-12 23:04:06 +0200190
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100191static void apic_pm_activate(void);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200192
Andi Kleend3432892008-01-30 13:33:17 +0100193static unsigned long apic_phys;
194
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100195/*
196 * Get the LAPIC version
197 */
198static inline int lapic_get_version(void)
199{
200 return GET_APIC_VERSION(apic_read(APIC_LVR));
201}
202
203/*
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400204 * Check, if the APIC is integrated or a separate chip
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100205 */
206static inline int lapic_is_integrated(void)
207{
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400208#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100209 return 1;
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400210#else
211 return APIC_INTEGRATED(lapic_get_version());
212#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100213}
214
215/*
216 * Check, whether this is a modern or a first generation APIC
217 */
218static int modern_apic(void)
219{
220 /* AMD systems use old APIC versions, so check the CPU */
221 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
222 boot_cpu_data.x86 >= 0xf)
223 return 1;
224 return lapic_get_version() >= 0x14;
225}
226
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400227/*
Cyrill Gorcunova933c612009-10-14 00:07:04 +0400228 * right after this call apic become NOOP driven
229 * so apic->write/read doesn't do anything
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400230 */
Henrik Kretzschmar25874a22011-03-11 08:02:36 +0100231static void __init apic_disable(void)
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400232{
Cyrill Gorcunovf88f2b42009-10-15 19:04:16 +0400233 pr_info("APIC: switched to apic NOOP\n");
Cyrill Gorcunova933c612009-10-14 00:07:04 +0400234 apic = &apic_noop;
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400235}
236
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800237void native_apic_wait_icr_idle(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100238{
239 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
240 cpu_relax();
241}
242
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800243u32 native_safe_apic_wait_icr_idle(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100244{
245 u32 send_status;
246 int timeout;
247
248 timeout = 0;
249 do {
250 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
251 if (!send_status)
252 break;
253 udelay(100);
254 } while (timeout++ < 1000);
255
256 return send_status;
257}
258
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800259void native_apic_icr_write(u32 low, u32 id)
Suresh Siddha1b374e42008-07-10 11:16:49 -0700260{
Cyrill Gorcunoved4e5ec2008-08-15 13:51:20 +0200261 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
Suresh Siddha1b374e42008-07-10 11:16:49 -0700262 apic_write(APIC_ICR, low);
263}
264
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800265u64 native_apic_icr_read(void)
Suresh Siddha1b374e42008-07-10 11:16:49 -0700266{
267 u32 icr1, icr2;
268
269 icr2 = apic_read(APIC_ICR2);
270 icr1 = apic_read(APIC_ICR);
271
Cyrill Gorcunovcf9768d72008-08-16 23:21:55 +0400272 return icr1 | ((u64)icr2 << 32);
Suresh Siddha1b374e42008-07-10 11:16:49 -0700273}
274
Cyrill Gorcunov7c37e482008-08-24 02:01:40 -0700275#ifdef CONFIG_X86_32
276/**
277 * get_physical_broadcast - Get number of physical broadcast IDs
278 */
279int get_physical_broadcast(void)
280{
281 return modern_apic() ? 0xff : 0xf;
282}
283#endif
284
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100285/**
286 * lapic_get_maxlvt - get the maximum number of local vector table entries
287 */
288int lapic_get_maxlvt(void)
289{
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200290 unsigned int v;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100291
292 v = apic_read(APIC_LVR);
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200293 /*
294 * - we always have APIC integrated on 64bit mode
295 * - 82489DXs do not report # of LVT entries
296 */
297 return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100298}
299
300/*
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400301 * Local APIC timer
302 */
303
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400304/* Clock divisor */
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400305#define APIC_DIVISOR 16
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200306
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100307/*
308 * This function sets up the local APIC timer, with a timeout of
309 * 'clocks' APIC bus clock. During calibration we actually call
310 * this function twice on the boot CPU, once with a bogus timeout
311 * value, second time for real. The other (noncalibrating) CPUs
312 * call this function only once, with the real, calibrated value.
313 *
314 * We do reads before writes even if unnecessary, to get around the
315 * P5 APIC double write bug.
316 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100317static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
318{
319 unsigned int lvtt_value, tmp_value;
320
321 lvtt_value = LOCAL_TIMER_VECTOR;
322 if (!oneshot)
323 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200324 if (!lapic_is_integrated())
325 lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
326
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100327 if (!irqen)
328 lvtt_value |= APIC_LVT_MASKED;
329
330 apic_write(APIC_LVTT, lvtt_value);
331
332 /*
333 * Divide PICLK by 16
334 */
335 tmp_value = apic_read(APIC_TDCR);
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400336 apic_write(APIC_TDCR,
337 (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
338 APIC_TDR_DIV_16);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100339
340 if (!oneshot)
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200341 apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100342}
343
344/*
Robert Richtera68c4392010-10-06 12:27:53 +0200345 * Setup extended LVT, AMD specific
Robert Richter7b83dae2008-01-30 13:30:40 +0100346 *
Robert Richtera68c4392010-10-06 12:27:53 +0200347 * Software should use the LVT offsets the BIOS provides. The offsets
348 * are determined by the subsystems using it like those for MCE
349 * threshold or IBS. On K8 only offset 0 (APIC500) and MCE interrupts
350 * are supported. Beginning with family 10h at least 4 offsets are
351 * available.
Robert Richter286f5712008-07-22 21:08:46 +0200352 *
Robert Richtera68c4392010-10-06 12:27:53 +0200353 * Since the offsets must be consistent for all cores, we keep track
354 * of the LVT offsets in software and reserve the offset for the same
355 * vector also to be used on other cores. An offset is freed by
356 * setting the entry to APIC_EILVT_MASKED.
357 *
358 * If the BIOS is right, there should be no conflicts. Otherwise a
359 * "[Firmware Bug]: ..." error message is generated. However, if
360 * software does not properly determines the offsets, it is not
361 * necessarily a BIOS bug.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100362 */
Robert Richter7b83dae2008-01-30 13:30:40 +0100363
Robert Richtera68c4392010-10-06 12:27:53 +0200364static atomic_t eilvt_offsets[APIC_EILVT_NR_MAX];
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100365
Robert Richtera68c4392010-10-06 12:27:53 +0200366static inline int eilvt_entry_is_changeable(unsigned int old, unsigned int new)
367{
368 return (old & APIC_EILVT_MASKED)
369 || (new == APIC_EILVT_MASKED)
370 || ((new & ~APIC_EILVT_MASKED) == old);
371}
372
373static unsigned int reserve_eilvt_offset(int offset, unsigned int new)
374{
375 unsigned int rsvd; /* 0: uninitialized */
376
377 if (offset >= APIC_EILVT_NR_MAX)
378 return ~0;
379
380 rsvd = atomic_read(&eilvt_offsets[offset]) & ~APIC_EILVT_MASKED;
381 do {
382 if (rsvd &&
383 !eilvt_entry_is_changeable(rsvd, new))
384 /* may not change if vectors are different */
385 return rsvd;
386 rsvd = atomic_cmpxchg(&eilvt_offsets[offset], rsvd, new);
387 } while (rsvd != new);
388
389 return new;
390}
391
392/*
393 * If mask=1, the LVT entry does not generate interrupts while mask=0
Robert Richtercbf74ce2011-05-30 16:31:11 +0200394 * enables the vector. See also the BKDGs. Must be called with
395 * preemption disabled.
Robert Richtera68c4392010-10-06 12:27:53 +0200396 */
397
Robert Richter27afdf22010-10-06 12:27:54 +0200398int setup_APIC_eilvt(u8 offset, u8 vector, u8 msg_type, u8 mask)
Robert Richtera68c4392010-10-06 12:27:53 +0200399{
400 unsigned long reg = APIC_EILVTn(offset);
401 unsigned int new, old, reserved;
402
403 new = (mask << 16) | (msg_type << 8) | vector;
404 old = apic_read(reg);
405 reserved = reserve_eilvt_offset(offset, new);
406
407 if (reserved != new) {
Robert Richtereb48c9c2010-10-25 16:03:39 +0200408 pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
409 "vector 0x%x, but the register is already in use for "
410 "vector 0x%x on another cpu\n",
411 smp_processor_id(), reg, offset, new, reserved);
Robert Richtera68c4392010-10-06 12:27:53 +0200412 return -EINVAL;
413 }
414
415 if (!eilvt_entry_is_changeable(old, new)) {
Robert Richtereb48c9c2010-10-25 16:03:39 +0200416 pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
417 "vector 0x%x, but the register is already in use for "
418 "vector 0x%x on this cpu\n",
419 smp_processor_id(), reg, offset, new, old);
Robert Richtera68c4392010-10-06 12:27:53 +0200420 return -EBUSY;
421 }
422
423 apic_write(reg, new);
424
425 return 0;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100426}
Robert Richter27afdf22010-10-06 12:27:54 +0200427EXPORT_SYMBOL_GPL(setup_APIC_eilvt);
Robert Richter7b83dae2008-01-30 13:30:40 +0100428
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100429/*
430 * Program the next event, relative to now
431 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200432static int lapic_next_event(unsigned long delta,
433 struct clock_event_device *evt)
434{
435 apic_write(APIC_TMICT, delta);
436 return 0;
437}
438
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100439/*
440 * Setup the lapic timer in periodic or oneshot mode
441 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200442static void lapic_timer_setup(enum clock_event_mode mode,
443 struct clock_event_device *evt)
444{
445 unsigned long flags;
446 unsigned int v;
447
448 /* Lapic used as dummy for broadcast ? */
449 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
450 return;
451
452 local_irq_save(flags);
453
454 switch (mode) {
455 case CLOCK_EVT_MODE_PERIODIC:
456 case CLOCK_EVT_MODE_ONESHOT:
Jacob Pan1ade93e2011-11-10 13:42:40 +0000457 __setup_APIC_LVTT(lapic_timer_frequency,
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200458 mode != CLOCK_EVT_MODE_PERIODIC, 1);
459 break;
460 case CLOCK_EVT_MODE_UNUSED:
461 case CLOCK_EVT_MODE_SHUTDOWN:
462 v = apic_read(APIC_LVTT);
463 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
464 apic_write(APIC_LVTT, v);
Andreas Herrmann6f9b4102009-10-27 11:01:38 +0100465 apic_write(APIC_TMICT, 0);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200466 break;
467 case CLOCK_EVT_MODE_RESUME:
468 /* Nothing to do here */
469 break;
470 }
471
472 local_irq_restore(flags);
473}
474
475/*
476 * Local APIC timer broadcast function
477 */
Mike Travis96289372008-12-31 18:08:46 -0800478static void lapic_timer_broadcast(const struct cpumask *mask)
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200479{
480#ifdef CONFIG_SMP
Ingo Molnardac5f412009-01-28 15:42:24 +0100481 apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200482#endif
483}
484
Henrik Kretzschmar25874a22011-03-11 08:02:36 +0100485
486/*
487 * The local apic timer can be used for any function which is CPU local.
488 */
489static struct clock_event_device lapic_clockevent = {
490 .name = "lapic",
491 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
492 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
493 .shift = 32,
494 .set_mode = lapic_timer_setup,
495 .set_next_event = lapic_next_event,
496 .broadcast = lapic_timer_broadcast,
497 .rating = 100,
498 .irq = -1,
499};
500static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
501
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100502/*
Uwe Kleine-König421f91d2010-06-11 12:17:00 +0200503 * Setup the local APIC timer for this CPU. Copy the initialized values
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100504 * of the boot CPU and register the clock event in the framework.
505 */
Cyrill Gorcunovdb4b5522008-08-24 02:01:39 -0700506static void __cpuinit setup_APIC_timer(void)
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200507{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100508 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
509
Christoph Lameter349c0042011-03-12 12:50:10 +0100510 if (this_cpu_has(X86_FEATURE_ARAT)) {
Venkatesh Pallipadidb954b52009-04-06 18:51:29 -0700511 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_C3STOP;
512 /* Make LAPIC timer preferrable over percpu HPET */
513 lapic_clockevent.rating = 150;
514 }
515
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100516 memcpy(levt, &lapic_clockevent, sizeof(*levt));
Rusty Russell320ab2b2008-12-13 21:20:26 +1030517 levt->cpumask = cpumask_of(smp_processor_id());
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100518
519 clockevents_register_device(levt);
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200520}
521
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700522/*
523 * In this functions we calibrate APIC bus clocks to the external timer.
524 *
525 * We want to do the calibration only once since we want to have local timer
526 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
527 * frequency.
528 *
529 * This was previously done by reading the PIT/HPET and waiting for a wrap
530 * around to find out, that a tick has elapsed. I have a box, where the PIT
531 * readout is broken, so it never gets out of the wait loop again. This was
532 * also reported by others.
533 *
534 * Monitoring the jiffies value is inaccurate and the clockevents
535 * infrastructure allows us to do a simple substitution of the interrupt
536 * handler.
537 *
538 * The calibration routine also uses the pm_timer when possible, as the PIT
539 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
540 * back to normal later in the boot process).
541 */
542
543#define LAPIC_CAL_LOOPS (HZ/10)
544
545static __initdata int lapic_cal_loops = -1;
546static __initdata long lapic_cal_t1, lapic_cal_t2;
547static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
548static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
549static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
550
551/*
552 * Temporary interrupt handler.
553 */
554static void __init lapic_cal_handler(struct clock_event_device *dev)
555{
556 unsigned long long tsc = 0;
557 long tapic = apic_read(APIC_TMCCT);
558 unsigned long pm = acpi_pm_read_early();
559
560 if (cpu_has_tsc)
561 rdtscll(tsc);
562
563 switch (lapic_cal_loops++) {
564 case 0:
565 lapic_cal_t1 = tapic;
566 lapic_cal_tsc1 = tsc;
567 lapic_cal_pm1 = pm;
568 lapic_cal_j1 = jiffies;
569 break;
570
571 case LAPIC_CAL_LOOPS:
572 lapic_cal_t2 = tapic;
573 lapic_cal_tsc2 = tsc;
574 if (pm < lapic_cal_pm1)
575 pm += ACPI_PM_OVRRUN;
576 lapic_cal_pm2 = pm;
577 lapic_cal_j2 = jiffies;
578 break;
579 }
580}
581
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900582static int __init
583calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400584{
585 const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
586 const long pm_thresh = pm_100ms / 100;
587 unsigned long mult;
588 u64 res;
589
590#ifndef CONFIG_X86_PM_TIMER
591 return -1;
592#endif
593
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900594 apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400595
596 /* Check, if the PM timer is available */
597 if (!deltapm)
598 return -1;
599
600 mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
601
602 if (deltapm > (pm_100ms - pm_thresh) &&
603 deltapm < (pm_100ms + pm_thresh)) {
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900604 apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900605 return 0;
606 }
607
608 res = (((u64)deltapm) * mult) >> 22;
609 do_div(res, 1000000);
610 pr_warning("APIC calibration not consistent "
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900611 "with PM-Timer: %ldms instead of 100ms\n",(long)res);
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900612
613 /* Correct the lapic counter value */
614 res = (((u64)(*delta)) * pm_100ms);
615 do_div(res, deltapm);
616 pr_info("APIC delta adjusted to PM-Timer: "
617 "%lu (%ld)\n", (unsigned long)res, *delta);
618 *delta = (long)res;
619
620 /* Correct the tsc counter value */
621 if (cpu_has_tsc) {
622 res = (((u64)(*deltatsc)) * pm_100ms);
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400623 do_div(res, deltapm);
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900624 apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
Frans Pop3235dc32010-02-06 18:47:17 +0100625 "PM-Timer: %lu (%ld)\n",
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900626 (unsigned long)res, *deltatsc);
627 *deltatsc = (long)res;
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400628 }
629
630 return 0;
631}
632
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700633static int __init calibrate_APIC_clock(void)
634{
635 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700636 void (*real_handler)(struct clock_event_device *dev);
637 unsigned long deltaj;
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900638 long delta, deltatsc;
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700639 int pm_referenced = 0;
640
Jacob Pan1ade93e2011-11-10 13:42:40 +0000641 /**
642 * check if lapic timer has already been calibrated by platform
643 * specific routine, such as tsc calibration code. if so, we just fill
644 * in the clockevent structure and return.
645 */
646
647 if (lapic_timer_frequency) {
648 apic_printk(APIC_VERBOSE, "lapic timer already calibrated %d\n",
649 lapic_timer_frequency);
650 lapic_clockevent.mult = div_sc(lapic_timer_frequency/APIC_DIVISOR,
651 TICK_NSEC, lapic_clockevent.shift);
652 lapic_clockevent.max_delta_ns =
653 clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
654 lapic_clockevent.min_delta_ns =
655 clockevent_delta2ns(0xF, &lapic_clockevent);
656 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
657 return 0;
658 }
659
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700660 local_irq_disable();
661
662 /* Replace the global interrupt handler */
663 real_handler = global_clock_event->event_handler;
664 global_clock_event->event_handler = lapic_cal_handler;
665
666 /*
Cyrill Gorcunov81608f32008-10-10 19:00:17 +0400667 * Setup the APIC counter to maximum. There is no way the lapic
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700668 * can underflow in the 100ms detection time frame
669 */
Cyrill Gorcunov81608f32008-10-10 19:00:17 +0400670 __setup_APIC_LVTT(0xffffffff, 0, 0);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700671
672 /* Let the interrupts run */
673 local_irq_enable();
674
675 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
676 cpu_relax();
677
678 local_irq_disable();
679
680 /* Restore the real event handler */
681 global_clock_event->event_handler = real_handler;
682
683 /* Build delta t1-t2 as apic timer counts down */
684 delta = lapic_cal_t1 - lapic_cal_t2;
685 apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
686
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900687 deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
688
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400689 /* we trust the PM based calibration if possible */
690 pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900691 &delta, &deltatsc);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700692
693 /* Calculate the scaled math multiplication factor */
694 lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
695 lapic_clockevent.shift);
696 lapic_clockevent.max_delta_ns =
Pierre Tardy4aed89d2011-01-06 16:23:29 +0100697 clockevent_delta2ns(0x7FFFFFFF, &lapic_clockevent);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700698 lapic_clockevent.min_delta_ns =
699 clockevent_delta2ns(0xF, &lapic_clockevent);
700
Jacob Pan1ade93e2011-11-10 13:42:40 +0000701 lapic_timer_frequency = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700702
703 apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
Thomas Gleixner411462f2009-11-16 11:52:39 +0100704 apic_printk(APIC_VERBOSE, "..... mult: %u\n", lapic_clockevent.mult);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700705 apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
Jacob Pan1ade93e2011-11-10 13:42:40 +0000706 lapic_timer_frequency);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700707
708 if (cpu_has_tsc) {
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700709 apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
710 "%ld.%04ld MHz.\n",
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900711 (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
712 (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700713 }
714
715 apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
716 "%u.%04u MHz.\n",
Jacob Pan1ade93e2011-11-10 13:42:40 +0000717 lapic_timer_frequency / (1000000 / HZ),
718 lapic_timer_frequency % (1000000 / HZ));
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700719
720 /*
721 * Do a sanity check on the APIC calibration result
722 */
Jacob Pan1ade93e2011-11-10 13:42:40 +0000723 if (lapic_timer_frequency < (1000000 / HZ)) {
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700724 local_irq_enable();
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100725 pr_warning("APIC frequency too slow, disabling apic timer\n");
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700726 return -1;
727 }
728
729 levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
730
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400731 /*
732 * PM timer calibration failed or not turned on
733 * so lets try APIC timer based calibration
734 */
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700735 if (!pm_referenced) {
736 apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
737
738 /*
739 * Setup the apic timer manually
740 */
741 levt->event_handler = lapic_cal_handler;
742 lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
743 lapic_cal_loops = -1;
744
745 /* Let the interrupts run */
746 local_irq_enable();
747
748 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
749 cpu_relax();
750
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700751 /* Stop the lapic timer */
752 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
753
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700754 /* Jiffies delta */
755 deltaj = lapic_cal_j2 - lapic_cal_j1;
756 apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
757
758 /* Check, if the jiffies result is consistent */
759 if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
760 apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
761 else
762 levt->features |= CLOCK_EVT_FEAT_DUMMY;
763 } else
764 local_irq_enable();
765
766 if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +0530767 pr_warning("APIC timer disabled due to verification failure\n");
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700768 return -1;
769 }
770
771 return 0;
772}
773
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100774/*
775 * Setup the boot APIC
776 *
777 * Calibrate and verify the result.
778 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100779void __init setup_boot_APIC_clock(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100781 /*
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400782 * The local apic timer can be disabled via the kernel
783 * commandline or from the CPU detection code. Register the lapic
784 * timer as a dummy clock event source on SMP systems, so the
785 * broadcast mechanism is used. On UP systems simply ignore it.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100786 */
787 if (disable_apic_timer) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100788 pr_info("Disabling APIC timer\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100789 /* No broadcast on UP ! */
Thomas Gleixner9d099512008-01-30 13:33:04 +0100790 if (num_possible_cpus() > 1) {
791 lapic_clockevent.mult = 1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100792 setup_APIC_timer();
Thomas Gleixner9d099512008-01-30 13:33:04 +0100793 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100794 return;
795 }
Thomas Gleixner6935d1f2007-07-21 17:10:17 +0200796
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400797 apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
798 "calibrating APIC timer ...\n");
799
Cyrill Gorcunov89b3b1f2008-07-15 21:02:54 +0400800 if (calibrate_APIC_clock()) {
Thomas Gleixnerc2b84b32008-01-30 13:33:04 +0100801 /* No broadcast on UP ! */
802 if (num_possible_cpus() > 1)
803 setup_APIC_timer();
804 return;
805 }
806
807 /*
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100808 * If nmi_watchdog is set to IO_APIC, we need the
809 * PIT/HPET going. Otherwise register lapic as a dummy
810 * device.
811 */
Don Zickus072b1982010-11-12 11:22:24 -0500812 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100813
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400814 /* Setup the lapic or request the broadcast */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100815 setup_APIC_timer();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816}
817
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100818void __cpuinit setup_secondary_APIC_clock(void)
819{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100820 setup_APIC_timer();
821}
822
823/*
824 * The guts of the apic timer interrupt
825 */
826static void local_apic_timer_interrupt(void)
827{
828 int cpu = smp_processor_id();
829 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
830
831 /*
832 * Normally we should not be here till LAPIC has been initialized but
833 * in some cases like kdump, its possible that there is a pending LAPIC
834 * timer interrupt from previous kernel's context and is delivered in
835 * new kernel the moment interrupts are enabled.
836 *
837 * Interrupts are enabled early and LAPIC is setup much later, hence
838 * its possible that when we get here evt->event_handler is NULL.
839 * Check for event_handler being NULL and discard the interrupt as
840 * spurious.
841 */
842 if (!evt->event_handler) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100843 pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100844 /* Switch it off */
845 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
846 return;
847 }
848
849 /*
850 * the NMI deadlock-detector uses this.
851 */
Hiroshi Shimamoto915b0d02008-12-08 19:19:26 -0800852 inc_irq_stat(apic_timer_irqs);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100853
854 evt->event_handler(evt);
855}
856
857/*
858 * Local APIC timer interrupt. This is the most natural way for doing
859 * local interrupts, but local timer interrupts can be emulated by
860 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
861 *
862 * [ if a single-CPU system runs an SMP kernel then we call the local
863 * interrupt as well. Thus we cannot inline the local irq ... ]
864 */
Frederic Weisbeckerbcbc4f22008-12-09 23:54:20 +0100865void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100866{
867 struct pt_regs *old_regs = set_irq_regs(regs);
868
869 /*
870 * NOTE! We'd better ACK the irq immediately,
871 * because timer handling can be slow.
872 */
873 ack_APIC_irq();
874 /*
875 * update_process_times() expects us to have done irq_enter().
876 * Besides, if we don't timer interrupts ignore the global
877 * interrupt lock, which is the WrongThing (tm) to do.
878 */
879 exit_idle();
880 irq_enter();
881 local_apic_timer_interrupt();
882 irq_exit();
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400883
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100884 set_irq_regs(old_regs);
885}
886
887int setup_profiling_timer(unsigned int multiplier)
888{
889 return -EINVAL;
890}
891
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100892/*
893 * Local APIC start and shutdown
894 */
895
896/**
897 * clear_local_APIC - shutdown the local APIC
898 *
899 * This is called, when a CPU is disabled and before rebooting, so the state of
900 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
901 * leftovers during boot.
902 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903void clear_local_APIC(void)
904{
Chuck Ebbert2584a822008-05-20 18:18:12 -0400905 int maxlvt;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100906 u32 v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907
Andi Kleend3432892008-01-30 13:33:17 +0100908 /* APIC hasn't been mapped yet */
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700909 if (!x2apic_mode && !apic_phys)
Andi Kleend3432892008-01-30 13:33:17 +0100910 return;
911
912 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913 /*
Siddha, Suresh B704fc592006-06-26 13:59:53 +0200914 * Masking an LVT entry can trigger a local APIC error
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915 * if the vector is zero. Mask LVTERR first to prevent this.
916 */
917 if (maxlvt >= 3) {
918 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
Andi Kleen11a8e772006-01-11 22:46:51 +0100919 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920 }
921 /*
922 * Careful: we have to set masks only first to deassert
923 * any level-triggered sources.
924 */
925 v = apic_read(APIC_LVTT);
Andi Kleen11a8e772006-01-11 22:46:51 +0100926 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927 v = apic_read(APIC_LVT0);
Andi Kleen11a8e772006-01-11 22:46:51 +0100928 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929 v = apic_read(APIC_LVT1);
Andi Kleen11a8e772006-01-11 22:46:51 +0100930 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931 if (maxlvt >= 4) {
932 v = apic_read(APIC_LVTPC);
Andi Kleen11a8e772006-01-11 22:46:51 +0100933 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934 }
935
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400936 /* lets not touch this if we didn't frob it */
Andi Kleen4efc0672009-04-28 19:07:31 +0200937#ifdef CONFIG_X86_THERMAL_VECTOR
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400938 if (maxlvt >= 5) {
939 v = apic_read(APIC_LVTTHMR);
940 apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
941 }
942#endif
Andi Kleen5ca86812009-02-12 13:49:37 +0100943#ifdef CONFIG_X86_MCE_INTEL
944 if (maxlvt >= 6) {
945 v = apic_read(APIC_LVTCMCI);
946 if (!(v & APIC_LVT_MASKED))
947 apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED);
948 }
949#endif
950
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951 /*
952 * Clean APIC state for other OSs:
953 */
Andi Kleen11a8e772006-01-11 22:46:51 +0100954 apic_write(APIC_LVTT, APIC_LVT_MASKED);
955 apic_write(APIC_LVT0, APIC_LVT_MASKED);
956 apic_write(APIC_LVT1, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957 if (maxlvt >= 3)
Andi Kleen11a8e772006-01-11 22:46:51 +0100958 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959 if (maxlvt >= 4)
Andi Kleen11a8e772006-01-11 22:46:51 +0100960 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400961
962 /* Integrated APIC (!82489DX) ? */
963 if (lapic_is_integrated()) {
964 if (maxlvt > 3)
965 /* Clear ESR due to Pentium errata 3AP and 11AP */
966 apic_write(APIC_ESR, 0);
967 apic_read(APIC_ESR);
968 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700969}
970
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100971/**
972 * disable_local_APIC - clear and disable the local APIC
973 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974void disable_local_APIC(void)
975{
976 unsigned int value;
977
Jan Beulich4a13ad02009-01-14 12:28:51 +0000978 /* APIC hasn't been mapped yet */
Yinghai Lufd19dce2010-07-15 00:00:59 -0700979 if (!x2apic_mode && !apic_phys)
Jan Beulich4a13ad02009-01-14 12:28:51 +0000980 return;
981
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982 clear_local_APIC();
983
984 /*
985 * Disable APIC (implies clearing of registers
986 * for 82489DX!).
987 */
988 value = apic_read(APIC_SPIV);
989 value &= ~APIC_SPIV_APIC_ENABLED;
Andi Kleen11a8e772006-01-11 22:46:51 +0100990 apic_write(APIC_SPIV, value);
Cyrill Gorcunov990b1832008-08-18 20:45:51 +0400991
992#ifdef CONFIG_X86_32
993 /*
994 * When LAPIC was disabled by the BIOS and enabled by the kernel,
995 * restore the disabled state.
996 */
997 if (enabled_via_apicbase) {
998 unsigned int l, h;
999
1000 rdmsr(MSR_IA32_APICBASE, l, h);
1001 l &= ~MSR_IA32_APICBASE_ENABLE;
1002 wrmsr(MSR_IA32_APICBASE, l, h);
1003 }
1004#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005}
1006
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +04001007/*
1008 * If Linux enabled the LAPIC against the BIOS default disable it down before
1009 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
1010 * not power-off. Additionally clear all LVT entries before disable_local_APIC
1011 * for the case where Linux didn't enable the LAPIC.
1012 */
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -07001013void lapic_shutdown(void)
1014{
1015 unsigned long flags;
1016
Cyrill Gorcunov83121362009-09-15 11:12:30 +04001017 if (!cpu_has_apic && !apic_from_smp_config())
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -07001018 return;
1019
1020 local_irq_save(flags);
1021
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +04001022#ifdef CONFIG_X86_32
1023 if (!enabled_via_apicbase)
1024 clear_local_APIC();
1025 else
1026#endif
1027 disable_local_APIC();
1028
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -07001029
1030 local_irq_restore(flags);
1031}
1032
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033/*
1034 * This is to verify that we're looking at a real local APIC.
1035 * Check these against your board if the CPUs aren't getting
1036 * started for no apparent reason.
1037 */
1038int __init verify_local_APIC(void)
1039{
1040 unsigned int reg0, reg1;
1041
1042 /*
1043 * The version register is read-only in a real APIC.
1044 */
1045 reg0 = apic_read(APIC_LVR);
1046 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
1047 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
1048 reg1 = apic_read(APIC_LVR);
1049 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
1050
1051 /*
1052 * The two version reads above should print the same
1053 * numbers. If the second one is different, then we
1054 * poke at a non-APIC.
1055 */
1056 if (reg1 != reg0)
1057 return 0;
1058
1059 /*
1060 * Check if the version looks reasonably.
1061 */
1062 reg1 = GET_APIC_VERSION(reg0);
1063 if (reg1 == 0x00 || reg1 == 0xff)
1064 return 0;
Thomas Gleixner37e650c2008-01-30 13:30:14 +01001065 reg1 = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066 if (reg1 < 0x02 || reg1 == 0xff)
1067 return 0;
1068
1069 /*
1070 * The ID register is read/write in a real APIC.
1071 */
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07001072 reg0 = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
Ingo Molnar5b812722009-01-28 14:59:17 +01001074 apic_write(APIC_ID, reg0 ^ apic->apic_id_mask);
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07001075 reg1 = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
1077 apic_write(APIC_ID, reg0);
Ingo Molnar5b812722009-01-28 14:59:17 +01001078 if (reg1 != (reg0 ^ apic->apic_id_mask))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079 return 0;
1080
1081 /*
1082 * The next two are just to see if we have sane values.
1083 * They're only really relevant if we're in Virtual Wire
1084 * compatibility mode, but most boxes are anymore.
1085 */
1086 reg0 = apic_read(APIC_LVT0);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001087 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088 reg1 = apic_read(APIC_LVT1);
1089 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
1090
1091 return 1;
1092}
1093
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001094/**
1095 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
1096 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097void __init sync_Arb_IDs(void)
1098{
Cyrill Gorcunov296cb952008-08-15 13:51:23 +02001099 /*
1100 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
1101 * needed on AMD.
1102 */
1103 if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001104 return;
1105
1106 /*
1107 * Wait for idle.
1108 */
1109 apic_wait_icr_idle();
1110
1111 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
Cyrill Gorcunov6f6da972008-08-15 23:05:19 +04001112 apic_write(APIC_ICR, APIC_DEST_ALLINC |
1113 APIC_INT_LEVELTRIG | APIC_DM_INIT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114}
1115
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116/*
1117 * An initial setup of the virtual wire mode.
1118 */
1119void __init init_bsp_APIC(void)
1120{
Andi Kleen11a8e772006-01-11 22:46:51 +01001121 unsigned int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122
1123 /*
1124 * Don't do the setup now if we have a SMP BIOS as the
1125 * through-I/O-APIC virtual wire mode might be active.
1126 */
1127 if (smp_found_config || !cpu_has_apic)
1128 return;
1129
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130 /*
1131 * Do not trust the local APIC being empty at bootup.
1132 */
1133 clear_local_APIC();
1134
1135 /*
1136 * Enable APIC.
1137 */
1138 value = apic_read(APIC_SPIV);
1139 value &= ~APIC_VECTOR_MASK;
1140 value |= APIC_SPIV_APIC_ENABLED;
Cyrill Gorcunov638c0412008-08-15 23:05:18 +04001141
1142#ifdef CONFIG_X86_32
1143 /* This bit is reserved on P4/Xeon and should be cleared */
1144 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
1145 (boot_cpu_data.x86 == 15))
1146 value &= ~APIC_SPIV_FOCUS_DISABLED;
1147 else
1148#endif
1149 value |= APIC_SPIV_FOCUS_DISABLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +01001151 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152
1153 /*
1154 * Set up the virtual wire mode.
1155 */
Andi Kleen11a8e772006-01-11 22:46:51 +01001156 apic_write(APIC_LVT0, APIC_DM_EXTINT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001157 value = APIC_DM_NMI;
Cyrill Gorcunov638c0412008-08-15 23:05:18 +04001158 if (!lapic_is_integrated()) /* 82489DX */
1159 value |= APIC_LVT_LEVEL_TRIGGER;
Andi Kleen11a8e772006-01-11 22:46:51 +01001160 apic_write(APIC_LVT1, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161}
1162
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001163static void __cpuinit lapic_setup_esr(void)
1164{
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001165 unsigned int oldvalue, value, maxlvt;
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001166
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001167 if (!lapic_is_integrated()) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001168 pr_info("No ESR for 82489DX.\n");
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001169 return;
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001170 }
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001171
Ingo Molnar08125d32009-01-28 05:08:44 +01001172 if (apic->disable_esr) {
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001173 /*
1174 * Something untraceable is creating bad interrupts on
1175 * secondary quads ... for the moment, just leave the
1176 * ESR disabled - we can't do anything useful with the
1177 * errors anyway - mbligh
1178 */
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001179 pr_info("Leaving ESR disabled.\n");
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001180 return;
1181 }
1182
1183 maxlvt = lapic_get_maxlvt();
1184 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1185 apic_write(APIC_ESR, 0);
1186 oldvalue = apic_read(APIC_ESR);
1187
1188 /* enables sending errors */
1189 value = ERROR_APIC_VECTOR;
1190 apic_write(APIC_LVTERR, value);
1191
1192 /*
1193 * spec says clear errors after enabling vector.
1194 */
1195 if (maxlvt > 3)
1196 apic_write(APIC_ESR, 0);
1197 value = apic_read(APIC_ESR);
1198 if (value != oldvalue)
1199 apic_printk(APIC_VERBOSE, "ESR value before enabling "
1200 "vector: 0x%08x after: 0x%08x\n",
1201 oldvalue, value);
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001202}
1203
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001204/**
1205 * setup_local_APIC - setup the local APIC
Tejun Heo0aa002f2010-12-09 11:47:21 +01001206 *
1207 * Used to setup local APIC while initializing BSP or bringin up APs.
1208 * Always called with preemption disabled.
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001209 */
1210void __cpuinit setup_local_APIC(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211{
Tejun Heo0aa002f2010-12-09 11:47:21 +01001212 int cpu = smp_processor_id();
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -07001213 unsigned int value, queued;
1214 int i, j, acked = 0;
1215 unsigned long long tsc = 0, ntsc;
1216 long long max_loops = cpu_khz;
1217
1218 if (cpu_has_tsc)
1219 rdtscll(tsc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220
Jan Beulichf1182632009-01-14 12:27:35 +00001221 if (disable_apic) {
Henrik Kretzschmar7167d082011-02-22 15:38:05 +01001222 disable_ioapic_support();
Jan Beulichf1182632009-01-14 12:27:35 +00001223 return;
1224 }
1225
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001226#ifdef CONFIG_X86_32
1227 /* Pound the ESR really hard over the head with a big hammer - mbligh */
Ingo Molnar08125d32009-01-28 05:08:44 +01001228 if (lapic_is_integrated() && apic->disable_esr) {
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001229 apic_write(APIC_ESR, 0);
1230 apic_write(APIC_ESR, 0);
1231 apic_write(APIC_ESR, 0);
1232 apic_write(APIC_ESR, 0);
1233 }
1234#endif
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001235 perf_events_lapic_init();
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001236
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237 /*
1238 * Double-check whether this APIC is really registered.
1239 * This is meaningless in clustered apic mode, so we skip it.
1240 */
Daniel Walkerc2777f92009-09-12 10:40:20 -07001241 BUG_ON(!apic->apic_id_registered());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001242
1243 /*
1244 * Intel recommends to set DFR, LDR and TPR before enabling
1245 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
1246 * document number 292116). So here it goes...
1247 */
Ingo Molnara5c43292009-01-28 06:50:47 +01001248 apic->init_apic_ldr();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249
Tejun Heo6f802c42011-01-23 14:37:31 +01001250#ifdef CONFIG_X86_32
1251 /*
Tejun Heoacb8bc02011-01-23 14:37:33 +01001252 * APIC LDR is initialized. If logical_apicid mapping was
1253 * initialized during get_smp_config(), make sure it matches the
1254 * actual value.
Tejun Heo6f802c42011-01-23 14:37:31 +01001255 */
Tejun Heoacb8bc02011-01-23 14:37:33 +01001256 i = early_per_cpu(x86_cpu_to_logical_apicid, cpu);
1257 WARN_ON(i != BAD_APICID && i != logical_smp_processor_id());
1258 /* always use the value from LDR */
Tejun Heo6f802c42011-01-23 14:37:31 +01001259 early_per_cpu(x86_cpu_to_logical_apicid, cpu) =
1260 logical_smp_processor_id();
Tejun Heoc4b90c12011-05-02 14:18:52 +02001261
1262 /*
1263 * Some NUMA implementations (NUMAQ) don't initialize apicid to
1264 * node mapping during NUMA init. Now that logical apicid is
1265 * guaranteed to be known, give it another chance. This is already
1266 * a bit too late - percpu allocation has already happened without
1267 * proper NUMA affinity.
1268 */
Tejun Heo84914ed02011-05-02 14:18:52 +02001269 if (apic->x86_32_numa_cpu_node)
1270 set_apicid_to_node(early_per_cpu(x86_cpu_to_apicid, cpu),
1271 apic->x86_32_numa_cpu_node(cpu));
Tejun Heo6f802c42011-01-23 14:37:31 +01001272#endif
1273
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274 /*
1275 * Set Task Priority to 'accept all'. We never change this
1276 * later on.
1277 */
1278 value = apic_read(APIC_TASKPRI);
1279 value &= ~APIC_TPRI_MASK;
Andi Kleen11a8e772006-01-11 22:46:51 +01001280 apic_write(APIC_TASKPRI, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281
1282 /*
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001283 * After a crash, we no longer service the interrupts and a pending
1284 * interrupt from previous kernel might still have ISR bit set.
1285 *
1286 * Most probably by now CPU has serviced that pending interrupt and
1287 * it might not have done the ack_APIC_irq() because it thought,
1288 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1289 * does not clear the ISR bit and cpu thinks it has already serivced
1290 * the interrupt. Hence a vector might get locked. It was noticed
1291 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1292 */
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -07001293 do {
1294 queued = 0;
1295 for (i = APIC_ISR_NR - 1; i >= 0; i--)
1296 queued |= apic_read(APIC_IRR + i*0x10);
1297
1298 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
1299 value = apic_read(APIC_ISR + i*0x10);
1300 for (j = 31; j >= 0; j--) {
1301 if (value & (1<<j)) {
1302 ack_APIC_irq();
1303 acked++;
1304 }
1305 }
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001306 }
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -07001307 if (acked > 256) {
1308 printk(KERN_ERR "LAPIC pending interrupts after %d EOI\n",
1309 acked);
1310 break;
1311 }
1312 if (cpu_has_tsc) {
1313 rdtscll(ntsc);
1314 max_loops = (cpu_khz << 10) - (ntsc - tsc);
1315 } else
1316 max_loops--;
1317 } while (queued && max_loops > 0);
1318 WARN_ON(max_loops <= 0);
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001319
1320 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001321 * Now that we are all set up, enable the APIC
1322 */
1323 value = apic_read(APIC_SPIV);
1324 value &= ~APIC_VECTOR_MASK;
1325 /*
1326 * Enable APIC
1327 */
1328 value |= APIC_SPIV_APIC_ENABLED;
1329
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001330#ifdef CONFIG_X86_32
1331 /*
1332 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1333 * certain networking cards. If high frequency interrupts are
1334 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1335 * entry is masked/unmasked at a high rate as well then sooner or
1336 * later IOAPIC line gets 'stuck', no more interrupts are received
1337 * from the device. If focus CPU is disabled then the hang goes
1338 * away, oh well :-(
1339 *
1340 * [ This bug can be reproduced easily with a level-triggered
1341 * PCI Ne2000 networking cards and PII/PIII processors, dual
1342 * BX chipset. ]
1343 */
1344 /*
1345 * Actually disabling the focus CPU check just makes the hang less
1346 * frequent as it makes the interrupt distributon model be more
1347 * like LRU than MRU (the short-term load is more even across CPUs).
1348 * See also the comment in end_level_ioapic_irq(). --macro
1349 */
1350
1351 /*
1352 * - enable focus processor (bit==0)
1353 * - 64bit mode always use processor focus
1354 * so no need to set it
1355 */
1356 value &= ~APIC_SPIV_FOCUS_DISABLED;
1357#endif
Andi Kleen3f14c742006-09-26 10:52:29 +02001358
Linus Torvalds1da177e2005-04-16 15:20:36 -07001359 /*
1360 * Set spurious IRQ vector
1361 */
1362 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +01001363 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001364
1365 /*
1366 * Set up LVT0, LVT1:
1367 *
1368 * set up through-local-APIC on the BP's LINT0. This is not
1369 * strictly necessary in pure symmetric-IO mode, but sometimes
1370 * we delegate interrupts to the 8259A.
1371 */
1372 /*
1373 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1374 */
1375 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
Tejun Heo0aa002f2010-12-09 11:47:21 +01001376 if (!cpu && (pic_mode || !value)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001377 value = APIC_DM_EXTINT;
Tejun Heo0aa002f2010-12-09 11:47:21 +01001378 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n", cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379 } else {
1380 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
Tejun Heo0aa002f2010-12-09 11:47:21 +01001381 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n", cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001382 }
Andi Kleen11a8e772006-01-11 22:46:51 +01001383 apic_write(APIC_LVT0, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384
1385 /*
1386 * only the BP should see the LINT1 NMI signal, obviously.
1387 */
Tejun Heo0aa002f2010-12-09 11:47:21 +01001388 if (!cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389 value = APIC_DM_NMI;
1390 else
1391 value = APIC_DM_NMI | APIC_LVT_MASKED;
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001392 if (!lapic_is_integrated()) /* 82489DX */
1393 value |= APIC_LVT_LEVEL_TRIGGER;
Andi Kleen11a8e772006-01-11 22:46:51 +01001394 apic_write(APIC_LVT1, value);
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001395
Andi Kleenbe71b852009-02-12 13:49:38 +01001396#ifdef CONFIG_X86_MCE_INTEL
1397 /* Recheck CMCI information after local APIC is up on CPU #0 */
Tejun Heo0aa002f2010-12-09 11:47:21 +01001398 if (!cpu)
Andi Kleenbe71b852009-02-12 13:49:38 +01001399 cmci_recheck();
1400#endif
Andi Kleen739f33b2008-01-30 13:30:40 +01001401}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402
Andi Kleen739f33b2008-01-30 13:30:40 +01001403void __cpuinit end_local_APIC_setup(void)
1404{
1405 lapic_setup_esr();
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001406
1407#ifdef CONFIG_X86_32
Cyrill Gorcunov1b4ee4e2008-08-18 23:12:33 +04001408 {
1409 unsigned int value;
1410 /* Disable the local apic timer */
1411 value = apic_read(APIC_LVTT);
1412 value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
1413 apic_write(APIC_LVTT, value);
1414 }
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001415#endif
1416
Linus Torvalds1da177e2005-04-16 15:20:36 -07001417 apic_pm_activate();
Jan Beulich2fb270f2011-02-09 08:21:02 +00001418}
1419
1420void __init bsp_end_local_APIC_setup(void)
1421{
1422 end_local_APIC_setup();
Kenji Kaneshige7f7fbf42010-11-30 22:22:28 -08001423
1424 /*
1425 * Now that local APIC setup is completed for BP, configure the fault
1426 * handling for interrupt remapping.
1427 */
Jan Beulich2fb270f2011-02-09 08:21:02 +00001428 if (intr_remapping_enabled)
Kenji Kaneshige7f7fbf42010-11-30 22:22:28 -08001429 enable_drhd_fault_handling();
1430
Linus Torvalds1da177e2005-04-16 15:20:36 -07001431}
1432
Yinghai Lu06cd9a72009-02-16 17:29:58 -08001433#ifdef CONFIG_X86_X2APIC
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001434void check_x2apic(void)
1435{
Suresh Siddhaef1f87a2009-02-21 14:23:21 -08001436 if (x2apic_enabled()) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001437 pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001438 x2apic_preenabled = x2apic_mode = 1;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001439 }
1440}
1441
1442void enable_x2apic(void)
1443{
1444 int msr, msr2;
1445
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001446 if (!x2apic_mode)
Yinghai Lu06cd9a72009-02-16 17:29:58 -08001447 return;
1448
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001449 rdmsr(MSR_IA32_APICBASE, msr, msr2);
1450 if (!(msr & X2APIC_ENABLE)) {
Mike Travis450b1e82009-12-11 08:08:50 -08001451 printk_once(KERN_INFO "Enabling x2apic\n");
Naga Chumbalkar25970852011-07-12 05:59:07 +00001452 wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, msr2);
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001453 }
1454}
Weidong Han93758232009-04-17 16:42:14 +08001455#endif /* CONFIG_X86_X2APIC */
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001456
Gleb Natapovce69a782009-07-20 15:24:17 +03001457int __init enable_IR(void)
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001458{
Suresh Siddhad3f13812011-08-23 17:05:25 -07001459#ifdef CONFIG_IRQ_REMAP
Weidong Han93758232009-04-17 16:42:14 +08001460 if (!intr_remapping_supported()) {
1461 pr_debug("intr-remapping not supported\n");
Suresh Siddha41750d32011-08-23 17:05:18 -07001462 return -1;
Weidong Han93758232009-04-17 16:42:14 +08001463 }
1464
Weidong Han93758232009-04-17 16:42:14 +08001465 if (!x2apic_preenabled && skip_ioapic_setup) {
1466 pr_info("Skipped enabling intr-remap because of skipping "
1467 "io-apic setup\n");
Suresh Siddha41750d32011-08-23 17:05:18 -07001468 return -1;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001469 }
1470
Suresh Siddha41750d32011-08-23 17:05:18 -07001471 return enable_intr_remapping();
Gleb Natapovce69a782009-07-20 15:24:17 +03001472#endif
Suresh Siddha41750d32011-08-23 17:05:18 -07001473 return -1;
Gleb Natapovce69a782009-07-20 15:24:17 +03001474}
1475
1476void __init enable_IR_x2apic(void)
1477{
1478 unsigned long flags;
Gleb Natapovce69a782009-07-20 15:24:17 +03001479 int ret, x2apic_enabled = 0;
Yinghai Lue6707612009-11-21 00:23:37 -08001480 int dmar_table_init_ret;
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001481
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001482 dmar_table_init_ret = dmar_table_init();
Yinghai Lue6707612009-11-21 00:23:37 -08001483 if (dmar_table_init_ret && !x2apic_supported())
1484 return;
Gleb Natapovce69a782009-07-20 15:24:17 +03001485
Suresh Siddha31dce142011-05-18 16:31:33 -07001486 ret = save_ioapic_entries();
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001487 if (ret) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001488 pr_info("Saving IO-APIC state failed: %d\n", ret);
Gleb Natapovce69a782009-07-20 15:24:17 +03001489 goto out;
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001490 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001491
Suresh Siddha05c3dc22009-03-16 17:05:03 -07001492 local_irq_save(flags);
Jacob Panb81bb372009-11-09 11:27:04 -08001493 legacy_pic->mask_all();
Suresh Siddha31dce142011-05-18 16:31:33 -07001494 mask_ioapic_entries();
Suresh Siddha05c3dc22009-03-16 17:05:03 -07001495
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001496 if (dmar_table_init_ret)
Suresh Siddha41750d32011-08-23 17:05:18 -07001497 ret = -1;
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001498 else
1499 ret = enable_IR();
1500
Suresh Siddha41750d32011-08-23 17:05:18 -07001501 if (ret < 0) {
Gleb Natapovce69a782009-07-20 15:24:17 +03001502 /* IR is required if there is APIC ID > 255 even when running
1503 * under KVM
1504 */
Sheng Yang2904ed82010-12-21 14:18:48 +08001505 if (max_physical_apicid > 255 ||
1506 !hypervisor_x2apic_available())
Gleb Natapovce69a782009-07-20 15:24:17 +03001507 goto nox2apic;
1508 /*
1509 * without IR all CPUs can be addressed by IOAPIC/MSI
1510 * only in physical mode
1511 */
1512 x2apic_force_phys();
1513 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001514
Suresh Siddha41750d32011-08-23 17:05:18 -07001515 if (ret == IRQ_REMAP_XAPIC_MODE)
1516 goto nox2apic;
1517
Gleb Natapovce69a782009-07-20 15:24:17 +03001518 x2apic_enabled = 1;
Weidong Han93758232009-04-17 16:42:14 +08001519
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001520 if (x2apic_supported() && !x2apic_mode) {
1521 x2apic_mode = 1;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001522 enable_x2apic();
Weidong Han93758232009-04-17 16:42:14 +08001523 pr_info("Enabled x2apic\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001524 }
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001525
Gleb Natapovce69a782009-07-20 15:24:17 +03001526nox2apic:
Suresh Siddha41750d32011-08-23 17:05:18 -07001527 if (ret < 0) /* IR enabling failed */
Suresh Siddha31dce142011-05-18 16:31:33 -07001528 restore_ioapic_entries();
Jacob Panb81bb372009-11-09 11:27:04 -08001529 legacy_pic->restore_mask();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001530 local_irq_restore(flags);
1531
Gleb Natapovce69a782009-07-20 15:24:17 +03001532out:
Suresh Siddha41750d32011-08-23 17:05:18 -07001533 if (x2apic_enabled || !x2apic_supported())
Weidong Han93758232009-04-17 16:42:14 +08001534 return;
1535
Weidong Han93758232009-04-17 16:42:14 +08001536 if (x2apic_preenabled)
Gleb Natapovce69a782009-07-20 15:24:17 +03001537 panic("x2apic: enabled by BIOS but kernel init failed.");
Suresh Siddha41750d32011-08-23 17:05:18 -07001538 else if (ret == IRQ_REMAP_XAPIC_MODE)
1539 pr_info("x2apic not enabled, IRQ remapping is in xapic mode\n");
1540 else if (ret < 0)
1541 pr_info("x2apic not enabled, IRQ remapping init failed\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001542}
Weidong Han93758232009-04-17 16:42:14 +08001543
Yinghai Lube7a6562008-08-24 02:01:51 -07001544#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001545/*
1546 * Detect and enable local APICs on non-SMP boards.
1547 * Original code written by Keir Fraser.
1548 * On AMD64 we trust the BIOS - if it says no APIC it is likely
1549 * not correctly set up (usually the APIC timer won't work etc.)
1550 */
1551static int __init detect_init_APIC(void)
1552{
1553 if (!cpu_has_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001554 pr_info("No local APIC present\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001555 return -1;
1556 }
1557
1558 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001559 return 0;
1560}
Yinghai Lube7a6562008-08-24 02:01:51 -07001561#else
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001562
Henrik Kretzschmar25874a22011-03-11 08:02:36 +01001563static int __init apic_verify(void)
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001564{
1565 u32 features, h, l;
1566
1567 /*
1568 * The APIC feature bit should now be enabled
1569 * in `cpuid'
1570 */
1571 features = cpuid_edx(1);
1572 if (!(features & (1 << X86_FEATURE_APIC))) {
1573 pr_warning("Could not enable APIC!\n");
1574 return -1;
1575 }
1576 set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1577 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1578
1579 /* The BIOS may have set up the APIC at some other address */
1580 rdmsr(MSR_IA32_APICBASE, l, h);
1581 if (l & MSR_IA32_APICBASE_ENABLE)
1582 mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
1583
1584 pr_info("Found and enabled local APIC!\n");
1585 return 0;
1586}
1587
Henrik Kretzschmar25874a22011-03-11 08:02:36 +01001588int __init apic_force_enable(unsigned long addr)
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001589{
1590 u32 h, l;
1591
1592 if (disable_apic)
1593 return -1;
1594
1595 /*
1596 * Some BIOSes disable the local APIC in the APIC_BASE
1597 * MSR. This can only be done in software for Intel P6 or later
1598 * and AMD K7 (Model > 1) or later.
1599 */
1600 rdmsr(MSR_IA32_APICBASE, l, h);
1601 if (!(l & MSR_IA32_APICBASE_ENABLE)) {
1602 pr_info("Local APIC disabled by BIOS -- reenabling.\n");
1603 l &= ~MSR_IA32_APICBASE_BASE;
Thomas Gleixnera906fda2011-02-25 16:09:31 +01001604 l |= MSR_IA32_APICBASE_ENABLE | addr;
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001605 wrmsr(MSR_IA32_APICBASE, l, h);
1606 enabled_via_apicbase = 1;
1607 }
1608 return apic_verify();
1609}
1610
Yinghai Lube7a6562008-08-24 02:01:51 -07001611/*
1612 * Detect and initialize APIC
1613 */
1614static int __init detect_init_APIC(void)
1615{
Yinghai Lube7a6562008-08-24 02:01:51 -07001616 /* Disabled by kernel option? */
1617 if (disable_apic)
1618 return -1;
1619
1620 switch (boot_cpu_data.x86_vendor) {
1621 case X86_VENDOR_AMD:
1622 if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
Borislav Petkov85877062009-02-03 16:24:22 +01001623 (boot_cpu_data.x86 >= 15))
Yinghai Lube7a6562008-08-24 02:01:51 -07001624 break;
1625 goto no_apic;
1626 case X86_VENDOR_INTEL:
1627 if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
1628 (boot_cpu_data.x86 == 5 && cpu_has_apic))
1629 break;
1630 goto no_apic;
1631 default:
1632 goto no_apic;
1633 }
1634
1635 if (!cpu_has_apic) {
1636 /*
1637 * Over-ride BIOS and try to enable the local APIC only if
1638 * "lapic" specified.
1639 */
1640 if (!force_enable_local_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001641 pr_info("Local APIC disabled by BIOS -- "
1642 "you can enable it with \"lapic\"\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001643 return -1;
1644 }
Thomas Gleixnera906fda2011-02-25 16:09:31 +01001645 if (apic_force_enable(APIC_DEFAULT_PHYS_BASE))
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001646 return -1;
1647 } else {
1648 if (apic_verify())
1649 return -1;
Yinghai Lube7a6562008-08-24 02:01:51 -07001650 }
Yinghai Lube7a6562008-08-24 02:01:51 -07001651
1652 apic_pm_activate();
1653
1654 return 0;
1655
1656no_apic:
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001657 pr_info("No local APIC present or hardware disabled\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001658 return -1;
1659}
1660#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001661
1662/**
1663 * init_apic_mappings - initialize APIC mappings
1664 */
1665void __init init_apic_mappings(void)
1666{
Yinghai Lu4401da62009-05-02 10:40:57 -07001667 unsigned int new_apicid;
1668
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001669 if (x2apic_mode) {
Yinghai Lu4c9961d2008-07-11 18:44:16 -07001670 boot_cpu_physical_apicid = read_apic_id();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001671 return;
1672 }
1673
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001674 /* If no local APIC can be found return early */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001675 if (!smp_found_config && detect_init_APIC()) {
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001676 /* lets NOP'ify apic operations */
Cyrill Gorcunovcec6be62009-05-11 17:41:40 +04001677 pr_info("APIC: disable apic facility\n");
1678 apic_disable();
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001679 } else {
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001680 apic_phys = mp_lapic_addr;
1681
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001682 /*
1683 * acpi lapic path already maps that address in
1684 * acpi_register_lapic_address()
1685 */
Eric W. Biederman5989cd62010-08-04 13:30:27 -07001686 if (!acpi_lapic && !smp_found_config)
Yinghai Lu326a2e62010-12-07 00:55:38 -08001687 register_lapic_address(apic_phys);
Cyrill Gorcunovcec6be62009-05-11 17:41:40 +04001688 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001689
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001690 /*
1691 * Fetch the APIC ID of the BSP in case we have a
1692 * default configuration (or the MP table is broken).
1693 */
Yinghai Lu4401da62009-05-02 10:40:57 -07001694 new_apicid = read_apic_id();
1695 if (boot_cpu_physical_apicid != new_apicid) {
1696 boot_cpu_physical_apicid = new_apicid;
Cyrill Gorcunov103428e2009-06-07 16:48:40 +04001697 /*
1698 * yeah -- we lie about apic_version
1699 * in case if apic was disabled via boot option
1700 * but it's not a problem for SMP compiled kernel
1701 * since smp_sanity_check is prepared for such a case
1702 * and disable smp mode
1703 */
Yinghai Lu4401da62009-05-02 10:40:57 -07001704 apic_version[new_apicid] =
1705 GET_APIC_VERSION(apic_read(APIC_LVR));
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +04001706 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001707}
1708
Yinghai Luc0104d32010-12-07 00:55:17 -08001709void __init register_lapic_address(unsigned long address)
1710{
1711 mp_lapic_addr = address;
1712
Yinghai Lu04501932010-12-07 00:55:56 -08001713 if (!x2apic_mode) {
1714 set_fixmap_nocache(FIX_APIC_BASE, address);
1715 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
1716 APIC_BASE, mp_lapic_addr);
1717 }
Yinghai Luc0104d32010-12-07 00:55:17 -08001718 if (boot_cpu_physical_apicid == -1U) {
1719 boot_cpu_physical_apicid = read_apic_id();
1720 apic_version[boot_cpu_physical_apicid] =
1721 GET_APIC_VERSION(apic_read(APIC_LVR));
1722 }
1723}
1724
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001725/*
1726 * This initializes the IO-APIC and APIC hardware if this is
1727 * a UP kernel.
1728 */
Yinghai Lu56d91f12010-12-16 19:09:24 -08001729int apic_version[MAX_LOCAL_APIC];
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001730
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001731int __init APIC_init_uniprocessor(void)
1732{
1733 if (disable_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001734 pr_info("Apic disabled\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001735 return -1;
1736 }
Jan Beulichf1182632009-01-14 12:27:35 +00001737#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001738 if (!cpu_has_apic) {
1739 disable_apic = 1;
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001740 pr_info("Apic disabled by BIOS\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001741 return -1;
1742 }
Yinghai Lufa2bd352008-08-24 02:01:50 -07001743#else
1744 if (!smp_found_config && !cpu_has_apic)
1745 return -1;
1746
1747 /*
1748 * Complain if the BIOS pretends there is one.
1749 */
1750 if (!cpu_has_apic &&
1751 APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001752 pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
1753 boot_cpu_physical_apicid);
Yinghai Lufa2bd352008-08-24 02:01:50 -07001754 return -1;
1755 }
1756#endif
1757
Ingo Molnar72ce0162009-01-28 06:50:47 +01001758 default_setup_apic_routing();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001759
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001760 verify_local_APIC();
Glauber Costab5841762008-05-28 13:38:28 -03001761 connect_bsp_APIC();
1762
Yinghai Lufa2bd352008-08-24 02:01:50 -07001763#ifdef CONFIG_X86_64
Glauber de Oliveira Costac70dcb72008-03-19 14:25:58 -03001764 apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
Yinghai Lufa2bd352008-08-24 02:01:50 -07001765#else
1766 /*
1767 * Hack: In case of kdump, after a crash, kernel might be booting
1768 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1769 * might be zero if read from MP tables. Get it from LAPIC.
1770 */
1771# ifdef CONFIG_CRASH_DUMP
1772 boot_cpu_physical_apicid = read_apic_id();
1773# endif
1774#endif
1775 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001776 setup_local_APIC();
1777
Yinghai Lu88d0f552009-02-14 23:57:28 -08001778#ifdef CONFIG_X86_IO_APIC
Andi Kleen739f33b2008-01-30 13:30:40 +01001779 /*
1780 * Now enable IO-APICs, actually call clear_IO_APIC
Yinghai Lu98c061b2009-02-16 00:00:50 -08001781 * We need clear_IO_APIC before enabling error vector
Andi Kleen739f33b2008-01-30 13:30:40 +01001782 */
1783 if (!skip_ioapic_setup && nr_ioapics)
1784 enable_IO_APIC();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001785#endif
Andi Kleen739f33b2008-01-30 13:30:40 +01001786
Jan Beulich2fb270f2011-02-09 08:21:02 +00001787 bsp_end_local_APIC_setup();
Andi Kleen739f33b2008-01-30 13:30:40 +01001788
Yinghai Lufa2bd352008-08-24 02:01:50 -07001789#ifdef CONFIG_X86_IO_APIC
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001790 if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1791 setup_IO_APIC();
Yinghai Lu98c061b2009-02-16 00:00:50 -08001792 else {
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001793 nr_ioapics = 0;
Yinghai Lu98c061b2009-02-16 00:00:50 -08001794 }
Yinghai Lufa2bd352008-08-24 02:01:50 -07001795#endif
1796
Thomas Gleixner736deca2009-08-19 12:35:53 +02001797 x86_init.timers.setup_percpu_clockev();
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001798 return 0;
1799}
1800
1801/*
1802 * Local APIC interrupts
1803 */
1804
1805/*
1806 * This interrupt should _never_ happen with our APIC/SMP architecture
1807 */
Yinghai Ludc1528d2008-08-24 02:01:53 -07001808void smp_spurious_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001809{
Yinghai Ludc1528d2008-08-24 02:01:53 -07001810 u32 v;
1811
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001812 exit_idle();
1813 irq_enter();
1814 /*
1815 * Check if this really is a spurious interrupt and ACK it
1816 * if it is a vectored one. Just in case...
1817 * Spurious interrupts should not be ACKed.
1818 */
1819 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1820 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1821 ack_APIC_irq();
1822
Hiroshi Shimamoto915b0d02008-12-08 19:19:26 -08001823 inc_irq_stat(irq_spurious_count);
1824
Yinghai Ludc1528d2008-08-24 02:01:53 -07001825 /* see sw-dev-man vol 3, chapter 7.4.13.5 */
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001826 pr_info("spurious APIC interrupt on CPU#%d, "
1827 "should never happen.\n", smp_processor_id());
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001828 irq_exit();
1829}
1830
1831/*
1832 * This interrupt should never happen with our APIC/SMP architecture
1833 */
Yinghai Ludc1528d2008-08-24 02:01:53 -07001834void smp_error_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001835{
Youquan Song2b398bd2011-04-14 14:36:08 +08001836 u32 v0, v1;
1837 u32 i = 0;
1838 static const char * const error_interrupt_reason[] = {
1839 "Send CS error", /* APIC Error Bit 0 */
1840 "Receive CS error", /* APIC Error Bit 1 */
1841 "Send accept error", /* APIC Error Bit 2 */
1842 "Receive accept error", /* APIC Error Bit 3 */
1843 "Redirectable IPI", /* APIC Error Bit 4 */
1844 "Send illegal vector", /* APIC Error Bit 5 */
1845 "Received illegal vector", /* APIC Error Bit 6 */
1846 "Illegal register address", /* APIC Error Bit 7 */
1847 };
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001848
1849 exit_idle();
1850 irq_enter();
1851 /* First tickle the hardware, only then report what went on. -- REW */
Youquan Song2b398bd2011-04-14 14:36:08 +08001852 v0 = apic_read(APIC_ESR);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001853 apic_write(APIC_ESR, 0);
1854 v1 = apic_read(APIC_ESR);
1855 ack_APIC_irq();
1856 atomic_inc(&irq_err_count);
1857
Youquan Song2b398bd2011-04-14 14:36:08 +08001858 apic_printk(APIC_DEBUG, KERN_DEBUG "APIC error on CPU%d: %02x(%02x)",
1859 smp_processor_id(), v0 , v1);
1860
1861 v1 = v1 & 0xff;
1862 while (v1) {
1863 if (v1 & 0x1)
1864 apic_printk(APIC_DEBUG, KERN_CONT " : %s", error_interrupt_reason[i]);
1865 i++;
1866 v1 >>= 1;
1867 };
1868
1869 apic_printk(APIC_DEBUG, KERN_CONT "\n");
1870
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001871 irq_exit();
1872}
1873
Glauber Costab5841762008-05-28 13:38:28 -03001874/**
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001875 * connect_bsp_APIC - attach the APIC to the interrupt system
1876 */
Glauber Costab5841762008-05-28 13:38:28 -03001877void __init connect_bsp_APIC(void)
1878{
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001879#ifdef CONFIG_X86_32
1880 if (pic_mode) {
1881 /*
1882 * Do not trust the local APIC being empty at bootup.
1883 */
1884 clear_local_APIC();
1885 /*
1886 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
1887 * local APIC to INT and NMI lines.
1888 */
1889 apic_printk(APIC_VERBOSE, "leaving PIC mode, "
1890 "enabling APIC mode.\n");
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +04001891 imcr_pic_to_apic();
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001892 }
1893#endif
Ingo Molnar49040332009-01-28 12:43:18 +01001894 if (apic->enable_apic_mode)
1895 apic->enable_apic_mode();
Glauber Costab5841762008-05-28 13:38:28 -03001896}
1897
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04001898/**
1899 * disconnect_bsp_APIC - detach the APIC from the interrupt system
1900 * @virt_wire_setup: indicates, whether virtual wire mode is selected
1901 *
1902 * Virtual wire mode is necessary to deliver legacy interrupts even when the
1903 * APIC is disabled.
1904 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001905void disconnect_bsp_APIC(int virt_wire_setup)
1906{
Cyrill Gorcunov1b4ee4e2008-08-18 23:12:33 +04001907 unsigned int value;
1908
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001909#ifdef CONFIG_X86_32
1910 if (pic_mode) {
1911 /*
1912 * Put the board back into PIC mode (has an effect only on
1913 * certain older boards). Note that APIC interrupts, including
1914 * IPIs, won't work beyond this point! The only exception are
1915 * INIT IPIs.
1916 */
1917 apic_printk(APIC_VERBOSE, "disabling APIC mode, "
1918 "entering PIC mode.\n");
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +04001919 imcr_apic_to_pic();
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001920 return;
1921 }
1922#endif
1923
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001924 /* Go back to Virtual Wire compatibility mode */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001925
1926 /* For the spurious interrupt use vector F, and enable it */
1927 value = apic_read(APIC_SPIV);
1928 value &= ~APIC_VECTOR_MASK;
1929 value |= APIC_SPIV_APIC_ENABLED;
1930 value |= 0xf;
1931 apic_write(APIC_SPIV, value);
1932
1933 if (!virt_wire_setup) {
1934 /*
1935 * For LVT0 make it edge triggered, active high,
1936 * external and enabled
1937 */
1938 value = apic_read(APIC_LVT0);
1939 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1940 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1941 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1942 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1943 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
1944 apic_write(APIC_LVT0, value);
1945 } else {
1946 /* Disable LVT0 */
1947 apic_write(APIC_LVT0, APIC_LVT_MASKED);
1948 }
1949
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001950 /*
1951 * For LVT1 make it edge triggered, active high,
1952 * nmi and enabled
1953 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001954 value = apic_read(APIC_LVT1);
1955 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1956 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1957 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1958 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1959 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
1960 apic_write(APIC_LVT1, value);
1961}
1962
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001963void __cpuinit generic_processor_info(int apicid, int version)
1964{
Vivek Goyal14cb6dc2011-07-08 13:19:26 -04001965 int cpu, max = nr_cpu_ids;
1966 bool boot_cpu_detected = physid_isset(boot_cpu_physical_apicid,
1967 phys_cpu_present_map);
1968
1969 /*
1970 * If boot cpu has not been detected yet, then only allow upto
1971 * nr_cpu_ids - 1 processors and keep one slot free for boot cpu
1972 */
1973 if (!boot_cpu_detected && num_processors >= nr_cpu_ids - 1 &&
1974 apicid != boot_cpu_physical_apicid) {
1975 int thiscpu = max + disabled_cpus - 1;
1976
1977 pr_warning(
1978 "ACPI: NR_CPUS/possible_cpus limit of %i almost"
1979 " reached. Keeping one slot for boot cpu."
1980 " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
1981
1982 disabled_cpus++;
1983 return;
1984 }
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001985
Mike Travis3b11ce72008-12-17 15:21:39 -08001986 if (num_processors >= nr_cpu_ids) {
Mike Travis3b11ce72008-12-17 15:21:39 -08001987 int thiscpu = max + disabled_cpus;
1988
1989 pr_warning(
1990 "ACPI: NR_CPUS/possible_cpus limit of %i reached."
1991 " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
1992
1993 disabled_cpus++;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001994 return;
1995 }
1996
1997 num_processors++;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001998 if (apicid == boot_cpu_physical_apicid) {
1999 /*
2000 * x86_bios_cpu_apicid is required to have processors listed
2001 * in same order as logical cpu numbers. Hence the first
2002 * entry is BSP, and so on.
Yinghai Lue5fea862011-02-08 23:22:17 -08002003 * boot_cpu_init() already hold bit 0 in cpu_present_mask
2004 * for BSP.
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03002005 */
2006 cpu = 0;
Yinghai Lue5fea862011-02-08 23:22:17 -08002007 } else
2008 cpu = cpumask_next_zero(-1, cpu_present_mask);
2009
2010 /*
2011 * Validate version
2012 */
2013 if (version == 0x0) {
2014 pr_warning("BIOS bug: APIC version is 0 for CPU %d/0x%x, fixing up to 0x10\n",
2015 cpu, apicid);
2016 version = 0x10;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03002017 }
Yinghai Lue5fea862011-02-08 23:22:17 -08002018 apic_version[apicid] = version;
2019
2020 if (version != apic_version[boot_cpu_physical_apicid]) {
2021 pr_warning("BIOS bug: APIC version mismatch, boot CPU: %x, CPU %d: version %x\n",
2022 apic_version[boot_cpu_physical_apicid], cpu, version);
2023 }
2024
2025 physid_set(apicid, phys_cpu_present_map);
Yinghai Lue0da3362008-06-08 18:29:22 -07002026 if (apicid > max_physical_apicid)
2027 max_physical_apicid = apicid;
2028
Ingo Molnar3e5095d2009-01-27 17:07:08 +01002029#if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
Tejun Heof10fcd42009-01-13 20:41:34 +09002030 early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
2031 early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04002032#endif
Tejun Heoacb8bc02011-01-23 14:37:33 +01002033#ifdef CONFIG_X86_32
2034 early_per_cpu(x86_cpu_to_logical_apicid, cpu) =
2035 apic->x86_32_early_logical_apicid(cpu);
2036#endif
Mike Travis1de88cd2008-12-16 17:34:02 -08002037 set_cpu_possible(cpu, true);
2038 set_cpu_present(cpu, true);
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03002039}
2040
Suresh Siddha0c81c742008-07-10 11:16:48 -07002041int hard_smp_processor_id(void)
2042{
2043 return read_apic_id();
2044}
Ingo Molnar1dcdd3d2009-01-28 17:55:37 +01002045
2046void default_init_apic_ldr(void)
2047{
2048 unsigned long val;
2049
2050 apic_write(APIC_DFR, APIC_DFR_VALUE);
2051 val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
2052 val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
2053 apic_write(APIC_LDR, val);
2054}
2055
Thomas Gleixner0e078e22008-01-30 13:30:20 +01002056/*
2057 * Power management
2058 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002059#ifdef CONFIG_PM
2060
2061static struct {
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04002062 /*
2063 * 'active' is true if the local APIC was enabled by us and
2064 * not the BIOS; this signifies that we are also responsible
2065 * for disabling it before entering apm/acpi suspend
2066 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002067 int active;
2068 /* r/w apic fields */
2069 unsigned int apic_id;
2070 unsigned int apic_taskpri;
2071 unsigned int apic_ldr;
2072 unsigned int apic_dfr;
2073 unsigned int apic_spiv;
2074 unsigned int apic_lvtt;
2075 unsigned int apic_lvtpc;
2076 unsigned int apic_lvt0;
2077 unsigned int apic_lvt1;
2078 unsigned int apic_lvterr;
2079 unsigned int apic_tmict;
2080 unsigned int apic_tdcr;
2081 unsigned int apic_thmr;
2082} apic_pm_state;
2083
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01002084static int lapic_suspend(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002085{
2086 unsigned long flags;
Karsten Wiesef990fff2006-12-07 02:14:11 +01002087 int maxlvt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002088
2089 if (!apic_pm_state.active)
2090 return 0;
2091
Thomas Gleixner37e650c2008-01-30 13:30:14 +01002092 maxlvt = lapic_get_maxlvt();
Karsten Wiesef990fff2006-12-07 02:14:11 +01002093
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07002094 apic_pm_state.apic_id = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002095 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
2096 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
2097 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
2098 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
2099 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
Karsten Wiesef990fff2006-12-07 02:14:11 +01002100 if (maxlvt >= 4)
2101 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002102 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
2103 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
2104 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
2105 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
2106 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
Andi Kleen4efc0672009-04-28 19:07:31 +02002107#ifdef CONFIG_X86_THERMAL_VECTOR
Karsten Wiesef990fff2006-12-07 02:14:11 +01002108 if (maxlvt >= 5)
2109 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
2110#endif
Cyrill Gorcunov24968cf2008-08-16 23:21:52 +04002111
Fernando Luis Vázquez Cao2b94ab22006-09-26 10:52:33 +02002112 local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002113 disable_local_APIC();
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002114
Fenghua Yub24696b2009-03-27 14:22:44 -07002115 if (intr_remapping_enabled)
2116 disable_intr_remapping();
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002117
Linus Torvalds1da177e2005-04-16 15:20:36 -07002118 local_irq_restore(flags);
2119 return 0;
2120}
2121
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01002122static void lapic_resume(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002123{
2124 unsigned int l, h;
2125 unsigned long flags;
Suresh Siddha31dce142011-05-18 16:31:33 -07002126 int maxlvt;
Fenghua Yub24696b2009-03-27 14:22:44 -07002127
Linus Torvalds1da177e2005-04-16 15:20:36 -07002128 if (!apic_pm_state.active)
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01002129 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002130
Fenghua Yub24696b2009-03-27 14:22:44 -07002131 local_irq_save(flags);
Weidong Han9a2755c2009-04-17 16:42:16 +08002132 if (intr_remapping_enabled) {
Suresh Siddha31dce142011-05-18 16:31:33 -07002133 /*
2134 * IO-APIC and PIC have their own resume routines.
2135 * We just mask them here to make sure the interrupt
2136 * subsystem is completely quiet while we enable x2apic
2137 * and interrupt-remapping.
2138 */
2139 mask_ioapic_entries();
Jacob Panb81bb372009-11-09 11:27:04 -08002140 legacy_pic->mask_all();
Fenghua Yub24696b2009-03-27 14:22:44 -07002141 }
Karsten Wiesef990fff2006-12-07 02:14:11 +01002142
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002143 if (x2apic_mode)
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002144 enable_x2apic();
Suresh Siddhacf6567f2009-03-16 17:05:00 -07002145 else {
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002146 /*
2147 * Make sure the APICBASE points to the right address
2148 *
2149 * FIXME! This will be wrong if we ever support suspend on
2150 * SMP! We'll need to do this as part of the CPU restore!
2151 */
Suresh Siddha6e1cb382008-07-10 11:16:58 -07002152 rdmsr(MSR_IA32_APICBASE, l, h);
2153 l &= ~MSR_IA32_APICBASE_BASE;
2154 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
2155 wrmsr(MSR_IA32_APICBASE, l, h);
Yinghai Lud5e629a2008-08-17 21:12:27 -07002156 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07002157
Fenghua Yub24696b2009-03-27 14:22:44 -07002158 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002159 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
2160 apic_write(APIC_ID, apic_pm_state.apic_id);
2161 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
2162 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
2163 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
2164 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
2165 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
2166 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002167#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
Karsten Wiesef990fff2006-12-07 02:14:11 +01002168 if (maxlvt >= 5)
2169 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
2170#endif
2171 if (maxlvt >= 4)
2172 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002173 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
2174 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
2175 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
2176 apic_write(APIC_ESR, 0);
2177 apic_read(APIC_ESR);
2178 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
2179 apic_write(APIC_ESR, 0);
2180 apic_read(APIC_ESR);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002181
Suresh Siddha31dce142011-05-18 16:31:33 -07002182 if (intr_remapping_enabled)
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002183 reenable_intr_remapping(x2apic_mode);
Suresh Siddha31dce142011-05-18 16:31:33 -07002184
Linus Torvalds1da177e2005-04-16 15:20:36 -07002185 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002186}
2187
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04002188/*
2189 * This device has no shutdown method - fully functioning local APICs
2190 * are needed on every CPU up until machine_halt/restart/poweroff.
2191 */
2192
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01002193static struct syscore_ops lapic_syscore_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002194 .resume = lapic_resume,
2195 .suspend = lapic_suspend,
2196};
2197
Ashok Raje6982c62005-06-25 14:54:58 -07002198static void __cpuinit apic_pm_activate(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002199{
2200 apic_pm_state.active = 1;
2201}
2202
2203static int __init init_lapic_sysfs(void)
2204{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002205 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01002206 if (cpu_has_apic)
2207 register_syscore_ops(&lapic_syscore_ops);
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002208
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01002209 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002210}
Fenghua Yub24696b2009-03-27 14:22:44 -07002211
2212/* local apic needs to resume before other devices access its registers. */
2213core_initcall(init_lapic_sysfs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002214
2215#else /* CONFIG_PM */
2216
2217static void apic_pm_activate(void) { }
2218
2219#endif /* CONFIG_PM */
2220
Yinghai Luf28c0ae2008-08-24 02:01:49 -07002221#ifdef CONFIG_X86_64
Yinghai Lue0e42142009-04-26 23:39:38 -07002222
2223static int __cpuinit apic_cluster_num(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002224{
2225 int i, clusters, zeros;
2226 unsigned id;
Yinghai Lu322850a2008-02-23 21:48:42 -08002227 u16 *bios_cpu_apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002228 DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
2229
Mike Travis23ca4bb2008-05-12 21:21:12 +02002230 bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
Suresh Siddha376ec332005-05-16 21:53:32 -07002231 bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002232
Mike Travis168ef542008-12-16 17:34:01 -08002233 for (i = 0; i < nr_cpu_ids; i++) {
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002234 /* are we being called early in kernel startup? */
Mike Travis693e3c52008-01-30 13:33:14 +01002235 if (bios_cpu_apicid) {
2236 id = bios_cpu_apicid[i];
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +05302237 } else if (i < nr_cpu_ids) {
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002238 if (cpu_present(i))
2239 id = per_cpu(x86_bios_cpu_apicid, i);
2240 else
2241 continue;
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +05302242 } else
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002243 break;
2244
Linus Torvalds1da177e2005-04-16 15:20:36 -07002245 if (id != BAD_APICID)
2246 __set_bit(APIC_CLUSTERID(id), clustermap);
2247 }
2248
2249 /* Problem: Partially populated chassis may not have CPUs in some of
2250 * the APIC clusters they have been allocated. Only present CPUs have
travis@sgi.com602a54a2008-01-30 13:33:21 +01002251 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
2252 * Since clusters are allocated sequentially, count zeros only if
2253 * they are bounded by ones.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002254 */
2255 clusters = 0;
2256 zeros = 0;
2257 for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
2258 if (test_bit(i, clustermap)) {
2259 clusters += 1 + zeros;
2260 zeros = 0;
2261 } else
2262 ++zeros;
2263 }
2264
Yinghai Lue0e42142009-04-26 23:39:38 -07002265 return clusters;
2266}
2267
2268static int __cpuinitdata multi_checked;
2269static int __cpuinitdata multi;
2270
2271static int __cpuinit set_multi(const struct dmi_system_id *d)
2272{
2273 if (multi)
2274 return 0;
Cyrill Gorcunov6f0aced2009-05-01 23:54:25 +04002275 pr_info("APIC: %s detected, Multi Chassis\n", d->ident);
Yinghai Lue0e42142009-04-26 23:39:38 -07002276 multi = 1;
2277 return 0;
2278}
2279
2280static const __cpuinitconst struct dmi_system_id multi_dmi_table[] = {
2281 {
2282 .callback = set_multi,
2283 .ident = "IBM System Summit2",
2284 .matches = {
2285 DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
2286 DMI_MATCH(DMI_PRODUCT_NAME, "Summit2"),
2287 },
2288 },
2289 {}
2290};
2291
2292static void __cpuinit dmi_check_multi(void)
2293{
2294 if (multi_checked)
2295 return;
2296
2297 dmi_check_system(multi_dmi_table);
2298 multi_checked = 1;
2299}
2300
2301/*
2302 * apic_is_clustered_box() -- Check if we can expect good TSC
2303 *
2304 * Thus far, the major user of this is IBM's Summit2 series:
2305 * Clustered boxes may have unsynced TSC problems if they are
2306 * multi-chassis.
2307 * Use DMI to check them
2308 */
2309__cpuinit int apic_is_clustered_box(void)
2310{
2311 dmi_check_multi();
2312 if (multi)
Ravikiran G Thirumalai1cb68482008-03-20 00:45:08 -07002313 return 1;
2314
Yinghai Lue0e42142009-04-26 23:39:38 -07002315 if (!is_vsmp_box())
2316 return 0;
2317
Linus Torvalds1da177e2005-04-16 15:20:36 -07002318 /*
Yinghai Lue0e42142009-04-26 23:39:38 -07002319 * ScaleMP vSMPowered boxes have one cluster per board and TSCs are
2320 * not guaranteed to be synced between boards
Linus Torvalds1da177e2005-04-16 15:20:36 -07002321 */
Yinghai Lue0e42142009-04-26 23:39:38 -07002322 if (apic_cluster_num() > 1)
2323 return 1;
2324
2325 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002326}
Yinghai Luf28c0ae2008-08-24 02:01:49 -07002327#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002328
2329/*
Thomas Gleixner0e078e22008-01-30 13:30:20 +01002330 * APIC command line parameters
Linus Torvalds1da177e2005-04-16 15:20:36 -07002331 */
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002332static int __init setup_disableapic(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002333{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002334 disable_apic = 1;
Yinghai Lu9175fc02008-07-21 01:38:14 -07002335 setup_clear_cpu_cap(X86_FEATURE_APIC);
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002336 return 0;
2337}
2338early_param("disableapic", setup_disableapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002339
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002340/* same as disableapic, for compatibility */
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002341static int __init setup_nolapic(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002342{
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002343 return setup_disableapic(arg);
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002344}
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002345early_param("nolapic", setup_nolapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002346
Linus Torvalds2e7c2832007-03-23 11:32:31 -07002347static int __init parse_lapic_timer_c2_ok(char *arg)
2348{
2349 local_apic_timer_c2_ok = 1;
2350 return 0;
2351}
2352early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
2353
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002354static int __init parse_disable_apic_timer(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002355{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002356 disable_apic_timer = 1;
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002357 return 0;
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002358}
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002359early_param("noapictimer", parse_disable_apic_timer);
2360
2361static int __init parse_nolapic_timer(char *arg)
2362{
2363 disable_apic_timer = 1;
2364 return 0;
2365}
2366early_param("nolapic_timer", parse_nolapic_timer);
Andi Kleen73dea472006-02-03 21:50:50 +01002367
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002368static int __init apic_set_verbosity(char *arg)
2369{
2370 if (!arg) {
2371#ifdef CONFIG_X86_64
2372 skip_ioapic_setup = 0;
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002373 return 0;
2374#endif
2375 return -EINVAL;
2376 }
2377
2378 if (strcmp("debug", arg) == 0)
2379 apic_verbosity = APIC_DEBUG;
2380 else if (strcmp("verbose", arg) == 0)
2381 apic_verbosity = APIC_VERBOSE;
2382 else {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01002383 pr_warning("APIC Verbosity level %s not recognised"
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002384 " use apic=verbose or apic=debug\n", arg);
2385 return -EINVAL;
2386 }
2387
2388 return 0;
2389}
2390early_param("apic", apic_set_verbosity);
2391
Yinghai Lu1e934dd2008-02-22 13:37:26 -08002392static int __init lapic_insert_resource(void)
2393{
2394 if (!apic_phys)
2395 return -1;
2396
2397 /* Put local APIC into the resource map. */
2398 lapic_resource.start = apic_phys;
2399 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
2400 insert_resource(&iomem_resource, &lapic_resource);
2401
2402 return 0;
2403}
2404
2405/*
2406 * need call insert after e820_reserve_resources()
2407 * that is using request_resource
2408 */
2409late_initcall(lapic_insert_resource);