blob: a8b9b72424286d20696da3ec772dfc8750e4f97b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#include <linux/init.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -07002#include <linux/kernel.h>
3#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07004#include <linux/string.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -07005#include <linux/bootmem.h>
6#include <linux/bitops.h>
7#include <linux/module.h>
8#include <linux/kgdb.h>
9#include <linux/topology.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/delay.h>
11#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/percpu.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <asm/i387.h>
14#include <asm/msr.h>
15#include <asm/io.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -070016#include <asm/linkage.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <asm/mmu_context.h>
Alexey Dobriyan27b07da2006-06-23 02:04:18 -070018#include <asm/mtrr.h>
Alexey Dobriyana03a3e22006-06-23 02:04:20 -070019#include <asm/mce.h>
Thomas Gleixner8d4a4302008-05-08 09:18:43 +020020#include <asm/pat.h>
H. Peter Anvin7e00df52008-08-18 17:39:32 -070021#include <asm/asm.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -070022#include <asm/numa.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#ifdef CONFIG_X86_LOCAL_APIC
24#include <asm/mpspec.h>
25#include <asm/apic.h>
26#include <mach_apic.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -070027#include <asm/genapic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#endif
29
Yinghai Luf0fc4af2008-09-04 20:09:00 -070030#include <asm/pda.h>
31#include <asm/pgtable.h>
32#include <asm/processor.h>
33#include <asm/desc.h>
34#include <asm/atomic.h>
35#include <asm/proto.h>
36#include <asm/sections.h>
37#include <asm/setup.h>
38
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include "cpu.h"
40
Yinghai Lu0a488a52008-09-04 21:09:47 +020041static struct cpu_dev *this_cpu __cpuinitdata;
42
Yinghai Lu950ad7f2008-09-04 20:09:01 -070043#ifdef CONFIG_X86_64
44/* We need valid kernel segments for data and code in long mode too
45 * IRET will check the segment types kkeil 2000/10/28
46 * Also sysret mandates a special GDT layout
47 */
48/* The TLS descriptors are currently at a different place compared to i386.
49 Hopefully nobody expects them at a fixed place (Wine?) */
50DEFINE_PER_CPU(struct gdt_page, gdt_page) = { .gdt = {
51 [GDT_ENTRY_KERNEL32_CS] = { { { 0x0000ffff, 0x00cf9b00 } } },
52 [GDT_ENTRY_KERNEL_CS] = { { { 0x0000ffff, 0x00af9b00 } } },
53 [GDT_ENTRY_KERNEL_DS] = { { { 0x0000ffff, 0x00cf9300 } } },
54 [GDT_ENTRY_DEFAULT_USER32_CS] = { { { 0x0000ffff, 0x00cffb00 } } },
55 [GDT_ENTRY_DEFAULT_USER_DS] = { { { 0x0000ffff, 0x00cff300 } } },
56 [GDT_ENTRY_DEFAULT_USER_CS] = { { { 0x0000ffff, 0x00affb00 } } },
57} };
58#else
Eric Dumazet63cc8c72008-05-12 15:44:40 +020059DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +010060 [GDT_ENTRY_KERNEL_CS] = { { { 0x0000ffff, 0x00cf9a00 } } },
61 [GDT_ENTRY_KERNEL_DS] = { { { 0x0000ffff, 0x00cf9200 } } },
62 [GDT_ENTRY_DEFAULT_USER_CS] = { { { 0x0000ffff, 0x00cffa00 } } },
63 [GDT_ENTRY_DEFAULT_USER_DS] = { { { 0x0000ffff, 0x00cff200 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +020064 /*
65 * Segments used for calling PnP BIOS have byte granularity.
66 * They code segments and data segments have fixed 64k limits,
67 * the transfer segment sizes are set at run time.
68 */
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +010069 /* 32-bit code */
70 [GDT_ENTRY_PNPBIOS_CS32] = { { { 0x0000ffff, 0x00409a00 } } },
71 /* 16-bit code */
72 [GDT_ENTRY_PNPBIOS_CS16] = { { { 0x0000ffff, 0x00009a00 } } },
73 /* 16-bit data */
74 [GDT_ENTRY_PNPBIOS_DS] = { { { 0x0000ffff, 0x00009200 } } },
75 /* 16-bit data */
76 [GDT_ENTRY_PNPBIOS_TS1] = { { { 0x00000000, 0x00009200 } } },
77 /* 16-bit data */
78 [GDT_ENTRY_PNPBIOS_TS2] = { { { 0x00000000, 0x00009200 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +020079 /*
80 * The APM segments have byte granularity and their bases
81 * are set at run time. All have 64k limits.
82 */
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +010083 /* 32-bit code */
84 [GDT_ENTRY_APMBIOS_BASE] = { { { 0x0000ffff, 0x00409a00 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +020085 /* 16-bit code */
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +010086 [GDT_ENTRY_APMBIOS_BASE+1] = { { { 0x0000ffff, 0x00009a00 } } },
87 /* data */
88 [GDT_ENTRY_APMBIOS_BASE+2] = { { { 0x0000ffff, 0x00409200 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +020089
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +010090 [GDT_ENTRY_ESPFIX_SS] = { { { 0x00000000, 0x00c09200 } } },
91 [GDT_ENTRY_PERCPU] = { { { 0x00000000, 0x00000000 } } },
Jeremy Fitzhardinge7a61d352007-05-02 19:27:15 +020092} };
Yinghai Lu950ad7f2008-09-04 20:09:01 -070093#endif
Jeremy Fitzhardinge7a61d352007-05-02 19:27:15 +020094EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
Rusty Russellae1ee112007-05-02 19:27:10 +020095
Yinghai Luba51dce2008-09-04 20:09:02 -070096#ifdef CONFIG_X86_32
Chuck Ebbert3bc9b762006-03-23 02:59:33 -080097static int cachesize_override __cpuinitdata = -1;
Chuck Ebbert3bc9b762006-03-23 02:59:33 -080098static int disable_x86_serial_nr __cpuinitdata = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070099
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100static int __init cachesize_setup(char *str)
101{
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100102 get_option(&str, &cachesize_override);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103 return 1;
104}
105__setup("cachesize=", cachesize_setup);
106
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100107static int __init x86_fxsr_setup(char *s)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108{
Andi Kleen13530252008-01-30 13:33:20 +0100109 setup_clear_cpu_cap(X86_FEATURE_FXSR);
110 setup_clear_cpu_cap(X86_FEATURE_XMM);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111 return 1;
112}
113__setup("nofxsr", x86_fxsr_setup);
114
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100115static int __init x86_sep_setup(char *s)
Chuck Ebbert4f886512006-03-23 02:59:34 -0800116{
Andi Kleen13530252008-01-30 13:33:20 +0100117 setup_clear_cpu_cap(X86_FEATURE_SEP);
Chuck Ebbert4f886512006-03-23 02:59:34 -0800118 return 1;
119}
120__setup("nosep", x86_sep_setup);
121
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122/* Standard macro to see if a specific flag is changeable */
123static inline int flag_is_changeable_p(u32 flag)
124{
125 u32 f1, f2;
126
127 asm("pushfl\n\t"
128 "pushfl\n\t"
129 "popl %0\n\t"
130 "movl %0,%1\n\t"
131 "xorl %2,%0\n\t"
132 "pushl %0\n\t"
133 "popfl\n\t"
134 "pushfl\n\t"
135 "popl %0\n\t"
136 "popfl\n\t"
137 : "=&r" (f1), "=&r" (f2)
138 : "ir" (flag));
139
140 return ((f1^f2) & flag) != 0;
141}
142
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143/* Probe for the CPUID instruction */
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800144static int __cpuinit have_cpuid_p(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145{
146 return flag_is_changeable_p(X86_EFLAGS_ID);
147}
148
Yinghai Lu0a488a52008-09-04 21:09:47 +0200149static void __cpuinit squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
150{
151 if (cpu_has(c, X86_FEATURE_PN) && disable_x86_serial_nr) {
152 /* Disable processor serial number */
153 unsigned long lo, hi;
154 rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
155 lo |= 0x200000;
156 wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
157 printk(KERN_NOTICE "CPU serial number disabled.\n");
158 clear_cpu_cap(c, X86_FEATURE_PN);
159
160 /* Disabling the serial number may affect the cpuid level */
161 c->cpuid_level = cpuid_eax(0);
162 }
163}
164
165static int __init x86_serial_nr_setup(char *s)
166{
167 disable_x86_serial_nr = 0;
168 return 1;
169}
170__setup("serialnumber", x86_serial_nr_setup);
Yinghai Luba51dce2008-09-04 20:09:02 -0700171#else
Yinghai Lu102bbe32008-09-04 20:09:13 -0700172static inline int flag_is_changeable_p(u32 flag)
173{
174 return 1;
175}
Yinghai Luba51dce2008-09-04 20:09:02 -0700176/* Probe for the CPUID instruction */
177static inline int have_cpuid_p(void)
178{
179 return 1;
180}
Yinghai Lu102bbe32008-09-04 20:09:13 -0700181static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
182{
183}
Yinghai Luba51dce2008-09-04 20:09:02 -0700184#endif
Yinghai Lu0a488a52008-09-04 21:09:47 +0200185
Yinghai Lu102bbe32008-09-04 20:09:13 -0700186/*
187 * Naming convention should be: <Name> [(<Codename>)]
188 * This table only is used unless init_<vendor>() below doesn't set it;
189 * in particular, if CPUID levels 0x80000002..4 are supported, this isn't used
190 *
191 */
192
193/* Look up CPU names by table lookup. */
194static char __cpuinit *table_lookup_model(struct cpuinfo_x86 *c)
195{
196 struct cpu_model_info *info;
197
198 if (c->x86_model >= 16)
199 return NULL; /* Range check */
200
201 if (!this_cpu)
202 return NULL;
203
204 info = this_cpu->c_models;
205
206 while (info && info->family) {
207 if (info->family == c->x86)
208 return info->model_names[c->x86_model];
209 info++;
210 }
211 return NULL; /* Not found */
212}
213
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214__u32 cleared_cpu_caps[NCAPINTS] __cpuinitdata;
215
Yinghai Lu9d31d352008-09-04 21:09:44 +0200216/* Current gdt points %fs at the "master" per-cpu area: after this,
217 * it's on the real one. */
218void switch_to_new_gdt(void)
219{
220 struct desc_ptr gdt_descr;
221
222 gdt_descr.address = (long)get_cpu_gdt_table(smp_processor_id());
223 gdt_descr.size = GDT_SIZE - 1;
224 load_gdt(&gdt_descr);
Yinghai Lufab334c2008-09-04 20:09:05 -0700225#ifdef CONFIG_X86_32
Yinghai Lu9d31d352008-09-04 21:09:44 +0200226 asm("mov %0, %%fs" : : "r" (__KERNEL_PERCPU) : "memory");
Yinghai Lufab334c2008-09-04 20:09:05 -0700227#endif
Yinghai Lu9d31d352008-09-04 21:09:44 +0200228}
229
Yinghai Lu10a434f2008-09-04 21:09:45 +0200230static struct cpu_dev *cpu_devs[X86_VENDOR_NUM] = {};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231
232static void __cpuinit default_init(struct cpuinfo_x86 *c)
233{
Yinghai Lub9e67f02008-09-04 20:09:06 -0700234#ifdef CONFIG_X86_64
235 display_cacheinfo(c);
236#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237 /* Not much we can do here... */
238 /* Check if at least it has cpuid */
239 if (c->cpuid_level == -1) {
240 /* No cpuid. It must be an ancient CPU */
241 if (c->x86 == 4)
242 strcpy(c->x86_model_id, "486");
243 else if (c->x86 == 3)
244 strcpy(c->x86_model_id, "386");
245 }
Yinghai Lub9e67f02008-09-04 20:09:06 -0700246#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247}
248
249static struct cpu_dev __cpuinitdata default_cpu = {
250 .c_init = default_init,
251 .c_vendor = "Unknown",
Yinghai Lu10a434f2008-09-04 21:09:45 +0200252 .c_x86_vendor = X86_VENDOR_UNKNOWN,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254
Yinghai Lu1b05d602008-09-06 01:52:27 -0700255static void __cpuinit get_model_name(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256{
257 unsigned int *v;
258 char *p, *q;
259
Yinghai Lu3da99c92008-09-04 21:09:44 +0200260 if (c->extended_cpuid_level < 0x80000004)
Yinghai Lu1b05d602008-09-06 01:52:27 -0700261 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262
263 v = (unsigned int *) c->x86_model_id;
264 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
265 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
266 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
267 c->x86_model_id[48] = 0;
268
269 /* Intel chips right-justify this string for some dumb reason;
270 undo that brain damage */
271 p = q = &c->x86_model_id[0];
272 while (*p == ' ')
273 p++;
274 if (p != q) {
275 while (*p)
276 *q++ = *p++;
277 while (q <= &c->x86_model_id[48])
278 *q++ = '\0'; /* Zero-pad the rest */
279 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280}
281
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282void __cpuinit display_cacheinfo(struct cpuinfo_x86 *c)
283{
Yinghai Lu9d31d352008-09-04 21:09:44 +0200284 unsigned int n, dummy, ebx, ecx, edx, l2size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285
Yinghai Lu3da99c92008-09-04 21:09:44 +0200286 n = c->extended_cpuid_level;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287
288 if (n >= 0x80000005) {
Yinghai Lu9d31d352008-09-04 21:09:44 +0200289 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290 printk(KERN_INFO "CPU: L1 I Cache: %dK (%d bytes/line), D cache %dK (%d bytes/line)\n",
Yinghai Lu9d31d352008-09-04 21:09:44 +0200291 edx>>24, edx&0xFF, ecx>>24, ecx&0xFF);
292 c->x86_cache_size = (ecx>>24) + (edx>>24);
Yinghai Lu140fc722008-09-04 20:09:07 -0700293#ifdef CONFIG_X86_64
294 /* On K8 L1 TLB is inclusive, so don't count it */
295 c->x86_tlbsize = 0;
296#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297 }
298
299 if (n < 0x80000006) /* Some chips just has a large L1. */
300 return;
301
Yinghai Lu0a488a52008-09-04 21:09:47 +0200302 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303 l2size = ecx >> 16;
304
Yinghai Lu140fc722008-09-04 20:09:07 -0700305#ifdef CONFIG_X86_64
306 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
307#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308 /* do processor-specific cache resizing */
309 if (this_cpu->c_size_cache)
310 l2size = this_cpu->c_size_cache(c, l2size);
311
312 /* Allow user to override all this if necessary. */
313 if (cachesize_override != -1)
314 l2size = cachesize_override;
315
316 if (l2size == 0)
317 return; /* Again, no L2 cache is possible */
Yinghai Lu140fc722008-09-04 20:09:07 -0700318#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319
320 c->x86_cache_size = l2size;
321
322 printk(KERN_INFO "CPU: L2 Cache: %dK (%d bytes/line)\n",
Yinghai Lu0a488a52008-09-04 21:09:47 +0200323 l2size, ecx & 0xFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324}
325
Yinghai Lu9d31d352008-09-04 21:09:44 +0200326void __cpuinit detect_ht(struct cpuinfo_x86 *c)
327{
Yinghai Lu97e4db72008-09-04 20:08:59 -0700328#ifdef CONFIG_X86_HT
Yinghai Lu0a488a52008-09-04 21:09:47 +0200329 u32 eax, ebx, ecx, edx;
330 int index_msb, core_bits;
331
332 if (!cpu_has(c, X86_FEATURE_HT))
333 return;
334
335 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
336 goto out;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200337
Yinghai Lu1cd78772008-09-04 20:09:08 -0700338 if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
339 return;
340
Yinghai Lu9d31d352008-09-04 21:09:44 +0200341 cpuid(1, &eax, &ebx, &ecx, &edx);
342
Yinghai Lu9d31d352008-09-04 21:09:44 +0200343 smp_num_siblings = (ebx & 0xff0000) >> 16;
344
345 if (smp_num_siblings == 1) {
346 printk(KERN_INFO "CPU: Hyper-Threading is disabled\n");
347 } else if (smp_num_siblings > 1) {
348
349 if (smp_num_siblings > NR_CPUS) {
350 printk(KERN_WARNING "CPU: Unsupported number of siblings %d",
351 smp_num_siblings);
352 smp_num_siblings = 1;
353 return;
354 }
355
356 index_msb = get_count_order(smp_num_siblings);
Yinghai Lu1cd78772008-09-04 20:09:08 -0700357#ifdef CONFIG_X86_64
358 c->phys_proc_id = phys_pkg_id(index_msb);
359#else
Yinghai Lu9d31d352008-09-04 21:09:44 +0200360 c->phys_proc_id = phys_pkg_id(c->initial_apicid, index_msb);
Yinghai Lu1cd78772008-09-04 20:09:08 -0700361#endif
Yinghai Lu9d31d352008-09-04 21:09:44 +0200362
363 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
364
365 index_msb = get_count_order(smp_num_siblings);
366
367 core_bits = get_count_order(c->x86_max_cores);
368
Yinghai Lu1cd78772008-09-04 20:09:08 -0700369#ifdef CONFIG_X86_64
370 c->cpu_core_id = phys_pkg_id(index_msb) &
371 ((1 << core_bits) - 1);
372#else
Yinghai Lu9d31d352008-09-04 21:09:44 +0200373 c->cpu_core_id = phys_pkg_id(c->initial_apicid, index_msb) &
374 ((1 << core_bits) - 1);
Yinghai Lu1cd78772008-09-04 20:09:08 -0700375#endif
Yinghai Lu0a488a52008-09-04 21:09:47 +0200376 }
Yinghai Lu9d31d352008-09-04 21:09:44 +0200377
Yinghai Lu0a488a52008-09-04 21:09:47 +0200378out:
379 if ((c->x86_max_cores * smp_num_siblings) > 1) {
380 printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
381 c->phys_proc_id);
382 printk(KERN_INFO "CPU: Processor Core ID: %d\n",
383 c->cpu_core_id);
Yinghai Lu9d31d352008-09-04 21:09:44 +0200384 }
Yinghai Lu9d31d352008-09-04 21:09:44 +0200385#endif
Yinghai Lu97e4db72008-09-04 20:08:59 -0700386}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387
Yinghai Lu3da99c92008-09-04 21:09:44 +0200388static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389{
390 char *v = c->x86_vendor_id;
391 int i;
392 static int printed;
393
394 for (i = 0; i < X86_VENDOR_NUM; i++) {
Yinghai Lu10a434f2008-09-04 21:09:45 +0200395 if (!cpu_devs[i])
396 break;
397
398 if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
399 (cpu_devs[i]->c_ident[1] &&
400 !strcmp(v, cpu_devs[i]->c_ident[1]))) {
401 this_cpu = cpu_devs[i];
402 c->x86_vendor = this_cpu->c_x86_vendor;
403 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404 }
405 }
Yinghai Lu10a434f2008-09-04 21:09:45 +0200406
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407 if (!printed) {
408 printed++;
409 printk(KERN_ERR "CPU: Vendor unknown, using generic init.\n");
410 printk(KERN_ERR "CPU: Your system may be unstable.\n");
411 }
Yinghai Lu10a434f2008-09-04 21:09:45 +0200412
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413 c->x86_vendor = X86_VENDOR_UNKNOWN;
414 this_cpu = &default_cpu;
415}
416
Yinghai Lu9d31d352008-09-04 21:09:44 +0200417void __cpuinit cpu_detect(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419 /* Get vendor name */
Harvey Harrison4a148512008-02-01 17:49:43 +0100420 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
421 (unsigned int *)&c->x86_vendor_id[0],
422 (unsigned int *)&c->x86_vendor_id[8],
423 (unsigned int *)&c->x86_vendor_id[4]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 c->x86 = 4;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200426 /* Intel-defined flags: level 0x00000001 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427 if (c->cpuid_level >= 0x00000001) {
428 u32 junk, tfms, cap0, misc;
429 cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
Yinghai Lu9d31d352008-09-04 21:09:44 +0200430 c->x86 = (tfms >> 8) & 0xf;
431 c->x86_model = (tfms >> 4) & 0xf;
432 c->x86_mask = tfms & 0xf;
Suresh Siddhaf5f786d2005-11-05 17:25:53 +0100433 if (c->x86 == 0xf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 c->x86 += (tfms >> 20) & 0xff;
Suresh Siddhaf5f786d2005-11-05 17:25:53 +0100435 if (c->x86 >= 0x6)
Yinghai Lu9d31d352008-09-04 21:09:44 +0200436 c->x86_model += ((tfms >> 16) & 0xf) << 4;
Huang, Yingd4387bd2008-01-31 22:05:45 +0100437 if (cap0 & (1<<19)) {
Huang, Yingd4387bd2008-01-31 22:05:45 +0100438 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200439 c->x86_cache_alignment = c->x86_clflush_size;
Huang, Yingd4387bd2008-01-31 22:05:45 +0100440 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442}
Yinghai Lu3da99c92008-09-04 21:09:44 +0200443
444static void __cpuinit get_cpu_cap(struct cpuinfo_x86 *c)
Yinghai Lu093af8d2008-01-30 13:33:32 +0100445{
446 u32 tfms, xlvl;
Yinghai Lu3da99c92008-09-04 21:09:44 +0200447 u32 ebx;
Yinghai Lu093af8d2008-01-30 13:33:32 +0100448
Yinghai Lu3da99c92008-09-04 21:09:44 +0200449 /* Intel-defined flags: level 0x00000001 */
450 if (c->cpuid_level >= 0x00000001) {
451 u32 capability, excap;
452 cpuid(0x00000001, &tfms, &ebx, &excap, &capability);
453 c->x86_capability[0] = capability;
454 c->x86_capability[4] = excap;
Yinghai Lu093af8d2008-01-30 13:33:32 +0100455 }
456
Yinghai Lu3da99c92008-09-04 21:09:44 +0200457 /* AMD-defined flags: level 0x80000001 */
458 xlvl = cpuid_eax(0x80000000);
459 c->extended_cpuid_level = xlvl;
460 if ((xlvl & 0xffff0000) == 0x80000000) {
461 if (xlvl >= 0x80000001) {
462 c->x86_capability[1] = cpuid_edx(0x80000001);
463 c->x86_capability[6] = cpuid_ecx(0x80000001);
464 }
465 }
Yinghai Lu5122c892008-09-04 20:09:09 -0700466
467#ifdef CONFIG_X86_64
468 /* Transmeta-defined flags: level 0x80860001 */
469 xlvl = cpuid_eax(0x80860000);
470 if ((xlvl & 0xffff0000) == 0x80860000) {
471 /* Don't set x86_cpuid_level here for now to not confuse. */
472 if (xlvl >= 0x80860001)
473 c->x86_capability[2] = cpuid_edx(0x80860001);
474 }
475
476 if (c->extended_cpuid_level >= 0x80000007)
477 c->x86_power = cpuid_edx(0x80000007);
478
479 if (c->extended_cpuid_level >= 0x80000008) {
480 u32 eax = cpuid_eax(0x80000008);
481
482 c->x86_virt_bits = (eax >> 8) & 0xff;
483 c->x86_phys_bits = eax & 0xff;
484 }
485#endif
Yinghai Lu093af8d2008-01-30 13:33:32 +0100486}
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100487/*
488 * Do minimum CPU detection early.
489 * Fields really needed: vendor, cpuid_level, family, model, mask,
490 * cache alignment.
491 * The others are not touched to avoid unwanted side effects.
492 *
493 * WARNING: this function is only called on the BP. Don't add code here
494 * that is supposed to run on all CPUs.
495 */
Yinghai Lu3da99c92008-09-04 21:09:44 +0200496static void __init early_identify_cpu(struct cpuinfo_x86 *c)
Rusty Russelld7cd5612006-12-07 02:14:08 +0100497{
Yinghai Lu6627d242008-09-04 20:09:10 -0700498#ifdef CONFIG_X86_64
499 c->x86_clflush_size = 64;
500#else
Huang, Yingd4387bd2008-01-31 22:05:45 +0100501 c->x86_clflush_size = 32;
Yinghai Lu6627d242008-09-04 20:09:10 -0700502#endif
Yinghai Lu0a488a52008-09-04 21:09:47 +0200503 c->x86_cache_alignment = c->x86_clflush_size;
Rusty Russelld7cd5612006-12-07 02:14:08 +0100504
505 if (!have_cpuid_p())
506 return;
507
Yinghai Lu3da99c92008-09-04 21:09:44 +0200508 memset(&c->x86_capability, 0, sizeof c->x86_capability);
509
Yinghai Lu0a488a52008-09-04 21:09:47 +0200510 c->extended_cpuid_level = 0;
511
Rusty Russelld7cd5612006-12-07 02:14:08 +0100512 cpu_detect(c);
513
Yinghai Lu3da99c92008-09-04 21:09:44 +0200514 get_cpu_vendor(c);
Andi Kleen2b16a232008-01-30 13:32:40 +0100515
Yinghai Lu3da99c92008-09-04 21:09:44 +0200516 get_cpu_cap(c);
Yinghai Lu093af8d2008-01-30 13:33:32 +0100517
Yinghai Lu10a434f2008-09-04 21:09:45 +0200518 if (this_cpu->c_early_init)
519 this_cpu->c_early_init(c);
Yinghai Lu3da99c92008-09-04 21:09:44 +0200520
521 validate_pat_support(c);
Rusty Russelld7cd5612006-12-07 02:14:08 +0100522}
523
Yinghai Lu9d31d352008-09-04 21:09:44 +0200524void __init early_cpu_init(void)
525{
Yinghai Lu10a434f2008-09-04 21:09:45 +0200526 struct cpu_dev **cdev;
527 int count = 0;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200528
Yinghai Lu10a434f2008-09-04 21:09:45 +0200529 printk("KERNEL supported cpus:\n");
530 for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
531 struct cpu_dev *cpudev = *cdev;
532 unsigned int j;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200533
Yinghai Lu10a434f2008-09-04 21:09:45 +0200534 if (count >= X86_VENDOR_NUM)
535 break;
536 cpu_devs[count] = cpudev;
537 count++;
538
539 for (j = 0; j < 2; j++) {
540 if (!cpudev->c_ident[j])
541 continue;
542 printk(" %s %s\n", cpudev->c_vendor,
543 cpudev->c_ident[j]);
544 }
545 }
546
Yinghai Lu9d31d352008-09-04 21:09:44 +0200547 early_identify_cpu(&boot_cpu_data);
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800548}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549
H. Peter Anvin7e00df52008-08-18 17:39:32 -0700550/*
551 * The NOPL instruction is supposed to exist on all CPUs with
552 * family >= 6, unfortunately, that's not true in practice because
553 * of early VIA chips and (more importantly) broken virtualizers that
554 * are not easy to detect. Hence, probe for it based on first
555 * principles.
Yinghai Lub89d3b32008-09-04 20:09:12 -0700556 *
557 * Note: no 64-bit chip is known to lack these, but put the code here
558 * for consistency with 32 bits, and to make it utterly trivial to
559 * diagnose the problem should it ever surface.
H. Peter Anvin7e00df52008-08-18 17:39:32 -0700560 */
561static void __cpuinit detect_nopl(struct cpuinfo_x86 *c)
562{
563 const u32 nopl_signature = 0x888c53b1; /* Random number */
564 u32 has_nopl = nopl_signature;
565
566 clear_cpu_cap(c, X86_FEATURE_NOPL);
567 if (c->x86 >= 6) {
568 asm volatile("\n"
569 "1: .byte 0x0f,0x1f,0xc0\n" /* nopl %eax */
570 "2:\n"
571 " .section .fixup,\"ax\"\n"
572 "3: xor %0,%0\n"
573 " jmp 2b\n"
574 " .previous\n"
575 _ASM_EXTABLE(1b,3b)
576 : "+a" (has_nopl));
577
578 if (has_nopl == nopl_signature)
579 set_cpu_cap(c, X86_FEATURE_NOPL);
580 }
581}
582
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100583static void __cpuinit generic_identify(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584{
Yinghai Lu3da99c92008-09-04 21:09:44 +0200585 if (!have_cpuid_p())
586 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587
Yinghai Lu3da99c92008-09-04 21:09:44 +0200588 c->extended_cpuid_level = 0;
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100589
Yinghai Lu3da99c92008-09-04 21:09:44 +0200590 cpu_detect(c);
591
592 get_cpu_vendor(c);
593
594 get_cpu_cap(c);
595
596 if (c->cpuid_level >= 0x00000001) {
597 c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
Yinghai Lub89d3b32008-09-04 20:09:12 -0700598#ifdef CONFIG_X86_32
599# ifdef CONFIG_X86_HT
Yinghai Lu3da99c92008-09-04 21:09:44 +0200600 c->apicid = phys_pkg_id(c->initial_apicid, 0);
Yinghai Lub89d3b32008-09-04 20:09:12 -0700601# else
Yinghai Lu3da99c92008-09-04 21:09:44 +0200602 c->apicid = c->initial_apicid;
Yinghai Lub89d3b32008-09-04 20:09:12 -0700603# endif
604#endif
605
606#ifdef CONFIG_X86_HT
607 c->phys_proc_id = c->initial_apicid;
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800608#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609 }
Yinghai Lu3da99c92008-09-04 21:09:44 +0200610
Yinghai Lu1b05d602008-09-06 01:52:27 -0700611 get_model_name(c); /* Default name */
Yinghai Lu3da99c92008-09-04 21:09:44 +0200612
613 init_scattered_cpuid_features(c);
614 detect_nopl(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615}
616
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617/*
618 * This does the hard work of actually picking apart the CPU stuff...
619 */
Yinghai Lu9a250342008-06-21 03:24:00 -0700620static void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621{
622 int i;
623
624 c->loops_per_jiffy = loops_per_jiffy;
625 c->x86_cache_size = -1;
626 c->x86_vendor = X86_VENDOR_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627 c->x86_model = c->x86_mask = 0; /* So far unknown... */
628 c->x86_vendor_id[0] = '\0'; /* Unset */
629 c->x86_model_id[0] = '\0'; /* Unset */
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100630 c->x86_max_cores = 1;
Yinghai Lu102bbe32008-09-04 20:09:13 -0700631#ifdef CONFIG_X86_64
632 c->x86_coreid_bits = 0;
633 c->x86_clflush_size = 64;
634#else
635 c->cpuid_level = -1; /* CPUID not detected */
Andi Kleen770d1322006-12-07 02:14:05 +0100636 c->x86_clflush_size = 32;
Yinghai Lu102bbe32008-09-04 20:09:13 -0700637#endif
638 c->x86_cache_alignment = c->x86_clflush_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 memset(&c->x86_capability, 0, sizeof c->x86_capability);
640
641 if (!have_cpuid_p()) {
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100642 /*
643 * First of all, decide if this is a 486 or higher
644 * It's a 486 if we can modify the AC flag
645 */
646 if (flag_is_changeable_p(X86_EFLAGS_AC))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647 c->x86 = 4;
648 else
649 c->x86 = 3;
650 }
651
652 generic_identify(c);
653
Andi Kleen38985342008-01-30 13:32:49 +0100654 if (this_cpu->c_identify)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655 this_cpu->c_identify(c);
656
Yinghai Lu102bbe32008-09-04 20:09:13 -0700657#ifdef CONFIG_X86_64
658 c->apicid = phys_pkg_id(0);
659#endif
660
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 /*
662 * Vendor-specific initialization. In this section we
663 * canonicalize the feature flags, meaning if there are
664 * features a certain CPU supports which CPUID doesn't
665 * tell us, CPUID claiming incorrect flags, or other bugs,
666 * we handle them here.
667 *
668 * At the end of this section, c->x86_capability better
669 * indicate the features this CPU genuinely supports!
670 */
671 if (this_cpu->c_init)
672 this_cpu->c_init(c);
673
674 /* Disable the PN if appropriate */
675 squash_the_stupid_serial_number(c);
676
677 /*
678 * The vendor-specific functions might have changed features. Now
679 * we do "generic changes."
680 */
681
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682 /* If the model name is still unset, do table lookup. */
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100683 if (!c->x86_model_id[0]) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 char *p;
685 p = table_lookup_model(c);
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100686 if (p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687 strcpy(c->x86_model_id, p);
688 else
689 /* Last resort... */
690 sprintf(c->x86_model_id, "%02x/%02x",
Chuck Ebbert54a20f82006-03-23 02:59:36 -0800691 c->x86, c->x86_model);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 }
693
Yinghai Lu102bbe32008-09-04 20:09:13 -0700694#ifdef CONFIG_X86_64
695 detect_ht(c);
696#endif
697
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 /*
699 * On SMP, boot_cpu_data holds the common feature set between
700 * all CPUs; so make sure that we indicate which features are
701 * common between the CPUs. The first time this routine gets
702 * executed, c == &boot_cpu_data.
703 */
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100704 if (c != &boot_cpu_data) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 /* AND the already accumulated flags with these */
Yinghai Lu9d31d352008-09-04 21:09:44 +0200706 for (i = 0; i < NCAPINTS; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
708 }
709
Andi Kleen7d851c82008-01-30 13:33:20 +0100710 /* Clear all flags overriden by options */
711 for (i = 0; i < NCAPINTS; i++)
Mikael Pettersson12c247a2008-02-24 18:27:03 +0100712 c->x86_capability[i] &= ~cleared_cpu_caps[i];
Andi Kleen7d851c82008-01-30 13:33:20 +0100713
Yinghai Lu102bbe32008-09-04 20:09:13 -0700714#ifdef CONFIG_X86_MCE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715 /* Init Machine Check Exception if available. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716 mcheck_init(c);
Yinghai Lu102bbe32008-09-04 20:09:13 -0700717#endif
Andi Kleen30d432d2008-01-30 13:33:16 +0100718
719 select_idle_routine(c);
Yinghai Lu102bbe32008-09-04 20:09:13 -0700720
721#if defined(CONFIG_NUMA) && defined(CONFIG_X86_64)
722 numa_add_cpu(smp_processor_id());
723#endif
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200724}
Shaohua Li31ab2692005-11-07 00:58:42 -0800725
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200726void __init identify_boot_cpu(void)
727{
728 identify_cpu(&boot_cpu_data);
Yinghai Lu102bbe32008-09-04 20:09:13 -0700729#ifdef CONFIG_X86_32
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200730 sysenter_setup();
Li Shaohua6fe940d2005-06-25 14:54:53 -0700731 enable_sep_cpu();
Yinghai Lu102bbe32008-09-04 20:09:13 -0700732#endif
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200733}
Shaohua Li3b520b22005-07-07 17:56:38 -0700734
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200735void __cpuinit identify_secondary_cpu(struct cpuinfo_x86 *c)
736{
737 BUG_ON(c == &boot_cpu_data);
738 identify_cpu(c);
Yinghai Lu102bbe32008-09-04 20:09:13 -0700739#ifdef CONFIG_X86_32
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200740 enable_sep_cpu();
Yinghai Lu102bbe32008-09-04 20:09:13 -0700741#endif
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200742 mtrr_ap_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743}
744
Yinghai Lua0854a42008-09-04 21:09:46 +0200745struct msr_range {
746 unsigned min;
747 unsigned max;
748};
749
750static struct msr_range msr_range_array[] __cpuinitdata = {
751 { 0x00000000, 0x00000418},
752 { 0xc0000000, 0xc000040b},
753 { 0xc0010000, 0xc0010142},
754 { 0xc0011000, 0xc001103b},
755};
756
757static void __cpuinit print_cpu_msr(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758{
Yinghai Lua0854a42008-09-04 21:09:46 +0200759 unsigned index;
760 u64 val;
761 int i;
762 unsigned index_min, index_max;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763
Yinghai Lua0854a42008-09-04 21:09:46 +0200764 for (i = 0; i < ARRAY_SIZE(msr_range_array); i++) {
765 index_min = msr_range_array[i].min;
766 index_max = msr_range_array[i].max;
767 for (index = index_min; index < index_max; index++) {
768 if (rdmsrl_amd_safe(index, &val))
769 continue;
770 printk(KERN_INFO " MSR%08x: %016llx\n", index, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 }
773}
Yinghai Lua0854a42008-09-04 21:09:46 +0200774
775static int show_msr __cpuinitdata;
776static __init int setup_show_msr(char *arg)
777{
778 int num;
779
780 get_option(&arg, &num);
781
782 if (num > 0)
783 show_msr = num;
784 return 1;
785}
786__setup("show_msr=", setup_show_msr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787
Andi Kleen191679f2008-01-30 13:33:21 +0100788static __init int setup_noclflush(char *arg)
789{
790 setup_clear_cpu_cap(X86_FEATURE_CLFLSH);
791 return 1;
792}
793__setup("noclflush", setup_noclflush);
794
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800795void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796{
797 char *vendor = NULL;
798
799 if (c->x86_vendor < X86_VENDOR_NUM)
800 vendor = this_cpu->c_vendor;
801 else if (c->cpuid_level >= 0)
802 vendor = c->x86_vendor_id;
803
804 if (vendor && strncmp(c->x86_model_id, vendor, strlen(vendor)))
Yinghai Lu9d31d352008-09-04 21:09:44 +0200805 printk(KERN_CONT "%s ", vendor);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806
Yinghai Lu9d31d352008-09-04 21:09:44 +0200807 if (c->x86_model_id[0])
808 printk(KERN_CONT "%s", c->x86_model_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809 else
Yinghai Lu9d31d352008-09-04 21:09:44 +0200810 printk(KERN_CONT "%d86", c->x86);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100812 if (c->x86_mask || c->cpuid_level >= 0)
Yinghai Lu9d31d352008-09-04 21:09:44 +0200813 printk(KERN_CONT " stepping %02x\n", c->x86_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814 else
Yinghai Lu9d31d352008-09-04 21:09:44 +0200815 printk(KERN_CONT "\n");
Yinghai Lua0854a42008-09-04 21:09:46 +0200816
817#ifdef CONFIG_SMP
818 if (c->cpu_index < show_msr)
819 print_cpu_msr();
820#else
821 if (show_msr)
822 print_cpu_msr();
823#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824}
825
Andi Kleenac72e782008-01-30 13:33:21 +0100826static __init int setup_disablecpuid(char *arg)
827{
828 int bit;
829 if (get_option(&arg, &bit) && bit < NCAPINTS*32)
830 setup_clear_cpu_cap(bit);
831 else
832 return 0;
833 return 1;
834}
835__setup("clearcpuid=", setup_disablecpuid);
836
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800837cpumask_t cpu_initialized __cpuinitdata = CPU_MASK_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838
Yinghai Lud5494d42008-09-04 20:09:03 -0700839#ifdef CONFIG_X86_64
840struct x8664_pda **_cpu_pda __read_mostly;
841EXPORT_SYMBOL(_cpu_pda);
842
843struct desc_ptr idt_descr = { 256 * 16 - 1, (unsigned long) idt_table };
844
845char boot_cpu_stack[IRQSTACKSIZE] __page_aligned_bss;
846
Yinghai Lud5494d42008-09-04 20:09:03 -0700847void pda_init(int cpu)
848{
849 struct x8664_pda *pda = cpu_pda(cpu);
850
851 /* Setup up data that may be needed in __get_free_pages early */
852 loadsegment(fs, 0);
853 loadsegment(gs, 0);
854 /* Memory clobbers used to order PDA accessed */
855 mb();
856 wrmsrl(MSR_GS_BASE, pda);
857 mb();
858
859 pda->cpunumber = cpu;
860 pda->irqcount = -1;
861 pda->kernelstack = (unsigned long)stack_thread_info() -
862 PDA_STACKOFFSET + THREAD_SIZE;
863 pda->active_mm = &init_mm;
864 pda->mmu_state = 0;
865
866 if (cpu == 0) {
867 /* others are initialized in smpboot.c */
868 pda->pcurrent = &init_task;
869 pda->irqstackptr = boot_cpu_stack;
870 pda->irqstackptr += IRQSTACKSIZE - 64;
871 } else {
872 if (!pda->irqstackptr) {
873 pda->irqstackptr = (char *)
874 __get_free_pages(GFP_ATOMIC, IRQSTACK_ORDER);
875 if (!pda->irqstackptr)
876 panic("cannot allocate irqstack for cpu %d",
877 cpu);
878 pda->irqstackptr += IRQSTACKSIZE - 64;
879 }
880
881 if (pda->nodenumber == 0 && cpu_to_node(cpu) != NUMA_NO_NODE)
882 pda->nodenumber = cpu_to_node(cpu);
883 }
884}
885
886char boot_exception_stacks[(N_EXCEPTION_STACKS - 1) * EXCEPTION_STKSZ +
887 DEBUG_STKSZ] __page_aligned_bss;
888
889extern asmlinkage void ignore_sysret(void);
890
891/* May not be marked __init: used by software suspend */
892void syscall_init(void)
893{
894 /*
895 * LSTAR and STAR live in a bit strange symbiosis.
896 * They both write to the same internal register. STAR allows to
897 * set CS/DS but only a 32bit target. LSTAR sets the 64bit rip.
898 */
899 wrmsrl(MSR_STAR, ((u64)__USER32_CS)<<48 | ((u64)__KERNEL_CS)<<32);
900 wrmsrl(MSR_LSTAR, system_call);
901 wrmsrl(MSR_CSTAR, ignore_sysret);
902
903#ifdef CONFIG_IA32_EMULATION
904 syscall32_cpu_init();
905#endif
906
907 /* Flags to clear on syscall */
908 wrmsrl(MSR_SYSCALL_MASK,
909 X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|X86_EFLAGS_IOPL);
910}
911
Yinghai Lud5494d42008-09-04 20:09:03 -0700912unsigned long kernel_eflags;
913
914/*
915 * Copies of the original ist values from the tss are only accessed during
916 * debugging, no special alignment required.
917 */
918DEFINE_PER_CPU(struct orig_ist, orig_ist);
919
920#else
921
Jeremy Fitzhardinge7c3576d2007-05-02 19:27:16 +0200922/* Make sure %fs is initialized properly in idle threads */
Adrian Bunk6b2fb3c2008-02-06 01:37:55 -0800923struct pt_regs * __cpuinit idle_regs(struct pt_regs *regs)
Jeremy Fitzhardingef95d47c2006-12-07 02:14:02 +0100924{
925 memset(regs, 0, sizeof(struct pt_regs));
H. Peter Anvin65ea5b02008-01-30 13:30:56 +0100926 regs->fs = __KERNEL_PERCPU;
Jeremy Fitzhardingef95d47c2006-12-07 02:14:02 +0100927 return regs;
928}
Yinghai Lud5494d42008-09-04 20:09:03 -0700929#endif
Jeremy Fitzhardingef95d47c2006-12-07 02:14:02 +0100930
Rusty Russelld2cbcc42007-05-02 19:27:10 +0200931/*
932 * cpu_init() initializes state that is per-CPU. Some data is already
933 * initialized (naturally) in the bootstrap process, such as the GDT
934 * and IDT. We reload them nevertheless, this function acts as a
935 * 'CPU state barrier', nothing should get across.
Yinghai Lu1ba76582008-09-04 20:09:04 -0700936 * A lot of state is already set up in PDA init for 64 bit
Rusty Russelld2cbcc42007-05-02 19:27:10 +0200937 */
Yinghai Lu1ba76582008-09-04 20:09:04 -0700938#ifdef CONFIG_X86_64
939void __cpuinit cpu_init(void)
940{
941 int cpu = stack_smp_processor_id();
942 struct tss_struct *t = &per_cpu(init_tss, cpu);
943 struct orig_ist *orig_ist = &per_cpu(orig_ist, cpu);
944 unsigned long v;
945 char *estacks = NULL;
946 struct task_struct *me;
947 int i;
948
949 /* CPU 0 is initialised in head64.c */
950 if (cpu != 0)
951 pda_init(cpu);
952 else
953 estacks = boot_exception_stacks;
954
955 me = current;
956
957 if (cpu_test_and_set(cpu, cpu_initialized))
958 panic("CPU#%d already initialized!\n", cpu);
959
960 printk(KERN_INFO "Initializing CPU#%d\n", cpu);
961
962 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
963
964 /*
965 * Initialize the per-CPU GDT with the boot GDT,
966 * and set up the GDT descriptor:
967 */
968
969 switch_to_new_gdt();
970 load_idt((const struct desc_ptr *)&idt_descr);
971
972 memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
973 syscall_init();
974
975 wrmsrl(MSR_FS_BASE, 0);
976 wrmsrl(MSR_KERNEL_GS_BASE, 0);
977 barrier();
978
979 check_efer();
980 if (cpu != 0 && x2apic)
981 enable_x2apic();
982
983 /*
984 * set up and load the per-CPU TSS
985 */
986 if (!orig_ist->ist[0]) {
987 static const unsigned int order[N_EXCEPTION_STACKS] = {
988 [0 ... N_EXCEPTION_STACKS - 1] = EXCEPTION_STACK_ORDER,
989 [DEBUG_STACK - 1] = DEBUG_STACK_ORDER
990 };
991 for (v = 0; v < N_EXCEPTION_STACKS; v++) {
992 if (cpu) {
993 estacks = (char *)__get_free_pages(GFP_ATOMIC, order[v]);
994 if (!estacks)
995 panic("Cannot allocate exception "
996 "stack %ld %d\n", v, cpu);
997 }
998 estacks += PAGE_SIZE << order[v];
999 orig_ist->ist[v] = t->x86_tss.ist[v] =
1000 (unsigned long)estacks;
1001 }
1002 }
1003
1004 t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
1005 /*
1006 * <= is required because the CPU will access up to
1007 * 8 bits beyond the end of the IO permission bitmap.
1008 */
1009 for (i = 0; i <= IO_BITMAP_LONGS; i++)
1010 t->io_bitmap[i] = ~0UL;
1011
1012 atomic_inc(&init_mm.mm_count);
1013 me->active_mm = &init_mm;
1014 if (me->mm)
1015 BUG();
1016 enter_lazy_tlb(&init_mm, me);
1017
1018 load_sp0(t, &current->thread);
1019 set_tss_desc(cpu, t);
1020 load_TR_desc();
1021 load_LDT(&init_mm.context);
1022
1023#ifdef CONFIG_KGDB
1024 /*
1025 * If the kgdb is connected no debug regs should be altered. This
1026 * is only applicable when KGDB and a KGDB I/O module are built
1027 * into the kernel and you are using early debugging with
1028 * kgdbwait. KGDB will control the kernel HW breakpoint registers.
1029 */
1030 if (kgdb_connected && arch_kgdb_ops.correct_hw_break)
1031 arch_kgdb_ops.correct_hw_break();
1032 else {
1033#endif
1034 /*
1035 * Clear all 6 debug registers:
1036 */
1037
1038 set_debugreg(0UL, 0);
1039 set_debugreg(0UL, 1);
1040 set_debugreg(0UL, 2);
1041 set_debugreg(0UL, 3);
1042 set_debugreg(0UL, 6);
1043 set_debugreg(0UL, 7);
1044#ifdef CONFIG_KGDB
1045 /* If the kgdb is connected no debug regs should be altered. */
1046 }
1047#endif
1048
1049 fpu_init();
1050
1051 raw_local_save_flags(kernel_eflags);
1052
1053 if (is_uv_system())
1054 uv_cpu_init();
1055}
1056
1057#else
1058
Rusty Russelld2cbcc42007-05-02 19:27:10 +02001059void __cpuinit cpu_init(void)
James Bottomley9ee79a32007-01-22 09:18:31 -06001060{
Rusty Russelld2cbcc42007-05-02 19:27:10 +02001061 int cpu = smp_processor_id();
1062 struct task_struct *curr = current;
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +01001063 struct tss_struct *t = &per_cpu(init_tss, cpu);
James Bottomley9ee79a32007-01-22 09:18:31 -06001064 struct thread_struct *thread = &curr->thread;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065
1066 if (cpu_test_and_set(cpu, cpu_initialized)) {
1067 printk(KERN_WARNING "CPU#%d already initialized!\n", cpu);
1068 for (;;) local_irq_enable();
1069 }
Jeremy Fitzhardinge62111192006-12-07 02:14:02 +01001070
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071 printk(KERN_INFO "Initializing CPU#%d\n", cpu);
1072
1073 if (cpu_has_vme || cpu_has_tsc || cpu_has_de)
1074 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075
Zachary Amsden4d37e7e2005-09-03 15:56:38 -07001076 load_idt(&idt_descr);
Jeremy Fitzhardingec5413fb2007-05-02 19:27:16 +02001077 switch_to_new_gdt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078
1079 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080 * Set up and load the per-CPU TSS and LDT
1081 */
1082 atomic_inc(&init_mm.mm_count);
Jeremy Fitzhardinge62111192006-12-07 02:14:02 +01001083 curr->active_mm = &init_mm;
1084 if (curr->mm)
1085 BUG();
1086 enter_lazy_tlb(&init_mm, curr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087
H. Peter Anvinfaca6222008-01-30 13:31:02 +01001088 load_sp0(t, thread);
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +01001089 set_tss_desc(cpu, t);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090 load_TR_desc();
1091 load_LDT(&init_mm.context);
1092
Matt Mackall22c4e302006-01-08 01:05:24 -08001093#ifdef CONFIG_DOUBLEFAULT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094 /* Set up doublefault TSS pointer in the GDT */
1095 __set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
Matt Mackall22c4e302006-01-08 01:05:24 -08001096#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097
Jeremy Fitzhardinge464d1a72007-02-13 13:26:20 +01001098 /* Clear %gs. */
1099 asm volatile ("mov %0, %%gs" : : "r" (0));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100
1101 /* Clear all 6 debug registers: */
Zachary Amsden4bb0d3e2005-09-03 15:56:36 -07001102 set_debugreg(0, 0);
1103 set_debugreg(0, 1);
1104 set_debugreg(0, 2);
1105 set_debugreg(0, 3);
1106 set_debugreg(0, 6);
1107 set_debugreg(0, 7);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108
1109 /*
1110 * Force FPU initialization:
1111 */
Suresh Siddhab359e8a2008-07-29 10:29:20 -07001112 if (cpu_has_xsave)
1113 current_thread_info()->status = TS_XSAVE;
1114 else
1115 current_thread_info()->status = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116 clear_used_math();
1117 mxcsr_feature_mask_init();
Suresh Siddhadc1e35c2008-07-29 10:29:19 -07001118
1119 /*
1120 * Boot processor to setup the FP and extended state context info.
1121 */
1122 if (!smp_processor_id())
1123 init_thread_xstate();
1124
1125 xsave_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126}
Li Shaohuae1367da2005-06-25 14:54:56 -07001127
1128#ifdef CONFIG_HOTPLUG_CPU
Chuck Ebbert3bc9b762006-03-23 02:59:33 -08001129void __cpuinit cpu_uninit(void)
Li Shaohuae1367da2005-06-25 14:54:56 -07001130{
1131 int cpu = raw_smp_processor_id();
1132 cpu_clear(cpu, cpu_initialized);
1133
1134 /* lazy TLB state */
1135 per_cpu(cpu_tlbstate, cpu).state = 0;
1136 per_cpu(cpu_tlbstate, cpu).active_mm = &init_mm;
1137}
1138#endif
Yinghai Lu1ba76582008-09-04 20:09:04 -07001139
1140#endif