blob: 1935311e17fcafa4a1edf81ce232653a5a65c83e [file] [log] [blame]
Russell Kingd111e8f2006-09-27 15:27:33 +01001/*
2 * linux/arch/arm/mm/mmu.c
3 *
4 * Copyright (C) 1995-2005 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
Russell Kingae8f1542006-09-27 15:38:34 +010010#include <linux/module.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010011#include <linux/kernel.h>
12#include <linux/errno.h>
13#include <linux/init.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010014#include <linux/mman.h>
15#include <linux/nodemask.h>
Russell King2778f622010-07-09 16:27:52 +010016#include <linux/memblock.h>
Catalin Marinasd9073872010-09-13 16:01:24 +010017#include <linux/fs.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010018
Russell King0ba8b9b22008-08-10 18:08:10 +010019#include <asm/cputype.h>
Russell King37efe642008-12-01 11:53:07 +000020#include <asm/sections.h>
Nicolas Pitre3f973e22008-11-04 00:48:42 -050021#include <asm/cachetype.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010022#include <asm/setup.h>
23#include <asm/sizes.h>
Russell Kinge616c592009-09-27 20:55:43 +010024#include <asm/smp_plat.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010025#include <asm/tlb.h>
Nicolas Pitred73cd422008-09-15 16:44:55 -040026#include <asm/highmem.h>
Catalin Marinas247055a2010-09-13 16:03:21 +010027#include <asm/traps.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010028
29#include <asm/mach/arch.h>
30#include <asm/mach/map.h>
31
32#include "mm.h"
33
Russell Kingd111e8f2006-09-27 15:27:33 +010034/*
35 * empty_zero_page is a special page that is used for
36 * zero-initialized data and COW.
37 */
38struct page *empty_zero_page;
Aneesh Kumar K.V3653f3a2008-04-29 08:11:12 -040039EXPORT_SYMBOL(empty_zero_page);
Russell Kingd111e8f2006-09-27 15:27:33 +010040
41/*
42 * The pmd table for the upper-most set of pages.
43 */
44pmd_t *top_pmd;
45
Russell Kingae8f1542006-09-27 15:38:34 +010046#define CPOLICY_UNCACHED 0
47#define CPOLICY_BUFFERED 1
48#define CPOLICY_WRITETHROUGH 2
49#define CPOLICY_WRITEBACK 3
50#define CPOLICY_WRITEALLOC 4
51
52static unsigned int cachepolicy __initdata = CPOLICY_WRITEBACK;
53static unsigned int ecc_mask __initdata = 0;
Imre_Deak44b18692007-02-11 13:45:13 +010054pgprot_t pgprot_user;
Russell Kingae8f1542006-09-27 15:38:34 +010055pgprot_t pgprot_kernel;
56
Imre_Deak44b18692007-02-11 13:45:13 +010057EXPORT_SYMBOL(pgprot_user);
Russell Kingae8f1542006-09-27 15:38:34 +010058EXPORT_SYMBOL(pgprot_kernel);
59
60struct cachepolicy {
61 const char policy[16];
62 unsigned int cr_mask;
Catalin Marinas442e70c2011-09-05 17:51:56 +010063 pmdval_t pmd;
Russell Kingf6e33542010-11-16 00:22:09 +000064 pteval_t pte;
Russell Kingae8f1542006-09-27 15:38:34 +010065};
66
67static struct cachepolicy cache_policies[] __initdata = {
68 {
69 .policy = "uncached",
70 .cr_mask = CR_W|CR_C,
71 .pmd = PMD_SECT_UNCACHED,
Russell Kingbb30f362008-09-06 20:04:59 +010072 .pte = L_PTE_MT_UNCACHED,
Russell Kingae8f1542006-09-27 15:38:34 +010073 }, {
74 .policy = "buffered",
75 .cr_mask = CR_C,
76 .pmd = PMD_SECT_BUFFERED,
Russell Kingbb30f362008-09-06 20:04:59 +010077 .pte = L_PTE_MT_BUFFERABLE,
Russell Kingae8f1542006-09-27 15:38:34 +010078 }, {
79 .policy = "writethrough",
80 .cr_mask = 0,
81 .pmd = PMD_SECT_WT,
Russell Kingbb30f362008-09-06 20:04:59 +010082 .pte = L_PTE_MT_WRITETHROUGH,
Russell Kingae8f1542006-09-27 15:38:34 +010083 }, {
84 .policy = "writeback",
85 .cr_mask = 0,
86 .pmd = PMD_SECT_WB,
Russell Kingbb30f362008-09-06 20:04:59 +010087 .pte = L_PTE_MT_WRITEBACK,
Russell Kingae8f1542006-09-27 15:38:34 +010088 }, {
89 .policy = "writealloc",
90 .cr_mask = 0,
91 .pmd = PMD_SECT_WBWA,
Russell Kingbb30f362008-09-06 20:04:59 +010092 .pte = L_PTE_MT_WRITEALLOC,
Russell Kingae8f1542006-09-27 15:38:34 +010093 }
94};
95
96/*
Simon Arlott6cbdc8c2007-05-11 20:40:30 +010097 * These are useful for identifying cache coherency
Russell Kingae8f1542006-09-27 15:38:34 +010098 * problems by allowing the cache or the cache and
99 * writebuffer to be turned off. (Note: the write
100 * buffer should not be on and the cache off).
101 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100102static int __init early_cachepolicy(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100103{
104 int i;
105
106 for (i = 0; i < ARRAY_SIZE(cache_policies); i++) {
107 int len = strlen(cache_policies[i].policy);
108
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100109 if (memcmp(p, cache_policies[i].policy, len) == 0) {
Russell Kingae8f1542006-09-27 15:38:34 +0100110 cachepolicy = i;
111 cr_alignment &= ~cache_policies[i].cr_mask;
112 cr_no_alignment &= ~cache_policies[i].cr_mask;
Russell Kingae8f1542006-09-27 15:38:34 +0100113 break;
114 }
115 }
116 if (i == ARRAY_SIZE(cache_policies))
117 printk(KERN_ERR "ERROR: unknown or unsupported cache policy\n");
Russell King4b46d642009-11-01 17:44:24 +0000118 /*
119 * This restriction is partly to do with the way we boot; it is
120 * unpredictable to have memory mapped using two different sets of
121 * memory attributes (shared, type, and cache attribs). We can not
122 * change these attributes once the initial assembly has setup the
123 * page tables.
124 */
Catalin Marinas11179d82007-07-20 11:42:24 +0100125 if (cpu_architecture() >= CPU_ARCH_ARMv6) {
126 printk(KERN_WARNING "Only cachepolicy=writeback supported on ARMv6 and later\n");
127 cachepolicy = CPOLICY_WRITEBACK;
128 }
Russell Kingae8f1542006-09-27 15:38:34 +0100129 flush_cache_all();
130 set_cr(cr_alignment);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100131 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100132}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100133early_param("cachepolicy", early_cachepolicy);
Russell Kingae8f1542006-09-27 15:38:34 +0100134
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100135static int __init early_nocache(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100136{
137 char *p = "buffered";
138 printk(KERN_WARNING "nocache is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100139 early_cachepolicy(p);
140 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100141}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100142early_param("nocache", early_nocache);
Russell Kingae8f1542006-09-27 15:38:34 +0100143
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100144static int __init early_nowrite(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100145{
146 char *p = "uncached";
147 printk(KERN_WARNING "nowb is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100148 early_cachepolicy(p);
149 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100150}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100151early_param("nowb", early_nowrite);
Russell Kingae8f1542006-09-27 15:38:34 +0100152
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000153#ifndef CONFIG_ARM_LPAE
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100154static int __init early_ecc(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100155{
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100156 if (memcmp(p, "on", 2) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100157 ecc_mask = PMD_PROTECTION;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100158 else if (memcmp(p, "off", 3) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100159 ecc_mask = 0;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100160 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100161}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100162early_param("ecc", early_ecc);
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000163#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100164
165static int __init noalign_setup(char *__unused)
166{
167 cr_alignment &= ~CR_A;
168 cr_no_alignment &= ~CR_A;
169 set_cr(cr_alignment);
170 return 1;
171}
172__setup("noalign", noalign_setup);
173
Russell King255d1f82006-12-18 00:12:47 +0000174#ifndef CONFIG_SMP
175void adjust_cr(unsigned long mask, unsigned long set)
176{
177 unsigned long flags;
178
179 mask &= ~CR_A;
180
181 set &= mask;
182
183 local_irq_save(flags);
184
185 cr_no_alignment = (cr_no_alignment & ~mask) | set;
186 cr_alignment = (cr_alignment & ~mask) | set;
187
188 set_cr((get_cr() & ~mask) | set);
189
190 local_irq_restore(flags);
191}
192#endif
193
Russell King36bb94b2010-11-16 08:40:36 +0000194#define PROT_PTE_DEVICE L_PTE_PRESENT|L_PTE_YOUNG|L_PTE_DIRTY|L_PTE_XN
Russell Kingb1cce6b2008-11-04 10:52:28 +0000195#define PROT_SECT_DEVICE PMD_TYPE_SECT|PMD_SECT_AP_WRITE
Russell King0af92be2007-05-05 20:28:16 +0100196
Russell Kingb29e9f52007-04-21 10:47:29 +0100197static struct mem_type mem_types[] = {
Russell King0af92be2007-05-05 20:28:16 +0100198 [MT_DEVICE] = { /* Strongly ordered / ARMv6 shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100199 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_SHARED |
200 L_PTE_SHARED,
Russell King0af92be2007-05-05 20:28:16 +0100201 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000202 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_S,
Russell King0af92be2007-05-05 20:28:16 +0100203 .domain = DOMAIN_IO,
204 },
205 [MT_DEVICE_NONSHARED] = { /* ARMv6 non-shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100206 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_NONSHARED,
Russell King0af92be2007-05-05 20:28:16 +0100207 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000208 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100209 .domain = DOMAIN_IO,
210 },
211 [MT_DEVICE_CACHED] = { /* ioremap_cached */
Russell Kingbb30f362008-09-06 20:04:59 +0100212 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_CACHED,
Russell King0af92be2007-05-05 20:28:16 +0100213 .prot_l1 = PMD_TYPE_TABLE,
214 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_WB,
215 .domain = DOMAIN_IO,
216 },
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100217 [MT_DEVICE_WC] = { /* ioremap_wc */
Russell Kingbb30f362008-09-06 20:04:59 +0100218 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_WC,
Russell King0af92be2007-05-05 20:28:16 +0100219 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000220 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100221 .domain = DOMAIN_IO,
Russell Kingae8f1542006-09-27 15:38:34 +0100222 },
Russell Kingebb4c652008-11-09 11:18:36 +0000223 [MT_UNCACHED] = {
224 .prot_pte = PROT_PTE_DEVICE,
225 .prot_l1 = PMD_TYPE_TABLE,
226 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
227 .domain = DOMAIN_IO,
228 },
Russell Kingae8f1542006-09-27 15:38:34 +0100229 [MT_CACHECLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100230 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
Russell Kingae8f1542006-09-27 15:38:34 +0100231 .domain = DOMAIN_KERNEL,
232 },
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000233#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100234 [MT_MINICLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100235 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN | PMD_SECT_MINICACHE,
Russell Kingae8f1542006-09-27 15:38:34 +0100236 .domain = DOMAIN_KERNEL,
237 },
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000238#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100239 [MT_LOW_VECTORS] = {
240 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000241 L_PTE_RDONLY,
Russell Kingae8f1542006-09-27 15:38:34 +0100242 .prot_l1 = PMD_TYPE_TABLE,
243 .domain = DOMAIN_USER,
244 },
245 [MT_HIGH_VECTORS] = {
246 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000247 L_PTE_USER | L_PTE_RDONLY,
Russell Kingae8f1542006-09-27 15:38:34 +0100248 .prot_l1 = PMD_TYPE_TABLE,
249 .domain = DOMAIN_USER,
250 },
251 [MT_MEMORY] = {
Russell King36bb94b2010-11-16 08:40:36 +0000252 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100253 .prot_l1 = PMD_TYPE_TABLE,
Russell King9ef79632007-05-05 20:03:35 +0100254 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
Russell Kingae8f1542006-09-27 15:38:34 +0100255 .domain = DOMAIN_KERNEL,
256 },
257 [MT_ROM] = {
Russell King9ef79632007-05-05 20:03:35 +0100258 .prot_sect = PMD_TYPE_SECT,
Russell Kingae8f1542006-09-27 15:38:34 +0100259 .domain = DOMAIN_KERNEL,
260 },
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100261 [MT_MEMORY_NONCACHED] = {
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100262 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000263 L_PTE_MT_BUFFERABLE,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100264 .prot_l1 = PMD_TYPE_TABLE,
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100265 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
266 .domain = DOMAIN_KERNEL,
267 },
Linus Walleijcb9d7702010-07-12 21:50:59 +0100268 [MT_MEMORY_DTCM] = {
Linus Walleijf444fce2010-10-18 09:03:03 +0100269 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000270 L_PTE_XN,
Linus Walleijf444fce2010-10-18 09:03:03 +0100271 .prot_l1 = PMD_TYPE_TABLE,
272 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
273 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100274 },
275 [MT_MEMORY_ITCM] = {
Russell King36bb94b2010-11-16 08:40:36 +0000276 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100277 .prot_l1 = PMD_TYPE_TABLE,
Linus Walleijf444fce2010-10-18 09:03:03 +0100278 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100279 },
Santosh Shilimkar8fb54282011-06-28 12:42:56 -0700280 [MT_MEMORY_SO] = {
281 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
282 L_PTE_MT_UNCACHED,
283 .prot_l1 = PMD_TYPE_TABLE,
284 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_S |
285 PMD_SECT_UNCACHED | PMD_SECT_XN,
286 .domain = DOMAIN_KERNEL,
287 },
Russell Kingae8f1542006-09-27 15:38:34 +0100288};
289
Russell Kingb29e9f52007-04-21 10:47:29 +0100290const struct mem_type *get_mem_type(unsigned int type)
291{
292 return type < ARRAY_SIZE(mem_types) ? &mem_types[type] : NULL;
293}
Hiroshi DOYU69d3a842009-01-28 21:32:08 +0200294EXPORT_SYMBOL(get_mem_type);
Russell Kingb29e9f52007-04-21 10:47:29 +0100295
Russell Kingae8f1542006-09-27 15:38:34 +0100296/*
297 * Adjust the PMD section entries according to the CPU in use.
298 */
299static void __init build_mem_type_table(void)
300{
301 struct cachepolicy *cp;
302 unsigned int cr = get_cr();
Catalin Marinas442e70c2011-09-05 17:51:56 +0100303 pteval_t user_pgprot, kern_pgprot, vecs_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100304 int cpu_arch = cpu_architecture();
305 int i;
306
Catalin Marinas11179d82007-07-20 11:42:24 +0100307 if (cpu_arch < CPU_ARCH_ARMv6) {
Russell Kingae8f1542006-09-27 15:38:34 +0100308#if defined(CONFIG_CPU_DCACHE_DISABLE)
Catalin Marinas11179d82007-07-20 11:42:24 +0100309 if (cachepolicy > CPOLICY_BUFFERED)
310 cachepolicy = CPOLICY_BUFFERED;
Russell Kingae8f1542006-09-27 15:38:34 +0100311#elif defined(CONFIG_CPU_DCACHE_WRITETHROUGH)
Catalin Marinas11179d82007-07-20 11:42:24 +0100312 if (cachepolicy > CPOLICY_WRITETHROUGH)
313 cachepolicy = CPOLICY_WRITETHROUGH;
Russell Kingae8f1542006-09-27 15:38:34 +0100314#endif
Catalin Marinas11179d82007-07-20 11:42:24 +0100315 }
Russell Kingae8f1542006-09-27 15:38:34 +0100316 if (cpu_arch < CPU_ARCH_ARMv5) {
317 if (cachepolicy >= CPOLICY_WRITEALLOC)
318 cachepolicy = CPOLICY_WRITEBACK;
319 ecc_mask = 0;
320 }
Russell Kingf00ec482010-09-04 10:47:48 +0100321 if (is_smp())
322 cachepolicy = CPOLICY_WRITEALLOC;
Russell Kingae8f1542006-09-27 15:38:34 +0100323
324 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000325 * Strip out features not present on earlier architectures.
326 * Pre-ARMv5 CPUs don't have TEX bits. Pre-ARMv6 CPUs or those
327 * without extended page tables don't have the 'Shared' bit.
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100328 */
Russell Kingb1cce6b2008-11-04 10:52:28 +0000329 if (cpu_arch < CPU_ARCH_ARMv5)
330 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
331 mem_types[i].prot_sect &= ~PMD_SECT_TEX(7);
332 if ((cpu_arch < CPU_ARCH_ARMv6 || !(cr & CR_XP)) && !cpu_is_xsc3())
333 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
334 mem_types[i].prot_sect &= ~PMD_SECT_S;
Russell Kingae8f1542006-09-27 15:38:34 +0100335
336 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000337 * ARMv5 and lower, bit 4 must be set for page tables (was: cache
338 * "update-able on write" bit on ARM610). However, Xscale and
339 * Xscale3 require this bit to be cleared.
Russell Kingae8f1542006-09-27 15:38:34 +0100340 */
Russell Kingb1cce6b2008-11-04 10:52:28 +0000341 if (cpu_is_xscale() || cpu_is_xsc3()) {
Russell King9ef79632007-05-05 20:03:35 +0100342 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100343 mem_types[i].prot_sect &= ~PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100344 mem_types[i].prot_l1 &= ~PMD_BIT4;
345 }
346 } else if (cpu_arch < CPU_ARCH_ARMv6) {
347 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100348 if (mem_types[i].prot_l1)
349 mem_types[i].prot_l1 |= PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100350 if (mem_types[i].prot_sect)
351 mem_types[i].prot_sect |= PMD_BIT4;
352 }
353 }
Russell Kingae8f1542006-09-27 15:38:34 +0100354
Russell Kingb1cce6b2008-11-04 10:52:28 +0000355 /*
356 * Mark the device areas according to the CPU/architecture.
357 */
358 if (cpu_is_xsc3() || (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP))) {
359 if (!cpu_is_xsc3()) {
360 /*
361 * Mark device regions on ARMv6+ as execute-never
362 * to prevent speculative instruction fetches.
363 */
364 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_XN;
365 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_XN;
366 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_XN;
367 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_XN;
368 }
369 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
370 /*
371 * For ARMv7 with TEX remapping,
372 * - shared device is SXCB=1100
373 * - nonshared device is SXCB=0100
374 * - write combine device mem is SXCB=0001
375 * (Uncached Normal memory)
376 */
377 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1);
378 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(1);
379 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
380 } else if (cpu_is_xsc3()) {
381 /*
382 * For Xscale3,
383 * - shared device is TEXCB=00101
384 * - nonshared device is TEXCB=01000
385 * - write combine device mem is TEXCB=00100
386 * (Inner/Outer Uncacheable in xsc3 parlance)
387 */
388 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1) | PMD_SECT_BUFFERED;
389 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
390 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
391 } else {
392 /*
393 * For ARMv6 and ARMv7 without TEX remapping,
394 * - shared device is TEXCB=00001
395 * - nonshared device is TEXCB=01000
396 * - write combine device mem is TEXCB=00100
397 * (Uncached Normal in ARMv6 parlance).
398 */
399 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_BUFFERED;
400 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
401 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
402 }
403 } else {
404 /*
405 * On others, write combining is "Uncached/Buffered"
406 */
407 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
408 }
409
410 /*
411 * Now deal with the memory-type mappings
412 */
Russell Kingae8f1542006-09-27 15:38:34 +0100413 cp = &cache_policies[cachepolicy];
Russell Kingbb30f362008-09-06 20:04:59 +0100414 vecs_pgprot = kern_pgprot = user_pgprot = cp->pte;
415
Russell Kingbb30f362008-09-06 20:04:59 +0100416 /*
417 * Only use write-through for non-SMP systems
418 */
Russell Kingf00ec482010-09-04 10:47:48 +0100419 if (!is_smp() && cpu_arch >= CPU_ARCH_ARMv5 && cachepolicy > CPOLICY_WRITETHROUGH)
Russell Kingbb30f362008-09-06 20:04:59 +0100420 vecs_pgprot = cache_policies[CPOLICY_WRITETHROUGH].pte;
Russell Kingae8f1542006-09-27 15:38:34 +0100421
422 /*
423 * Enable CPU-specific coherency if supported.
424 * (Only available on XSC3 at the moment.)
425 */
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100426 if (arch_is_coherent() && cpu_is_xsc3()) {
Russell Kingb1cce6b2008-11-04 10:52:28 +0000427 mem_types[MT_MEMORY].prot_sect |= PMD_SECT_S;
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100428 mem_types[MT_MEMORY].prot_pte |= L_PTE_SHARED;
429 mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_S;
430 mem_types[MT_MEMORY_NONCACHED].prot_pte |= L_PTE_SHARED;
431 }
Russell Kingae8f1542006-09-27 15:38:34 +0100432 /*
433 * ARMv6 and above have extended page tables.
434 */
435 if (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP)) {
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000436#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100437 /*
Russell Kingae8f1542006-09-27 15:38:34 +0100438 * Mark cache clean areas and XIP ROM read only
439 * from SVC mode and no access from userspace.
440 */
441 mem_types[MT_ROM].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
442 mem_types[MT_MINICLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
443 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000444#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100445
Russell Kingf00ec482010-09-04 10:47:48 +0100446 if (is_smp()) {
447 /*
448 * Mark memory with the "shared" attribute
449 * for SMP systems
450 */
451 user_pgprot |= L_PTE_SHARED;
452 kern_pgprot |= L_PTE_SHARED;
453 vecs_pgprot |= L_PTE_SHARED;
454 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_S;
455 mem_types[MT_DEVICE_WC].prot_pte |= L_PTE_SHARED;
456 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_S;
457 mem_types[MT_DEVICE_CACHED].prot_pte |= L_PTE_SHARED;
458 mem_types[MT_MEMORY].prot_sect |= PMD_SECT_S;
459 mem_types[MT_MEMORY].prot_pte |= L_PTE_SHARED;
460 mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_S;
461 mem_types[MT_MEMORY_NONCACHED].prot_pte |= L_PTE_SHARED;
462 }
Russell Kingae8f1542006-09-27 15:38:34 +0100463 }
464
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100465 /*
466 * Non-cacheable Normal - intended for memory areas that must
467 * not cause dirty cache line writebacks when used
468 */
469 if (cpu_arch >= CPU_ARCH_ARMv6) {
470 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
471 /* Non-cacheable Normal is XCB = 001 */
472 mem_types[MT_MEMORY_NONCACHED].prot_sect |=
473 PMD_SECT_BUFFERED;
474 } else {
475 /* For both ARMv6 and non-TEX-remapping ARMv7 */
476 mem_types[MT_MEMORY_NONCACHED].prot_sect |=
477 PMD_SECT_TEX(1);
478 }
479 } else {
480 mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_BUFFERABLE;
481 }
482
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000483#ifdef CONFIG_ARM_LPAE
484 /*
485 * Do not generate access flag faults for the kernel mappings.
486 */
487 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
488 mem_types[i].prot_pte |= PTE_EXT_AF;
489 mem_types[i].prot_sect |= PMD_SECT_AF;
490 }
491 kern_pgprot |= PTE_EXT_AF;
492 vecs_pgprot |= PTE_EXT_AF;
493#endif
494
Russell Kingae8f1542006-09-27 15:38:34 +0100495 for (i = 0; i < 16; i++) {
496 unsigned long v = pgprot_val(protection_map[i]);
Russell Kingbb30f362008-09-06 20:04:59 +0100497 protection_map[i] = __pgprot(v | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100498 }
499
Russell Kingbb30f362008-09-06 20:04:59 +0100500 mem_types[MT_LOW_VECTORS].prot_pte |= vecs_pgprot;
501 mem_types[MT_HIGH_VECTORS].prot_pte |= vecs_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100502
Imre_Deak44b18692007-02-11 13:45:13 +0100503 pgprot_user = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100504 pgprot_kernel = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG |
Russell King36bb94b2010-11-16 08:40:36 +0000505 L_PTE_DIRTY | kern_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100506
507 mem_types[MT_LOW_VECTORS].prot_l1 |= ecc_mask;
508 mem_types[MT_HIGH_VECTORS].prot_l1 |= ecc_mask;
509 mem_types[MT_MEMORY].prot_sect |= ecc_mask | cp->pmd;
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100510 mem_types[MT_MEMORY].prot_pte |= kern_pgprot;
511 mem_types[MT_MEMORY_NONCACHED].prot_sect |= ecc_mask;
Russell Kingae8f1542006-09-27 15:38:34 +0100512 mem_types[MT_ROM].prot_sect |= cp->pmd;
513
514 switch (cp->pmd) {
515 case PMD_SECT_WT:
516 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WT;
517 break;
518 case PMD_SECT_WB:
519 case PMD_SECT_WBWA:
520 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WB;
521 break;
522 }
523 printk("Memory policy: ECC %sabled, Data cache %s\n",
524 ecc_mask ? "en" : "dis", cp->policy);
Russell King2497f0a2007-04-21 09:59:44 +0100525
526 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
527 struct mem_type *t = &mem_types[i];
528 if (t->prot_l1)
529 t->prot_l1 |= PMD_DOMAIN(t->domain);
530 if (t->prot_sect)
531 t->prot_sect |= PMD_DOMAIN(t->domain);
532 }
Russell Kingae8f1542006-09-27 15:38:34 +0100533}
534
Catalin Marinasd9073872010-09-13 16:01:24 +0100535#ifdef CONFIG_ARM_DMA_MEM_BUFFERABLE
536pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
537 unsigned long size, pgprot_t vma_prot)
538{
539 if (!pfn_valid(pfn))
540 return pgprot_noncached(vma_prot);
541 else if (file->f_flags & O_SYNC)
542 return pgprot_writecombine(vma_prot);
543 return vma_prot;
544}
545EXPORT_SYMBOL(phys_mem_access_prot);
546#endif
547
Russell Kingae8f1542006-09-27 15:38:34 +0100548#define vectors_base() (vectors_high() ? 0xffff0000 : 0)
549
Russell King3abe9d32010-03-25 17:02:59 +0000550static void __init *early_alloc(unsigned long sz)
551{
Russell King2778f622010-07-09 16:27:52 +0100552 void *ptr = __va(memblock_alloc(sz, sz));
553 memset(ptr, 0, sz);
554 return ptr;
Russell King3abe9d32010-03-25 17:02:59 +0000555}
556
Russell King4bb2e272010-07-01 18:33:29 +0100557static pte_t * __init early_pte_alloc(pmd_t *pmd, unsigned long addr, unsigned long prot)
558{
559 if (pmd_none(*pmd)) {
Catalin Marinas410f1482011-02-14 12:58:04 +0100560 pte_t *pte = early_alloc(PTE_HWTABLE_OFF + PTE_HWTABLE_SIZE);
Russell King97092e02010-11-16 00:16:01 +0000561 __pmd_populate(pmd, __pa(pte), prot);
Russell King4bb2e272010-07-01 18:33:29 +0100562 }
563 BUG_ON(pmd_bad(*pmd));
564 return pte_offset_kernel(pmd, addr);
565}
566
Russell King24e6c692007-04-21 10:21:28 +0100567static void __init alloc_init_pte(pmd_t *pmd, unsigned long addr,
568 unsigned long end, unsigned long pfn,
569 const struct mem_type *type)
Russell Kingae8f1542006-09-27 15:38:34 +0100570{
Russell King4bb2e272010-07-01 18:33:29 +0100571 pte_t *pte = early_pte_alloc(pmd, addr, type->prot_l1);
Russell King24e6c692007-04-21 10:21:28 +0100572 do {
Russell King40d192b2008-09-06 21:15:56 +0100573 set_pte_ext(pte, pfn_pte(pfn, __pgprot(type->prot_pte)), 0);
Russell King24e6c692007-04-21 10:21:28 +0100574 pfn++;
575 } while (pte++, addr += PAGE_SIZE, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100576}
577
Russell King516295e2010-11-21 16:27:49 +0000578static void __init alloc_init_section(pud_t *pud, unsigned long addr,
Russell King97092e02010-11-16 00:16:01 +0000579 unsigned long end, phys_addr_t phys,
Russell King24e6c692007-04-21 10:21:28 +0100580 const struct mem_type *type)
Russell Kingae8f1542006-09-27 15:38:34 +0100581{
Russell King516295e2010-11-21 16:27:49 +0000582 pmd_t *pmd = pmd_offset(pud, addr);
Russell Kingae8f1542006-09-27 15:38:34 +0100583
Russell King24e6c692007-04-21 10:21:28 +0100584 /*
585 * Try a section mapping - end, addr and phys must all be aligned
586 * to a section boundary. Note that PMDs refer to the individual
587 * L1 entries, whereas PGDs refer to a group of L1 entries making
588 * up one logical pointer to an L2 table.
589 */
590 if (((addr | end | phys) & ~SECTION_MASK) == 0) {
591 pmd_t *p = pmd;
Russell Kingae8f1542006-09-27 15:38:34 +0100592
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000593#ifndef CONFIG_ARM_LPAE
Russell King24e6c692007-04-21 10:21:28 +0100594 if (addr & SECTION_SIZE)
595 pmd++;
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000596#endif
Russell King24e6c692007-04-21 10:21:28 +0100597
598 do {
599 *pmd = __pmd(phys | type->prot_sect);
600 phys += SECTION_SIZE;
601 } while (pmd++, addr += SECTION_SIZE, addr != end);
602
603 flush_pmd_entry(p);
604 } else {
605 /*
606 * No need to loop; pte's aren't interested in the
607 * individual L1 entries.
608 */
609 alloc_init_pte(pmd, addr, end, __phys_to_pfn(phys), type);
Russell Kingae8f1542006-09-27 15:38:34 +0100610 }
Russell Kingae8f1542006-09-27 15:38:34 +0100611}
612
Russell King516295e2010-11-21 16:27:49 +0000613static void alloc_init_pud(pgd_t *pgd, unsigned long addr, unsigned long end,
614 unsigned long phys, const struct mem_type *type)
615{
616 pud_t *pud = pud_offset(pgd, addr);
617 unsigned long next;
618
619 do {
620 next = pud_addr_end(addr, end);
621 alloc_init_section(pud, addr, next, phys, type);
622 phys += next - addr;
623 } while (pud++, addr = next, addr != end);
624}
625
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000626#ifndef CONFIG_ARM_LPAE
Russell King4a56c1e2007-04-21 10:16:48 +0100627static void __init create_36bit_mapping(struct map_desc *md,
628 const struct mem_type *type)
629{
Russell King97092e02010-11-16 00:16:01 +0000630 unsigned long addr, length, end;
631 phys_addr_t phys;
Russell King4a56c1e2007-04-21 10:16:48 +0100632 pgd_t *pgd;
633
634 addr = md->virtual;
Will Deaconcae62922011-02-15 12:42:57 +0100635 phys = __pfn_to_phys(md->pfn);
Russell King4a56c1e2007-04-21 10:16:48 +0100636 length = PAGE_ALIGN(md->length);
637
638 if (!(cpu_architecture() >= CPU_ARCH_ARMv6 || cpu_is_xsc3())) {
639 printk(KERN_ERR "MM: CPU does not support supersection "
640 "mapping for 0x%08llx at 0x%08lx\n",
Will Deacon29a38192011-02-15 14:31:37 +0100641 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100642 return;
643 }
644
645 /* N.B. ARMv6 supersections are only defined to work with domain 0.
646 * Since domain assignments can in fact be arbitrary, the
647 * 'domain == 0' check below is required to insure that ARMv6
648 * supersections are only allocated for domain 0 regardless
649 * of the actual domain assignments in use.
650 */
651 if (type->domain) {
652 printk(KERN_ERR "MM: invalid domain in supersection "
653 "mapping for 0x%08llx at 0x%08lx\n",
Will Deacon29a38192011-02-15 14:31:37 +0100654 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100655 return;
656 }
657
658 if ((addr | length | __pfn_to_phys(md->pfn)) & ~SUPERSECTION_MASK) {
Will Deacon29a38192011-02-15 14:31:37 +0100659 printk(KERN_ERR "MM: cannot create mapping for 0x%08llx"
660 " at 0x%08lx invalid alignment\n",
661 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100662 return;
663 }
664
665 /*
666 * Shift bits [35:32] of address into bits [23:20] of PMD
667 * (See ARMv6 spec).
668 */
669 phys |= (((md->pfn >> (32 - PAGE_SHIFT)) & 0xF) << 20);
670
671 pgd = pgd_offset_k(addr);
672 end = addr + length;
673 do {
Russell King516295e2010-11-21 16:27:49 +0000674 pud_t *pud = pud_offset(pgd, addr);
675 pmd_t *pmd = pmd_offset(pud, addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100676 int i;
677
678 for (i = 0; i < 16; i++)
679 *pmd++ = __pmd(phys | type->prot_sect | PMD_SECT_SUPER);
680
681 addr += SUPERSECTION_SIZE;
682 phys += SUPERSECTION_SIZE;
683 pgd += SUPERSECTION_SIZE >> PGDIR_SHIFT;
684 } while (addr != end);
685}
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000686#endif /* !CONFIG_ARM_LPAE */
Russell King4a56c1e2007-04-21 10:16:48 +0100687
Russell Kingae8f1542006-09-27 15:38:34 +0100688/*
689 * Create the page directory entries and any necessary
690 * page tables for the mapping specified by `md'. We
691 * are able to cope here with varying sizes and address
692 * offsets, and we take full advantage of sections and
693 * supersections.
694 */
Russell Kinga2227122010-03-25 18:56:05 +0000695static void __init create_mapping(struct map_desc *md)
Russell Kingae8f1542006-09-27 15:38:34 +0100696{
Will Deaconcae62922011-02-15 12:42:57 +0100697 unsigned long addr, length, end;
698 phys_addr_t phys;
Russell Kingd5c98172007-04-21 10:05:32 +0100699 const struct mem_type *type;
Russell King24e6c692007-04-21 10:21:28 +0100700 pgd_t *pgd;
Russell Kingae8f1542006-09-27 15:38:34 +0100701
702 if (md->virtual != vectors_base() && md->virtual < TASK_SIZE) {
Will Deacon29a38192011-02-15 14:31:37 +0100703 printk(KERN_WARNING "BUG: not creating mapping for 0x%08llx"
704 " at 0x%08lx in user region\n",
705 (long long)__pfn_to_phys((u64)md->pfn), md->virtual);
Russell Kingae8f1542006-09-27 15:38:34 +0100706 return;
707 }
708
709 if ((md->type == MT_DEVICE || md->type == MT_ROM) &&
710 md->virtual >= PAGE_OFFSET && md->virtual < VMALLOC_END) {
Will Deacon29a38192011-02-15 14:31:37 +0100711 printk(KERN_WARNING "BUG: mapping for 0x%08llx"
712 " at 0x%08lx overlaps vmalloc space\n",
713 (long long)__pfn_to_phys((u64)md->pfn), md->virtual);
Russell Kingae8f1542006-09-27 15:38:34 +0100714 }
715
Russell Kingd5c98172007-04-21 10:05:32 +0100716 type = &mem_types[md->type];
Russell Kingae8f1542006-09-27 15:38:34 +0100717
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000718#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100719 /*
720 * Catch 36-bit addresses
721 */
Russell King4a56c1e2007-04-21 10:16:48 +0100722 if (md->pfn >= 0x100000) {
723 create_36bit_mapping(md, type);
724 return;
Russell Kingae8f1542006-09-27 15:38:34 +0100725 }
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000726#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100727
Russell King7b9c7b42007-07-04 21:16:33 +0100728 addr = md->virtual & PAGE_MASK;
Will Deaconcae62922011-02-15 12:42:57 +0100729 phys = __pfn_to_phys(md->pfn);
Russell King7b9c7b42007-07-04 21:16:33 +0100730 length = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
Russell Kingae8f1542006-09-27 15:38:34 +0100731
Russell King24e6c692007-04-21 10:21:28 +0100732 if (type->prot_l1 == 0 && ((addr | phys | length) & ~SECTION_MASK)) {
Will Deacon29a38192011-02-15 14:31:37 +0100733 printk(KERN_WARNING "BUG: map for 0x%08llx at 0x%08lx can not "
Russell Kingae8f1542006-09-27 15:38:34 +0100734 "be mapped using pages, ignoring.\n",
Will Deacon29a38192011-02-15 14:31:37 +0100735 (long long)__pfn_to_phys(md->pfn), addr);
Russell Kingae8f1542006-09-27 15:38:34 +0100736 return;
737 }
738
Russell King24e6c692007-04-21 10:21:28 +0100739 pgd = pgd_offset_k(addr);
740 end = addr + length;
741 do {
742 unsigned long next = pgd_addr_end(addr, end);
Russell Kingae8f1542006-09-27 15:38:34 +0100743
Russell King516295e2010-11-21 16:27:49 +0000744 alloc_init_pud(pgd, addr, next, phys, type);
Russell Kingae8f1542006-09-27 15:38:34 +0100745
Russell King24e6c692007-04-21 10:21:28 +0100746 phys += next - addr;
747 addr = next;
748 } while (pgd++, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100749}
750
751/*
752 * Create the architecture specific mappings
753 */
754void __init iotable_init(struct map_desc *io_desc, int nr)
755{
756 int i;
757
758 for (i = 0; i < nr; i++)
759 create_mapping(io_desc + i);
760}
761
Russell King79612392010-05-22 16:20:14 +0100762static void * __initdata vmalloc_min = (void *)(VMALLOC_END - SZ_128M);
Russell King6c5da7a2008-09-30 19:31:44 +0100763
764/*
765 * vmalloc=size forces the vmalloc area to be exactly 'size'
766 * bytes. This can be used to increase (or decrease) the vmalloc
767 * area - the default is 128m.
768 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100769static int __init early_vmalloc(char *arg)
Russell King6c5da7a2008-09-30 19:31:44 +0100770{
Russell King79612392010-05-22 16:20:14 +0100771 unsigned long vmalloc_reserve = memparse(arg, NULL);
Russell King6c5da7a2008-09-30 19:31:44 +0100772
773 if (vmalloc_reserve < SZ_16M) {
774 vmalloc_reserve = SZ_16M;
775 printk(KERN_WARNING
776 "vmalloc area too small, limiting to %luMB\n",
777 vmalloc_reserve >> 20);
778 }
Nicolas Pitre92108072008-09-19 10:43:06 -0400779
780 if (vmalloc_reserve > VMALLOC_END - (PAGE_OFFSET + SZ_32M)) {
781 vmalloc_reserve = VMALLOC_END - (PAGE_OFFSET + SZ_32M);
782 printk(KERN_WARNING
783 "vmalloc area is too big, limiting to %luMB\n",
784 vmalloc_reserve >> 20);
785 }
Russell King79612392010-05-22 16:20:14 +0100786
787 vmalloc_min = (void *)(VMALLOC_END - vmalloc_reserve);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100788 return 0;
Russell King6c5da7a2008-09-30 19:31:44 +0100789}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100790early_param("vmalloc", early_vmalloc);
Russell King6c5da7a2008-09-30 19:31:44 +0100791
Russell King8df65162010-10-27 19:57:38 +0100792static phys_addr_t lowmem_limit __initdata = 0;
793
Russell King0371d3f2011-07-05 19:58:29 +0100794void __init sanity_check_meminfo(void)
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200795{
Russell Kingdde58282009-08-15 12:36:00 +0100796 int i, j, highmem = 0;
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200797
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400798 for (i = 0, j = 0; i < meminfo.nr_banks; i++) {
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400799 struct membank *bank = &meminfo.bank[j];
800 *bank = meminfo.bank[i];
801
802#ifdef CONFIG_HIGHMEM
Will Deacon40f7bfe2011-05-19 13:22:48 +0100803 if (__va(bank->start) >= vmalloc_min ||
Russell Kingdde58282009-08-15 12:36:00 +0100804 __va(bank->start) < (void *)PAGE_OFFSET)
805 highmem = 1;
806
807 bank->highmem = highmem;
808
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400809 /*
810 * Split those memory banks which are partially overlapping
811 * the vmalloc area greatly simplifying things later.
812 */
Russell King79612392010-05-22 16:20:14 +0100813 if (__va(bank->start) < vmalloc_min &&
814 bank->size > vmalloc_min - __va(bank->start)) {
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400815 if (meminfo.nr_banks >= NR_BANKS) {
816 printk(KERN_CRIT "NR_BANKS too low, "
817 "ignoring high memory\n");
818 } else {
819 memmove(bank + 1, bank,
820 (meminfo.nr_banks - i) * sizeof(*bank));
821 meminfo.nr_banks++;
822 i++;
Russell King79612392010-05-22 16:20:14 +0100823 bank[1].size -= vmalloc_min - __va(bank->start);
824 bank[1].start = __pa(vmalloc_min - 1) + 1;
Russell Kingdde58282009-08-15 12:36:00 +0100825 bank[1].highmem = highmem = 1;
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400826 j++;
827 }
Russell King79612392010-05-22 16:20:14 +0100828 bank->size = vmalloc_min - __va(bank->start);
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400829 }
830#else
Russell King041d7852009-09-27 17:40:42 +0100831 bank->highmem = highmem;
832
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400833 /*
834 * Check whether this memory bank would entirely overlap
835 * the vmalloc area.
836 */
Russell King79612392010-05-22 16:20:14 +0100837 if (__va(bank->start) >= vmalloc_min ||
Mikael Petterssonf0bba9f2009-03-28 19:18:05 +0100838 __va(bank->start) < (void *)PAGE_OFFSET) {
Russell Kinge33b9d02011-02-20 11:47:41 +0000839 printk(KERN_NOTICE "Ignoring RAM at %.8llx-%.8llx "
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400840 "(vmalloc region overlap).\n",
Russell Kinge33b9d02011-02-20 11:47:41 +0000841 (unsigned long long)bank->start,
842 (unsigned long long)bank->start + bank->size - 1);
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400843 continue;
844 }
845
846 /*
847 * Check whether this memory bank would partially overlap
848 * the vmalloc area.
849 */
Russell King79612392010-05-22 16:20:14 +0100850 if (__va(bank->start + bank->size) > vmalloc_min ||
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400851 __va(bank->start + bank->size) < __va(bank->start)) {
Russell King79612392010-05-22 16:20:14 +0100852 unsigned long newsize = vmalloc_min - __va(bank->start);
Russell Kinge33b9d02011-02-20 11:47:41 +0000853 printk(KERN_NOTICE "Truncating RAM at %.8llx-%.8llx "
854 "to -%.8llx (vmalloc region overlap).\n",
855 (unsigned long long)bank->start,
856 (unsigned long long)bank->start + bank->size - 1,
857 (unsigned long long)bank->start + newsize - 1);
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400858 bank->size = newsize;
859 }
860#endif
Will Deacon40f7bfe2011-05-19 13:22:48 +0100861 if (!bank->highmem && bank->start + bank->size > lowmem_limit)
862 lowmem_limit = bank->start + bank->size;
863
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400864 j++;
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200865 }
Russell Kinge616c592009-09-27 20:55:43 +0100866#ifdef CONFIG_HIGHMEM
867 if (highmem) {
868 const char *reason = NULL;
869
870 if (cache_is_vipt_aliasing()) {
871 /*
872 * Interactions between kmap and other mappings
873 * make highmem support with aliasing VIPT caches
874 * rather difficult.
875 */
876 reason = "with VIPT aliasing cache";
Russell Kinge616c592009-09-27 20:55:43 +0100877 }
878 if (reason) {
879 printk(KERN_CRIT "HIGHMEM is not supported %s, ignoring high memory\n",
880 reason);
881 while (j > 0 && meminfo.bank[j - 1].highmem)
882 j--;
883 }
884 }
885#endif
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400886 meminfo.nr_banks = j;
Will Deacon40f7bfe2011-05-19 13:22:48 +0100887 memblock_set_current_limit(lowmem_limit);
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200888}
889
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400890static inline void prepare_page_table(void)
Russell Kingd111e8f2006-09-27 15:27:33 +0100891{
892 unsigned long addr;
Russell King8df65162010-10-27 19:57:38 +0100893 phys_addr_t end;
Russell Kingd111e8f2006-09-27 15:27:33 +0100894
895 /*
896 * Clear out all the mappings below the kernel image.
897 */
Catalin Marinase73fc882011-08-23 14:07:23 +0100898 for (addr = 0; addr < MODULES_VADDR; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +0100899 pmd_clear(pmd_off_k(addr));
900
901#ifdef CONFIG_XIP_KERNEL
902 /* The XIP kernel is mapped in the module area -- skip over it */
Catalin Marinase73fc882011-08-23 14:07:23 +0100903 addr = ((unsigned long)_etext + PMD_SIZE - 1) & PMD_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +0100904#endif
Catalin Marinase73fc882011-08-23 14:07:23 +0100905 for ( ; addr < PAGE_OFFSET; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +0100906 pmd_clear(pmd_off_k(addr));
907
908 /*
Russell King8df65162010-10-27 19:57:38 +0100909 * Find the end of the first block of lowmem.
910 */
911 end = memblock.memory.regions[0].base + memblock.memory.regions[0].size;
912 if (end >= lowmem_limit)
913 end = lowmem_limit;
914
915 /*
Russell Kingd111e8f2006-09-27 15:27:33 +0100916 * Clear out all the kernel space mappings, except for the first
917 * memory bank, up to the end of the vmalloc region.
918 */
Russell King8df65162010-10-27 19:57:38 +0100919 for (addr = __phys_to_virt(end);
Catalin Marinase73fc882011-08-23 14:07:23 +0100920 addr < VMALLOC_END; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +0100921 pmd_clear(pmd_off_k(addr));
922}
923
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000924#ifdef CONFIG_ARM_LPAE
925/* the first page is reserved for pgd */
926#define SWAPPER_PG_DIR_SIZE (PAGE_SIZE + \
927 PTRS_PER_PGD * PTRS_PER_PMD * sizeof(pmd_t))
928#else
Catalin Marinase73fc882011-08-23 14:07:23 +0100929#define SWAPPER_PG_DIR_SIZE (PTRS_PER_PGD * sizeof(pgd_t))
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000930#endif
Catalin Marinase73fc882011-08-23 14:07:23 +0100931
Russell Kingd111e8f2006-09-27 15:27:33 +0100932/*
Russell King2778f622010-07-09 16:27:52 +0100933 * Reserve the special regions of memory
Russell Kingd111e8f2006-09-27 15:27:33 +0100934 */
Russell King2778f622010-07-09 16:27:52 +0100935void __init arm_mm_memblock_reserve(void)
Russell Kingd111e8f2006-09-27 15:27:33 +0100936{
Russell Kingd111e8f2006-09-27 15:27:33 +0100937 /*
Russell Kingd111e8f2006-09-27 15:27:33 +0100938 * Reserve the page tables. These are already in use,
939 * and can only be in node 0.
940 */
Catalin Marinase73fc882011-08-23 14:07:23 +0100941 memblock_reserve(__pa(swapper_pg_dir), SWAPPER_PG_DIR_SIZE);
Russell Kingd111e8f2006-09-27 15:27:33 +0100942
Russell Kingd111e8f2006-09-27 15:27:33 +0100943#ifdef CONFIG_SA1111
944 /*
945 * Because of the SA1111 DMA bug, we want to preserve our
946 * precious DMA-able memory...
947 */
Russell King2778f622010-07-09 16:27:52 +0100948 memblock_reserve(PHYS_OFFSET, __pa(swapper_pg_dir) - PHYS_OFFSET);
Russell Kingd111e8f2006-09-27 15:27:33 +0100949#endif
Russell Kingd111e8f2006-09-27 15:27:33 +0100950}
951
952/*
953 * Set up device the mappings. Since we clear out the page tables for all
954 * mappings above VMALLOC_END, we will remove any debug device mappings.
955 * This means you have to be careful how you debug this function, or any
956 * called function. This means you can't use any function or debugging
957 * method which may touch any device, otherwise the kernel _will_ crash.
958 */
959static void __init devicemaps_init(struct machine_desc *mdesc)
960{
961 struct map_desc map;
962 unsigned long addr;
Russell Kingd111e8f2006-09-27 15:27:33 +0100963
964 /*
965 * Allocate the vector page early.
966 */
Catalin Marinas247055a2010-09-13 16:03:21 +0100967 vectors_page = early_alloc(PAGE_SIZE);
Russell Kingd111e8f2006-09-27 15:27:33 +0100968
Catalin Marinase73fc882011-08-23 14:07:23 +0100969 for (addr = VMALLOC_END; addr; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +0100970 pmd_clear(pmd_off_k(addr));
971
972 /*
973 * Map the kernel if it is XIP.
974 * It is always first in the modulearea.
975 */
976#ifdef CONFIG_XIP_KERNEL
977 map.pfn = __phys_to_pfn(CONFIG_XIP_PHYS_ADDR & SECTION_MASK);
Russell Kingab4f2ee2008-11-06 17:11:07 +0000978 map.virtual = MODULES_VADDR;
Russell King37efe642008-12-01 11:53:07 +0000979 map.length = ((unsigned long)_etext - map.virtual + ~SECTION_MASK) & SECTION_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +0100980 map.type = MT_ROM;
981 create_mapping(&map);
982#endif
983
984 /*
985 * Map the cache flushing regions.
986 */
987#ifdef FLUSH_BASE
988 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS);
989 map.virtual = FLUSH_BASE;
990 map.length = SZ_1M;
991 map.type = MT_CACHECLEAN;
992 create_mapping(&map);
993#endif
994#ifdef FLUSH_BASE_MINICACHE
995 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS + SZ_1M);
996 map.virtual = FLUSH_BASE_MINICACHE;
997 map.length = SZ_1M;
998 map.type = MT_MINICLEAN;
999 create_mapping(&map);
1000#endif
1001
1002 /*
1003 * Create a mapping for the machine vectors at the high-vectors
1004 * location (0xffff0000). If we aren't using high-vectors, also
1005 * create a mapping at the low-vectors virtual address.
1006 */
Catalin Marinas247055a2010-09-13 16:03:21 +01001007 map.pfn = __phys_to_pfn(virt_to_phys(vectors_page));
Russell Kingd111e8f2006-09-27 15:27:33 +01001008 map.virtual = 0xffff0000;
1009 map.length = PAGE_SIZE;
1010 map.type = MT_HIGH_VECTORS;
1011 create_mapping(&map);
1012
1013 if (!vectors_high()) {
1014 map.virtual = 0;
1015 map.type = MT_LOW_VECTORS;
1016 create_mapping(&map);
1017 }
1018
1019 /*
1020 * Ask the machine support to map in the statically mapped devices.
1021 */
1022 if (mdesc->map_io)
1023 mdesc->map_io();
1024
1025 /*
1026 * Finally flush the caches and tlb to ensure that we're in a
1027 * consistent state wrt the writebuffer. This also ensures that
1028 * any write-allocated cache lines in the vector page are written
1029 * back. After this point, we can start to touch devices again.
1030 */
1031 local_flush_tlb_all();
1032 flush_cache_all();
1033}
1034
Nicolas Pitred73cd422008-09-15 16:44:55 -04001035static void __init kmap_init(void)
1036{
1037#ifdef CONFIG_HIGHMEM
Russell King4bb2e272010-07-01 18:33:29 +01001038 pkmap_page_table = early_pte_alloc(pmd_off_k(PKMAP_BASE),
1039 PKMAP_BASE, _PAGE_KERNEL_TABLE);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001040#endif
1041}
1042
Russell Kinga2227122010-03-25 18:56:05 +00001043static void __init map_lowmem(void)
1044{
Russell King8df65162010-10-27 19:57:38 +01001045 struct memblock_region *reg;
Russell Kinga2227122010-03-25 18:56:05 +00001046
1047 /* Map all the lowmem memory banks. */
Russell King8df65162010-10-27 19:57:38 +01001048 for_each_memblock(memory, reg) {
1049 phys_addr_t start = reg->base;
1050 phys_addr_t end = start + reg->size;
1051 struct map_desc map;
Russell Kinga2227122010-03-25 18:56:05 +00001052
Russell King8df65162010-10-27 19:57:38 +01001053 if (end > lowmem_limit)
1054 end = lowmem_limit;
1055 if (start >= end)
1056 break;
1057
1058 map.pfn = __phys_to_pfn(start);
1059 map.virtual = __phys_to_virt(start);
1060 map.length = end - start;
1061 map.type = MT_MEMORY;
1062
1063 create_mapping(&map);
Russell Kinga2227122010-03-25 18:56:05 +00001064 }
1065}
1066
Russell Kingd111e8f2006-09-27 15:27:33 +01001067/*
1068 * paging_init() sets up the page tables, initialises the zone memory
1069 * maps, and sets up the zero page, bad page and bad page tables.
1070 */
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001071void __init paging_init(struct machine_desc *mdesc)
Russell Kingd111e8f2006-09-27 15:27:33 +01001072{
1073 void *zero_page;
1074
Russell King0371d3f2011-07-05 19:58:29 +01001075 memblock_set_current_limit(lowmem_limit);
1076
Russell Kingd111e8f2006-09-27 15:27:33 +01001077 build_mem_type_table();
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001078 prepare_page_table();
Russell Kinga2227122010-03-25 18:56:05 +00001079 map_lowmem();
Russell Kingd111e8f2006-09-27 15:27:33 +01001080 devicemaps_init(mdesc);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001081 kmap_init();
Russell Kingd111e8f2006-09-27 15:27:33 +01001082
1083 top_pmd = pmd_off_k(0xffff0000);
1084
Russell King3abe9d32010-03-25 17:02:59 +00001085 /* allocate the zero page. */
1086 zero_page = early_alloc(PAGE_SIZE);
Russell King2778f622010-07-09 16:27:52 +01001087
Russell King8d717a52010-05-22 19:47:18 +01001088 bootmem_init();
Russell King2778f622010-07-09 16:27:52 +01001089
Russell Kingd111e8f2006-09-27 15:27:33 +01001090 empty_zero_page = virt_to_page(zero_page);
Russell King421fe932009-10-25 10:23:04 +00001091 __flush_dcache_page(NULL, empty_zero_page);
Russell Kingd111e8f2006-09-27 15:27:33 +01001092}