blob: f73a16e9867aadd433feb77c6bf08e6e14ef1f5f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Port for PPC64 David Engebretsen, IBM Corp.
3 * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
4 *
5 * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
6 * Rework, based on alpha PCI code.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License
10 * as published by the Free Software Foundation; either version
11 * 2 of the License, or (at your option) any later version.
12 */
13
14#undef DEBUG
15
16#include <linux/config.h>
17#include <linux/kernel.h>
18#include <linux/pci.h>
19#include <linux/string.h>
20#include <linux/init.h>
21#include <linux/bootmem.h>
22#include <linux/mm.h>
23#include <linux/list.h>
Paul Mackerrasb2ad7b52005-09-09 23:02:36 +100024#include <linux/syscalls.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
26#include <asm/processor.h>
27#include <asm/io.h>
28#include <asm/prom.h>
29#include <asm/pci-bridge.h>
30#include <asm/byteorder.h>
31#include <asm/irq.h>
32#include <asm/machdep.h>
Stephen Rothwelld3878992005-09-28 02:50:25 +100033#include <asm/ppc-pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
35#ifdef DEBUG
Michael Ellermanf9e4ec52005-11-15 15:16:38 +110036#include <asm/udbg.h>
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110037#define DBG(fmt...) printk(fmt)
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#else
39#define DBG(fmt...)
40#endif
41
42unsigned long pci_probe_only = 1;
Paul Mackerrasf8ef2702005-11-19 20:46:04 +110043int pci_assign_all_buses = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070044
45/*
46 * legal IO pages under MAX_ISA_PORT. This is to ensure we don't touch
47 * devices we don't have access to.
48 */
49unsigned long io_page_mask;
50
51EXPORT_SYMBOL(io_page_mask);
52
Paul Mackerras42672922005-09-12 17:17:36 +100053#ifdef CONFIG_PPC_MULTIPLATFORM
54static void fixup_resource(struct resource *res, struct pci_dev *dev);
55static void do_bus_setup(struct pci_bus *bus);
56#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070057
Linus Torvalds1da177e2005-04-16 15:20:36 -070058/* pci_io_base -- the base address from which io bars are offsets.
59 * This is the lowest I/O base address (so bar values are always positive),
60 * and it *must* be the start of ISA space if an ISA bus exists because
61 * ISA drivers use hard coded offsets. If no ISA bus exists a dummy
62 * page is mapped and isa_io_limit prevents access to it.
63 */
64unsigned long isa_io_base; /* NULL if no ISA bus */
65EXPORT_SYMBOL(isa_io_base);
66unsigned long pci_io_base;
67EXPORT_SYMBOL(pci_io_base);
68
69void iSeries_pcibios_init(void);
70
71LIST_HEAD(hose_list);
72
73struct dma_mapping_ops pci_dma_ops;
74EXPORT_SYMBOL(pci_dma_ops);
75
76int global_phb_number; /* Global phb counter */
77
78/* Cached ISA bridge dev. */
79struct pci_dev *ppc64_isabridge_dev = NULL;
80
81static void fixup_broken_pcnet32(struct pci_dev* dev)
82{
83 if ((dev->class>>8 == PCI_CLASS_NETWORK_ETHERNET)) {
84 dev->vendor = PCI_VENDOR_ID_AMD;
85 pci_write_config_word(dev, PCI_VENDOR_ID, PCI_VENDOR_ID_AMD);
Linus Torvalds1da177e2005-04-16 15:20:36 -070086 }
87}
88DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TRIDENT, PCI_ANY_ID, fixup_broken_pcnet32);
89
90void pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
91 struct resource *res)
92{
93 unsigned long offset = 0;
94 struct pci_controller *hose = pci_bus_to_host(dev->bus);
95
96 if (!hose)
97 return;
98
99 if (res->flags & IORESOURCE_IO)
100 offset = (unsigned long)hose->io_base_virt - pci_io_base;
101
102 if (res->flags & IORESOURCE_MEM)
103 offset = hose->pci_mem_offset;
104
105 region->start = res->start - offset;
106 region->end = res->end - offset;
107}
108
Dominik Brodowski43c34732005-08-04 18:06:21 -0700109void pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
110 struct pci_bus_region *region)
111{
112 unsigned long offset = 0;
113 struct pci_controller *hose = pci_bus_to_host(dev->bus);
114
115 if (!hose)
116 return;
117
118 if (res->flags & IORESOURCE_IO)
119 offset = (unsigned long)hose->io_base_virt - pci_io_base;
120
121 if (res->flags & IORESOURCE_MEM)
122 offset = hose->pci_mem_offset;
123
124 res->start = region->start + offset;
125 res->end = region->end + offset;
126}
127
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128#ifdef CONFIG_HOTPLUG
129EXPORT_SYMBOL(pcibios_resource_to_bus);
Dominik Brodowski43c34732005-08-04 18:06:21 -0700130EXPORT_SYMBOL(pcibios_bus_to_resource);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131#endif
132
133/*
134 * We need to avoid collisions with `mirrored' VGA ports
135 * and other strange ISA hardware, so we always want the
136 * addresses to be allocated in the 0x000-0x0ff region
137 * modulo 0x400.
138 *
139 * Why? Because some silly external IO cards only decode
140 * the low 10 bits of the IO address. The 0x00-0xff region
141 * is reserved for motherboard devices that decode all 16
142 * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
143 * but we want to try to avoid allocating at 0x2900-0x2bff
144 * which might have be mirrored at 0x0100-0x03ff..
145 */
146void pcibios_align_resource(void *data, struct resource *res,
147 unsigned long size, unsigned long align)
148{
149 struct pci_dev *dev = data;
150 struct pci_controller *hose = pci_bus_to_host(dev->bus);
151 unsigned long start = res->start;
152 unsigned long alignto;
153
154 if (res->flags & IORESOURCE_IO) {
155 unsigned long offset = (unsigned long)hose->io_base_virt -
156 pci_io_base;
157 /* Make sure we start at our min on all hoses */
158 if (start - offset < PCIBIOS_MIN_IO)
159 start = PCIBIOS_MIN_IO + offset;
160
161 /*
162 * Put everything into 0x00-0xff region modulo 0x400
163 */
164 if (start & 0x300)
165 start = (start + 0x3ff) & ~0x3ff;
166
167 } else if (res->flags & IORESOURCE_MEM) {
168 /* Make sure we start at our min on all hoses */
169 if (start - hose->pci_mem_offset < PCIBIOS_MIN_MEM)
170 start = PCIBIOS_MIN_MEM + hose->pci_mem_offset;
171
172 /* Align to multiple of size of minimum base. */
173 alignto = max(0x1000UL, align);
174 start = ALIGN(start, alignto);
175 }
176
177 res->start = start;
178}
179
180static DEFINE_SPINLOCK(hose_spinlock);
181
182/*
183 * pci_controller(phb) initialized common variables.
184 */
Benjamin Herrenschmidtb5166cc2005-11-15 16:05:33 +1100185static void __devinit pci_setup_pci_controller(struct pci_controller *hose)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186{
187 memset(hose, 0, sizeof(struct pci_controller));
188
189 spin_lock(&hose_spinlock);
190 hose->global_number = global_phb_number++;
191 list_add_tail(&hose->list_node, &hose_list);
192 spin_unlock(&hose_spinlock);
193}
194
Benjamin Herrenschmidtb5166cc2005-11-15 16:05:33 +1100195static void add_linux_pci_domain(struct device_node *dev,
196 struct pci_controller *phb)
197{
198 struct property *of_prop;
199 unsigned int size;
200
201 of_prop = (struct property *)
202 get_property(dev, "linux,pci-domain", &size);
203 if (of_prop != NULL)
204 return;
205 WARN_ON(of_prop && size < sizeof(int));
206 if (of_prop && size < sizeof(int))
207 of_prop = NULL;
208 size = sizeof(struct property) + sizeof(int);
209 if (of_prop == NULL) {
210 if (mem_init_done)
211 of_prop = kmalloc(size, GFP_KERNEL);
212 else
213 of_prop = alloc_bootmem(size);
214 }
215 memset(of_prop, 0, sizeof(struct property));
216 of_prop->name = "linux,pci-domain";
217 of_prop->length = sizeof(int);
218 of_prop->value = (unsigned char *)&of_prop[1];
219 *((int *)of_prop->value) = phb->global_number;
220 prom_add_property(dev, of_prop);
221}
222
223struct pci_controller * pcibios_alloc_controller(struct device_node *dev)
224{
225 struct pci_controller *phb;
226
227 if (mem_init_done)
228 phb = kmalloc(sizeof(struct pci_controller), GFP_KERNEL);
229 else
230 phb = alloc_bootmem(sizeof (struct pci_controller));
231 if (phb == NULL)
232 return NULL;
233 pci_setup_pci_controller(phb);
234 phb->arch_data = dev;
235 phb->is_dynamic = mem_init_done;
236 if (dev)
237 add_linux_pci_domain(dev, phb);
238 return phb;
239}
240
241void pcibios_free_controller(struct pci_controller *phb)
242{
243 if (phb->arch_data) {
244 struct device_node *np = phb->arch_data;
245 int *domain = (int *)get_property(np,
246 "linux,pci-domain", NULL);
247 if (domain)
248 *domain = -1;
249 }
250 if (phb->is_dynamic)
251 kfree(phb);
252}
253
Linas Vepstasfacf0782005-11-03 18:52:01 -0600254void __devinit pcibios_claim_one_bus(struct pci_bus *b)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255{
256 struct pci_dev *dev;
257 struct pci_bus *child_bus;
258
259 list_for_each_entry(dev, &b->devices, bus_list) {
260 int i;
261
262 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
263 struct resource *r = &dev->resource[i];
264
265 if (r->parent || !r->start || !r->flags)
266 continue;
267 pci_claim_resource(dev, i);
268 }
269 }
270
271 list_for_each_entry(child_bus, &b->children, node)
272 pcibios_claim_one_bus(child_bus);
273}
274
275#ifndef CONFIG_PPC_ISERIES
276static void __init pcibios_claim_of_setup(void)
277{
278 struct pci_bus *b;
279
280 list_for_each_entry(b, &pci_root_buses, node)
281 pcibios_claim_one_bus(b);
282}
283#endif
284
Paul Mackerras42672922005-09-12 17:17:36 +1000285#ifdef CONFIG_PPC_MULTIPLATFORM
286static u32 get_int_prop(struct device_node *np, const char *name, u32 def)
287{
288 u32 *prop;
289 int len;
290
291 prop = (u32 *) get_property(np, name, &len);
292 if (prop && len >= 4)
293 return *prop;
294 return def;
295}
296
297static unsigned int pci_parse_of_flags(u32 addr0)
298{
299 unsigned int flags = 0;
300
301 if (addr0 & 0x02000000) {
Paul Mackerrasd79e7432005-09-21 14:14:22 +1000302 flags = IORESOURCE_MEM | PCI_BASE_ADDRESS_SPACE_MEMORY;
303 flags |= (addr0 >> 22) & PCI_BASE_ADDRESS_MEM_TYPE_64;
304 flags |= (addr0 >> 28) & PCI_BASE_ADDRESS_MEM_TYPE_1M;
Paul Mackerras42672922005-09-12 17:17:36 +1000305 if (addr0 & 0x40000000)
Paul Mackerrasd79e7432005-09-21 14:14:22 +1000306 flags |= IORESOURCE_PREFETCH
307 | PCI_BASE_ADDRESS_MEM_PREFETCH;
Paul Mackerras42672922005-09-12 17:17:36 +1000308 } else if (addr0 & 0x01000000)
Paul Mackerrasd79e7432005-09-21 14:14:22 +1000309 flags = IORESOURCE_IO | PCI_BASE_ADDRESS_SPACE_IO;
Paul Mackerras42672922005-09-12 17:17:36 +1000310 return flags;
311}
312
313#define GET_64BIT(prop, i) ((((u64) (prop)[(i)]) << 32) | (prop)[(i)+1])
314
315static void pci_parse_of_addrs(struct device_node *node, struct pci_dev *dev)
316{
317 u64 base, size;
318 unsigned int flags;
319 struct resource *res;
320 u32 *addrs, i;
321 int proplen;
322
323 addrs = (u32 *) get_property(node, "assigned-addresses", &proplen);
324 if (!addrs)
325 return;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100326 DBG(" parse addresses (%d bytes) @ %p\n", proplen, addrs);
Paul Mackerras42672922005-09-12 17:17:36 +1000327 for (; proplen >= 20; proplen -= 20, addrs += 5) {
328 flags = pci_parse_of_flags(addrs[0]);
329 if (!flags)
330 continue;
331 base = GET_64BIT(addrs, 1);
332 size = GET_64BIT(addrs, 3);
333 if (!size)
334 continue;
335 i = addrs[0] & 0xff;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100336 DBG(" base: %llx, size: %llx, i: %x\n",
337 (unsigned long long)base, (unsigned long long)size, i);
338
Paul Mackerras42672922005-09-12 17:17:36 +1000339 if (PCI_BASE_ADDRESS_0 <= i && i <= PCI_BASE_ADDRESS_5) {
340 res = &dev->resource[(i - PCI_BASE_ADDRESS_0) >> 2];
341 } else if (i == dev->rom_base_reg) {
342 res = &dev->resource[PCI_ROM_RESOURCE];
343 flags |= IORESOURCE_READONLY | IORESOURCE_CACHEABLE;
344 } else {
345 printk(KERN_ERR "PCI: bad cfg reg num 0x%x\n", i);
346 continue;
347 }
348 res->start = base;
349 res->end = base + size - 1;
350 res->flags = flags;
351 res->name = pci_name(dev);
352 fixup_resource(res, dev);
353 }
354}
355
John Roseead83712005-11-04 15:30:56 -0600356struct pci_dev *of_create_pci_dev(struct device_node *node,
357 struct pci_bus *bus, int devfn)
Paul Mackerras42672922005-09-12 17:17:36 +1000358{
359 struct pci_dev *dev;
360 const char *type;
361
362 dev = kmalloc(sizeof(struct pci_dev), GFP_KERNEL);
363 if (!dev)
364 return NULL;
365 type = get_property(node, "device_type", NULL);
366 if (type == NULL)
367 type = "";
368
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100369 DBG(" create device, devfn: %x, type: %s\n", devfn, type);
370
Paul Mackerras42672922005-09-12 17:17:36 +1000371 memset(dev, 0, sizeof(struct pci_dev));
372 dev->bus = bus;
373 dev->sysdata = node;
374 dev->dev.parent = bus->bridge;
375 dev->dev.bus = &pci_bus_type;
376 dev->devfn = devfn;
377 dev->multifunction = 0; /* maybe a lie? */
378
379 dev->vendor = get_int_prop(node, "vendor-id", 0xffff);
380 dev->device = get_int_prop(node, "device-id", 0xffff);
381 dev->subsystem_vendor = get_int_prop(node, "subsystem-vendor-id", 0);
382 dev->subsystem_device = get_int_prop(node, "subsystem-id", 0);
383
384 dev->cfg_size = 256; /*pci_cfg_space_size(dev);*/
385
386 sprintf(pci_name(dev), "%04x:%02x:%02x.%d", pci_domain_nr(bus),
387 dev->bus->number, PCI_SLOT(devfn), PCI_FUNC(devfn));
388 dev->class = get_int_prop(node, "class-code", 0);
389
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100390 DBG(" class: 0x%x\n", dev->class);
391
Paul Mackerras42672922005-09-12 17:17:36 +1000392 dev->current_state = 4; /* unknown power state */
393
394 if (!strcmp(type, "pci")) {
395 /* a PCI-PCI bridge */
396 dev->hdr_type = PCI_HEADER_TYPE_BRIDGE;
397 dev->rom_base_reg = PCI_ROM_ADDRESS1;
398 } else if (!strcmp(type, "cardbus")) {
399 dev->hdr_type = PCI_HEADER_TYPE_CARDBUS;
400 } else {
401 dev->hdr_type = PCI_HEADER_TYPE_NORMAL;
402 dev->rom_base_reg = PCI_ROM_ADDRESS;
403 dev->irq = NO_IRQ;
404 if (node->n_intrs > 0) {
405 dev->irq = node->intrs[0].line;
406 pci_write_config_byte(dev, PCI_INTERRUPT_LINE,
407 dev->irq);
408 }
409 }
410
411 pci_parse_of_addrs(node, dev);
412
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100413 DBG(" adding to system ...\n");
414
Paul Mackerras42672922005-09-12 17:17:36 +1000415 pci_device_add(dev, bus);
416
417 /* XXX pci_scan_msi_device(dev); */
418
419 return dev;
420}
John Roseead83712005-11-04 15:30:56 -0600421EXPORT_SYMBOL(of_create_pci_dev);
Paul Mackerras42672922005-09-12 17:17:36 +1000422
John Roseead83712005-11-04 15:30:56 -0600423void __devinit of_scan_bus(struct device_node *node,
Paul Mackerras42672922005-09-12 17:17:36 +1000424 struct pci_bus *bus)
425{
426 struct device_node *child = NULL;
427 u32 *reg;
428 int reglen, devfn;
429 struct pci_dev *dev;
430
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100431 DBG("of_scan_bus(%s) bus no %d... \n", node->full_name, bus->number);
432
Paul Mackerras42672922005-09-12 17:17:36 +1000433 while ((child = of_get_next_child(node, child)) != NULL) {
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100434 DBG(" * %s\n", child->full_name);
Paul Mackerras42672922005-09-12 17:17:36 +1000435 reg = (u32 *) get_property(child, "reg", &reglen);
436 if (reg == NULL || reglen < 20)
437 continue;
438 devfn = (reg[0] >> 8) & 0xff;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100439
Paul Mackerras42672922005-09-12 17:17:36 +1000440 /* create a new pci_dev for this device */
441 dev = of_create_pci_dev(child, bus, devfn);
442 if (!dev)
443 continue;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100444 DBG("dev header type: %x\n", dev->hdr_type);
445
Paul Mackerras42672922005-09-12 17:17:36 +1000446 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
447 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
448 of_scan_pci_bridge(child, dev);
449 }
450
451 do_bus_setup(bus);
452}
John Roseead83712005-11-04 15:30:56 -0600453EXPORT_SYMBOL(of_scan_bus);
Paul Mackerras42672922005-09-12 17:17:36 +1000454
John Roseead83712005-11-04 15:30:56 -0600455void __devinit of_scan_pci_bridge(struct device_node *node,
456 struct pci_dev *dev)
Paul Mackerras42672922005-09-12 17:17:36 +1000457{
458 struct pci_bus *bus;
459 u32 *busrange, *ranges;
460 int len, i, mode;
461 struct resource *res;
462 unsigned int flags;
463 u64 size;
464
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100465 DBG("of_scan_pci_bridge(%s)\n", node->full_name);
466
Paul Mackerras42672922005-09-12 17:17:36 +1000467 /* parse bus-range property */
468 busrange = (u32 *) get_property(node, "bus-range", &len);
469 if (busrange == NULL || len != 8) {
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100470 printk(KERN_DEBUG "Can't get bus-range for PCI-PCI bridge %s\n",
Paul Mackerras42672922005-09-12 17:17:36 +1000471 node->full_name);
472 return;
473 }
474 ranges = (u32 *) get_property(node, "ranges", &len);
475 if (ranges == NULL) {
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100476 printk(KERN_DEBUG "Can't get ranges for PCI-PCI bridge %s\n",
Paul Mackerras42672922005-09-12 17:17:36 +1000477 node->full_name);
478 return;
479 }
480
481 bus = pci_add_new_bus(dev->bus, dev, busrange[0]);
482 if (!bus) {
483 printk(KERN_ERR "Failed to create pci bus for %s\n",
484 node->full_name);
485 return;
486 }
487
488 bus->primary = dev->bus->number;
489 bus->subordinate = busrange[1];
490 bus->bridge_ctl = 0;
491 bus->sysdata = node;
492
493 /* parse ranges property */
494 /* PCI #address-cells == 3 and #size-cells == 2 always */
495 res = &dev->resource[PCI_BRIDGE_RESOURCES];
496 for (i = 0; i < PCI_NUM_RESOURCES - PCI_BRIDGE_RESOURCES; ++i) {
497 res->flags = 0;
498 bus->resource[i] = res;
499 ++res;
500 }
501 i = 1;
502 for (; len >= 32; len -= 32, ranges += 8) {
503 flags = pci_parse_of_flags(ranges[0]);
504 size = GET_64BIT(ranges, 6);
505 if (flags == 0 || size == 0)
506 continue;
507 if (flags & IORESOURCE_IO) {
508 res = bus->resource[0];
509 if (res->flags) {
510 printk(KERN_ERR "PCI: ignoring extra I/O range"
511 " for bridge %s\n", node->full_name);
512 continue;
513 }
514 } else {
515 if (i >= PCI_NUM_RESOURCES - PCI_BRIDGE_RESOURCES) {
516 printk(KERN_ERR "PCI: too many memory ranges"
517 " for bridge %s\n", node->full_name);
518 continue;
519 }
520 res = bus->resource[i];
521 ++i;
522 }
523 res->start = GET_64BIT(ranges, 1);
524 res->end = res->start + size - 1;
525 res->flags = flags;
526 fixup_resource(res, dev);
527 }
528 sprintf(bus->name, "PCI Bus %04x:%02x", pci_domain_nr(bus),
529 bus->number);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100530 DBG(" bus name: %s\n", bus->name);
Paul Mackerras42672922005-09-12 17:17:36 +1000531
532 mode = PCI_PROBE_NORMAL;
533 if (ppc_md.pci_probe_mode)
534 mode = ppc_md.pci_probe_mode(bus);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100535 DBG(" probe mode: %d\n", mode);
536
Paul Mackerras42672922005-09-12 17:17:36 +1000537 if (mode == PCI_PROBE_DEVTREE)
538 of_scan_bus(node, bus);
539 else if (mode == PCI_PROBE_NORMAL)
540 pci_scan_child_bus(bus);
541}
John Roseead83712005-11-04 15:30:56 -0600542EXPORT_SYMBOL(of_scan_pci_bridge);
Paul Mackerras42672922005-09-12 17:17:36 +1000543#endif /* CONFIG_PPC_MULTIPLATFORM */
544
John Roseead83712005-11-04 15:30:56 -0600545void __devinit scan_phb(struct pci_controller *hose)
Paul Mackerras42672922005-09-12 17:17:36 +1000546{
547 struct pci_bus *bus;
548 struct device_node *node = hose->arch_data;
549 int i, mode;
550 struct resource *res;
551
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100552 DBG("Scanning PHB %s\n", node ? node->full_name : "<NO NAME>");
553
Paul Mackerras42672922005-09-12 17:17:36 +1000554 bus = pci_create_bus(NULL, hose->first_busno, hose->ops, node);
555 if (bus == NULL) {
556 printk(KERN_ERR "Failed to create bus for PCI domain %04x\n",
557 hose->global_number);
558 return;
559 }
560 bus->secondary = hose->first_busno;
561 hose->bus = bus;
562
563 bus->resource[0] = res = &hose->io_resource;
564 if (res->flags && request_resource(&ioport_resource, res))
565 printk(KERN_ERR "Failed to request PCI IO region "
566 "on PCI domain %04x\n", hose->global_number);
567
568 for (i = 0; i < 3; ++i) {
569 res = &hose->mem_resources[i];
570 bus->resource[i+1] = res;
571 if (res->flags && request_resource(&iomem_resource, res))
572 printk(KERN_ERR "Failed to request PCI memory region "
573 "on PCI domain %04x\n", hose->global_number);
574 }
575
576 mode = PCI_PROBE_NORMAL;
577#ifdef CONFIG_PPC_MULTIPLATFORM
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100578 if (node && ppc_md.pci_probe_mode)
Paul Mackerras42672922005-09-12 17:17:36 +1000579 mode = ppc_md.pci_probe_mode(bus);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100580 DBG(" probe mode: %d\n", mode);
Paul Mackerras42672922005-09-12 17:17:36 +1000581 if (mode == PCI_PROBE_DEVTREE) {
582 bus->subordinate = hose->last_busno;
583 of_scan_bus(node, bus);
584 }
585#endif /* CONFIG_PPC_MULTIPLATFORM */
586 if (mode == PCI_PROBE_NORMAL)
587 hose->last_busno = bus->subordinate = pci_scan_child_bus(bus);
588 pci_bus_add_devices(bus);
589}
590
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591static int __init pcibios_init(void)
592{
593 struct pci_controller *hose, *tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594
595 /* For now, override phys_mem_access_prot. If we need it,
596 * later, we may move that initialization to each ppc_md
597 */
598 ppc_md.phys_mem_access_prot = pci_phys_mem_access_prot;
599
600#ifdef CONFIG_PPC_ISERIES
601 iSeries_pcibios_init();
602#endif
603
604 printk("PCI: Probing PCI hardware\n");
605
606 /* Scan all of the recorded PCI controllers. */
Paul Mackerras42672922005-09-12 17:17:36 +1000607 list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
608 scan_phb(hose);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609
610#ifndef CONFIG_PPC_ISERIES
611 if (pci_probe_only)
612 pcibios_claim_of_setup();
613 else
614 /* FIXME: `else' will be removed when
615 pci_assign_unassigned_resources() is able to work
616 correctly with [partially] allocated PCI tree. */
617 pci_assign_unassigned_resources();
618#endif /* !CONFIG_PPC_ISERIES */
619
620 /* Call machine dependent final fixup */
621 if (ppc_md.pcibios_fixup)
622 ppc_md.pcibios_fixup();
623
624 /* Cache the location of the ISA bridge (if we have one) */
625 ppc64_isabridge_dev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
626 if (ppc64_isabridge_dev != NULL)
627 printk("ISA bridge at %s\n", pci_name(ppc64_isabridge_dev));
628
Stephen Rothwellfe360cd2005-11-10 16:07:12 +1100629#ifdef CONFIG_PPC_MULTIPLATFORM
Benjamin Herrenschmidt0f34f492005-11-10 15:04:24 +1100630 /* map in PCI I/O space */
631 phbs_remap_io();
Stephen Rothwellfe360cd2005-11-10 16:07:12 +1100632#endif
Benjamin Herrenschmidt0f34f492005-11-10 15:04:24 +1100633
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 printk("PCI: Probing PCI hardware done\n");
635
636 return 0;
637}
638
639subsys_initcall(pcibios_init);
640
641char __init *pcibios_setup(char *str)
642{
643 return str;
644}
645
646int pcibios_enable_device(struct pci_dev *dev, int mask)
647{
648 u16 cmd, oldcmd;
649 int i;
650
651 pci_read_config_word(dev, PCI_COMMAND, &cmd);
652 oldcmd = cmd;
653
654 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
655 struct resource *res = &dev->resource[i];
656
657 /* Only set up the requested stuff */
658 if (!(mask & (1<<i)))
659 continue;
660
661 if (res->flags & IORESOURCE_IO)
662 cmd |= PCI_COMMAND_IO;
663 if (res->flags & IORESOURCE_MEM)
664 cmd |= PCI_COMMAND_MEMORY;
665 }
666
667 if (cmd != oldcmd) {
668 printk(KERN_DEBUG "PCI: Enabling device: (%s), cmd %x\n",
669 pci_name(dev), cmd);
670 /* Enable the appropriate bits in the PCI command register. */
671 pci_write_config_word(dev, PCI_COMMAND, cmd);
672 }
673 return 0;
674}
675
676/*
677 * Return the domain number for this bus.
678 */
679int pci_domain_nr(struct pci_bus *bus)
680{
681#ifdef CONFIG_PPC_ISERIES
682 return 0;
683#else
684 struct pci_controller *hose = pci_bus_to_host(bus);
685
686 return hose->global_number;
687#endif
688}
689
690EXPORT_SYMBOL(pci_domain_nr);
691
692/* Decide whether to display the domain number in /proc */
693int pci_proc_domain(struct pci_bus *bus)
694{
695#ifdef CONFIG_PPC_ISERIES
696 return 0;
697#else
698 struct pci_controller *hose = pci_bus_to_host(bus);
699 return hose->buid;
700#endif
701}
702
703/*
704 * Platform support for /proc/bus/pci/X/Y mmap()s,
705 * modelled on the sparc64 implementation by Dave Miller.
706 * -- paulus.
707 */
708
709/*
710 * Adjust vm_pgoff of VMA such that it is the physical page offset
711 * corresponding to the 32-bit pci bus offset for DEV requested by the user.
712 *
713 * Basically, the user finds the base address for his device which he wishes
714 * to mmap. They read the 32-bit value from the config space base register,
715 * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
716 * offset parameter of mmap on /proc/bus/pci/XXX for that device.
717 *
718 * Returns negative error code on failure, zero on success.
719 */
720static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
721 unsigned long *offset,
722 enum pci_mmap_state mmap_state)
723{
724 struct pci_controller *hose = pci_bus_to_host(dev->bus);
725 unsigned long io_offset = 0;
726 int i, res_bit;
727
728 if (hose == 0)
729 return NULL; /* should never happen */
730
731 /* If memory, add on the PCI bridge address offset */
732 if (mmap_state == pci_mmap_mem) {
733 *offset += hose->pci_mem_offset;
734 res_bit = IORESOURCE_MEM;
735 } else {
Michael Ellerman2311b1f2005-05-13 17:44:10 +1000736 io_offset = (unsigned long)hose->io_base_virt - pci_io_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 *offset += io_offset;
738 res_bit = IORESOURCE_IO;
739 }
740
741 /*
742 * Check that the offset requested corresponds to one of the
743 * resources of the device.
744 */
745 for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
746 struct resource *rp = &dev->resource[i];
747 int flags = rp->flags;
748
749 /* treat ROM as memory (should be already) */
750 if (i == PCI_ROM_RESOURCE)
751 flags |= IORESOURCE_MEM;
752
753 /* Active and same type? */
754 if ((flags & res_bit) == 0)
755 continue;
756
757 /* In the range of this resource? */
758 if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
759 continue;
760
761 /* found it! construct the final physical address */
762 if (mmap_state == pci_mmap_io)
Michael Ellerman2311b1f2005-05-13 17:44:10 +1000763 *offset += hose->io_base_phys - io_offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764 return rp;
765 }
766
767 return NULL;
768}
769
770/*
771 * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
772 * device mapping.
773 */
774static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
775 pgprot_t protection,
776 enum pci_mmap_state mmap_state,
777 int write_combine)
778{
779 unsigned long prot = pgprot_val(protection);
780
781 /* Write combine is always 0 on non-memory space mappings. On
782 * memory space, if the user didn't pass 1, we check for a
783 * "prefetchable" resource. This is a bit hackish, but we use
784 * this to workaround the inability of /sysfs to provide a write
785 * combine bit
786 */
787 if (mmap_state != pci_mmap_mem)
788 write_combine = 0;
789 else if (write_combine == 0) {
790 if (rp->flags & IORESOURCE_PREFETCH)
791 write_combine = 1;
792 }
793
794 /* XXX would be nice to have a way to ask for write-through */
795 prot |= _PAGE_NO_CACHE;
796 if (write_combine)
797 prot &= ~_PAGE_GUARDED;
798 else
799 prot |= _PAGE_GUARDED;
800
801 printk("PCI map for %s:%lx, prot: %lx\n", pci_name(dev), rp->start,
802 prot);
803
804 return __pgprot(prot);
805}
806
807/*
808 * This one is used by /dev/mem and fbdev who have no clue about the
809 * PCI device, it tries to find the PCI device first and calls the
810 * above routine
811 */
812pgprot_t pci_phys_mem_access_prot(struct file *file,
Roland Dreier8b150472005-10-28 17:46:18 -0700813 unsigned long pfn,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814 unsigned long size,
815 pgprot_t protection)
816{
817 struct pci_dev *pdev = NULL;
818 struct resource *found = NULL;
819 unsigned long prot = pgprot_val(protection);
Roland Dreier8b150472005-10-28 17:46:18 -0700820 unsigned long offset = pfn << PAGE_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821 int i;
822
Roland Dreier8b150472005-10-28 17:46:18 -0700823 if (page_is_ram(pfn))
David Gibson1f8d4192005-05-05 16:15:13 -0700824 return __pgprot(prot);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825
826 prot |= _PAGE_NO_CACHE | _PAGE_GUARDED;
827
828 for_each_pci_dev(pdev) {
829 for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
830 struct resource *rp = &pdev->resource[i];
831 int flags = rp->flags;
832
833 /* Active and same type? */
834 if ((flags & IORESOURCE_MEM) == 0)
835 continue;
836 /* In the range of this resource? */
837 if (offset < (rp->start & PAGE_MASK) ||
838 offset > rp->end)
839 continue;
840 found = rp;
841 break;
842 }
843 if (found)
844 break;
845 }
846 if (found) {
847 if (found->flags & IORESOURCE_PREFETCH)
848 prot &= ~_PAGE_GUARDED;
849 pci_dev_put(pdev);
850 }
851
852 DBG("non-PCI map for %lx, prot: %lx\n", offset, prot);
853
854 return __pgprot(prot);
855}
856
857
858/*
859 * Perform the actual remap of the pages for a PCI device mapping, as
860 * appropriate for this architecture. The region in the process to map
861 * is described by vm_start and vm_end members of VMA, the base physical
862 * address is found in vm_pgoff.
863 * The pci device structure is provided so that architectures may make mapping
864 * decisions on a per-device or per-bus basis.
865 *
866 * Returns a negative error code on failure, zero on success.
867 */
868int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100869 enum pci_mmap_state mmap_state, int write_combine)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870{
871 unsigned long offset = vma->vm_pgoff << PAGE_SHIFT;
872 struct resource *rp;
873 int ret;
874
875 rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
876 if (rp == NULL)
877 return -EINVAL;
878
879 vma->vm_pgoff = offset >> PAGE_SHIFT;
880 vma->vm_flags |= VM_SHM | VM_LOCKED | VM_IO;
881 vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
882 vma->vm_page_prot,
883 mmap_state, write_combine);
884
885 ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
886 vma->vm_end - vma->vm_start, vma->vm_page_prot);
887
888 return ret;
889}
890
891#ifdef CONFIG_PPC_MULTIPLATFORM
Yani Ioannouff381d22005-05-17 06:40:51 -0400892static ssize_t pci_show_devspec(struct device *dev, struct device_attribute *attr, char *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893{
894 struct pci_dev *pdev;
895 struct device_node *np;
896
897 pdev = to_pci_dev (dev);
898 np = pci_device_to_OF_node(pdev);
899 if (np == NULL || np->full_name == NULL)
900 return 0;
901 return sprintf(buf, "%s", np->full_name);
902}
903static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL);
904#endif /* CONFIG_PPC_MULTIPLATFORM */
905
906void pcibios_add_platform_entries(struct pci_dev *pdev)
907{
908#ifdef CONFIG_PPC_MULTIPLATFORM
909 device_create_file(&pdev->dev, &dev_attr_devspec);
910#endif /* CONFIG_PPC_MULTIPLATFORM */
911}
912
913#ifdef CONFIG_PPC_MULTIPLATFORM
914
915#define ISA_SPACE_MASK 0x1
916#define ISA_SPACE_IO 0x1
917
918static void __devinit pci_process_ISA_OF_ranges(struct device_node *isa_node,
919 unsigned long phb_io_base_phys,
920 void __iomem * phb_io_base_virt)
921{
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100922 /* Remove these asap */
923
924 struct pci_address {
925 u32 a_hi;
926 u32 a_mid;
927 u32 a_lo;
928 };
929
930 struct isa_address {
931 u32 a_hi;
932 u32 a_lo;
933 };
934
935 struct isa_range {
936 struct isa_address isa_addr;
937 struct pci_address pci_addr;
938 unsigned int size;
939 };
940
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941 struct isa_range *range;
942 unsigned long pci_addr;
943 unsigned int isa_addr;
944 unsigned int size;
945 int rlen = 0;
946
947 range = (struct isa_range *) get_property(isa_node, "ranges", &rlen);
948 if (range == NULL || (rlen < sizeof(struct isa_range))) {
949 printk(KERN_ERR "no ISA ranges or unexpected isa range size,"
950 "mapping 64k\n");
Benjamin Herrenschmidtdfbacdc2005-04-16 15:24:33 -0700951 __ioremap_explicit(phb_io_base_phys,
952 (unsigned long)phb_io_base_virt,
953 0x10000, _PAGE_NO_CACHE | _PAGE_GUARDED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954 return;
955 }
956
957 /* From "ISA Binding to 1275"
958 * The ranges property is laid out as an array of elements,
959 * each of which comprises:
960 * cells 0 - 1: an ISA address
961 * cells 2 - 4: a PCI address
962 * (size depending on dev->n_addr_cells)
963 * cell 5: the size of the range
964 */
965 if ((range->isa_addr.a_hi && ISA_SPACE_MASK) == ISA_SPACE_IO) {
966 isa_addr = range->isa_addr.a_lo;
967 pci_addr = (unsigned long) range->pci_addr.a_mid << 32 |
968 range->pci_addr.a_lo;
969
970 /* Assume these are both zero */
971 if ((pci_addr != 0) || (isa_addr != 0)) {
972 printk(KERN_ERR "unexpected isa to pci mapping: %s\n",
973 __FUNCTION__);
974 return;
975 }
976
977 size = PAGE_ALIGN(range->size);
978
979 __ioremap_explicit(phb_io_base_phys,
980 (unsigned long) phb_io_base_virt,
Benjamin Herrenschmidtdfbacdc2005-04-16 15:24:33 -0700981 size, _PAGE_NO_CACHE | _PAGE_GUARDED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982 }
983}
984
985void __devinit pci_process_bridge_OF_ranges(struct pci_controller *hose,
Paul Mackerrasf7abbc12005-10-22 15:03:21 +1000986 struct device_node *dev, int prim)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700987{
Paul Mackerrasf7abbc12005-10-22 15:03:21 +1000988 unsigned int *ranges, pci_space;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989 unsigned long size;
990 int rlen = 0;
991 int memno = 0;
992 struct resource *res;
993 int np, na = prom_n_addr_cells(dev);
994 unsigned long pci_addr, cpu_phys_addr;
995
996 np = na + 5;
997
998 /* From "PCI Binding to 1275"
999 * The ranges property is laid out as an array of elements,
1000 * each of which comprises:
1001 * cells 0 - 2: a PCI address
1002 * cells 3 or 3+4: a CPU physical address
1003 * (size depending on dev->n_addr_cells)
1004 * cells 4+5 or 5+6: the size of the range
1005 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006 ranges = (unsigned int *) get_property(dev, "ranges", &rlen);
Benjamin Herrenschmidtb5166cc2005-11-15 16:05:33 +11001007 if (ranges == NULL)
1008 return;
1009 hose->io_base_phys = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010 while ((rlen -= np * sizeof(unsigned int)) >= 0) {
1011 res = NULL;
Paul Mackerrasf7abbc12005-10-22 15:03:21 +10001012 pci_space = ranges[0];
1013 pci_addr = ((unsigned long)ranges[1] << 32) | ranges[2];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014
1015 cpu_phys_addr = ranges[3];
Paul Mackerrasf7abbc12005-10-22 15:03:21 +10001016 if (na >= 2)
1017 cpu_phys_addr = (cpu_phys_addr << 32) | ranges[4];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018
Paul Mackerrasf7abbc12005-10-22 15:03:21 +10001019 size = ((unsigned long)ranges[na+3] << 32) | ranges[na+4];
1020 ranges += np;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021 if (size == 0)
1022 continue;
Paul Mackerrasf7abbc12005-10-22 15:03:21 +10001023
1024 /* Now consume following elements while they are contiguous */
1025 while (rlen >= np * sizeof(unsigned int)) {
1026 unsigned long addr, phys;
1027
1028 if (ranges[0] != pci_space)
1029 break;
1030 addr = ((unsigned long)ranges[1] << 32) | ranges[2];
1031 phys = ranges[3];
1032 if (na >= 2)
1033 phys = (phys << 32) | ranges[4];
1034 if (addr != pci_addr + size ||
1035 phys != cpu_phys_addr + size)
1036 break;
1037
1038 size += ((unsigned long)ranges[na+3] << 32)
1039 | ranges[na+4];
1040 ranges += np;
1041 rlen -= np * sizeof(unsigned int);
1042 }
1043
1044 switch ((pci_space >> 24) & 0x3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045 case 1: /* I/O space */
1046 hose->io_base_phys = cpu_phys_addr;
1047 hose->pci_io_size = size;
1048
1049 res = &hose->io_resource;
1050 res->flags = IORESOURCE_IO;
1051 res->start = pci_addr;
1052 DBG("phb%d: IO 0x%lx -> 0x%lx\n", hose->global_number,
1053 res->start, res->start + size - 1);
1054 break;
1055 case 2: /* memory space */
1056 memno = 0;
1057 while (memno < 3 && hose->mem_resources[memno].flags)
1058 ++memno;
1059
1060 if (memno == 0)
1061 hose->pci_mem_offset = cpu_phys_addr - pci_addr;
1062 if (memno < 3) {
1063 res = &hose->mem_resources[memno];
1064 res->flags = IORESOURCE_MEM;
1065 res->start = cpu_phys_addr;
1066 DBG("phb%d: MEM 0x%lx -> 0x%lx\n", hose->global_number,
1067 res->start, res->start + size - 1);
1068 }
1069 break;
1070 }
1071 if (res != NULL) {
1072 res->name = dev->full_name;
1073 res->end = res->start + size - 1;
1074 res->parent = NULL;
1075 res->sibling = NULL;
1076 res->child = NULL;
1077 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078 }
1079}
1080
1081void __init pci_setup_phb_io(struct pci_controller *hose, int primary)
1082{
1083 unsigned long size = hose->pci_io_size;
1084 unsigned long io_virt_offset;
1085 struct resource *res;
1086 struct device_node *isa_dn;
1087
1088 hose->io_base_virt = reserve_phb_iospace(size);
1089 DBG("phb%d io_base_phys 0x%lx io_base_virt 0x%lx\n",
1090 hose->global_number, hose->io_base_phys,
1091 (unsigned long) hose->io_base_virt);
1092
1093 if (primary) {
1094 pci_io_base = (unsigned long)hose->io_base_virt;
1095 isa_dn = of_find_node_by_type(NULL, "isa");
1096 if (isa_dn) {
1097 isa_io_base = pci_io_base;
1098 pci_process_ISA_OF_ranges(isa_dn, hose->io_base_phys,
1099 hose->io_base_virt);
1100 of_node_put(isa_dn);
1101 /* Allow all IO */
1102 io_page_mask = -1;
1103 }
1104 }
1105
1106 io_virt_offset = (unsigned long)hose->io_base_virt - pci_io_base;
1107 res = &hose->io_resource;
1108 res->start += io_virt_offset;
1109 res->end += io_virt_offset;
1110}
1111
1112void __devinit pci_setup_phb_io_dynamic(struct pci_controller *hose,
1113 int primary)
1114{
1115 unsigned long size = hose->pci_io_size;
1116 unsigned long io_virt_offset;
1117 struct resource *res;
1118
1119 hose->io_base_virt = __ioremap(hose->io_base_phys, size,
Benjamin Herrenschmidtdfbacdc2005-04-16 15:24:33 -07001120 _PAGE_NO_CACHE | _PAGE_GUARDED);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121 DBG("phb%d io_base_phys 0x%lx io_base_virt 0x%lx\n",
1122 hose->global_number, hose->io_base_phys,
1123 (unsigned long) hose->io_base_virt);
1124
1125 if (primary)
1126 pci_io_base = (unsigned long)hose->io_base_virt;
1127
1128 io_virt_offset = (unsigned long)hose->io_base_virt - pci_io_base;
1129 res = &hose->io_resource;
1130 res->start += io_virt_offset;
1131 res->end += io_virt_offset;
1132}
1133
1134
1135static int get_bus_io_range(struct pci_bus *bus, unsigned long *start_phys,
1136 unsigned long *start_virt, unsigned long *size)
1137{
1138 struct pci_controller *hose = pci_bus_to_host(bus);
1139 struct pci_bus_region region;
1140 struct resource *res;
1141
1142 if (bus->self) {
1143 res = bus->resource[0];
1144 pcibios_resource_to_bus(bus->self, &region, res);
1145 *start_phys = hose->io_base_phys + region.start;
1146 *start_virt = (unsigned long) hose->io_base_virt +
1147 region.start;
1148 if (region.end > region.start)
1149 *size = region.end - region.start + 1;
1150 else {
1151 printk("%s(): unexpected region 0x%lx->0x%lx\n",
1152 __FUNCTION__, region.start, region.end);
1153 return 1;
1154 }
1155
1156 } else {
1157 /* Root Bus */
1158 res = &hose->io_resource;
1159 *start_phys = hose->io_base_phys;
1160 *start_virt = (unsigned long) hose->io_base_virt;
1161 if (res->end > res->start)
1162 *size = res->end - res->start + 1;
1163 else {
1164 printk("%s(): unexpected region 0x%lx->0x%lx\n",
1165 __FUNCTION__, res->start, res->end);
1166 return 1;
1167 }
1168 }
1169
1170 return 0;
1171}
1172
1173int unmap_bus_range(struct pci_bus *bus)
1174{
1175 unsigned long start_phys;
1176 unsigned long start_virt;
1177 unsigned long size;
1178
1179 if (!bus) {
1180 printk(KERN_ERR "%s() expected bus\n", __FUNCTION__);
1181 return 1;
1182 }
1183
1184 if (get_bus_io_range(bus, &start_phys, &start_virt, &size))
1185 return 1;
1186 if (iounmap_explicit((void __iomem *) start_virt, size))
1187 return 1;
1188
1189 return 0;
1190}
1191EXPORT_SYMBOL(unmap_bus_range);
1192
1193int remap_bus_range(struct pci_bus *bus)
1194{
1195 unsigned long start_phys;
1196 unsigned long start_virt;
1197 unsigned long size;
1198
1199 if (!bus) {
1200 printk(KERN_ERR "%s() expected bus\n", __FUNCTION__);
1201 return 1;
1202 }
1203
1204
1205 if (get_bus_io_range(bus, &start_phys, &start_virt, &size))
1206 return 1;
Benjamin Herrenschmidtb5166cc2005-11-15 16:05:33 +11001207 if (start_phys == 0)
1208 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209 printk("mapping IO %lx -> %lx, size: %lx\n", start_phys, start_virt, size);
Benjamin Herrenschmidtdfbacdc2005-04-16 15:24:33 -07001210 if (__ioremap_explicit(start_phys, start_virt, size,
1211 _PAGE_NO_CACHE | _PAGE_GUARDED))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212 return 1;
1213
1214 return 0;
1215}
1216EXPORT_SYMBOL(remap_bus_range);
1217
1218void phbs_remap_io(void)
1219{
1220 struct pci_controller *hose, *tmp;
1221
1222 list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
1223 remap_bus_range(hose->bus);
1224}
1225
Paul Mackerras42672922005-09-12 17:17:36 +10001226static void __devinit fixup_resource(struct resource *res, struct pci_dev *dev)
1227{
1228 struct pci_controller *hose = pci_bus_to_host(dev->bus);
1229 unsigned long start, end, mask, offset;
1230
1231 if (res->flags & IORESOURCE_IO) {
1232 offset = (unsigned long)hose->io_base_virt - pci_io_base;
1233
1234 start = res->start += offset;
1235 end = res->end += offset;
1236
1237 /* Need to allow IO access to pages that are in the
1238 ISA range */
1239 if (start < MAX_ISA_PORT) {
1240 if (end > MAX_ISA_PORT)
1241 end = MAX_ISA_PORT;
1242
1243 start >>= PAGE_SHIFT;
1244 end >>= PAGE_SHIFT;
1245
1246 /* get the range of pages for the map */
1247 mask = ((1 << (end+1)) - 1) ^ ((1 << start) - 1);
1248 io_page_mask |= mask;
1249 }
1250 } else if (res->flags & IORESOURCE_MEM) {
1251 res->start += hose->pci_mem_offset;
1252 res->end += hose->pci_mem_offset;
1253 }
1254}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255
1256void __devinit pcibios_fixup_device_resources(struct pci_dev *dev,
Paul Mackerras42672922005-09-12 17:17:36 +10001257 struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001258{
1259 /* Update device resources. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260 int i;
1261
Paul Mackerras42672922005-09-12 17:17:36 +10001262 for (i = 0; i < PCI_NUM_RESOURCES; i++)
1263 if (dev->resource[i].flags)
1264 fixup_resource(&dev->resource[i], dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265}
1266EXPORT_SYMBOL(pcibios_fixup_device_resources);
1267
Benjamin Herrenschmidt463ce0e2005-11-23 17:56:06 +11001268
Paul Mackerras42672922005-09-12 17:17:36 +10001269static void __devinit do_bus_setup(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270{
Paul Mackerras42672922005-09-12 17:17:36 +10001271 struct pci_dev *dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272
1273 ppc_md.iommu_bus_setup(bus);
1274
1275 list_for_each_entry(dev, &bus->devices, bus_list)
1276 ppc_md.iommu_dev_setup(dev);
1277
John Rosedad32bb2005-06-23 17:09:54 +10001278 if (ppc_md.irq_bus_setup)
1279 ppc_md.irq_bus_setup(bus);
Paul Mackerras42672922005-09-12 17:17:36 +10001280}
1281
1282void __devinit pcibios_fixup_bus(struct pci_bus *bus)
1283{
1284 struct pci_dev *dev = bus->self;
1285
1286 if (dev && pci_probe_only &&
1287 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
1288 /* This is a subordinate bridge */
1289
1290 pci_read_bridge_bases(bus);
1291 pcibios_fixup_device_resources(dev, bus);
1292 }
1293
1294 do_bus_setup(bus);
John Rosedad32bb2005-06-23 17:09:54 +10001295
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296 if (!pci_probe_only)
1297 return;
1298
Paul Mackerras42672922005-09-12 17:17:36 +10001299 list_for_each_entry(dev, &bus->devices, bus_list)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300 if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI)
1301 pcibios_fixup_device_resources(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302}
1303EXPORT_SYMBOL(pcibios_fixup_bus);
1304
1305/*
1306 * Reads the interrupt pin to determine if interrupt is use by card.
1307 * If the interrupt is used, then gets the interrupt line from the
1308 * openfirmware and sets it in the pci_dev and pci_config line.
1309 */
1310int pci_read_irq_line(struct pci_dev *pci_dev)
1311{
1312 u8 intpin;
1313 struct device_node *node;
1314
1315 pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &intpin);
1316 if (intpin == 0)
1317 return 0;
1318
1319 node = pci_device_to_OF_node(pci_dev);
1320 if (node == NULL)
1321 return -1;
1322
1323 if (node->n_intrs == 0)
1324 return -1;
1325
1326 pci_dev->irq = node->intrs[0].line;
1327
1328 pci_write_config_byte(pci_dev, PCI_INTERRUPT_LINE, pci_dev->irq);
1329
1330 return 0;
1331}
1332EXPORT_SYMBOL(pci_read_irq_line);
1333
Michael Ellerman2311b1f2005-05-13 17:44:10 +10001334void pci_resource_to_user(const struct pci_dev *dev, int bar,
1335 const struct resource *rsrc,
1336 u64 *start, u64 *end)
1337{
1338 struct pci_controller *hose = pci_bus_to_host(dev->bus);
1339 unsigned long offset = 0;
1340
1341 if (hose == NULL)
1342 return;
1343
1344 if (rsrc->flags & IORESOURCE_IO)
1345 offset = pci_io_base - (unsigned long)hose->io_base_virt +
1346 hose->io_base_phys;
1347
1348 *start = rsrc->start + offset;
1349 *end = rsrc->end + offset;
1350}
1351
Benjamin Herrenschmidt463ce0e2005-11-23 17:56:06 +11001352struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
1353{
1354 if (!have_of)
1355 return NULL;
1356 while(node) {
1357 struct pci_controller *hose, *tmp;
1358 list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
1359 if (hose->arch_data == node)
1360 return hose;
1361 node = node->parent;
1362 }
1363 return NULL;
1364}
1365
Linus Torvalds1da177e2005-04-16 15:20:36 -07001366#endif /* CONFIG_PPC_MULTIPLATFORM */
Paul Mackerrasb2ad7b52005-09-09 23:02:36 +10001367
Stephen Rothwelld4e4b352005-12-07 13:01:05 +11001368unsigned int pci_address_to_pio(phys_addr_t address)
1369{
1370 struct pci_controller *hose, *tmp;
1371
1372 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
1373 if (address >= hose->io_base_phys &&
1374 address < (hose->io_base_phys + hose->pci_io_size))
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +11001375 return (unsigned int)
1376 ((unsigned long)hose->io_base_virt +
1377 (address - hose->io_base_phys));
Stephen Rothwelld4e4b352005-12-07 13:01:05 +11001378 }
1379 return (unsigned int)-1;
1380}
1381EXPORT_SYMBOL_GPL(pci_address_to_pio);
1382
Paul Mackerrasb2ad7b52005-09-09 23:02:36 +10001383
1384#define IOBASE_BRIDGE_NUMBER 0
1385#define IOBASE_MEMORY 1
1386#define IOBASE_IO 2
1387#define IOBASE_ISA_IO 3
1388#define IOBASE_ISA_MEM 4
1389
1390long sys_pciconfig_iobase(long which, unsigned long in_bus,
1391 unsigned long in_devfn)
1392{
1393 struct pci_controller* hose;
1394 struct list_head *ln;
1395 struct pci_bus *bus = NULL;
1396 struct device_node *hose_node;
1397
1398 /* Argh ! Please forgive me for that hack, but that's the
1399 * simplest way to get existing XFree to not lockup on some
1400 * G5 machines... So when something asks for bus 0 io base
1401 * (bus 0 is HT root), we return the AGP one instead.
1402 */
Paul Mackerras799d6042005-11-10 13:37:51 +11001403 if (machine_is_compatible("MacRISC4"))
Paul Mackerrasb2ad7b52005-09-09 23:02:36 +10001404 if (in_bus == 0)
1405 in_bus = 0xf0;
Paul Mackerrasb2ad7b52005-09-09 23:02:36 +10001406
1407 /* That syscall isn't quite compatible with PCI domains, but it's
1408 * used on pre-domains setup. We return the first match
1409 */
1410
1411 for (ln = pci_root_buses.next; ln != &pci_root_buses; ln = ln->next) {
1412 bus = pci_bus_b(ln);
1413 if (in_bus >= bus->number && in_bus < (bus->number + bus->subordinate))
1414 break;
1415 bus = NULL;
1416 }
1417 if (bus == NULL || bus->sysdata == NULL)
1418 return -ENODEV;
1419
1420 hose_node = (struct device_node *)bus->sysdata;
1421 hose = PCI_DN(hose_node)->phb;
1422
1423 switch (which) {
1424 case IOBASE_BRIDGE_NUMBER:
1425 return (long)hose->first_busno;
1426 case IOBASE_MEMORY:
1427 return (long)hose->pci_mem_offset;
1428 case IOBASE_IO:
1429 return (long)hose->io_base_phys;
1430 case IOBASE_ISA_IO:
1431 return (long)isa_io_base;
1432 case IOBASE_ISA_MEM:
1433 return -EINVAL;
1434 }
1435
1436 return -EOPNOTSUPP;
1437}