blob: 7aa12785e23823dd800f432fa3ef255840f074d4 [file] [log] [blame]
Tony Lindgren92105bb2005-09-07 17:20:26 +01001/*
2 * linux/arch/arm/plat-omap/dmtimer.c
3 *
4 * OMAP Dual-Mode Timers
5 *
Tarun Kanti DebBarma97933d62011-09-20 17:00:17 +05306 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
7 * Tarun Kanti DebBarma <tarun.kanti@ti.com>
8 * Thara Gopinath <thara@ti.com>
9 *
10 * dmtimer adaptation to platform_driver.
11 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010012 * Copyright (C) 2005 Nokia Corporation
Timo Teras77900a22006-06-26 16:16:12 -070013 * OMAP2 support by Juha Yrjola
14 * API improvements and OMAP2 clock framework support by Timo Teras
Tony Lindgren92105bb2005-09-07 17:20:26 +010015 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070016 * Copyright (C) 2009 Texas Instruments
17 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
18 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010019 * This program is free software; you can redistribute it and/or modify it
20 * under the terms of the GNU General Public License as published by the
21 * Free Software Foundation; either version 2 of the License, or (at your
22 * option) any later version.
23 *
24 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
25 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
26 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
27 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
28 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
29 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 *
33 * You should have received a copy of the GNU General Public License along
34 * with this program; if not, write to the Free Software Foundation, Inc.,
35 * 675 Mass Ave, Cambridge, MA 02139, USA.
36 */
37
Axel Lin869dec12011-11-02 09:49:46 +080038#include <linux/module.h>
Russell Kingfced80c2008-09-06 12:10:45 +010039#include <linux/io.h>
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +053040#include <linux/slab.h>
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053041#include <linux/err.h>
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +053042#include <linux/pm_runtime.h>
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053043
Tony Lindgrence491cf2009-10-20 09:40:47 -070044#include <plat/dmtimer.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010045
Tony Lindgren2c799ce2012-02-24 10:34:35 -080046#include <mach/hardware.h>
47
Jon Hunterb7b4ff72012-06-05 12:34:51 -050048static u32 omap_reserved_systimers;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +053049static LIST_HEAD(omap_timer_list);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053050static DEFINE_SPINLOCK(dm_timer_lock);
Tony Lindgren92105bb2005-09-07 17:20:26 +010051
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053052/**
53 * omap_dm_timer_read_reg - read timer registers in posted and non-posted mode
54 * @timer: timer pointer over which read operation to perform
55 * @reg: lowest byte holds the register offset
56 *
57 * The posted mode bit is encoded in reg. Note that in posted mode write
58 * pending bit must be checked. Otherwise a read of a non completed write
59 * will produce an error.
Richard Woodruff0f0d0802008-07-03 12:24:30 +030060 */
61static inline u32 omap_dm_timer_read_reg(struct omap_dm_timer *timer, u32 reg)
Tony Lindgren92105bb2005-09-07 17:20:26 +010062{
Tony Lindgrenee17f112011-09-16 15:44:20 -070063 WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
64 return __omap_dm_timer_read(timer, reg, timer->posted);
Timo Teras77900a22006-06-26 16:16:12 -070065}
66
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053067/**
68 * omap_dm_timer_write_reg - write timer registers in posted and non-posted mode
69 * @timer: timer pointer over which write operation is to perform
70 * @reg: lowest byte holds the register offset
71 * @value: data to write into the register
72 *
73 * The posted mode bit is encoded in reg. Note that in posted mode the write
74 * pending bit must be checked. Otherwise a write on a register which has a
75 * pending write will be lost.
Richard Woodruff0f0d0802008-07-03 12:24:30 +030076 */
77static void omap_dm_timer_write_reg(struct omap_dm_timer *timer, u32 reg,
78 u32 value)
Timo Teras77900a22006-06-26 16:16:12 -070079{
Tony Lindgrenee17f112011-09-16 15:44:20 -070080 WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
81 __omap_dm_timer_write(timer, reg, value, timer->posted);
Tony Lindgren92105bb2005-09-07 17:20:26 +010082}
83
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053084static void omap_timer_restore_context(struct omap_dm_timer *timer)
85{
Tarun Kanti DebBarmadffc9da2012-03-05 16:11:00 -080086 if (timer->revision == 1)
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053087 __raw_writel(timer->context.tistat, timer->sys_stat);
88
89 __raw_writel(timer->context.tisr, timer->irq_stat);
90 omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG,
91 timer->context.twer);
92 omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG,
93 timer->context.tcrr);
94 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG,
95 timer->context.tldr);
96 omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG,
97 timer->context.tmar);
98 omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG,
99 timer->context.tsicr);
100 __raw_writel(timer->context.tier, timer->irq_ena);
101 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG,
102 timer->context.tclr);
103}
104
Timo Teras77900a22006-06-26 16:16:12 -0700105static void omap_dm_timer_wait_for_reset(struct omap_dm_timer *timer)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100106{
Timo Teras77900a22006-06-26 16:16:12 -0700107 int c;
108
Tony Lindgrenee17f112011-09-16 15:44:20 -0700109 if (!timer->sys_stat)
110 return;
111
Timo Teras77900a22006-06-26 16:16:12 -0700112 c = 0;
Tony Lindgrenee17f112011-09-16 15:44:20 -0700113 while (!(__raw_readl(timer->sys_stat) & 1)) {
Timo Teras77900a22006-06-26 16:16:12 -0700114 c++;
115 if (c > 100000) {
116 printk(KERN_ERR "Timer failed to reset\n");
117 return;
118 }
119 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100120}
121
Timo Teras77900a22006-06-26 16:16:12 -0700122static void omap_dm_timer_reset(struct omap_dm_timer *timer)
123{
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530124 omap_dm_timer_enable(timer);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530125 if (timer->pdev->id != 1) {
Timo Terase32f7ec2006-06-26 16:16:13 -0700126 omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0x06);
127 omap_dm_timer_wait_for_reset(timer);
128 }
Timo Teras77900a22006-06-26 16:16:12 -0700129
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530130 __omap_dm_timer_reset(timer, 0, 0);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530131 omap_dm_timer_disable(timer);
Richard Woodruff0f0d0802008-07-03 12:24:30 +0300132 timer->posted = 1;
Timo Teras77900a22006-06-26 16:16:12 -0700133}
134
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530135int omap_dm_timer_prepare(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700136{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530137 struct dmtimer_platform_data *pdata = timer->pdev->dev.platform_data;
138 int ret;
139
140 timer->fclk = clk_get(&timer->pdev->dev, "fck");
141 if (WARN_ON_ONCE(IS_ERR_OR_NULL(timer->fclk))) {
142 timer->fclk = NULL;
143 dev_err(&timer->pdev->dev, ": No fclk handle.\n");
144 return -EINVAL;
145 }
146
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530147 if (pdata->needs_manual_reset)
148 omap_dm_timer_reset(timer);
149
150 ret = omap_dm_timer_set_source(timer, OMAP_TIMER_SRC_32_KHZ);
151
152 timer->posted = 1;
153 return ret;
Timo Teras77900a22006-06-26 16:16:12 -0700154}
155
Jon Hunterb7b4ff72012-06-05 12:34:51 -0500156static inline u32 omap_dm_timer_reserved_systimer(int id)
157{
158 return (omap_reserved_systimers & (1 << (id - 1))) ? 1 : 0;
159}
160
161int omap_dm_timer_reserve_systimer(int id)
162{
163 if (omap_dm_timer_reserved_systimer(id))
164 return -ENODEV;
165
166 omap_reserved_systimers |= (1 << (id - 1));
167
168 return 0;
169}
170
Timo Teras77900a22006-06-26 16:16:12 -0700171struct omap_dm_timer *omap_dm_timer_request(void)
172{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530173 struct omap_dm_timer *timer = NULL, *t;
Timo Teras77900a22006-06-26 16:16:12 -0700174 unsigned long flags;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530175 int ret = 0;
Timo Teras77900a22006-06-26 16:16:12 -0700176
177 spin_lock_irqsave(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530178 list_for_each_entry(t, &omap_timer_list, node) {
179 if (t->reserved)
Timo Teras77900a22006-06-26 16:16:12 -0700180 continue;
181
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530182 timer = t;
Timo Teras83379c82006-06-26 16:16:23 -0700183 timer->reserved = 1;
Timo Teras77900a22006-06-26 16:16:12 -0700184 break;
185 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530186
187 if (timer) {
188 ret = omap_dm_timer_prepare(timer);
189 if (ret) {
190 timer->reserved = 0;
191 timer = NULL;
192 }
193 }
Timo Teras77900a22006-06-26 16:16:12 -0700194 spin_unlock_irqrestore(&dm_timer_lock, flags);
195
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530196 if (!timer)
197 pr_debug("%s: timer request failed!\n", __func__);
Timo Teras83379c82006-06-26 16:16:23 -0700198
Timo Teras77900a22006-06-26 16:16:12 -0700199 return timer;
200}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700201EXPORT_SYMBOL_GPL(omap_dm_timer_request);
Timo Teras77900a22006-06-26 16:16:12 -0700202
203struct omap_dm_timer *omap_dm_timer_request_specific(int id)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100204{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530205 struct omap_dm_timer *timer = NULL, *t;
Timo Teras77900a22006-06-26 16:16:12 -0700206 unsigned long flags;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530207 int ret = 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100208
Timo Teras77900a22006-06-26 16:16:12 -0700209 spin_lock_irqsave(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530210 list_for_each_entry(t, &omap_timer_list, node) {
211 if (t->pdev->id == id && !t->reserved) {
212 timer = t;
213 timer->reserved = 1;
214 break;
215 }
Timo Teras77900a22006-06-26 16:16:12 -0700216 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100217
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530218 if (timer) {
219 ret = omap_dm_timer_prepare(timer);
220 if (ret) {
221 timer->reserved = 0;
222 timer = NULL;
223 }
224 }
Timo Teras77900a22006-06-26 16:16:12 -0700225 spin_unlock_irqrestore(&dm_timer_lock, flags);
226
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530227 if (!timer)
228 pr_debug("%s: timer%d request failed!\n", __func__, id);
Timo Teras83379c82006-06-26 16:16:23 -0700229
Timo Teras77900a22006-06-26 16:16:12 -0700230 return timer;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100231}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700232EXPORT_SYMBOL_GPL(omap_dm_timer_request_specific);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100233
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530234int omap_dm_timer_free(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700235{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530236 if (unlikely(!timer))
237 return -EINVAL;
238
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530239 clk_put(timer->fclk);
Timo Terasfa4bb622006-09-25 12:41:35 +0300240
Timo Teras77900a22006-06-26 16:16:12 -0700241 WARN_ON(!timer->reserved);
242 timer->reserved = 0;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530243 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700244}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700245EXPORT_SYMBOL_GPL(omap_dm_timer_free);
Timo Teras77900a22006-06-26 16:16:12 -0700246
Timo Teras12583a72006-09-25 12:41:42 +0300247void omap_dm_timer_enable(struct omap_dm_timer *timer)
248{
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530249 pm_runtime_get_sync(&timer->pdev->dev);
Timo Teras12583a72006-09-25 12:41:42 +0300250}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700251EXPORT_SYMBOL_GPL(omap_dm_timer_enable);
Timo Teras12583a72006-09-25 12:41:42 +0300252
253void omap_dm_timer_disable(struct omap_dm_timer *timer)
254{
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530255 pm_runtime_put(&timer->pdev->dev);
Timo Teras12583a72006-09-25 12:41:42 +0300256}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700257EXPORT_SYMBOL_GPL(omap_dm_timer_disable);
Timo Teras12583a72006-09-25 12:41:42 +0300258
Timo Teras77900a22006-06-26 16:16:12 -0700259int omap_dm_timer_get_irq(struct omap_dm_timer *timer)
260{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530261 if (timer)
262 return timer->irq;
263 return -EINVAL;
Timo Teras77900a22006-06-26 16:16:12 -0700264}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700265EXPORT_SYMBOL_GPL(omap_dm_timer_get_irq);
Timo Teras77900a22006-06-26 16:16:12 -0700266
267#if defined(CONFIG_ARCH_OMAP1)
268
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100269/**
270 * omap_dm_timer_modify_idlect_mask - Check if any running timers use ARMXOR
271 * @inputmask: current value of idlect mask
272 */
273__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
274{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530275 int i = 0;
276 struct omap_dm_timer *timer = NULL;
277 unsigned long flags;
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100278
279 /* If ARMXOR cannot be idled this function call is unnecessary */
280 if (!(inputmask & (1 << 1)))
281 return inputmask;
282
283 /* If any active timer is using ARMXOR return modified mask */
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530284 spin_lock_irqsave(&dm_timer_lock, flags);
285 list_for_each_entry(timer, &omap_timer_list, node) {
Timo Teras77900a22006-06-26 16:16:12 -0700286 u32 l;
287
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530288 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Timo Teras77900a22006-06-26 16:16:12 -0700289 if (l & OMAP_TIMER_CTRL_ST) {
290 if (((omap_readl(MOD_CONF_CTRL_1) >> (i * 2)) & 0x03) == 0)
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100291 inputmask &= ~(1 << 1);
292 else
293 inputmask &= ~(1 << 2);
294 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530295 i++;
Timo Teras77900a22006-06-26 16:16:12 -0700296 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530297 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100298
299 return inputmask;
300}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700301EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100302
Tony Lindgren140455f2010-02-12 12:26:48 -0800303#else
Timo Teras77900a22006-06-26 16:16:12 -0700304
305struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
306{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530307 if (timer)
308 return timer->fclk;
309 return NULL;
Timo Teras77900a22006-06-26 16:16:12 -0700310}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700311EXPORT_SYMBOL_GPL(omap_dm_timer_get_fclk);
Timo Teras77900a22006-06-26 16:16:12 -0700312
313__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
314{
315 BUG();
Dirk Behme21218802006-12-06 17:14:00 -0800316
317 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700318}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700319EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
Timo Teras77900a22006-06-26 16:16:12 -0700320
321#endif
322
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530323int omap_dm_timer_trigger(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700324{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530325 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
326 pr_err("%s: timer not available or enabled.\n", __func__);
327 return -EINVAL;
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530328 }
329
Timo Teras77900a22006-06-26 16:16:12 -0700330 omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530331 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700332}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700333EXPORT_SYMBOL_GPL(omap_dm_timer_trigger);
Timo Teras77900a22006-06-26 16:16:12 -0700334
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530335int omap_dm_timer_start(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700336{
337 u32 l;
338
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530339 if (unlikely(!timer))
340 return -EINVAL;
341
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530342 omap_dm_timer_enable(timer);
343
Jon Hunter1c2d0762012-06-05 12:34:55 -0500344 if (!(timer->capability & OMAP_TIMER_ALWON)) {
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530345 u32 ctx_loss_cnt_after =
346 timer->get_context_loss_count(&timer->pdev->dev);
347 if (ctx_loss_cnt_after != timer->ctx_loss_count)
348 omap_timer_restore_context(timer);
349 }
350
Timo Teras77900a22006-06-26 16:16:12 -0700351 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
352 if (!(l & OMAP_TIMER_CTRL_ST)) {
353 l |= OMAP_TIMER_CTRL_ST;
354 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
355 }
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530356
357 /* Save the context */
358 timer->context.tclr = l;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530359 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700360}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700361EXPORT_SYMBOL_GPL(omap_dm_timer_start);
Timo Teras77900a22006-06-26 16:16:12 -0700362
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530363int omap_dm_timer_stop(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700364{
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700365 unsigned long rate = 0;
Paul Walmsleyeeb37112012-04-13 06:34:32 -0600366 struct dmtimer_platform_data *pdata;
Timo Teras77900a22006-06-26 16:16:12 -0700367
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530368 if (unlikely(!timer))
369 return -EINVAL;
370
Paul Walmsleyeeb37112012-04-13 06:34:32 -0600371 pdata = timer->pdev->dev.platform_data;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530372 if (!pdata->needs_manual_reset)
373 rate = clk_get_rate(timer->fclk);
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700374
Tony Lindgrenee17f112011-09-16 15:44:20 -0700375 __omap_dm_timer_stop(timer, timer->posted, rate);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530376
Jon Hunter1c2d0762012-06-05 12:34:55 -0500377 if (!(timer->capability & OMAP_TIMER_ALWON) &&
378 timer->get_context_loss_count)
Tarun Kanti DebBarmadffc9da2012-03-05 16:11:00 -0800379 timer->ctx_loss_count =
380 timer->get_context_loss_count(&timer->pdev->dev);
381
382 /*
383 * Since the register values are computed and written within
384 * __omap_dm_timer_stop, we need to use read to retrieve the
385 * context.
386 */
387 timer->context.tclr =
388 omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
389 timer->context.tisr = __raw_readl(timer->irq_stat);
390 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530391 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700392}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700393EXPORT_SYMBOL_GPL(omap_dm_timer_stop);
Timo Teras77900a22006-06-26 16:16:12 -0700394
Paul Walmsleyf2480762009-04-23 21:11:10 -0600395int omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100396{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530397 int ret;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530398 struct dmtimer_platform_data *pdata;
399
400 if (unlikely(!timer))
401 return -EINVAL;
402
403 pdata = timer->pdev->dev.platform_data;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530404
Timo Teras77900a22006-06-26 16:16:12 -0700405 if (source < 0 || source >= 3)
Paul Walmsleyf2480762009-04-23 21:11:10 -0600406 return -EINVAL;
Timo Teras77900a22006-06-26 16:16:12 -0700407
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530408 ret = pdata->set_timer_src(timer->pdev, source);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530409
410 return ret;
Timo Teras77900a22006-06-26 16:16:12 -0700411}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700412EXPORT_SYMBOL_GPL(omap_dm_timer_set_source);
Timo Teras77900a22006-06-26 16:16:12 -0700413
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530414int omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload,
Timo Teras77900a22006-06-26 16:16:12 -0700415 unsigned int load)
416{
417 u32 l;
418
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530419 if (unlikely(!timer))
420 return -EINVAL;
421
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530422 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700423 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
424 if (autoreload)
425 l |= OMAP_TIMER_CTRL_AR;
426 else
427 l &= ~OMAP_TIMER_CTRL_AR;
428 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
429 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
Richard Woodruff0f0d0802008-07-03 12:24:30 +0300430
Timo Teras77900a22006-06-26 16:16:12 -0700431 omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530432 /* Save the context */
433 timer->context.tclr = l;
434 timer->context.tldr = load;
435 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530436 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700437}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700438EXPORT_SYMBOL_GPL(omap_dm_timer_set_load);
Timo Teras77900a22006-06-26 16:16:12 -0700439
Richard Woodruff3fddd092008-07-03 12:24:30 +0300440/* Optimized set_load which removes costly spin wait in timer_start */
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530441int omap_dm_timer_set_load_start(struct omap_dm_timer *timer, int autoreload,
Richard Woodruff3fddd092008-07-03 12:24:30 +0300442 unsigned int load)
443{
444 u32 l;
445
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530446 if (unlikely(!timer))
447 return -EINVAL;
448
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530449 omap_dm_timer_enable(timer);
450
Jon Hunter1c2d0762012-06-05 12:34:55 -0500451 if (!(timer->capability & OMAP_TIMER_ALWON)) {
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530452 u32 ctx_loss_cnt_after =
453 timer->get_context_loss_count(&timer->pdev->dev);
454 if (ctx_loss_cnt_after != timer->ctx_loss_count)
455 omap_timer_restore_context(timer);
456 }
457
Richard Woodruff3fddd092008-07-03 12:24:30 +0300458 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Paul Walmsley64ce2902008-12-10 17:36:34 -0800459 if (autoreload) {
Richard Woodruff3fddd092008-07-03 12:24:30 +0300460 l |= OMAP_TIMER_CTRL_AR;
Paul Walmsley64ce2902008-12-10 17:36:34 -0800461 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
462 } else {
Richard Woodruff3fddd092008-07-03 12:24:30 +0300463 l &= ~OMAP_TIMER_CTRL_AR;
Paul Walmsley64ce2902008-12-10 17:36:34 -0800464 }
Richard Woodruff3fddd092008-07-03 12:24:30 +0300465 l |= OMAP_TIMER_CTRL_ST;
466
Tony Lindgrenee17f112011-09-16 15:44:20 -0700467 __omap_dm_timer_load_start(timer, l, load, timer->posted);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530468
469 /* Save the context */
470 timer->context.tclr = l;
471 timer->context.tldr = load;
472 timer->context.tcrr = load;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530473 return 0;
Richard Woodruff3fddd092008-07-03 12:24:30 +0300474}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700475EXPORT_SYMBOL_GPL(omap_dm_timer_set_load_start);
Richard Woodruff3fddd092008-07-03 12:24:30 +0300476
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530477int omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable,
Timo Teras77900a22006-06-26 16:16:12 -0700478 unsigned int match)
479{
480 u32 l;
481
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530482 if (unlikely(!timer))
483 return -EINVAL;
484
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530485 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700486 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Timo Teras83379c82006-06-26 16:16:23 -0700487 if (enable)
Timo Teras77900a22006-06-26 16:16:12 -0700488 l |= OMAP_TIMER_CTRL_CE;
489 else
490 l &= ~OMAP_TIMER_CTRL_CE;
491 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
492 omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG, match);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530493
494 /* Save the context */
495 timer->context.tclr = l;
496 timer->context.tmar = match;
497 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530498 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100499}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700500EXPORT_SYMBOL_GPL(omap_dm_timer_set_match);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100501
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530502int omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on,
Timo Teras77900a22006-06-26 16:16:12 -0700503 int toggle, int trigger)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100504{
Timo Teras77900a22006-06-26 16:16:12 -0700505 u32 l;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100506
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530507 if (unlikely(!timer))
508 return -EINVAL;
509
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530510 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700511 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
512 l &= ~(OMAP_TIMER_CTRL_GPOCFG | OMAP_TIMER_CTRL_SCPWM |
513 OMAP_TIMER_CTRL_PT | (0x03 << 10));
514 if (def_on)
515 l |= OMAP_TIMER_CTRL_SCPWM;
516 if (toggle)
517 l |= OMAP_TIMER_CTRL_PT;
518 l |= trigger << 10;
519 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530520
521 /* Save the context */
522 timer->context.tclr = l;
523 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530524 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700525}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700526EXPORT_SYMBOL_GPL(omap_dm_timer_set_pwm);
Timo Teras77900a22006-06-26 16:16:12 -0700527
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530528int omap_dm_timer_set_prescaler(struct omap_dm_timer *timer, int prescaler)
Timo Teras77900a22006-06-26 16:16:12 -0700529{
530 u32 l;
531
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530532 if (unlikely(!timer))
533 return -EINVAL;
534
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530535 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700536 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
537 l &= ~(OMAP_TIMER_CTRL_PRE | (0x07 << 2));
538 if (prescaler >= 0x00 && prescaler <= 0x07) {
539 l |= OMAP_TIMER_CTRL_PRE;
540 l |= prescaler << 2;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100541 }
Timo Teras77900a22006-06-26 16:16:12 -0700542 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530543
544 /* Save the context */
545 timer->context.tclr = l;
546 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530547 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100548}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700549EXPORT_SYMBOL_GPL(omap_dm_timer_set_prescaler);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100550
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530551int omap_dm_timer_set_int_enable(struct omap_dm_timer *timer,
Timo Teras77900a22006-06-26 16:16:12 -0700552 unsigned int value)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100553{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530554 if (unlikely(!timer))
555 return -EINVAL;
556
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530557 omap_dm_timer_enable(timer);
Tony Lindgrenee17f112011-09-16 15:44:20 -0700558 __omap_dm_timer_int_enable(timer, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530559
560 /* Save the context */
561 timer->context.tier = value;
562 timer->context.twer = value;
563 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530564 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100565}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700566EXPORT_SYMBOL_GPL(omap_dm_timer_set_int_enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100567
568unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer)
569{
Timo Terasfa4bb622006-09-25 12:41:35 +0300570 unsigned int l;
571
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530572 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
573 pr_err("%s: timer not available or enabled.\n", __func__);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530574 return 0;
575 }
576
Tony Lindgrenee17f112011-09-16 15:44:20 -0700577 l = __raw_readl(timer->irq_stat);
Timo Terasfa4bb622006-09-25 12:41:35 +0300578
579 return l;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100580}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700581EXPORT_SYMBOL_GPL(omap_dm_timer_read_status);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100582
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530583int omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100584{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530585 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev)))
586 return -EINVAL;
587
Tony Lindgrenee17f112011-09-16 15:44:20 -0700588 __omap_dm_timer_write_status(timer, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530589 /* Save the context */
590 timer->context.tisr = value;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530591 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100592}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700593EXPORT_SYMBOL_GPL(omap_dm_timer_write_status);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100594
Tony Lindgren92105bb2005-09-07 17:20:26 +0100595unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer)
596{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530597 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
598 pr_err("%s: timer not iavailable or enabled.\n", __func__);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530599 return 0;
600 }
601
Tony Lindgrenee17f112011-09-16 15:44:20 -0700602 return __omap_dm_timer_read_counter(timer, timer->posted);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100603}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700604EXPORT_SYMBOL_GPL(omap_dm_timer_read_counter);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100605
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530606int omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value)
Timo Teras83379c82006-06-26 16:16:23 -0700607{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530608 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
609 pr_err("%s: timer not available or enabled.\n", __func__);
610 return -EINVAL;
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530611 }
612
Timo Terasfa4bb622006-09-25 12:41:35 +0300613 omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530614
615 /* Save the context */
616 timer->context.tcrr = value;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530617 return 0;
Timo Teras83379c82006-06-26 16:16:23 -0700618}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700619EXPORT_SYMBOL_GPL(omap_dm_timer_write_counter);
Timo Teras83379c82006-06-26 16:16:23 -0700620
Timo Teras77900a22006-06-26 16:16:12 -0700621int omap_dm_timers_active(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100622{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530623 struct omap_dm_timer *timer;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100624
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530625 list_for_each_entry(timer, &omap_timer_list, node) {
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530626 if (!timer->reserved)
Timo Teras12583a72006-09-25 12:41:42 +0300627 continue;
628
Timo Teras77900a22006-06-26 16:16:12 -0700629 if (omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG) &
Timo Terasfa4bb622006-09-25 12:41:35 +0300630 OMAP_TIMER_CTRL_ST) {
Timo Teras77900a22006-06-26 16:16:12 -0700631 return 1;
Timo Terasfa4bb622006-09-25 12:41:35 +0300632 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100633 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100634 return 0;
635}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700636EXPORT_SYMBOL_GPL(omap_dm_timers_active);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100637
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530638/**
639 * omap_dm_timer_probe - probe function called for every registered device
640 * @pdev: pointer to current timer platform device
641 *
642 * Called by driver framework at the end of device registration for all
643 * timer devices.
644 */
645static int __devinit omap_dm_timer_probe(struct platform_device *pdev)
646{
647 int ret;
648 unsigned long flags;
649 struct omap_dm_timer *timer;
650 struct resource *mem, *irq, *ioarea;
651 struct dmtimer_platform_data *pdata = pdev->dev.platform_data;
652
653 if (!pdata) {
654 dev_err(&pdev->dev, "%s: no platform data.\n", __func__);
655 return -ENODEV;
656 }
657
658 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
659 if (unlikely(!irq)) {
660 dev_err(&pdev->dev, "%s: no IRQ resource.\n", __func__);
661 return -ENODEV;
662 }
663
664 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
665 if (unlikely(!mem)) {
666 dev_err(&pdev->dev, "%s: no memory resource.\n", __func__);
667 return -ENODEV;
668 }
669
670 ioarea = request_mem_region(mem->start, resource_size(mem),
671 pdev->name);
672 if (!ioarea) {
673 dev_err(&pdev->dev, "%s: region already claimed.\n", __func__);
674 return -EBUSY;
675 }
676
677 timer = kzalloc(sizeof(struct omap_dm_timer), GFP_KERNEL);
678 if (!timer) {
679 dev_err(&pdev->dev, "%s: no memory for omap_dm_timer.\n",
680 __func__);
681 ret = -ENOMEM;
682 goto err_free_ioregion;
683 }
684
685 timer->io_base = ioremap(mem->start, resource_size(mem));
686 if (!timer->io_base) {
687 dev_err(&pdev->dev, "%s: ioremap failed.\n", __func__);
688 ret = -ENOMEM;
689 goto err_free_mem;
690 }
691
692 timer->id = pdev->id;
693 timer->irq = irq->start;
Jon Hunterb7b4ff72012-06-05 12:34:51 -0500694 timer->reserved = omap_dm_timer_reserved_systimer(timer->id);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530695 timer->pdev = pdev;
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530696 timer->get_context_loss_count = pdata->get_context_loss_count;
Jon Hunterd1c16912012-06-05 12:34:52 -0500697 timer->capability = pdata->timer_capability;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530698
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530699 /* Skip pm_runtime_enable for OMAP1 */
700 if (!pdata->needs_manual_reset) {
701 pm_runtime_enable(&pdev->dev);
702 pm_runtime_irq_safe(&pdev->dev);
703 }
704
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700705 if (!timer->reserved) {
706 pm_runtime_get_sync(&pdev->dev);
707 __omap_dm_timer_init_regs(timer);
708 pm_runtime_put(&pdev->dev);
709 }
710
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530711 /* add the timer element to the list */
712 spin_lock_irqsave(&dm_timer_lock, flags);
713 list_add_tail(&timer->node, &omap_timer_list);
714 spin_unlock_irqrestore(&dm_timer_lock, flags);
715
716 dev_dbg(&pdev->dev, "Device Probed.\n");
717
718 return 0;
719
720err_free_mem:
721 kfree(timer);
722
723err_free_ioregion:
724 release_mem_region(mem->start, resource_size(mem));
725
726 return ret;
727}
728
729/**
730 * omap_dm_timer_remove - cleanup a registered timer device
731 * @pdev: pointer to current timer platform device
732 *
733 * Called by driver framework whenever a timer device is unregistered.
734 * In addition to freeing platform resources it also deletes the timer
735 * entry from the local list.
736 */
737static int __devexit omap_dm_timer_remove(struct platform_device *pdev)
738{
739 struct omap_dm_timer *timer;
740 unsigned long flags;
741 int ret = -EINVAL;
742
743 spin_lock_irqsave(&dm_timer_lock, flags);
744 list_for_each_entry(timer, &omap_timer_list, node)
745 if (timer->pdev->id == pdev->id) {
746 list_del(&timer->node);
747 kfree(timer);
748 ret = 0;
749 break;
750 }
751 spin_unlock_irqrestore(&dm_timer_lock, flags);
752
753 return ret;
754}
755
756static struct platform_driver omap_dm_timer_driver = {
757 .probe = omap_dm_timer_probe,
Arnd Bergmann4c23c8d2011-10-01 18:42:47 +0200758 .remove = __devexit_p(omap_dm_timer_remove),
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530759 .driver = {
760 .name = "omap_timer",
761 },
762};
763
764static int __init omap_dm_timer_driver_init(void)
765{
766 return platform_driver_register(&omap_dm_timer_driver);
767}
768
769static void __exit omap_dm_timer_driver_exit(void)
770{
771 platform_driver_unregister(&omap_dm_timer_driver);
772}
773
774early_platform_init("earlytimer", &omap_dm_timer_driver);
775module_init(omap_dm_timer_driver_init);
776module_exit(omap_dm_timer_driver_exit);
777
778MODULE_DESCRIPTION("OMAP Dual-Mode Timer Driver");
779MODULE_LICENSE("GPL");
780MODULE_ALIAS("platform:" DRIVER_NAME);
781MODULE_AUTHOR("Texas Instruments Inc");