blob: c33b09c583ff22edbeb93bc5e87964433479a3c5 [file] [log] [blame]
Ulf Hanssonbce5afd2012-08-27 15:45:51 +02001/*
2 * Clock definitions for u8500 platform.
3 *
4 * Copyright (C) 2012 ST-Ericsson SA
5 * Author: Ulf Hansson <ulf.hansson@linaro.org>
6 *
7 * License terms: GNU General Public License (GPL) version 2
8 */
9
10#include <linux/clk.h>
11#include <linux/clkdev.h>
12#include <linux/clk-provider.h>
13#include <linux/mfd/dbx500-prcmu.h>
14#include <linux/platform_data/clk-ux500.h>
15
16#include "clk.h"
17
18void u8500_clk_init(void)
19{
Ulf Hansson0e6dcde2012-08-27 15:45:52 +020020 struct prcmu_fw_version *fw_version;
21 const char *sgaclk_parent = NULL;
22 struct clk *clk;
23
24 /* Clock sources */
25 clk = clk_reg_prcmu_gate("soc0_pll", NULL, PRCMU_PLLSOC0,
26 CLK_IS_ROOT|CLK_IGNORE_UNUSED);
27 clk_register_clkdev(clk, "soc0_pll", NULL);
28
29 clk = clk_reg_prcmu_gate("soc1_pll", NULL, PRCMU_PLLSOC1,
30 CLK_IS_ROOT|CLK_IGNORE_UNUSED);
31 clk_register_clkdev(clk, "soc1_pll", NULL);
32
33 clk = clk_reg_prcmu_gate("ddr_pll", NULL, PRCMU_PLLDDR,
34 CLK_IS_ROOT|CLK_IGNORE_UNUSED);
35 clk_register_clkdev(clk, "ddr_pll", NULL);
36
37 /* FIXME: Add sys, ulp and int clocks here. */
38
39 clk = clk_register_fixed_rate(NULL, "rtc32k", "NULL",
40 CLK_IS_ROOT|CLK_IGNORE_UNUSED,
41 32768);
42 clk_register_clkdev(clk, "clk32k", NULL);
43 clk_register_clkdev(clk, NULL, "rtc-pl031");
44
45 /* PRCMU clocks */
46 fw_version = prcmu_get_fw_version();
47 if (fw_version != NULL) {
48 switch (fw_version->project) {
49 case PRCMU_FW_PROJECT_U8500_C2:
50 case PRCMU_FW_PROJECT_U8520:
51 case PRCMU_FW_PROJECT_U8420:
52 sgaclk_parent = "soc0_pll";
53 break;
54 default:
55 break;
56 }
57 }
58
59 if (sgaclk_parent)
60 clk = clk_reg_prcmu_gate("sgclk", sgaclk_parent,
61 PRCMU_SGACLK, 0);
62 else
63 clk = clk_reg_prcmu_gate("sgclk", NULL,
64 PRCMU_SGACLK, CLK_IS_ROOT);
65 clk_register_clkdev(clk, NULL, "mali");
66
67 clk = clk_reg_prcmu_gate("uartclk", NULL, PRCMU_UARTCLK, CLK_IS_ROOT);
68 clk_register_clkdev(clk, NULL, "UART");
69
70 clk = clk_reg_prcmu_gate("msp02clk", NULL, PRCMU_MSP02CLK, CLK_IS_ROOT);
71 clk_register_clkdev(clk, NULL, "MSP02");
72
73 clk = clk_reg_prcmu_gate("msp1clk", NULL, PRCMU_MSP1CLK, CLK_IS_ROOT);
74 clk_register_clkdev(clk, NULL, "MSP1");
75
76 clk = clk_reg_prcmu_gate("i2cclk", NULL, PRCMU_I2CCLK, CLK_IS_ROOT);
77 clk_register_clkdev(clk, NULL, "I2C");
78
79 clk = clk_reg_prcmu_gate("slimclk", NULL, PRCMU_SLIMCLK, CLK_IS_ROOT);
80 clk_register_clkdev(clk, NULL, "slim");
81
82 clk = clk_reg_prcmu_gate("per1clk", NULL, PRCMU_PER1CLK, CLK_IS_ROOT);
83 clk_register_clkdev(clk, NULL, "PERIPH1");
84
85 clk = clk_reg_prcmu_gate("per2clk", NULL, PRCMU_PER2CLK, CLK_IS_ROOT);
86 clk_register_clkdev(clk, NULL, "PERIPH2");
87
88 clk = clk_reg_prcmu_gate("per3clk", NULL, PRCMU_PER3CLK, CLK_IS_ROOT);
89 clk_register_clkdev(clk, NULL, "PERIPH3");
90
91 clk = clk_reg_prcmu_gate("per5clk", NULL, PRCMU_PER5CLK, CLK_IS_ROOT);
92 clk_register_clkdev(clk, NULL, "PERIPH5");
93
94 clk = clk_reg_prcmu_gate("per6clk", NULL, PRCMU_PER6CLK, CLK_IS_ROOT);
95 clk_register_clkdev(clk, NULL, "PERIPH6");
96
97 clk = clk_reg_prcmu_gate("per7clk", NULL, PRCMU_PER7CLK, CLK_IS_ROOT);
98 clk_register_clkdev(clk, NULL, "PERIPH7");
99
100 clk = clk_reg_prcmu_scalable("lcdclk", NULL, PRCMU_LCDCLK, 0,
101 CLK_IS_ROOT|CLK_SET_RATE_GATE);
102 clk_register_clkdev(clk, NULL, "lcd");
103 clk_register_clkdev(clk, "lcd", "mcde");
104
105 clk = clk_reg_prcmu_opp_gate("bmlclk", NULL, PRCMU_BMLCLK, CLK_IS_ROOT);
106 clk_register_clkdev(clk, NULL, "bml");
107
108 clk = clk_reg_prcmu_scalable("hsitxclk", NULL, PRCMU_HSITXCLK, 0,
109 CLK_IS_ROOT|CLK_SET_RATE_GATE);
110
111 clk = clk_reg_prcmu_scalable("hsirxclk", NULL, PRCMU_HSIRXCLK, 0,
112 CLK_IS_ROOT|CLK_SET_RATE_GATE);
113
114 clk = clk_reg_prcmu_scalable("hdmiclk", NULL, PRCMU_HDMICLK, 0,
115 CLK_IS_ROOT|CLK_SET_RATE_GATE);
116 clk_register_clkdev(clk, NULL, "hdmi");
117 clk_register_clkdev(clk, "hdmi", "mcde");
118
119 clk = clk_reg_prcmu_gate("apeatclk", NULL, PRCMU_APEATCLK, CLK_IS_ROOT);
120 clk_register_clkdev(clk, NULL, "apeat");
121
122 clk = clk_reg_prcmu_gate("apetraceclk", NULL, PRCMU_APETRACECLK,
123 CLK_IS_ROOT);
124 clk_register_clkdev(clk, NULL, "apetrace");
125
126 clk = clk_reg_prcmu_gate("mcdeclk", NULL, PRCMU_MCDECLK, CLK_IS_ROOT);
127 clk_register_clkdev(clk, NULL, "mcde");
128 clk_register_clkdev(clk, "mcde", "mcde");
129 clk_register_clkdev(clk, "dsisys", "dsilink.0");
130 clk_register_clkdev(clk, "dsisys", "dsilink.1");
131 clk_register_clkdev(clk, "dsisys", "dsilink.2");
132
133 clk = clk_reg_prcmu_opp_gate("ipi2cclk", NULL, PRCMU_IPI2CCLK,
134 CLK_IS_ROOT);
135 clk_register_clkdev(clk, NULL, "ipi2");
136
137 clk = clk_reg_prcmu_gate("dsialtclk", NULL, PRCMU_DSIALTCLK,
138 CLK_IS_ROOT);
139 clk_register_clkdev(clk, NULL, "dsialt");
140
141 clk = clk_reg_prcmu_gate("dmaclk", NULL, PRCMU_DMACLK, CLK_IS_ROOT);
142 clk_register_clkdev(clk, NULL, "dma40.0");
143
144 clk = clk_reg_prcmu_gate("b2r2clk", NULL, PRCMU_B2R2CLK, CLK_IS_ROOT);
145 clk_register_clkdev(clk, NULL, "b2r2");
146 clk_register_clkdev(clk, NULL, "b2r2_core");
147 clk_register_clkdev(clk, NULL, "U8500-B2R2.0");
148
149 clk = clk_reg_prcmu_scalable("tvclk", NULL, PRCMU_TVCLK, 0,
150 CLK_IS_ROOT|CLK_SET_RATE_GATE);
151 clk_register_clkdev(clk, NULL, "tv");
152 clk_register_clkdev(clk, "tv", "mcde");
153
154 clk = clk_reg_prcmu_gate("sspclk", NULL, PRCMU_SSPCLK, CLK_IS_ROOT);
155 clk_register_clkdev(clk, NULL, "SSP");
156
157 clk = clk_reg_prcmu_gate("rngclk", NULL, PRCMU_RNGCLK, CLK_IS_ROOT);
158 clk_register_clkdev(clk, NULL, "rngclk");
159
160 clk = clk_reg_prcmu_gate("uiccclk", NULL, PRCMU_UICCCLK, CLK_IS_ROOT);
161 clk_register_clkdev(clk, NULL, "uicc");
162
163 /*
164 * FIXME: The MTU clocks might need some kind of "parent muxed join"
165 * and these have no K-clocks. For now, we ignore the missing
166 * connection to the corresponding P-clocks, p6_mtu0_clk and
167 * p6_mtu1_clk. Instead timclk is used which is the valid parent.
168 */
169 clk = clk_reg_prcmu_gate("timclk", NULL, PRCMU_TIMCLK, CLK_IS_ROOT);
170 clk_register_clkdev(clk, NULL, "mtu0");
171 clk_register_clkdev(clk, NULL, "mtu1");
172
Ulf Hansson2f896ac2012-09-24 16:43:19 +0200173 clk = clk_reg_prcmu_opp_volt_scalable("sdmmcclk", NULL, PRCMU_SDMMCCLK,
174 100000000,
175 CLK_IS_ROOT|CLK_SET_RATE_GATE);
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200176 clk_register_clkdev(clk, NULL, "sdmmc");
177
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200178 clk = clk_reg_prcmu_scalable("dsi_pll", "hdmiclk",
179 PRCMU_PLLDSI, 0, CLK_SET_RATE_GATE);
180 clk_register_clkdev(clk, "dsihs2", "mcde");
181 clk_register_clkdev(clk, "dsihs2", "dsilink.2");
182
183
184 clk = clk_reg_prcmu_scalable("dsi0clk", "dsi_pll",
185 PRCMU_DSI0CLK, 0, CLK_SET_RATE_GATE);
186 clk_register_clkdev(clk, "dsihs0", "mcde");
187 clk_register_clkdev(clk, "dsihs0", "dsilink.0");
188
189 clk = clk_reg_prcmu_scalable("dsi1clk", "dsi_pll",
190 PRCMU_DSI1CLK, 0, CLK_SET_RATE_GATE);
191 clk_register_clkdev(clk, "dsihs1", "mcde");
192 clk_register_clkdev(clk, "dsihs1", "dsilink.1");
193
194 clk = clk_reg_prcmu_scalable("dsi0escclk", "tvclk",
195 PRCMU_DSI0ESCCLK, 0, CLK_SET_RATE_GATE);
196 clk_register_clkdev(clk, "dsilp0", "dsilink.0");
197 clk_register_clkdev(clk, "dsilp0", "mcde");
198
199 clk = clk_reg_prcmu_scalable("dsi1escclk", "tvclk",
200 PRCMU_DSI1ESCCLK, 0, CLK_SET_RATE_GATE);
201 clk_register_clkdev(clk, "dsilp1", "dsilink.1");
202 clk_register_clkdev(clk, "dsilp1", "mcde");
203
204 clk = clk_reg_prcmu_scalable("dsi2escclk", "tvclk",
205 PRCMU_DSI2ESCCLK, 0, CLK_SET_RATE_GATE);
206 clk_register_clkdev(clk, "dsilp2", "dsilink.2");
207 clk_register_clkdev(clk, "dsilp2", "mcde");
208
Ulf Hanssond6e99fa2012-10-10 13:42:28 +0200209 clk = clk_reg_prcmu_scalable_rate("armss", NULL,
210 PRCMU_ARMSS, 0, CLK_IS_ROOT|CLK_IGNORE_UNUSED);
211 clk_register_clkdev(clk, "armss", NULL);
212
213 clk = clk_register_fixed_factor(NULL, "smp_twd", "armss",
214 CLK_IGNORE_UNUSED, 1, 2);
Ulf Hansson09b9b2b2012-08-31 14:21:31 +0200215 clk_register_clkdev(clk, NULL, "smp_twd");
216
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200217 /*
218 * FIXME: Add special handled PRCMU clocks here:
Ulf Hanssond6e99fa2012-10-10 13:42:28 +0200219 * 1. clkout0yuv, use PRCMU as parent + need regulator + pinctrl.
220 * 2. ab9540_clkout1yuv, see clkout0yuv
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200221 */
222
223 /* PRCC P-clocks */
224 clk = clk_reg_prcc_pclk("p1_pclk0", "per1clk", U8500_CLKRST1_BASE,
225 BIT(0), 0);
226 clk_register_clkdev(clk, "apb_pclk", "uart0");
227
228 clk = clk_reg_prcc_pclk("p1_pclk1", "per1clk", U8500_CLKRST1_BASE,
229 BIT(1), 0);
230 clk_register_clkdev(clk, "apb_pclk", "uart1");
231
232 clk = clk_reg_prcc_pclk("p1_pclk2", "per1clk", U8500_CLKRST1_BASE,
233 BIT(2), 0);
Ulf Hansson1c73491a2012-10-22 15:57:57 +0200234 clk_register_clkdev(clk, "apb_pclk", "nmk-i2c.1");
235
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200236 clk = clk_reg_prcc_pclk("p1_pclk3", "per1clk", U8500_CLKRST1_BASE,
237 BIT(3), 0);
238 clk = clk_reg_prcc_pclk("p1_pclk4", "per1clk", U8500_CLKRST1_BASE,
239 BIT(4), 0);
240
241 clk = clk_reg_prcc_pclk("p1_pclk5", "per1clk", U8500_CLKRST1_BASE,
242 BIT(5), 0);
243 clk_register_clkdev(clk, "apb_pclk", "sdi0");
244
245 clk = clk_reg_prcc_pclk("p1_pclk6", "per1clk", U8500_CLKRST1_BASE,
246 BIT(6), 0);
Ulf Hansson1c73491a2012-10-22 15:57:57 +0200247 clk_register_clkdev(clk, "apb_pclk", "nmk-i2c.2");
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200248
249 clk = clk_reg_prcc_pclk("p1_pclk7", "per1clk", U8500_CLKRST1_BASE,
250 BIT(7), 0);
251 clk_register_clkdev(clk, NULL, "spi3");
252
253 clk = clk_reg_prcc_pclk("p1_pclk8", "per1clk", U8500_CLKRST1_BASE,
254 BIT(8), 0);
255
256 clk = clk_reg_prcc_pclk("p1_pclk9", "per1clk", U8500_CLKRST1_BASE,
257 BIT(9), 0);
258 clk_register_clkdev(clk, NULL, "gpio.0");
259 clk_register_clkdev(clk, NULL, "gpio.1");
260 clk_register_clkdev(clk, NULL, "gpioblock0");
261
262 clk = clk_reg_prcc_pclk("p1_pclk10", "per1clk", U8500_CLKRST1_BASE,
263 BIT(10), 0);
Ulf Hansson1c73491a2012-10-22 15:57:57 +0200264 clk_register_clkdev(clk, "apb_pclk", "nmk-i2c.4");
265
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200266 clk = clk_reg_prcc_pclk("p1_pclk11", "per1clk", U8500_CLKRST1_BASE,
267 BIT(11), 0);
268
269 clk = clk_reg_prcc_pclk("p2_pclk0", "per2clk", U8500_CLKRST2_BASE,
270 BIT(0), 0);
Ulf Hansson1c73491a2012-10-22 15:57:57 +0200271 clk_register_clkdev(clk, "apb_pclk", "nmk-i2c.3");
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200272
273 clk = clk_reg_prcc_pclk("p2_pclk1", "per2clk", U8500_CLKRST2_BASE,
274 BIT(1), 0);
275 clk_register_clkdev(clk, NULL, "spi2");
276
277 clk = clk_reg_prcc_pclk("p2_pclk2", "per2clk", U8500_CLKRST2_BASE,
278 BIT(2), 0);
279 clk_register_clkdev(clk, NULL, "spi1");
280
281 clk = clk_reg_prcc_pclk("p2_pclk3", "per2clk", U8500_CLKRST2_BASE,
282 BIT(3), 0);
283 clk_register_clkdev(clk, NULL, "pwl");
284
285 clk = clk_reg_prcc_pclk("p2_pclk4", "per2clk", U8500_CLKRST2_BASE,
286 BIT(4), 0);
287 clk_register_clkdev(clk, "apb_pclk", "sdi4");
288
289 clk = clk_reg_prcc_pclk("p2_pclk5", "per2clk", U8500_CLKRST2_BASE,
290 BIT(5), 0);
291
292 clk = clk_reg_prcc_pclk("p2_pclk6", "per2clk", U8500_CLKRST2_BASE,
293 BIT(6), 0);
294 clk_register_clkdev(clk, "apb_pclk", "sdi1");
295
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200296 clk = clk_reg_prcc_pclk("p2_pclk7", "per2clk", U8500_CLKRST2_BASE,
297 BIT(7), 0);
298 clk_register_clkdev(clk, "apb_pclk", "sdi3");
299
300 clk = clk_reg_prcc_pclk("p2_pclk8", "per2clk", U8500_CLKRST2_BASE,
301 BIT(8), 0);
302 clk_register_clkdev(clk, NULL, "spi0");
303
304 clk = clk_reg_prcc_pclk("p2_pclk9", "per2clk", U8500_CLKRST2_BASE,
305 BIT(9), 0);
306 clk_register_clkdev(clk, "hsir_hclk", "ste_hsi.0");
307
308 clk = clk_reg_prcc_pclk("p2_pclk10", "per2clk", U8500_CLKRST2_BASE,
309 BIT(10), 0);
310 clk_register_clkdev(clk, "hsit_hclk", "ste_hsi.0");
311
312 clk = clk_reg_prcc_pclk("p2_pclk11", "per2clk", U8500_CLKRST2_BASE,
313 BIT(11), 0);
314 clk_register_clkdev(clk, NULL, "gpio.6");
315 clk_register_clkdev(clk, NULL, "gpio.7");
316 clk_register_clkdev(clk, NULL, "gpioblock1");
317
318 clk = clk_reg_prcc_pclk("p2_pclk12", "per2clk", U8500_CLKRST2_BASE,
319 BIT(11), 0);
320
321 clk = clk_reg_prcc_pclk("p3_pclk0", "per3clk", U8500_CLKRST3_BASE,
322 BIT(0), 0);
323 clk_register_clkdev(clk, NULL, "fsmc");
324
325 clk = clk_reg_prcc_pclk("p3_pclk1", "per3clk", U8500_CLKRST3_BASE,
326 BIT(1), 0);
327 clk = clk_reg_prcc_pclk("p3_pclk2", "per3clk", U8500_CLKRST3_BASE,
328 BIT(2), 0);
Ulf Hansson1c73491a2012-10-22 15:57:57 +0200329
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200330 clk = clk_reg_prcc_pclk("p3_pclk3", "per3clk", U8500_CLKRST3_BASE,
331 BIT(3), 0);
Ulf Hansson1c73491a2012-10-22 15:57:57 +0200332 clk_register_clkdev(clk, "apb_pclk", "nmk-i2c.0");
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200333
334 clk = clk_reg_prcc_pclk("p3_pclk4", "per3clk", U8500_CLKRST3_BASE,
335 BIT(4), 0);
336 clk_register_clkdev(clk, "apb_pclk", "sdi2");
337
338 clk = clk_reg_prcc_pclk("p3_pclk5", "per3clk", U8500_CLKRST3_BASE,
339 BIT(5), 0);
340
341 clk = clk_reg_prcc_pclk("p3_pclk6", "per3clk", U8500_CLKRST3_BASE,
342 BIT(6), 0);
343 clk_register_clkdev(clk, "apb_pclk", "uart2");
344
345 clk = clk_reg_prcc_pclk("p3_pclk7", "per3clk", U8500_CLKRST3_BASE,
346 BIT(7), 0);
347 clk_register_clkdev(clk, "apb_pclk", "sdi5");
348
349 clk = clk_reg_prcc_pclk("p3_pclk8", "per3clk", U8500_CLKRST3_BASE,
350 BIT(8), 0);
351 clk_register_clkdev(clk, NULL, "gpio.2");
352 clk_register_clkdev(clk, NULL, "gpio.3");
353 clk_register_clkdev(clk, NULL, "gpio.4");
354 clk_register_clkdev(clk, NULL, "gpio.5");
355 clk_register_clkdev(clk, NULL, "gpioblock2");
356
357 clk = clk_reg_prcc_pclk("p5_pclk0", "per5clk", U8500_CLKRST5_BASE,
358 BIT(0), 0);
359 clk_register_clkdev(clk, "usb", "musb-ux500.0");
360
361 clk = clk_reg_prcc_pclk("p5_pclk1", "per5clk", U8500_CLKRST5_BASE,
362 BIT(1), 0);
363 clk_register_clkdev(clk, NULL, "gpio.8");
364 clk_register_clkdev(clk, NULL, "gpioblock3");
365
366 clk = clk_reg_prcc_pclk("p6_pclk0", "per6clk", U8500_CLKRST6_BASE,
367 BIT(0), 0);
368
369 clk = clk_reg_prcc_pclk("p6_pclk1", "per6clk", U8500_CLKRST6_BASE,
370 BIT(1), 0);
371 clk_register_clkdev(clk, NULL, "cryp0");
372 clk_register_clkdev(clk, NULL, "cryp1");
373
374 clk = clk_reg_prcc_pclk("p6_pclk2", "per6clk", U8500_CLKRST6_BASE,
375 BIT(2), 0);
376 clk_register_clkdev(clk, NULL, "hash0");
377
378 clk = clk_reg_prcc_pclk("p6_pclk3", "per6clk", U8500_CLKRST6_BASE,
379 BIT(3), 0);
380 clk_register_clkdev(clk, NULL, "pka");
381
382 clk = clk_reg_prcc_pclk("p6_pclk4", "per6clk", U8500_CLKRST6_BASE,
383 BIT(4), 0);
384 clk_register_clkdev(clk, NULL, "hash1");
385
386 clk = clk_reg_prcc_pclk("p6_pclk5", "per6clk", U8500_CLKRST6_BASE,
387 BIT(5), 0);
388 clk_register_clkdev(clk, NULL, "cfgreg");
389
390 clk = clk_reg_prcc_pclk("p6_pclk6", "per6clk", U8500_CLKRST6_BASE,
391 BIT(6), 0);
392 clk = clk_reg_prcc_pclk("p6_pclk7", "per6clk", U8500_CLKRST6_BASE,
393 BIT(7), 0);
394
395 /* PRCC K-clocks
396 *
397 * FIXME: Some drivers requires PERPIH[n| to be automatically enabled
398 * by enabling just the K-clock, even if it is not a valid parent to
399 * the K-clock. Until drivers get fixed we might need some kind of
400 * "parent muxed join".
401 */
402
403 /* Periph1 */
404 clk = clk_reg_prcc_kclk("p1_uart0_kclk", "uartclk",
405 U8500_CLKRST1_BASE, BIT(0), CLK_SET_RATE_GATE);
406 clk_register_clkdev(clk, NULL, "uart0");
407
408 clk = clk_reg_prcc_kclk("p1_uart1_kclk", "uartclk",
409 U8500_CLKRST1_BASE, BIT(1), CLK_SET_RATE_GATE);
410 clk_register_clkdev(clk, NULL, "uart1");
411
412 clk = clk_reg_prcc_kclk("p1_i2c1_kclk", "i2cclk",
413 U8500_CLKRST1_BASE, BIT(2), CLK_SET_RATE_GATE);
Ulf Hansson1c73491a2012-10-22 15:57:57 +0200414 clk_register_clkdev(clk, NULL, "nmk-i2c.1");
415
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200416 clk = clk_reg_prcc_kclk("p1_msp0_kclk", "msp02clk",
417 U8500_CLKRST1_BASE, BIT(3), CLK_SET_RATE_GATE);
418 clk = clk_reg_prcc_kclk("p1_msp1_kclk", "msp1clk",
419 U8500_CLKRST1_BASE, BIT(4), CLK_SET_RATE_GATE);
420
421 clk = clk_reg_prcc_kclk("p1_sdi0_kclk", "sdmmcclk",
422 U8500_CLKRST1_BASE, BIT(5), CLK_SET_RATE_GATE);
423 clk_register_clkdev(clk, NULL, "sdi0");
424
425 clk = clk_reg_prcc_kclk("p1_i2c2_kclk", "i2cclk",
426 U8500_CLKRST1_BASE, BIT(6), CLK_SET_RATE_GATE);
Ulf Hansson1c73491a2012-10-22 15:57:57 +0200427 clk_register_clkdev(clk, NULL, "nmk-i2c.2");
428
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200429 clk = clk_reg_prcc_kclk("p1_slimbus0_kclk", "slimclk",
430 U8500_CLKRST1_BASE, BIT(3), CLK_SET_RATE_GATE);
431 /* FIXME: Redefinition of BIT(3). */
Ulf Hansson1c73491a2012-10-22 15:57:57 +0200432
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200433 clk = clk_reg_prcc_kclk("p1_i2c4_kclk", "i2cclk",
434 U8500_CLKRST1_BASE, BIT(9), CLK_SET_RATE_GATE);
Ulf Hansson1c73491a2012-10-22 15:57:57 +0200435 clk_register_clkdev(clk, NULL, "nmk-i2c.4");
436
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200437 clk = clk_reg_prcc_kclk("p1_msp3_kclk", "msp1clk",
438 U8500_CLKRST1_BASE, BIT(10), CLK_SET_RATE_GATE);
439
440 /* Periph2 */
441 clk = clk_reg_prcc_kclk("p2_i2c3_kclk", "i2cclk",
442 U8500_CLKRST2_BASE, BIT(0), CLK_SET_RATE_GATE);
Ulf Hansson1c73491a2012-10-22 15:57:57 +0200443 clk_register_clkdev(clk, NULL, "nmk-i2c.3");
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200444
445 clk = clk_reg_prcc_kclk("p2_sdi4_kclk", "sdmmcclk",
446 U8500_CLKRST2_BASE, BIT(2), CLK_SET_RATE_GATE);
447 clk_register_clkdev(clk, NULL, "sdi4");
448
449 clk = clk_reg_prcc_kclk("p2_msp2_kclk", "msp02clk",
450 U8500_CLKRST2_BASE, BIT(3), CLK_SET_RATE_GATE);
451
452 clk = clk_reg_prcc_kclk("p2_sdi1_kclk", "sdmmcclk",
453 U8500_CLKRST2_BASE, BIT(4), CLK_SET_RATE_GATE);
454 clk_register_clkdev(clk, NULL, "sdi1");
455
456 clk = clk_reg_prcc_kclk("p2_sdi3_kclk", "sdmmcclk",
457 U8500_CLKRST2_BASE, BIT(5), CLK_SET_RATE_GATE);
458 clk_register_clkdev(clk, NULL, "sdi3");
459
460 /* Note that rate is received from parent. */
461 clk = clk_reg_prcc_kclk("p2_ssirx_kclk", "hsirxclk",
462 U8500_CLKRST2_BASE, BIT(6),
463 CLK_SET_RATE_GATE|CLK_SET_RATE_PARENT);
464 clk = clk_reg_prcc_kclk("p2_ssitx_kclk", "hsitxclk",
465 U8500_CLKRST2_BASE, BIT(7),
466 CLK_SET_RATE_GATE|CLK_SET_RATE_PARENT);
467
468 /* Periph3 */
469 clk = clk_reg_prcc_kclk("p3_ssp0_kclk", "sspclk",
470 U8500_CLKRST3_BASE, BIT(1), CLK_SET_RATE_GATE);
471 clk = clk_reg_prcc_kclk("p3_ssp1_kclk", "sspclk",
472 U8500_CLKRST3_BASE, BIT(2), CLK_SET_RATE_GATE);
Ulf Hansson1c73491a2012-10-22 15:57:57 +0200473
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200474 clk = clk_reg_prcc_kclk("p3_i2c0_kclk", "i2cclk",
475 U8500_CLKRST3_BASE, BIT(3), CLK_SET_RATE_GATE);
Ulf Hansson1c73491a2012-10-22 15:57:57 +0200476 clk_register_clkdev(clk, NULL, "nmk-i2c.0");
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200477
478 clk = clk_reg_prcc_kclk("p3_sdi2_kclk", "sdmmcclk",
479 U8500_CLKRST3_BASE, BIT(4), CLK_SET_RATE_GATE);
480 clk_register_clkdev(clk, NULL, "sdi2");
481
482 clk = clk_reg_prcc_kclk("p3_ske_kclk", "rtc32k",
483 U8500_CLKRST3_BASE, BIT(5), CLK_SET_RATE_GATE);
484
485 clk = clk_reg_prcc_kclk("p3_uart2_kclk", "uartclk",
486 U8500_CLKRST3_BASE, BIT(6), CLK_SET_RATE_GATE);
487 clk_register_clkdev(clk, NULL, "uart2");
488
489 clk = clk_reg_prcc_kclk("p3_sdi5_kclk", "sdmmcclk",
490 U8500_CLKRST3_BASE, BIT(7), CLK_SET_RATE_GATE);
491 clk_register_clkdev(clk, NULL, "sdi5");
492
493 /* Periph6 */
494 clk = clk_reg_prcc_kclk("p3_rng_kclk", "rngclk",
495 U8500_CLKRST6_BASE, BIT(0), CLK_SET_RATE_GATE);
496
Ulf Hanssonbce5afd2012-08-27 15:45:51 +0200497}