blob: 06e1fd6be835845f23bf4f5e6b3320fa12ac361b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file contains work-arounds for x86 and x86_64 platform bugs.
3 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07004#include <linux/pci.h>
5#include <linux/irq.h>
6
Venki Pallipadid54bd572007-10-12 23:04:23 +02007#include <asm/hpet.h>
8
Linus Torvalds1da177e2005-04-16 15:20:36 -07009#if defined(CONFIG_X86_IO_APIC) && defined(CONFIG_SMP) && defined(CONFIG_PCI)
10
Andrew Mortona86f34b2007-05-02 19:27:04 +020011static void __devinit quirk_intel_irqbalance(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012{
13 u8 config, rev;
Matthew Wilcox9585ca02008-02-10 23:18:15 -050014 u16 word;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015
16 /* BIOS may enable hardware IRQ balancing for
17 * E7520/E7320/E7525(revision ID 0x9 and below)
18 * based platforms.
19 * Disable SW irqbalance/affinity on those platforms.
20 */
Andrew Mortona86f34b2007-05-02 19:27:04 +020021 pci_read_config_byte(dev, PCI_CLASS_REVISION, &rev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070022 if (rev > 0x9)
23 return;
24
Andrew Mortona86f34b2007-05-02 19:27:04 +020025 /* enable access to config space*/
26 pci_read_config_byte(dev, 0xf4, &config);
27 pci_write_config_byte(dev, 0xf4, config|0x2);
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Matthew Wilcox9585ca02008-02-10 23:18:15 -050029 /*
30 * read xTPR register. We may not have a pci_dev for device 8
31 * because it might be hidden until the above write.
32 */
33 pci_bus_read_config_word(dev->bus, PCI_DEVFN(8, 0), 0x4c, &word);
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
35 if (!(word & (1 << 13))) {
bjorn.helgaas@hp.com9ed88552007-12-17 14:09:40 -070036 dev_info(&dev->dev, "Intel E7520/7320/7525 detected; "
37 "disabling irq balancing and affinity\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#ifdef CONFIG_IRQBALANCE
39 irqbalance_disable("");
40#endif
41 noirqdebug_setup("");
42#ifdef CONFIG_PROC_FS
43 no_irq_affinity = 1;
44#endif
45 }
46
Andrew Mortona86f34b2007-05-02 19:27:04 +020047 /* put back the original value for config space*/
Alan Coxda9bb1d2006-01-18 17:44:13 -080048 if (!(config & 0x2))
Andrew Mortona86f34b2007-05-02 19:27:04 +020049 pci_write_config_byte(dev, 0xf4, config);
Linus Torvalds1da177e2005-04-16 15:20:36 -070050}
Thomas Gleixner76492232007-10-19 20:35:02 +020051DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH,
52 quirk_intel_irqbalance);
53DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH,
54 quirk_intel_irqbalance);
55DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH,
56 quirk_intel_irqbalance);
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#endif
Venki Pallipadid54bd572007-10-12 23:04:23 +020058
59#if defined(CONFIG_HPET_TIMER)
60unsigned long force_hpet_address;
61
Venki Pallipadibfe0c1c2007-10-12 23:04:24 +020062static enum {
63 NONE_FORCE_HPET_RESUME,
64 OLD_ICH_FORCE_HPET_RESUME,
Udo A. Steinbergb1968842007-10-19 20:35:02 +020065 ICH_FORCE_HPET_RESUME,
Carlos Corbachod79a5f82007-10-19 18:51:27 +010066 VT8237_FORCE_HPET_RESUME,
67 NVIDIA_FORCE_HPET_RESUME,
Venki Pallipadibfe0c1c2007-10-12 23:04:24 +020068} force_hpet_resume_type;
69
Venki Pallipadid54bd572007-10-12 23:04:23 +020070static void __iomem *rcba_base;
71
Venki Pallipadibfe0c1c2007-10-12 23:04:24 +020072static void ich_force_hpet_resume(void)
Venki Pallipadid54bd572007-10-12 23:04:23 +020073{
74 u32 val;
75
76 if (!force_hpet_address)
77 return;
78
79 if (rcba_base == NULL)
80 BUG();
81
82 /* read the Function Disable register, dword mode only */
83 val = readl(rcba_base + 0x3404);
84 if (!(val & 0x80)) {
85 /* HPET disabled in HPTC. Trying to enable */
86 writel(val | 0x80, rcba_base + 0x3404);
87 }
88
89 val = readl(rcba_base + 0x3404);
90 if (!(val & 0x80))
91 BUG();
92 else
93 printk(KERN_DEBUG "Force enabled HPET at resume\n");
94
95 return;
96}
97
98static void ich_force_enable_hpet(struct pci_dev *dev)
99{
100 u32 val;
101 u32 uninitialized_var(rcba);
102 int err = 0;
103
104 if (hpet_address || force_hpet_address)
105 return;
106
107 pci_read_config_dword(dev, 0xF0, &rcba);
108 rcba &= 0xFFFFC000;
109 if (rcba == 0) {
bjorn.helgaas@hp.com9ed88552007-12-17 14:09:40 -0700110 dev_printk(KERN_DEBUG, &dev->dev, "RCBA disabled; "
111 "cannot force enable HPET\n");
Venki Pallipadid54bd572007-10-12 23:04:23 +0200112 return;
113 }
114
115 /* use bits 31:14, 16 kB aligned */
116 rcba_base = ioremap_nocache(rcba, 0x4000);
117 if (rcba_base == NULL) {
bjorn.helgaas@hp.com9ed88552007-12-17 14:09:40 -0700118 dev_printk(KERN_DEBUG, &dev->dev, "ioremap failed; "
119 "cannot force enable HPET\n");
Venki Pallipadid54bd572007-10-12 23:04:23 +0200120 return;
121 }
122
123 /* read the Function Disable register, dword mode only */
124 val = readl(rcba_base + 0x3404);
125
126 if (val & 0x80) {
127 /* HPET is enabled in HPTC. Just not reported by BIOS */
128 val = val & 0x3;
129 force_hpet_address = 0xFED00000 | (val << 12);
bjorn.helgaas@hp.com9ed88552007-12-17 14:09:40 -0700130 dev_printk(KERN_DEBUG, &dev->dev, "Force enabled HPET at "
131 "0x%lx\n", force_hpet_address);
Venki Pallipadid54bd572007-10-12 23:04:23 +0200132 iounmap(rcba_base);
133 return;
134 }
135
136 /* HPET disabled in HPTC. Trying to enable */
137 writel(val | 0x80, rcba_base + 0x3404);
138
139 val = readl(rcba_base + 0x3404);
140 if (!(val & 0x80)) {
141 err = 1;
142 } else {
143 val = val & 0x3;
144 force_hpet_address = 0xFED00000 | (val << 12);
145 }
146
147 if (err) {
148 force_hpet_address = 0;
149 iounmap(rcba_base);
bjorn.helgaas@hp.com9ed88552007-12-17 14:09:40 -0700150 dev_printk(KERN_DEBUG, &dev->dev,
151 "Failed to force enable HPET\n");
Venki Pallipadid54bd572007-10-12 23:04:23 +0200152 } else {
Venki Pallipadibfe0c1c2007-10-12 23:04:24 +0200153 force_hpet_resume_type = ICH_FORCE_HPET_RESUME;
bjorn.helgaas@hp.com9ed88552007-12-17 14:09:40 -0700154 dev_printk(KERN_DEBUG, &dev->dev, "Force enabled HPET at "
155 "0x%lx\n", force_hpet_address);
Venki Pallipadid54bd572007-10-12 23:04:23 +0200156 }
157}
158
159DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0,
Thomas Gleixner76492232007-10-19 20:35:02 +0200160 ich_force_enable_hpet);
Krzysztof Oledzki1c776bf2008-06-04 03:40:17 +0200161DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0,
162 ich_force_enable_hpet);
Venki Pallipadid54bd572007-10-12 23:04:23 +0200163DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1,
Thomas Gleixner76492232007-10-19 20:35:02 +0200164 ich_force_enable_hpet);
Venki Pallipadied6fb172007-10-12 23:04:24 +0200165DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0,
Thomas Gleixner76492232007-10-19 20:35:02 +0200166 ich_force_enable_hpet);
Venki Pallipadid54bd572007-10-12 23:04:23 +0200167DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1,
Thomas Gleixner76492232007-10-19 20:35:02 +0200168 ich_force_enable_hpet);
Venki Pallipadid54bd572007-10-12 23:04:23 +0200169DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31,
Thomas Gleixner76492232007-10-19 20:35:02 +0200170 ich_force_enable_hpet);
Venki Pallipadid54bd572007-10-12 23:04:23 +0200171DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1,
Thomas Gleixner76492232007-10-19 20:35:02 +0200172 ich_force_enable_hpet);
Alistair John Strachandff244a2008-01-30 13:33:39 +0100173DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7,
174 ich_force_enable_hpet);
Venki Pallipadibfe0c1c2007-10-12 23:04:24 +0200175
176
177static struct pci_dev *cached_dev;
178
179static void old_ich_force_hpet_resume(void)
180{
181 u32 val;
182 u32 uninitialized_var(gen_cntl);
183
184 if (!force_hpet_address || !cached_dev)
185 return;
186
187 pci_read_config_dword(cached_dev, 0xD0, &gen_cntl);
188 gen_cntl &= (~(0x7 << 15));
189 gen_cntl |= (0x4 << 15);
190
191 pci_write_config_dword(cached_dev, 0xD0, gen_cntl);
192 pci_read_config_dword(cached_dev, 0xD0, &gen_cntl);
193 val = gen_cntl >> 15;
194 val &= 0x7;
195 if (val == 0x4)
196 printk(KERN_DEBUG "Force enabled HPET at resume\n");
197 else
198 BUG();
199}
200
201static void old_ich_force_enable_hpet(struct pci_dev *dev)
202{
203 u32 val;
204 u32 uninitialized_var(gen_cntl);
205
206 if (hpet_address || force_hpet_address)
207 return;
208
209 pci_read_config_dword(dev, 0xD0, &gen_cntl);
210 /*
211 * Bit 17 is HPET enable bit.
212 * Bit 16:15 control the HPET base address.
213 */
214 val = gen_cntl >> 15;
215 val &= 0x7;
216 if (val & 0x4) {
217 val &= 0x3;
218 force_hpet_address = 0xFED00000 | (val << 12);
bjorn.helgaas@hp.com9ed88552007-12-17 14:09:40 -0700219 dev_printk(KERN_DEBUG, &dev->dev, "HPET at 0x%lx\n",
220 force_hpet_address);
Venki Pallipadibfe0c1c2007-10-12 23:04:24 +0200221 return;
222 }
223
224 /*
225 * HPET is disabled. Trying enabling at FED00000 and check
226 * whether it sticks
227 */
228 gen_cntl &= (~(0x7 << 15));
229 gen_cntl |= (0x4 << 15);
230 pci_write_config_dword(dev, 0xD0, gen_cntl);
231
232 pci_read_config_dword(dev, 0xD0, &gen_cntl);
233
234 val = gen_cntl >> 15;
235 val &= 0x7;
236 if (val & 0x4) {
237 /* HPET is enabled in HPTC. Just not reported by BIOS */
238 val &= 0x3;
239 force_hpet_address = 0xFED00000 | (val << 12);
bjorn.helgaas@hp.com9ed88552007-12-17 14:09:40 -0700240 dev_printk(KERN_DEBUG, &dev->dev, "Force enabled HPET at "
241 "0x%lx\n", force_hpet_address);
Venki Pallipadi32a2da62007-10-12 23:04:24 +0200242 cached_dev = dev;
Venki Pallipadibfe0c1c2007-10-12 23:04:24 +0200243 force_hpet_resume_type = OLD_ICH_FORCE_HPET_RESUME;
244 return;
245 }
246
bjorn.helgaas@hp.com9ed88552007-12-17 14:09:40 -0700247 dev_printk(KERN_DEBUG, &dev->dev, "Failed to force enable HPET\n");
Venki Pallipadibfe0c1c2007-10-12 23:04:24 +0200248}
249
Udo A. Steinberg158ad322007-10-19 20:35:02 +0200250/*
251 * Undocumented chipset features. Make sure that the user enforced
252 * this.
253 */
254static void old_ich_force_enable_hpet_user(struct pci_dev *dev)
255{
256 if (hpet_force_user)
257 old_ich_force_enable_hpet(dev);
258}
259
260DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0,
261 old_ich_force_enable_hpet_user);
262DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12,
263 old_ich_force_enable_hpet_user);
264DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0,
265 old_ich_force_enable_hpet_user);
266DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12,
267 old_ich_force_enable_hpet_user);
Venki Pallipadibfe0c1c2007-10-12 23:04:24 +0200268DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0,
Thomas Gleixner76492232007-10-19 20:35:02 +0200269 old_ich_force_enable_hpet);
Venki Pallipadibfe0c1c2007-10-12 23:04:24 +0200270DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_12,
Thomas Gleixner76492232007-10-19 20:35:02 +0200271 old_ich_force_enable_hpet);
Venki Pallipadibfe0c1c2007-10-12 23:04:24 +0200272
Udo A. Steinbergb1968842007-10-19 20:35:02 +0200273
274static void vt8237_force_hpet_resume(void)
275{
276 u32 val;
277
278 if (!force_hpet_address || !cached_dev)
279 return;
280
281 val = 0xfed00000 | 0x80;
282 pci_write_config_dword(cached_dev, 0x68, val);
283
284 pci_read_config_dword(cached_dev, 0x68, &val);
285 if (val & 0x80)
286 printk(KERN_DEBUG "Force enabled HPET at resume\n");
287 else
288 BUG();
289}
290
291static void vt8237_force_enable_hpet(struct pci_dev *dev)
292{
293 u32 uninitialized_var(val);
294
295 if (!hpet_force_user || hpet_address || force_hpet_address)
296 return;
297
298 pci_read_config_dword(dev, 0x68, &val);
299 /*
300 * Bit 7 is HPET enable bit.
301 * Bit 31:10 is HPET base address (contrary to what datasheet claims)
302 */
303 if (val & 0x80) {
304 force_hpet_address = (val & ~0x3ff);
bjorn.helgaas@hp.com9ed88552007-12-17 14:09:40 -0700305 dev_printk(KERN_DEBUG, &dev->dev, "HPET at 0x%lx\n",
306 force_hpet_address);
Udo A. Steinbergb1968842007-10-19 20:35:02 +0200307 return;
308 }
309
310 /*
311 * HPET is disabled. Trying enabling at FED00000 and check
312 * whether it sticks
313 */
314 val = 0xfed00000 | 0x80;
315 pci_write_config_dword(dev, 0x68, val);
316
317 pci_read_config_dword(dev, 0x68, &val);
318 if (val & 0x80) {
319 force_hpet_address = (val & ~0x3ff);
bjorn.helgaas@hp.com9ed88552007-12-17 14:09:40 -0700320 dev_printk(KERN_DEBUG, &dev->dev, "Force enabled HPET at "
321 "0x%lx\n", force_hpet_address);
Udo A. Steinbergb1968842007-10-19 20:35:02 +0200322 cached_dev = dev;
323 force_hpet_resume_type = VT8237_FORCE_HPET_RESUME;
324 return;
325 }
326
bjorn.helgaas@hp.com9ed88552007-12-17 14:09:40 -0700327 dev_printk(KERN_DEBUG, &dev->dev, "Failed to force enable HPET\n");
Udo A. Steinbergb1968842007-10-19 20:35:02 +0200328}
329
330DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235,
331 vt8237_force_enable_hpet);
332DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237,
333 vt8237_force_enable_hpet);
334
Carlos Corbachod79a5f82007-10-19 18:51:27 +0100335/*
336 * Undocumented chipset feature taken from LinuxBIOS.
337 */
338static void nvidia_force_hpet_resume(void)
339{
340 pci_write_config_dword(cached_dev, 0x44, 0xfed00001);
341 printk(KERN_DEBUG "Force enabled HPET at resume\n");
342}
343
344static void nvidia_force_enable_hpet(struct pci_dev *dev)
345{
346 u32 uninitialized_var(val);
347
348 if (!hpet_force_user || hpet_address || force_hpet_address)
349 return;
350
351 pci_write_config_dword(dev, 0x44, 0xfed00001);
352 pci_read_config_dword(dev, 0x44, &val);
353 force_hpet_address = val & 0xfffffffe;
354 force_hpet_resume_type = NVIDIA_FORCE_HPET_RESUME;
bjorn.helgaas@hp.com9ed88552007-12-17 14:09:40 -0700355 dev_printk(KERN_DEBUG, &dev->dev, "Force enabled HPET at 0x%lx\n",
Carlos Corbachod79a5f82007-10-19 18:51:27 +0100356 force_hpet_address);
357 cached_dev = dev;
358 return;
359}
360
361/* ISA Bridges */
362DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0050,
363 nvidia_force_enable_hpet);
364DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0051,
365 nvidia_force_enable_hpet);
Udo A. Steinbergb1968842007-10-19 20:35:02 +0200366
Carlos Corbacho1b82ba62007-10-19 19:34:15 +0100367/* LPC bridges */
Zbigniew Luszpinski96bcf452008-03-19 15:51:50 +0100368DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0260,
369 nvidia_force_enable_hpet);
Carlos Corbacho1b82ba62007-10-19 19:34:15 +0100370DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0360,
371 nvidia_force_enable_hpet);
372DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0361,
373 nvidia_force_enable_hpet);
374DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0362,
375 nvidia_force_enable_hpet);
376DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0363,
377 nvidia_force_enable_hpet);
378DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0364,
379 nvidia_force_enable_hpet);
380DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0365,
381 nvidia_force_enable_hpet);
382DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0366,
383 nvidia_force_enable_hpet);
384DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0367,
385 nvidia_force_enable_hpet);
386
Venki Pallipadibfe0c1c2007-10-12 23:04:24 +0200387void force_hpet_resume(void)
388{
389 switch (force_hpet_resume_type) {
Harvey Harrison4a5a77d2008-02-06 22:39:44 +0100390 case ICH_FORCE_HPET_RESUME:
391 ich_force_hpet_resume();
392 return;
393 case OLD_ICH_FORCE_HPET_RESUME:
394 old_ich_force_hpet_resume();
395 return;
396 case VT8237_FORCE_HPET_RESUME:
397 vt8237_force_hpet_resume();
398 return;
399 case NVIDIA_FORCE_HPET_RESUME:
400 nvidia_force_hpet_resume();
401 return;
402 default:
Venki Pallipadibfe0c1c2007-10-12 23:04:24 +0200403 break;
404 }
405}
406
Venki Pallipadid54bd572007-10-12 23:04:23 +0200407#endif