| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 1 | #ifndef __ARCH_ASM_MACH_OMAP2_PRCM_COMMON_H | 
|  | 2 | #define __ARCH_ASM_MACH_OMAP2_PRCM_COMMON_H | 
|  | 3 |  | 
|  | 4 | /* | 
|  | 5 | * OMAP2/3 PRCM base and module definitions | 
|  | 6 | * | 
| Rajendra Nayak | 77772d5 | 2009-12-08 18:24:49 -0700 | [diff] [blame] | 7 | * Copyright (C) 2007-2009 Texas Instruments, Inc. | 
|  | 8 | * Copyright (C) 2007-2009 Nokia Corporation | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 9 | * | 
|  | 10 | * Written by Paul Walmsley | 
|  | 11 | * | 
|  | 12 | * This program is free software; you can redistribute it and/or modify | 
|  | 13 | * it under the terms of the GNU General Public License version 2 as | 
|  | 14 | * published by the Free Software Foundation. | 
|  | 15 | */ | 
|  | 16 |  | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 17 | /* Module offsets from both CM_BASE & PRM_BASE */ | 
|  | 18 |  | 
|  | 19 | /* | 
|  | 20 | * Offsets that are the same on 24xx and 34xx | 
|  | 21 | * | 
|  | 22 | * Technically, in terms of the TRM, OCP_MOD is 34xx only; PLL_MOD is | 
|  | 23 | * CCR_MOD on 3430; and GFX_MOD only exists < 3430ES2. | 
|  | 24 | */ | 
|  | 25 | #define OCP_MOD						0x000 | 
|  | 26 | #define MPU_MOD						0x100 | 
|  | 27 | #define CORE_MOD					0x200 | 
|  | 28 | #define GFX_MOD						0x300 | 
|  | 29 | #define WKUP_MOD					0x400 | 
|  | 30 | #define PLL_MOD						0x500 | 
|  | 31 |  | 
|  | 32 |  | 
|  | 33 | /* Chip-specific module offsets */ | 
| Tony Lindgren | c2d43e3 | 2008-07-03 12:24:38 +0300 | [diff] [blame] | 34 | #define OMAP24XX_GR_MOD					OCP_MOD | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 35 | #define OMAP24XX_DSP_MOD				0x800 | 
|  | 36 |  | 
|  | 37 | #define OMAP2430_MDM_MOD				0xc00 | 
|  | 38 |  | 
|  | 39 | /* IVA2 module is < base on 3430 */ | 
|  | 40 | #define OMAP3430_IVA2_MOD				-0x800 | 
|  | 41 | #define OMAP3430ES2_SGX_MOD				GFX_MOD | 
|  | 42 | #define OMAP3430_CCR_MOD				PLL_MOD | 
|  | 43 | #define OMAP3430_DSS_MOD				0x600 | 
|  | 44 | #define OMAP3430_CAM_MOD				0x700 | 
|  | 45 | #define OMAP3430_PER_MOD				0x800 | 
|  | 46 | #define OMAP3430_EMU_MOD				0x900 | 
|  | 47 | #define OMAP3430_GR_MOD					0xa00 | 
|  | 48 | #define OMAP3430_NEON_MOD				0xb00 | 
|  | 49 | #define OMAP3430ES2_USBHOST_MOD				0xc00 | 
|  | 50 |  | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 51 | /* 24XX register bits shared between CM & PRM registers */ | 
|  | 52 |  | 
|  | 53 | /* CM_FCLKEN1_CORE, CM_ICLKEN1_CORE, PM_WKEN1_CORE shared bits */ | 
|  | 54 | #define OMAP2420_EN_MMC_SHIFT				26 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 55 | #define OMAP2420_EN_MMC_MASK				(1 << 26) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 56 | #define OMAP24XX_EN_UART2_SHIFT				22 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 57 | #define OMAP24XX_EN_UART2_MASK				(1 << 22) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 58 | #define OMAP24XX_EN_UART1_SHIFT				21 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 59 | #define OMAP24XX_EN_UART1_MASK				(1 << 21) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 60 | #define OMAP24XX_EN_MCSPI2_SHIFT			18 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 61 | #define OMAP24XX_EN_MCSPI2_MASK				(1 << 18) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 62 | #define OMAP24XX_EN_MCSPI1_SHIFT			17 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 63 | #define OMAP24XX_EN_MCSPI1_MASK				(1 << 17) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 64 | #define OMAP24XX_EN_MCBSP2_SHIFT			16 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 65 | #define OMAP24XX_EN_MCBSP2_MASK				(1 << 16) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 66 | #define OMAP24XX_EN_MCBSP1_SHIFT			15 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 67 | #define OMAP24XX_EN_MCBSP1_MASK				(1 << 15) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 68 | #define OMAP24XX_EN_GPT12_SHIFT				14 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 69 | #define OMAP24XX_EN_GPT12_MASK				(1 << 14) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 70 | #define OMAP24XX_EN_GPT11_SHIFT				13 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 71 | #define OMAP24XX_EN_GPT11_MASK				(1 << 13) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 72 | #define OMAP24XX_EN_GPT10_SHIFT				12 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 73 | #define OMAP24XX_EN_GPT10_MASK				(1 << 12) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 74 | #define OMAP24XX_EN_GPT9_SHIFT				11 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 75 | #define OMAP24XX_EN_GPT9_MASK				(1 << 11) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 76 | #define OMAP24XX_EN_GPT8_SHIFT				10 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 77 | #define OMAP24XX_EN_GPT8_MASK				(1 << 10) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 78 | #define OMAP24XX_EN_GPT7_SHIFT				9 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 79 | #define OMAP24XX_EN_GPT7_MASK				(1 << 9) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 80 | #define OMAP24XX_EN_GPT6_SHIFT				8 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 81 | #define OMAP24XX_EN_GPT6_MASK				(1 << 8) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 82 | #define OMAP24XX_EN_GPT5_SHIFT				7 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 83 | #define OMAP24XX_EN_GPT5_MASK				(1 << 7) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 84 | #define OMAP24XX_EN_GPT4_SHIFT				6 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 85 | #define OMAP24XX_EN_GPT4_MASK				(1 << 6) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 86 | #define OMAP24XX_EN_GPT3_SHIFT				5 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 87 | #define OMAP24XX_EN_GPT3_MASK				(1 << 5) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 88 | #define OMAP24XX_EN_GPT2_SHIFT				4 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 89 | #define OMAP24XX_EN_GPT2_MASK				(1 << 4) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 90 | #define OMAP2420_EN_VLYNQ_SHIFT				3 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 91 | #define OMAP2420_EN_VLYNQ_MASK				(1 << 3) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 92 |  | 
|  | 93 | /* CM_FCLKEN2_CORE, CM_ICLKEN2_CORE, PM_WKEN2_CORE shared bits */ | 
|  | 94 | #define OMAP2430_EN_GPIO5_SHIFT				10 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 95 | #define OMAP2430_EN_GPIO5_MASK				(1 << 10) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 96 | #define OMAP2430_EN_MCSPI3_SHIFT			9 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 97 | #define OMAP2430_EN_MCSPI3_MASK				(1 << 9) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 98 | #define OMAP2430_EN_MMCHS2_SHIFT			8 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 99 | #define OMAP2430_EN_MMCHS2_MASK				(1 << 8) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 100 | #define OMAP2430_EN_MMCHS1_SHIFT			7 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 101 | #define OMAP2430_EN_MMCHS1_MASK				(1 << 7) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 102 | #define OMAP24XX_EN_UART3_SHIFT				2 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 103 | #define OMAP24XX_EN_UART3_MASK				(1 << 2) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 104 | #define OMAP24XX_EN_USB_SHIFT				0 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 105 | #define OMAP24XX_EN_USB_MASK				(1 << 0) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 106 |  | 
|  | 107 | /* CM_ICLKEN2_CORE, PM_WKEN2_CORE shared bits */ | 
|  | 108 | #define OMAP2430_EN_MDM_INTC_SHIFT			11 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 109 | #define OMAP2430_EN_MDM_INTC_MASK			(1 << 11) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 110 | #define OMAP2430_EN_USBHS_SHIFT				6 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 111 | #define OMAP2430_EN_USBHS_MASK				(1 << 6) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 112 |  | 
|  | 113 | /* CM_IDLEST1_CORE, PM_WKST1_CORE shared bits */ | 
| Paul Walmsley | da0747d | 2009-01-28 12:18:22 -0700 | [diff] [blame] | 114 | #define OMAP2420_ST_MMC_SHIFT				26 | 
|  | 115 | #define OMAP2420_ST_MMC_MASK				(1 << 26) | 
|  | 116 | #define OMAP24XX_ST_UART2_SHIFT				22 | 
|  | 117 | #define OMAP24XX_ST_UART2_MASK				(1 << 22) | 
|  | 118 | #define OMAP24XX_ST_UART1_SHIFT				21 | 
|  | 119 | #define OMAP24XX_ST_UART1_MASK				(1 << 21) | 
|  | 120 | #define OMAP24XX_ST_MCSPI2_SHIFT			18 | 
|  | 121 | #define OMAP24XX_ST_MCSPI2_MASK				(1 << 18) | 
|  | 122 | #define OMAP24XX_ST_MCSPI1_SHIFT			17 | 
|  | 123 | #define OMAP24XX_ST_MCSPI1_MASK				(1 << 17) | 
| Charulatha V | 3cb72fa | 2011-02-24 12:51:46 -0800 | [diff] [blame] | 124 | #define OMAP24XX_ST_MCBSP2_SHIFT			16 | 
|  | 125 | #define OMAP24XX_ST_MCBSP2_MASK				(1 << 16) | 
|  | 126 | #define OMAP24XX_ST_MCBSP1_SHIFT			15 | 
|  | 127 | #define OMAP24XX_ST_MCBSP1_MASK				(1 << 15) | 
| Paul Walmsley | da0747d | 2009-01-28 12:18:22 -0700 | [diff] [blame] | 128 | #define OMAP24XX_ST_GPT12_SHIFT				14 | 
|  | 129 | #define OMAP24XX_ST_GPT12_MASK				(1 << 14) | 
|  | 130 | #define OMAP24XX_ST_GPT11_SHIFT				13 | 
|  | 131 | #define OMAP24XX_ST_GPT11_MASK				(1 << 13) | 
|  | 132 | #define OMAP24XX_ST_GPT10_SHIFT				12 | 
|  | 133 | #define OMAP24XX_ST_GPT10_MASK				(1 << 12) | 
|  | 134 | #define OMAP24XX_ST_GPT9_SHIFT				11 | 
|  | 135 | #define OMAP24XX_ST_GPT9_MASK				(1 << 11) | 
|  | 136 | #define OMAP24XX_ST_GPT8_SHIFT				10 | 
|  | 137 | #define OMAP24XX_ST_GPT8_MASK				(1 << 10) | 
|  | 138 | #define OMAP24XX_ST_GPT7_SHIFT				9 | 
|  | 139 | #define OMAP24XX_ST_GPT7_MASK				(1 << 9) | 
|  | 140 | #define OMAP24XX_ST_GPT6_SHIFT				8 | 
|  | 141 | #define OMAP24XX_ST_GPT6_MASK				(1 << 8) | 
|  | 142 | #define OMAP24XX_ST_GPT5_SHIFT				7 | 
|  | 143 | #define OMAP24XX_ST_GPT5_MASK				(1 << 7) | 
|  | 144 | #define OMAP24XX_ST_GPT4_SHIFT				6 | 
|  | 145 | #define OMAP24XX_ST_GPT4_MASK				(1 << 6) | 
|  | 146 | #define OMAP24XX_ST_GPT3_SHIFT				5 | 
|  | 147 | #define OMAP24XX_ST_GPT3_MASK				(1 << 5) | 
|  | 148 | #define OMAP24XX_ST_GPT2_SHIFT				4 | 
|  | 149 | #define OMAP24XX_ST_GPT2_MASK				(1 << 4) | 
|  | 150 | #define OMAP2420_ST_VLYNQ_SHIFT				3 | 
|  | 151 | #define OMAP2420_ST_VLYNQ_MASK				(1 << 3) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 152 |  | 
|  | 153 | /* CM_IDLEST2_CORE, PM_WKST2_CORE shared bits */ | 
| Paul Walmsley | da0747d | 2009-01-28 12:18:22 -0700 | [diff] [blame] | 154 | #define OMAP2430_ST_MDM_INTC_SHIFT			11 | 
|  | 155 | #define OMAP2430_ST_MDM_INTC_MASK			(1 << 11) | 
|  | 156 | #define OMAP2430_ST_GPIO5_SHIFT				10 | 
|  | 157 | #define OMAP2430_ST_GPIO5_MASK				(1 << 10) | 
|  | 158 | #define OMAP2430_ST_MCSPI3_SHIFT			9 | 
|  | 159 | #define OMAP2430_ST_MCSPI3_MASK				(1 << 9) | 
|  | 160 | #define OMAP2430_ST_MMCHS2_SHIFT			8 | 
|  | 161 | #define OMAP2430_ST_MMCHS2_MASK				(1 << 8) | 
|  | 162 | #define OMAP2430_ST_MMCHS1_SHIFT			7 | 
|  | 163 | #define OMAP2430_ST_MMCHS1_MASK				(1 << 7) | 
|  | 164 | #define OMAP2430_ST_USBHS_SHIFT				6 | 
|  | 165 | #define OMAP2430_ST_USBHS_MASK				(1 << 6) | 
|  | 166 | #define OMAP24XX_ST_UART3_SHIFT				2 | 
|  | 167 | #define OMAP24XX_ST_UART3_MASK				(1 << 2) | 
|  | 168 | #define OMAP24XX_ST_USB_SHIFT				0 | 
|  | 169 | #define OMAP24XX_ST_USB_MASK				(1 << 0) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 170 |  | 
|  | 171 | /* CM_FCLKEN_WKUP, CM_ICLKEN_WKUP, PM_WKEN_WKUP shared bits */ | 
|  | 172 | #define OMAP24XX_EN_GPIOS_SHIFT				2 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 173 | #define OMAP24XX_EN_GPIOS_MASK				(1 << 2) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 174 | #define OMAP24XX_EN_GPT1_SHIFT				0 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 175 | #define OMAP24XX_EN_GPT1_MASK				(1 << 0) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 176 |  | 
|  | 177 | /* PM_WKST_WKUP, CM_IDLEST_WKUP shared bits */ | 
| Paul Walmsley | c2015dc | 2010-12-06 20:52:40 +0000 | [diff] [blame] | 178 | #define OMAP24XX_ST_GPIOS_SHIFT				2 | 
|  | 179 | #define OMAP24XX_ST_GPIOS_MASK				(1 << 2) | 
|  | 180 | #define OMAP24XX_ST_GPT1_SHIFT				0 | 
|  | 181 | #define OMAP24XX_ST_GPT1_MASK				(1 << 0) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 182 |  | 
|  | 183 | /* CM_IDLEST_MDM and PM_WKST_MDM shared bits */ | 
| Paul Walmsley | c2015dc | 2010-12-06 20:52:40 +0000 | [diff] [blame] | 184 | #define OMAP2430_ST_MDM_SHIFT				0 | 
|  | 185 | #define OMAP2430_ST_MDM_MASK				(1 << 0) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 186 |  | 
|  | 187 |  | 
|  | 188 | /* 3430 register bits shared between CM & PRM registers */ | 
|  | 189 |  | 
|  | 190 | /* CM_REVISION, PRM_REVISION shared bits */ | 
|  | 191 | #define OMAP3430_REV_SHIFT				0 | 
|  | 192 | #define OMAP3430_REV_MASK				(0xff << 0) | 
|  | 193 |  | 
|  | 194 | /* CM_SYSCONFIG, PRM_SYSCONFIG shared bits */ | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 195 | #define OMAP3430_AUTOIDLE_MASK				(1 << 0) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 196 |  | 
|  | 197 | /* CM_FCLKEN1_CORE, CM_ICLKEN1_CORE, PM_WKEN1_CORE shared bits */ | 
| Paul Walmsley | b163605 | 2011-03-01 13:12:56 -0800 | [diff] [blame] | 198 | #define OMAP3430_EN_MMC3_MASK				(1 << 30) | 
|  | 199 | #define OMAP3430_EN_MMC3_SHIFT				30 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 200 | #define OMAP3430_EN_MMC2_MASK				(1 << 25) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 201 | #define OMAP3430_EN_MMC2_SHIFT				25 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 202 | #define OMAP3430_EN_MMC1_MASK				(1 << 24) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 203 | #define OMAP3430_EN_MMC1_SHIFT				24 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 204 | #define OMAP3430_EN_MCSPI4_MASK				(1 << 21) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 205 | #define OMAP3430_EN_MCSPI4_SHIFT			21 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 206 | #define OMAP3430_EN_MCSPI3_MASK				(1 << 20) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 207 | #define OMAP3430_EN_MCSPI3_SHIFT			20 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 208 | #define OMAP3430_EN_MCSPI2_MASK				(1 << 19) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 209 | #define OMAP3430_EN_MCSPI2_SHIFT			19 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 210 | #define OMAP3430_EN_MCSPI1_MASK				(1 << 18) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 211 | #define OMAP3430_EN_MCSPI1_SHIFT			18 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 212 | #define OMAP3430_EN_I2C3_MASK				(1 << 17) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 213 | #define OMAP3430_EN_I2C3_SHIFT				17 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 214 | #define OMAP3430_EN_I2C2_MASK				(1 << 16) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 215 | #define OMAP3430_EN_I2C2_SHIFT				16 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 216 | #define OMAP3430_EN_I2C1_MASK				(1 << 15) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 217 | #define OMAP3430_EN_I2C1_SHIFT				15 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 218 | #define OMAP3430_EN_UART2_MASK				(1 << 14) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 219 | #define OMAP3430_EN_UART2_SHIFT				14 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 220 | #define OMAP3430_EN_UART1_MASK				(1 << 13) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 221 | #define OMAP3430_EN_UART1_SHIFT				13 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 222 | #define OMAP3430_EN_GPT11_MASK				(1 << 12) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 223 | #define OMAP3430_EN_GPT11_SHIFT				12 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 224 | #define OMAP3430_EN_GPT10_MASK				(1 << 11) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 225 | #define OMAP3430_EN_GPT10_SHIFT				11 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 226 | #define OMAP3430_EN_MCBSP5_MASK				(1 << 10) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 227 | #define OMAP3430_EN_MCBSP5_SHIFT			10 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 228 | #define OMAP3430_EN_MCBSP1_MASK				(1 << 9) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 229 | #define OMAP3430_EN_MCBSP1_SHIFT			9 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 230 | #define OMAP3430_EN_FSHOSTUSB_MASK			(1 << 5) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 231 | #define OMAP3430_EN_FSHOSTUSB_SHIFT			5 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 232 | #define OMAP3430_EN_D2D_MASK				(1 << 3) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 233 | #define OMAP3430_EN_D2D_SHIFT				3 | 
|  | 234 |  | 
|  | 235 | /* CM_ICLKEN1_CORE, PM_WKEN1_CORE shared bits */ | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 236 | #define OMAP3430_EN_HSOTGUSB_MASK			(1 << 4) | 
|  | 237 | #define OMAP3430_EN_HSOTGUSB_SHIFT			4 | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 238 |  | 
|  | 239 | /* PM_WKST1_CORE, CM_IDLEST1_CORE shared bits */ | 
| Paul Walmsley | b163605 | 2011-03-01 13:12:56 -0800 | [diff] [blame] | 240 | #define OMAP3430_ST_MMC3_SHIFT				30 | 
|  | 241 | #define OMAP3430_ST_MMC3_MASK				(1 << 30) | 
| Paul Walmsley | da0747d | 2009-01-28 12:18:22 -0700 | [diff] [blame] | 242 | #define OMAP3430_ST_MMC2_SHIFT				25 | 
|  | 243 | #define OMAP3430_ST_MMC2_MASK				(1 << 25) | 
|  | 244 | #define OMAP3430_ST_MMC1_SHIFT				24 | 
|  | 245 | #define OMAP3430_ST_MMC1_MASK				(1 << 24) | 
|  | 246 | #define OMAP3430_ST_MCSPI4_SHIFT			21 | 
|  | 247 | #define OMAP3430_ST_MCSPI4_MASK				(1 << 21) | 
|  | 248 | #define OMAP3430_ST_MCSPI3_SHIFT			20 | 
|  | 249 | #define OMAP3430_ST_MCSPI3_MASK				(1 << 20) | 
|  | 250 | #define OMAP3430_ST_MCSPI2_SHIFT			19 | 
|  | 251 | #define OMAP3430_ST_MCSPI2_MASK				(1 << 19) | 
|  | 252 | #define OMAP3430_ST_MCSPI1_SHIFT			18 | 
|  | 253 | #define OMAP3430_ST_MCSPI1_MASK				(1 << 18) | 
|  | 254 | #define OMAP3430_ST_I2C3_SHIFT				17 | 
|  | 255 | #define OMAP3430_ST_I2C3_MASK				(1 << 17) | 
|  | 256 | #define OMAP3430_ST_I2C2_SHIFT				16 | 
|  | 257 | #define OMAP3430_ST_I2C2_MASK				(1 << 16) | 
|  | 258 | #define OMAP3430_ST_I2C1_SHIFT				15 | 
|  | 259 | #define OMAP3430_ST_I2C1_MASK				(1 << 15) | 
|  | 260 | #define OMAP3430_ST_UART2_SHIFT				14 | 
|  | 261 | #define OMAP3430_ST_UART2_MASK				(1 << 14) | 
|  | 262 | #define OMAP3430_ST_UART1_SHIFT				13 | 
|  | 263 | #define OMAP3430_ST_UART1_MASK				(1 << 13) | 
|  | 264 | #define OMAP3430_ST_GPT11_SHIFT				12 | 
|  | 265 | #define OMAP3430_ST_GPT11_MASK				(1 << 12) | 
|  | 266 | #define OMAP3430_ST_GPT10_SHIFT				11 | 
|  | 267 | #define OMAP3430_ST_GPT10_MASK				(1 << 11) | 
|  | 268 | #define OMAP3430_ST_MCBSP5_SHIFT			10 | 
|  | 269 | #define OMAP3430_ST_MCBSP5_MASK				(1 << 10) | 
|  | 270 | #define OMAP3430_ST_MCBSP1_SHIFT			9 | 
|  | 271 | #define OMAP3430_ST_MCBSP1_MASK				(1 << 9) | 
|  | 272 | #define OMAP3430ES1_ST_FSHOSTUSB_SHIFT			5 | 
|  | 273 | #define OMAP3430ES1_ST_FSHOSTUSB_MASK			(1 << 5) | 
|  | 274 | #define OMAP3430ES1_ST_HSOTGUSB_SHIFT			4 | 
|  | 275 | #define OMAP3430ES1_ST_HSOTGUSB_MASK			(1 << 4) | 
|  | 276 | #define OMAP3430ES2_ST_HSOTGUSB_IDLE_SHIFT		5 | 
|  | 277 | #define OMAP3430ES2_ST_HSOTGUSB_IDLE_MASK		(1 << 5) | 
|  | 278 | #define OMAP3430ES2_ST_HSOTGUSB_STDBY_SHIFT		4 | 
|  | 279 | #define OMAP3430ES2_ST_HSOTGUSB_STDBY_MASK		(1 << 4) | 
|  | 280 | #define OMAP3430_ST_D2D_SHIFT				3 | 
|  | 281 | #define OMAP3430_ST_D2D_MASK				(1 << 3) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 282 |  | 
|  | 283 | /* CM_FCLKEN_WKUP, CM_ICLKEN_WKUP, PM_WKEN_WKUP shared bits */ | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 284 | #define OMAP3430_EN_GPIO1_MASK				(1 << 3) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 285 | #define OMAP3430_EN_GPIO1_SHIFT				3 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 286 | #define OMAP3430_EN_GPT12_MASK				(1 << 1) | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 287 | #define OMAP3430_EN_GPT12_SHIFT				1 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 288 | #define OMAP3430_EN_GPT1_MASK				(1 << 0) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 289 | #define OMAP3430_EN_GPT1_SHIFT				0 | 
|  | 290 |  | 
|  | 291 | /* CM_FCLKEN_WKUP, PM_WKEN_WKUP shared bits */ | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 292 | #define OMAP3430_EN_SR2_MASK				(1 << 7) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 293 | #define OMAP3430_EN_SR2_SHIFT				7 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 294 | #define OMAP3430_EN_SR1_MASK				(1 << 6) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 295 | #define OMAP3430_EN_SR1_SHIFT				6 | 
|  | 296 |  | 
|  | 297 | /* CM_ICLKEN_WKUP, PM_WKEN_WKUP shared bits */ | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 298 | #define OMAP3430_EN_GPT12_MASK				(1 << 1) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 299 | #define OMAP3430_EN_GPT12_SHIFT				1 | 
|  | 300 |  | 
|  | 301 | /* CM_IDLEST_WKUP, PM_WKST_WKUP shared bits */ | 
| Paul Walmsley | da0747d | 2009-01-28 12:18:22 -0700 | [diff] [blame] | 302 | #define OMAP3430_ST_SR2_SHIFT				7 | 
|  | 303 | #define OMAP3430_ST_SR2_MASK				(1 << 7) | 
|  | 304 | #define OMAP3430_ST_SR1_SHIFT				6 | 
|  | 305 | #define OMAP3430_ST_SR1_MASK				(1 << 6) | 
|  | 306 | #define OMAP3430_ST_GPIO1_SHIFT				3 | 
|  | 307 | #define OMAP3430_ST_GPIO1_MASK				(1 << 3) | 
|  | 308 | #define OMAP3430_ST_GPT12_SHIFT				1 | 
|  | 309 | #define OMAP3430_ST_GPT12_MASK				(1 << 1) | 
|  | 310 | #define OMAP3430_ST_GPT1_SHIFT				0 | 
|  | 311 | #define OMAP3430_ST_GPT1_MASK				(1 << 0) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 312 |  | 
|  | 313 | /* | 
|  | 314 | * CM_SLEEPDEP_GFX, CM_SLEEPDEP_DSS, CM_SLEEPDEP_CAM, | 
|  | 315 | * CM_SLEEPDEP_PER, PM_WKDEP_IVA2, PM_WKDEP_GFX, | 
|  | 316 | * PM_WKDEP_DSS, PM_WKDEP_CAM, PM_WKDEP_PER, PM_WKDEP_NEON shared bits | 
|  | 317 | */ | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 318 | #define OMAP3430_EN_MPU_MASK				(1 << 1) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 319 | #define OMAP3430_EN_MPU_SHIFT				1 | 
|  | 320 |  | 
|  | 321 | /* CM_FCLKEN_PER, CM_ICLKEN_PER, PM_WKEN_PER shared bits */ | 
| Kevin Hilman | 046465b | 2010-09-27 20:19:30 +0530 | [diff] [blame] | 322 |  | 
|  | 323 | #define OMAP3630_EN_UART4_MASK				(1 << 18) | 
|  | 324 | #define OMAP3630_EN_UART4_SHIFT				18 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 325 | #define OMAP3430_EN_GPIO6_MASK				(1 << 17) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 326 | #define OMAP3430_EN_GPIO6_SHIFT				17 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 327 | #define OMAP3430_EN_GPIO5_MASK				(1 << 16) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 328 | #define OMAP3430_EN_GPIO5_SHIFT				16 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 329 | #define OMAP3430_EN_GPIO4_MASK				(1 << 15) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 330 | #define OMAP3430_EN_GPIO4_SHIFT				15 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 331 | #define OMAP3430_EN_GPIO3_MASK				(1 << 14) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 332 | #define OMAP3430_EN_GPIO3_SHIFT				14 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 333 | #define OMAP3430_EN_GPIO2_MASK				(1 << 13) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 334 | #define OMAP3430_EN_GPIO2_SHIFT				13 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 335 | #define OMAP3430_EN_UART3_MASK				(1 << 11) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 336 | #define OMAP3430_EN_UART3_SHIFT				11 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 337 | #define OMAP3430_EN_GPT9_MASK				(1 << 10) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 338 | #define OMAP3430_EN_GPT9_SHIFT				10 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 339 | #define OMAP3430_EN_GPT8_MASK				(1 << 9) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 340 | #define OMAP3430_EN_GPT8_SHIFT				9 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 341 | #define OMAP3430_EN_GPT7_MASK				(1 << 8) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 342 | #define OMAP3430_EN_GPT7_SHIFT				8 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 343 | #define OMAP3430_EN_GPT6_MASK				(1 << 7) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 344 | #define OMAP3430_EN_GPT6_SHIFT				7 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 345 | #define OMAP3430_EN_GPT5_MASK				(1 << 6) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 346 | #define OMAP3430_EN_GPT5_SHIFT				6 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 347 | #define OMAP3430_EN_GPT4_MASK				(1 << 5) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 348 | #define OMAP3430_EN_GPT4_SHIFT				5 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 349 | #define OMAP3430_EN_GPT3_MASK				(1 << 4) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 350 | #define OMAP3430_EN_GPT3_SHIFT				4 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 351 | #define OMAP3430_EN_GPT2_MASK				(1 << 3) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 352 | #define OMAP3430_EN_GPT2_SHIFT				3 | 
|  | 353 |  | 
|  | 354 | /* CM_FCLKEN_PER, CM_ICLKEN_PER, PM_WKEN_PER, PM_WKST_PER shared bits */ | 
|  | 355 | /* XXX Possible TI documentation bug: should the PM_WKST_PER EN_* bits | 
|  | 356 | * be ST_* bits instead? */ | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 357 | #define OMAP3430_EN_MCBSP4_MASK				(1 << 2) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 358 | #define OMAP3430_EN_MCBSP4_SHIFT			2 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 359 | #define OMAP3430_EN_MCBSP3_MASK				(1 << 1) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 360 | #define OMAP3430_EN_MCBSP3_SHIFT			1 | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 361 | #define OMAP3430_EN_MCBSP2_MASK				(1 << 0) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 362 | #define OMAP3430_EN_MCBSP2_SHIFT			0 | 
|  | 363 |  | 
|  | 364 | /* CM_IDLEST_PER, PM_WKST_PER shared bits */ | 
| Govindraj.R | e586368 | 2010-09-27 20:20:25 +0530 | [diff] [blame] | 365 | #define OMAP3630_ST_UART4_SHIFT				18 | 
|  | 366 | #define OMAP3630_ST_UART4_MASK				(1 << 18) | 
| Paul Walmsley | da0747d | 2009-01-28 12:18:22 -0700 | [diff] [blame] | 367 | #define OMAP3430_ST_GPIO6_SHIFT				17 | 
|  | 368 | #define OMAP3430_ST_GPIO6_MASK				(1 << 17) | 
|  | 369 | #define OMAP3430_ST_GPIO5_SHIFT				16 | 
|  | 370 | #define OMAP3430_ST_GPIO5_MASK				(1 << 16) | 
|  | 371 | #define OMAP3430_ST_GPIO4_SHIFT				15 | 
|  | 372 | #define OMAP3430_ST_GPIO4_MASK				(1 << 15) | 
|  | 373 | #define OMAP3430_ST_GPIO3_SHIFT				14 | 
|  | 374 | #define OMAP3430_ST_GPIO3_MASK				(1 << 14) | 
|  | 375 | #define OMAP3430_ST_GPIO2_SHIFT				13 | 
|  | 376 | #define OMAP3430_ST_GPIO2_MASK				(1 << 13) | 
|  | 377 | #define OMAP3430_ST_UART3_SHIFT				11 | 
|  | 378 | #define OMAP3430_ST_UART3_MASK				(1 << 11) | 
|  | 379 | #define OMAP3430_ST_GPT9_SHIFT				10 | 
|  | 380 | #define OMAP3430_ST_GPT9_MASK				(1 << 10) | 
|  | 381 | #define OMAP3430_ST_GPT8_SHIFT				9 | 
|  | 382 | #define OMAP3430_ST_GPT8_MASK				(1 << 9) | 
|  | 383 | #define OMAP3430_ST_GPT7_SHIFT				8 | 
|  | 384 | #define OMAP3430_ST_GPT7_MASK				(1 << 8) | 
|  | 385 | #define OMAP3430_ST_GPT6_SHIFT				7 | 
|  | 386 | #define OMAP3430_ST_GPT6_MASK				(1 << 7) | 
|  | 387 | #define OMAP3430_ST_GPT5_SHIFT				6 | 
|  | 388 | #define OMAP3430_ST_GPT5_MASK				(1 << 6) | 
|  | 389 | #define OMAP3430_ST_GPT4_SHIFT				5 | 
|  | 390 | #define OMAP3430_ST_GPT4_MASK				(1 << 5) | 
|  | 391 | #define OMAP3430_ST_GPT3_SHIFT				4 | 
|  | 392 | #define OMAP3430_ST_GPT3_MASK				(1 << 4) | 
|  | 393 | #define OMAP3430_ST_GPT2_SHIFT				3 | 
|  | 394 | #define OMAP3430_ST_GPT2_MASK				(1 << 3) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 395 |  | 
|  | 396 | /* CM_SLEEPDEP_PER, PM_WKDEP_IVA2, PM_WKDEP_MPU, PM_WKDEP_PER shared bits */ | 
| Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 397 | #define OMAP3430_EN_CORE_SHIFT				0 | 
|  | 398 | #define OMAP3430_EN_CORE_MASK				(1 << 0) | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 399 |  | 
| Paul Walmsley | d198b51 | 2010-12-21 15:30:54 -0700 | [diff] [blame] | 400 |  | 
|  | 401 | /* | 
|  | 402 | * MAX_MODULE_HARDRESET_WAIT: Maximum microseconds to wait for an OMAP | 
|  | 403 | * submodule to exit hardreset | 
|  | 404 | */ | 
|  | 405 | #define MAX_MODULE_HARDRESET_WAIT		10000 | 
|  | 406 |  | 
| Paul Walmsley | 59fb659 | 2010-12-21 15:30:55 -0700 | [diff] [blame] | 407 | # ifndef __ASSEMBLER__ | 
|  | 408 | extern void __iomem *prm_base; | 
|  | 409 | extern void __iomem *cm_base; | 
|  | 410 | extern void __iomem *cm2_base; | 
|  | 411 | # endif | 
|  | 412 |  | 
| Paul Walmsley | 69d88a0 | 2008-03-18 10:02:50 +0200 | [diff] [blame] | 413 | #endif | 
|  | 414 |  |