| Paul Walmsley | cf21405 | 2010-09-21 10:34:10 -0600 | [diff] [blame] | 1 | /* | 
 | 2 |  * OMAP2/3 PRM module functions | 
 | 3 |  * | 
 | 4 |  * Copyright (C) 2010 Texas Instruments, Inc. | 
 | 5 |  * Copyright (C) 2010 Nokia Corporation | 
 | 6 |  * BenoƮt Cousson | 
 | 7 |  * Paul Walmsley | 
 | 8 |  * | 
 | 9 |  * This program is free software; you can redistribute it and/or modify | 
 | 10 |  * it under the terms of the GNU General Public License version 2 as | 
 | 11 |  * published by the Free Software Foundation. | 
 | 12 |  */ | 
 | 13 |  | 
 | 14 | #include <linux/kernel.h> | 
| Paul Walmsley | cf21405 | 2010-09-21 10:34:10 -0600 | [diff] [blame] | 15 | #include <linux/errno.h> | 
 | 16 | #include <linux/err.h> | 
| Paul Walmsley | 59fb659 | 2010-12-21 15:30:55 -0700 | [diff] [blame] | 17 | #include <linux/io.h> | 
| Paul Walmsley | cf21405 | 2010-09-21 10:34:10 -0600 | [diff] [blame] | 18 |  | 
 | 19 | #include <plat/common.h> | 
 | 20 | #include <plat/cpu.h> | 
 | 21 | #include <plat/prcm.h> | 
 | 22 |  | 
| Paul Walmsley | 59fb659 | 2010-12-21 15:30:55 -0700 | [diff] [blame] | 23 | #include "prm2xxx_3xxx.h" | 
 | 24 | #include "cm2xxx_3xxx.h" | 
| Paul Walmsley | cf21405 | 2010-09-21 10:34:10 -0600 | [diff] [blame] | 25 | #include "prm-regbits-24xx.h" | 
 | 26 | #include "prm-regbits-34xx.h" | 
 | 27 |  | 
| Paul Walmsley | c4d7e58 | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 28 | u32 omap2_prm_read_mod_reg(s16 module, u16 idx) | 
| Paul Walmsley | 59fb659 | 2010-12-21 15:30:55 -0700 | [diff] [blame] | 29 | { | 
 | 30 | 	return __raw_readl(prm_base + module + idx); | 
 | 31 | } | 
 | 32 |  | 
| Paul Walmsley | c4d7e58 | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 33 | void omap2_prm_write_mod_reg(u32 val, s16 module, u16 idx) | 
| Paul Walmsley | 59fb659 | 2010-12-21 15:30:55 -0700 | [diff] [blame] | 34 | { | 
 | 35 | 	__raw_writel(val, prm_base + module + idx); | 
 | 36 | } | 
 | 37 |  | 
 | 38 | /* Read-modify-write a register in a PRM module. Caller must lock */ | 
| Paul Walmsley | c4d7e58 | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 39 | u32 omap2_prm_rmw_mod_reg_bits(u32 mask, u32 bits, s16 module, s16 idx) | 
| Paul Walmsley | 59fb659 | 2010-12-21 15:30:55 -0700 | [diff] [blame] | 40 | { | 
 | 41 | 	u32 v; | 
 | 42 |  | 
| Paul Walmsley | c4d7e58 | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 43 | 	v = omap2_prm_read_mod_reg(module, idx); | 
| Paul Walmsley | 59fb659 | 2010-12-21 15:30:55 -0700 | [diff] [blame] | 44 | 	v &= ~mask; | 
 | 45 | 	v |= bits; | 
| Paul Walmsley | c4d7e58 | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 46 | 	omap2_prm_write_mod_reg(v, module, idx); | 
| Paul Walmsley | 59fb659 | 2010-12-21 15:30:55 -0700 | [diff] [blame] | 47 |  | 
 | 48 | 	return v; | 
 | 49 | } | 
 | 50 |  | 
 | 51 | /* Read a PRM register, AND it, and shift the result down to bit 0 */ | 
| Paul Walmsley | c4d7e58 | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 52 | u32 omap2_prm_read_mod_bits_shift(s16 domain, s16 idx, u32 mask) | 
| Paul Walmsley | 59fb659 | 2010-12-21 15:30:55 -0700 | [diff] [blame] | 53 | { | 
 | 54 | 	u32 v; | 
 | 55 |  | 
| Paul Walmsley | c4d7e58 | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 56 | 	v = omap2_prm_read_mod_reg(domain, idx); | 
| Paul Walmsley | 59fb659 | 2010-12-21 15:30:55 -0700 | [diff] [blame] | 57 | 	v &= mask; | 
 | 58 | 	v >>= __ffs(mask); | 
 | 59 |  | 
 | 60 | 	return v; | 
 | 61 | } | 
 | 62 |  | 
| Paul Walmsley | c4d7e58 | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 63 | u32 omap2_prm_set_mod_reg_bits(u32 bits, s16 module, s16 idx) | 
| Paul Walmsley | 59fb659 | 2010-12-21 15:30:55 -0700 | [diff] [blame] | 64 | { | 
| Paul Walmsley | c4d7e58 | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 65 | 	return omap2_prm_rmw_mod_reg_bits(bits, bits, module, idx); | 
| Paul Walmsley | 59fb659 | 2010-12-21 15:30:55 -0700 | [diff] [blame] | 66 | } | 
 | 67 |  | 
| Paul Walmsley | c4d7e58 | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 68 | u32 omap2_prm_clear_mod_reg_bits(u32 bits, s16 module, s16 idx) | 
| Paul Walmsley | 59fb659 | 2010-12-21 15:30:55 -0700 | [diff] [blame] | 69 | { | 
| Paul Walmsley | c4d7e58 | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 70 | 	return omap2_prm_rmw_mod_reg_bits(bits, 0x0, module, idx); | 
| Paul Walmsley | 59fb659 | 2010-12-21 15:30:55 -0700 | [diff] [blame] | 71 | } | 
 | 72 |  | 
 | 73 |  | 
| Paul Walmsley | cf21405 | 2010-09-21 10:34:10 -0600 | [diff] [blame] | 74 | /** | 
 | 75 |  * omap2_prm_is_hardreset_asserted - read the HW reset line state of | 
 | 76 |  * submodules contained in the hwmod module | 
 | 77 |  * @prm_mod: PRM submodule base (e.g. CORE_MOD) | 
 | 78 |  * @shift: register bit shift corresponding to the reset line to check | 
 | 79 |  * | 
 | 80 |  * Returns 1 if the (sub)module hardreset line is currently asserted, | 
 | 81 |  * 0 if the (sub)module hardreset line is not currently asserted, or | 
 | 82 |  * -EINVAL if called while running on a non-OMAP2/3 chip. | 
 | 83 |  */ | 
 | 84 | int omap2_prm_is_hardreset_asserted(s16 prm_mod, u8 shift) | 
 | 85 | { | 
 | 86 | 	if (!(cpu_is_omap24xx() || cpu_is_omap34xx())) | 
 | 87 | 		return -EINVAL; | 
 | 88 |  | 
| Paul Walmsley | c4d7e58 | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 89 | 	return omap2_prm_read_mod_bits_shift(prm_mod, OMAP2_RM_RSTCTRL, | 
| Paul Walmsley | cf21405 | 2010-09-21 10:34:10 -0600 | [diff] [blame] | 90 | 				       (1 << shift)); | 
 | 91 | } | 
 | 92 |  | 
 | 93 | /** | 
 | 94 |  * omap2_prm_assert_hardreset - assert the HW reset line of a submodule | 
 | 95 |  * @prm_mod: PRM submodule base (e.g. CORE_MOD) | 
 | 96 |  * @shift: register bit shift corresponding to the reset line to assert | 
 | 97 |  * | 
 | 98 |  * Some IPs like dsp or iva contain processors that require an HW | 
 | 99 |  * reset line to be asserted / deasserted in order to fully enable the | 
 | 100 |  * IP.  These modules may have multiple hard-reset lines that reset | 
 | 101 |  * different 'submodules' inside the IP block.  This function will | 
 | 102 |  * place the submodule into reset.  Returns 0 upon success or -EINVAL | 
 | 103 |  * upon an argument error. | 
 | 104 |  */ | 
 | 105 | int omap2_prm_assert_hardreset(s16 prm_mod, u8 shift) | 
 | 106 | { | 
 | 107 | 	u32 mask; | 
 | 108 |  | 
 | 109 | 	if (!(cpu_is_omap24xx() || cpu_is_omap34xx())) | 
 | 110 | 		return -EINVAL; | 
 | 111 |  | 
 | 112 | 	mask = 1 << shift; | 
| Paul Walmsley | c4d7e58 | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 113 | 	omap2_prm_rmw_mod_reg_bits(mask, mask, prm_mod, OMAP2_RM_RSTCTRL); | 
| Paul Walmsley | cf21405 | 2010-09-21 10:34:10 -0600 | [diff] [blame] | 114 |  | 
 | 115 | 	return 0; | 
 | 116 | } | 
 | 117 |  | 
 | 118 | /** | 
 | 119 |  * omap2_prm_deassert_hardreset - deassert a submodule hardreset line and wait | 
 | 120 |  * @prm_mod: PRM submodule base (e.g. CORE_MOD) | 
| omar ramirez | cc1226e | 2011-03-04 13:32:44 -0700 | [diff] [blame] | 121 |  * @rst_shift: register bit shift corresponding to the reset line to deassert | 
 | 122 |  * @st_shift: register bit shift for the status of the deasserted submodule | 
| Paul Walmsley | cf21405 | 2010-09-21 10:34:10 -0600 | [diff] [blame] | 123 |  * | 
 | 124 |  * Some IPs like dsp or iva contain processors that require an HW | 
 | 125 |  * reset line to be asserted / deasserted in order to fully enable the | 
 | 126 |  * IP.  These modules may have multiple hard-reset lines that reset | 
 | 127 |  * different 'submodules' inside the IP block.  This function will | 
 | 128 |  * take the submodule out of reset and wait until the PRCM indicates | 
 | 129 |  * that the reset has completed before returning.  Returns 0 upon success or | 
 | 130 |  * -EINVAL upon an argument error, -EEXIST if the submodule was already out | 
 | 131 |  * of reset, or -EBUSY if the submodule did not exit reset promptly. | 
 | 132 |  */ | 
| omar ramirez | cc1226e | 2011-03-04 13:32:44 -0700 | [diff] [blame] | 133 | int omap2_prm_deassert_hardreset(s16 prm_mod, u8 rst_shift, u8 st_shift) | 
| Paul Walmsley | cf21405 | 2010-09-21 10:34:10 -0600 | [diff] [blame] | 134 | { | 
| omar ramirez | cc1226e | 2011-03-04 13:32:44 -0700 | [diff] [blame] | 135 | 	u32 rst, st; | 
| Paul Walmsley | cf21405 | 2010-09-21 10:34:10 -0600 | [diff] [blame] | 136 | 	int c; | 
 | 137 |  | 
 | 138 | 	if (!(cpu_is_omap24xx() || cpu_is_omap34xx())) | 
 | 139 | 		return -EINVAL; | 
 | 140 |  | 
| omar ramirez | cc1226e | 2011-03-04 13:32:44 -0700 | [diff] [blame] | 141 | 	rst = 1 << rst_shift; | 
 | 142 | 	st = 1 << st_shift; | 
| Paul Walmsley | cf21405 | 2010-09-21 10:34:10 -0600 | [diff] [blame] | 143 |  | 
 | 144 | 	/* Check the current status to avoid de-asserting the line twice */ | 
| omar ramirez | cc1226e | 2011-03-04 13:32:44 -0700 | [diff] [blame] | 145 | 	if (omap2_prm_read_mod_bits_shift(prm_mod, OMAP2_RM_RSTCTRL, rst) == 0) | 
| Paul Walmsley | cf21405 | 2010-09-21 10:34:10 -0600 | [diff] [blame] | 146 | 		return -EEXIST; | 
 | 147 |  | 
 | 148 | 	/* Clear the reset status by writing 1 to the status bit */ | 
| omar ramirez | cc1226e | 2011-03-04 13:32:44 -0700 | [diff] [blame] | 149 | 	omap2_prm_rmw_mod_reg_bits(0xffffffff, st, prm_mod, OMAP2_RM_RSTST); | 
| Paul Walmsley | cf21405 | 2010-09-21 10:34:10 -0600 | [diff] [blame] | 150 | 	/* de-assert the reset control line */ | 
| omar ramirez | cc1226e | 2011-03-04 13:32:44 -0700 | [diff] [blame] | 151 | 	omap2_prm_rmw_mod_reg_bits(rst, 0, prm_mod, OMAP2_RM_RSTCTRL); | 
| Paul Walmsley | cf21405 | 2010-09-21 10:34:10 -0600 | [diff] [blame] | 152 | 	/* wait the status to be set */ | 
| Paul Walmsley | c4d7e58 | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 153 | 	omap_test_timeout(omap2_prm_read_mod_bits_shift(prm_mod, OMAP2_RM_RSTST, | 
| omar ramirez | cc1226e | 2011-03-04 13:32:44 -0700 | [diff] [blame] | 154 | 						  st), | 
| Paul Walmsley | cf21405 | 2010-09-21 10:34:10 -0600 | [diff] [blame] | 155 | 			  MAX_MODULE_HARDRESET_WAIT, c); | 
 | 156 |  | 
 | 157 | 	return (c == MAX_MODULE_HARDRESET_WAIT) ? -EBUSY : 0; | 
 | 158 | } |