| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | #include <linux/linkage.h> | 
|  | 2 | #include <asm/assembler.h> | 
| George G. Davis | 3a1e501 | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 3 | #include "abort-macro.S" | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4 | /* | 
|  | 5 | * Function: v6_early_abort | 
|  | 6 | * | 
|  | 7 | * Params  : r2 = address of aborted instruction | 
|  | 8 | *         : r3 = saved SPSR | 
|  | 9 | * | 
|  | 10 | * Returns : r0 = address of abort | 
|  | 11 | *	   : r1 = FSR, bit 11 = write | 
|  | 12 | *	   : r2-r8 = corrupted | 
|  | 13 | *	   : r9 = preserved | 
|  | 14 | *	   : sp = pointer to registers | 
|  | 15 | * | 
|  | 16 | * Purpose : obtain information about current aborted instruction. | 
| George G. Davis | 3a1e501 | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 17 | * Note: we read user space.  This means we might cause a data | 
|  | 18 | * abort here if the I-TLB and D-TLB aren't seeing the same | 
|  | 19 | * picture.  Unfortunately, this does happen.  We live with it. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 20 | */ | 
|  | 21 | .align	5 | 
|  | 22 | ENTRY(v6_early_abort) | 
| Russell King | 7db44c7 | 2011-01-17 15:35:37 +0000 | [diff] [blame] | 23 | #ifdef CONFIG_CPU_V6 | 
| Seth Forshee | 25ef4a6 | 2009-03-02 22:39:36 +0100 | [diff] [blame] | 24 | sub	r1, sp, #4			@ Get unused stack location | 
|  | 25 | strex	r0, r1, [r1]			@ Clear the exclusive monitor | 
| Russell King | 7db44c7 | 2011-01-17 15:35:37 +0000 | [diff] [blame] | 26 | #elif defined(CONFIG_CPU_32v6K) | 
|  | 27 | clrex | 
| Catalin Marinas | 2c3a054 | 2005-10-02 22:34:35 +0100 | [diff] [blame] | 28 | #endif | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 | mrc	p15, 0, r1, c5, c0, 0		@ get FSR | 
|  | 30 | mrc	p15, 0, r0, c6, c0, 0		@ get FAR | 
| George G. Davis | 3a1e501 | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 31 | /* | 
| Catalin Marinas | fe68e68f | 2009-04-01 13:53:48 +0100 | [diff] [blame] | 32 | * Faulty SWP instruction on 1136 doesn't set bit 11 in DFSR (erratum 326103). | 
| George G. Davis | 3a1e501 | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 33 | * The test below covers all the write situations, including Java bytecodes | 
|  | 34 | */ | 
| Catalin Marinas | fe68e68f | 2009-04-01 13:53:48 +0100 | [diff] [blame] | 35 | bic	r1, r1, #1 << 11		@ clear bit 11 of FSR | 
| George G. Davis | 3a1e501 | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 36 | tst	r3, #PSR_J_BIT			@ Java? | 
|  | 37 | movne	pc, lr | 
|  | 38 | do_thumb_abort | 
|  | 39 | ldreq	r3, [r2]			@ read aborted ARM instruction | 
| Catalin Marinas | 2658485 | 2009-05-30 14:00:18 +0100 | [diff] [blame] | 40 | #ifdef CONFIG_CPU_ENDIAN_BE8 | 
|  | 41 | reveq	r3, r3 | 
|  | 42 | #endif | 
| George G. Davis | 3a1e501 | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 43 | do_ldrd_abort | 
|  | 44 | tst	r3, #1 << 20			@ L = 0 -> write | 
|  | 45 | orreq	r1, r1, #1 << 11		@ yes. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 46 | mov	pc, lr | 
|  | 47 |  | 
|  | 48 |  |