blob: a832019138f38eb03c1c38e7049fe4081fac2590 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/******************************************************************************
Avi Kivity56e82312009-08-12 15:04:37 +03002 * emulate.c
Avi Kivity6aa8b732006-12-10 02:21:36 -08003 *
4 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
5 *
6 * Copyright (c) 2005 Keir Fraser
7 *
8 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
Rusty Russelldcc07662007-07-17 23:16:56 +10009 * privileged instructions:
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Copyright (C) 2006 Qumranet
Avi Kivity221d0592010-05-23 18:37:00 +030012 * Copyright 2010 Red Hat, Inc. and/or its affilates.
Avi Kivity6aa8b732006-12-10 02:21:36 -080013 *
14 * Avi Kivity <avi@qumranet.com>
15 * Yaniv Kamay <yaniv@qumranet.com>
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 *
20 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
21 */
22
23#ifndef __KERNEL__
24#include <stdio.h>
25#include <stdint.h>
26#include <public/xen.h>
Mike Dayd77c26f2007-10-08 09:02:08 -040027#define DPRINTF(_f, _a ...) printf(_f , ## _a)
Avi Kivity6aa8b732006-12-10 02:21:36 -080028#else
Avi Kivityedf88412007-12-16 11:02:48 +020029#include <linux/kvm_host.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030030#include "kvm_cache_regs.h"
Avi Kivity6aa8b732006-12-10 02:21:36 -080031#define DPRINTF(x...) do {} while (0)
32#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -080033#include <linux/module.h>
Avi Kivity56e82312009-08-12 15:04:37 +030034#include <asm/kvm_emulate.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080035
Avi Kivity3eeb3282010-01-21 15:31:48 +020036#include "x86.h"
Gleb Natapov38ba30b2010-03-18 15:20:17 +020037#include "tss.h"
Andre Przywarae99f0502009-06-17 15:50:33 +020038
Avi Kivity6aa8b732006-12-10 02:21:36 -080039/*
40 * Opcode effective-address decode tables.
41 * Note that we only emulate instructions that have at least one memory
42 * operand (excluding implicit stack references). We assume that stack
43 * references and instruction fetches will never occur in special memory
44 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
45 * not be handled.
46 */
47
48/* Operand sizes: 8-bit operands or specified/overridden size. */
Avi Kivityab85b12b2010-07-29 15:11:49 +030049#define ByteOp (1<<0) /* 8-bit operands. */
Avi Kivity6aa8b732006-12-10 02:21:36 -080050/* Destination operand type. */
Avi Kivityab85b12b2010-07-29 15:11:49 +030051#define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
52#define DstReg (2<<1) /* Register operand. */
53#define DstMem (3<<1) /* Memory operand. */
54#define DstAcc (4<<1) /* Destination Accumulator */
55#define DstDI (5<<1) /* Destination is in ES:(E)DI */
56#define DstMem64 (6<<1) /* 64bit memory operand */
57#define DstMask (7<<1)
Avi Kivity6aa8b732006-12-10 02:21:36 -080058/* Source operand type. */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020059#define SrcNone (0<<4) /* No source operand. */
60#define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
61#define SrcReg (1<<4) /* Register operand. */
62#define SrcMem (2<<4) /* Memory operand. */
63#define SrcMem16 (3<<4) /* Memory operand (16-bit). */
64#define SrcMem32 (4<<4) /* Memory operand (32-bit). */
65#define SrcImm (5<<4) /* Immediate operand. */
66#define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
Guillaume Thouveninbfcadf82008-12-04 14:27:38 +010067#define SrcOne (7<<4) /* Implied '1' */
Gleb Natapov341de7e2009-04-12 13:36:41 +030068#define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
Avi Kivityc9eaf20f2009-05-18 16:13:45 +030069#define SrcImmU (9<<4) /* Immediate operand, unsigned */
Gleb Natapova682e352010-03-18 15:20:21 +020070#define SrcSI (0xa<<4) /* Source is in the DS:RSI */
Gleb Natapov414e6272010-04-28 19:15:26 +030071#define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
72#define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
Wei Yongjun5d55f292010-07-07 17:43:35 +080073#define SrcAcc (0xd<<4) /* Source Accumulator */
Gleb Natapov341de7e2009-04-12 13:36:41 +030074#define SrcMask (0xf<<4)
Avi Kivity6aa8b732006-12-10 02:21:36 -080075/* Generic ModRM decode. */
Gleb Natapov341de7e2009-04-12 13:36:41 +030076#define ModRM (1<<8)
Avi Kivity6aa8b732006-12-10 02:21:36 -080077/* Destination is only written; never read. */
Gleb Natapov341de7e2009-04-12 13:36:41 +030078#define Mov (1<<9)
79#define BitOp (1<<10)
80#define MemAbs (1<<11) /* Memory operand is absolute displacement */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020081#define String (1<<12) /* String instruction (rep capable) */
82#define Stack (1<<13) /* Stack instruction (push/pop) */
Avi Kivitye09d0822008-01-18 12:38:59 +020083#define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
84#define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
Mohammed Gamald8769fe2009-08-23 14:24:25 +030085/* Misc flags */
Avi Kivity047a4812010-07-26 14:37:47 +030086#define Undefined (1<<25) /* No Such Instruction */
Gleb Natapovd380a5e2010-02-10 14:21:36 +020087#define Lock (1<<26) /* lock prefix is allowed for the instruction */
Gleb Natapove92805a2010-02-10 14:21:35 +020088#define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
Mohammed Gamald8769fe2009-08-23 14:24:25 +030089#define No64 (1<<28)
Guillaume Thouvenin0dc8d102008-12-04 14:26:42 +010090/* Source 2 operand type */
91#define Src2None (0<<29)
92#define Src2CL (1<<29)
93#define Src2ImmByte (2<<29)
94#define Src2One (3<<29)
95#define Src2Mask (7<<29)
Avi Kivity6aa8b732006-12-10 02:21:36 -080096
Avi Kivityd0e53322010-07-29 15:11:54 +030097#define X2(x...) x, x
98#define X3(x...) X2(x), x
99#define X4(x...) X2(x), X2(x)
100#define X5(x...) X4(x), x
101#define X6(x...) X4(x), X2(x)
102#define X7(x...) X4(x), X3(x)
103#define X8(x...) X4(x), X4(x)
104#define X16(x...) X8(x), X8(x)
Avi Kivity83babbc2010-07-26 14:37:39 +0300105
Avi Kivityd65b1de2010-07-29 15:11:35 +0300106struct opcode {
107 u32 flags;
Avi Kivity120df892010-07-29 15:11:39 +0300108 union {
Avi Kivityef65c882010-07-29 15:11:51 +0300109 int (*execute)(struct x86_emulate_ctxt *ctxt);
Avi Kivity120df892010-07-29 15:11:39 +0300110 struct opcode *group;
111 struct group_dual *gdual;
112 } u;
113};
114
115struct group_dual {
116 struct opcode mod012[8];
117 struct opcode mod3[8];
Avi Kivityd65b1de2010-07-29 15:11:35 +0300118};
119
Avi Kivity6aa8b732006-12-10 02:21:36 -0800120/* EFLAGS bit definitions. */
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200121#define EFLG_ID (1<<21)
122#define EFLG_VIP (1<<20)
123#define EFLG_VIF (1<<19)
124#define EFLG_AC (1<<18)
Andre Przywarab1d86142009-06-17 15:50:32 +0200125#define EFLG_VM (1<<17)
126#define EFLG_RF (1<<16)
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200127#define EFLG_IOPL (3<<12)
128#define EFLG_NT (1<<14)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800129#define EFLG_OF (1<<11)
130#define EFLG_DF (1<<10)
Andre Przywarab1d86142009-06-17 15:50:32 +0200131#define EFLG_IF (1<<9)
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200132#define EFLG_TF (1<<8)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800133#define EFLG_SF (1<<7)
134#define EFLG_ZF (1<<6)
135#define EFLG_AF (1<<4)
136#define EFLG_PF (1<<2)
137#define EFLG_CF (1<<0)
138
Mohammed Gamal62bd4302010-07-28 12:38:40 +0300139#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
140#define EFLG_RESERVED_ONE_MASK 2
141
Avi Kivity6aa8b732006-12-10 02:21:36 -0800142/*
143 * Instruction emulation:
144 * Most instructions are emulated directly via a fragment of inline assembly
145 * code. This allows us to save/restore EFLAGS and thus very easily pick up
146 * any modified flags.
147 */
148
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800149#if defined(CONFIG_X86_64)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800150#define _LO32 "k" /* force 32-bit operand */
151#define _STK "%%rsp" /* stack pointer */
152#elif defined(__i386__)
153#define _LO32 "" /* force 32-bit operand */
154#define _STK "%%esp" /* stack pointer */
155#endif
156
157/*
158 * These EFLAGS bits are restored from saved value during emulation, and
159 * any changes are written back to the saved value after emulation.
160 */
161#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
162
163/* Before executing instruction: restore necessary bits in EFLAGS. */
Avi Kivitye934c9c2007-12-06 16:15:02 +0200164#define _PRE_EFLAGS(_sav, _msk, _tmp) \
165 /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
166 "movl %"_sav",%"_LO32 _tmp"; " \
167 "push %"_tmp"; " \
168 "push %"_tmp"; " \
169 "movl %"_msk",%"_LO32 _tmp"; " \
170 "andl %"_LO32 _tmp",("_STK"); " \
171 "pushf; " \
172 "notl %"_LO32 _tmp"; " \
173 "andl %"_LO32 _tmp",("_STK"); " \
174 "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
175 "pop %"_tmp"; " \
176 "orl %"_LO32 _tmp",("_STK"); " \
177 "popf; " \
178 "pop %"_sav"; "
Avi Kivity6aa8b732006-12-10 02:21:36 -0800179
180/* After executing instruction: write-back necessary bits in EFLAGS. */
181#define _POST_EFLAGS(_sav, _msk, _tmp) \
182 /* _sav |= EFLAGS & _msk; */ \
183 "pushf; " \
184 "pop %"_tmp"; " \
185 "andl %"_msk",%"_LO32 _tmp"; " \
186 "orl %"_LO32 _tmp",%"_sav"; "
187
Avi Kivitydda96d82008-11-26 15:14:10 +0200188#ifdef CONFIG_X86_64
189#define ON64(x) x
190#else
191#define ON64(x)
192#endif
193
Avi Kivity6b7ad612008-11-26 15:30:45 +0200194#define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
195 do { \
196 __asm__ __volatile__ ( \
197 _PRE_EFLAGS("0", "4", "2") \
198 _op _suffix " %"_x"3,%1; " \
199 _POST_EFLAGS("0", "4", "2") \
200 : "=m" (_eflags), "=m" ((_dst).val), \
201 "=&r" (_tmp) \
202 : _y ((_src).val), "i" (EFLAGS_MASK)); \
Avi Kivityf3fd92f2008-11-29 20:38:12 +0200203 } while (0)
Avi Kivity6b7ad612008-11-26 15:30:45 +0200204
205
Avi Kivity6aa8b732006-12-10 02:21:36 -0800206/* Raw emulation: instruction has two explicit operands. */
207#define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200208 do { \
209 unsigned long _tmp; \
210 \
211 switch ((_dst).bytes) { \
212 case 2: \
213 ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
214 break; \
215 case 4: \
216 ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
217 break; \
218 case 8: \
219 ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
220 break; \
221 } \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800222 } while (0)
223
224#define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
225 do { \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200226 unsigned long _tmp; \
Mike Dayd77c26f2007-10-08 09:02:08 -0400227 switch ((_dst).bytes) { \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800228 case 1: \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200229 ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800230 break; \
231 default: \
232 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
233 _wx, _wy, _lx, _ly, _qx, _qy); \
234 break; \
235 } \
236 } while (0)
237
238/* Source operand is byte-sized and may be restricted to just %cl. */
239#define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
240 __emulate_2op(_op, _src, _dst, _eflags, \
241 "b", "c", "b", "c", "b", "c", "b", "c")
242
243/* Source operand is byte, word, long or quad sized. */
244#define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
245 __emulate_2op(_op, _src, _dst, _eflags, \
246 "b", "q", "w", "r", _LO32, "r", "", "r")
247
248/* Source operand is word, long or quad sized. */
249#define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
250 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
251 "w", "r", _LO32, "r", "", "r")
252
Guillaume Thouvenind1752262008-12-04 14:29:00 +0100253/* Instruction has three operands and one operand is stored in ECX register */
254#define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
255 do { \
256 unsigned long _tmp; \
257 _type _clv = (_cl).val; \
258 _type _srcv = (_src).val; \
259 _type _dstv = (_dst).val; \
260 \
261 __asm__ __volatile__ ( \
262 _PRE_EFLAGS("0", "5", "2") \
263 _op _suffix " %4,%1 \n" \
264 _POST_EFLAGS("0", "5", "2") \
265 : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
266 : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
267 ); \
268 \
269 (_cl).val = (unsigned long) _clv; \
270 (_src).val = (unsigned long) _srcv; \
271 (_dst).val = (unsigned long) _dstv; \
272 } while (0)
273
274#define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
275 do { \
276 switch ((_dst).bytes) { \
277 case 2: \
278 __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
279 "w", unsigned short); \
280 break; \
281 case 4: \
282 __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
283 "l", unsigned int); \
284 break; \
285 case 8: \
286 ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
287 "q", unsigned long)); \
288 break; \
289 } \
290 } while (0)
291
Avi Kivitydda96d82008-11-26 15:14:10 +0200292#define __emulate_1op(_op, _dst, _eflags, _suffix) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800293 do { \
294 unsigned long _tmp; \
295 \
Avi Kivitydda96d82008-11-26 15:14:10 +0200296 __asm__ __volatile__ ( \
297 _PRE_EFLAGS("0", "3", "2") \
298 _op _suffix " %1; " \
299 _POST_EFLAGS("0", "3", "2") \
300 : "=m" (_eflags), "+m" ((_dst).val), \
301 "=&r" (_tmp) \
302 : "i" (EFLAGS_MASK)); \
303 } while (0)
304
305/* Instruction has only one explicit operand (no source operand). */
306#define emulate_1op(_op, _dst, _eflags) \
307 do { \
Mike Dayd77c26f2007-10-08 09:02:08 -0400308 switch ((_dst).bytes) { \
Avi Kivitydda96d82008-11-26 15:14:10 +0200309 case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
310 case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
311 case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
312 case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800313 } \
314 } while (0)
315
Avi Kivity6aa8b732006-12-10 02:21:36 -0800316/* Fetch next part of the instruction being emulated. */
317#define insn_fetch(_type, _size, _eip) \
318({ unsigned long _x; \
Avi Kivity62266862007-11-20 13:15:52 +0200319 rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
Gleb Natapovaf5b4f72010-03-15 16:38:30 +0200320 if (rc != X86EMUL_CONTINUE) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800321 goto done; \
322 (_eip) += (_size); \
323 (_type)_x; \
324})
325
Gleb Natapov414e6272010-04-28 19:15:26 +0300326#define insn_fetch_arr(_arr, _size, _eip) \
327({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
328 if (rc != X86EMUL_CONTINUE) \
329 goto done; \
330 (_eip) += (_size); \
331})
332
Harvey Harrisonddcb2882008-02-18 11:12:48 -0800333static inline unsigned long ad_mask(struct decode_cache *c)
334{
335 return (1UL << (c->ad_bytes << 3)) - 1;
336}
337
Avi Kivity6aa8b732006-12-10 02:21:36 -0800338/* Access/update address held in a register, based on addressing mode. */
Harvey Harrisone4706772008-02-19 07:40:38 -0800339static inline unsigned long
340address_mask(struct decode_cache *c, unsigned long reg)
341{
342 if (c->ad_bytes == sizeof(unsigned long))
343 return reg;
344 else
345 return reg & ad_mask(c);
346}
347
348static inline unsigned long
349register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
350{
351 return base + address_mask(c, reg);
352}
353
Harvey Harrison7a9572752008-02-19 07:40:41 -0800354static inline void
355register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
356{
357 if (c->ad_bytes == sizeof(unsigned long))
358 *reg += inc;
359 else
360 *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
361}
Avi Kivity6aa8b732006-12-10 02:21:36 -0800362
Harvey Harrison7a9572752008-02-19 07:40:41 -0800363static inline void jmp_rel(struct decode_cache *c, int rel)
364{
365 register_address_increment(c, &c->eip, rel);
366}
Nitin A Kamble098c9372007-08-19 11:00:36 +0300367
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300368static void set_seg_override(struct decode_cache *c, int seg)
369{
370 c->has_seg_override = true;
371 c->seg_override = seg;
372}
373
Gleb Natapov79168fd2010-04-28 19:15:30 +0300374static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
375 struct x86_emulate_ops *ops, int seg)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300376{
377 if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
378 return 0;
379
Gleb Natapov79168fd2010-04-28 19:15:30 +0300380 return ops->get_cached_segment_base(seg, ctxt->vcpu);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300381}
382
383static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +0300384 struct x86_emulate_ops *ops,
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300385 struct decode_cache *c)
386{
387 if (!c->has_seg_override)
388 return 0;
389
Gleb Natapov79168fd2010-04-28 19:15:30 +0300390 return seg_base(ctxt, ops, c->seg_override);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300391}
392
Gleb Natapov79168fd2010-04-28 19:15:30 +0300393static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
394 struct x86_emulate_ops *ops)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300395{
Gleb Natapov79168fd2010-04-28 19:15:30 +0300396 return seg_base(ctxt, ops, VCPU_SREG_ES);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300397}
398
Gleb Natapov79168fd2010-04-28 19:15:30 +0300399static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
400 struct x86_emulate_ops *ops)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300401{
Gleb Natapov79168fd2010-04-28 19:15:30 +0300402 return seg_base(ctxt, ops, VCPU_SREG_SS);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300403}
404
Gleb Natapov54b84862010-04-28 19:15:44 +0300405static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
406 u32 error, bool valid)
407{
408 ctxt->exception = vec;
409 ctxt->error_code = error;
410 ctxt->error_code_valid = valid;
411 ctxt->restart = false;
412}
413
414static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
415{
416 emulate_exception(ctxt, GP_VECTOR, err, true);
417}
418
419static void emulate_pf(struct x86_emulate_ctxt *ctxt, unsigned long addr,
420 int err)
421{
422 ctxt->cr2 = addr;
423 emulate_exception(ctxt, PF_VECTOR, err, true);
424}
425
426static void emulate_ud(struct x86_emulate_ctxt *ctxt)
427{
428 emulate_exception(ctxt, UD_VECTOR, 0, false);
429}
430
431static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
432{
433 emulate_exception(ctxt, TS_VECTOR, err, true);
434}
435
Avi Kivity62266862007-11-20 13:15:52 +0200436static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
437 struct x86_emulate_ops *ops,
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300438 unsigned long eip, u8 *dest)
Avi Kivity62266862007-11-20 13:15:52 +0200439{
440 struct fetch_cache *fc = &ctxt->decode.fetch;
441 int rc;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300442 int size, cur_size;
Avi Kivity62266862007-11-20 13:15:52 +0200443
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300444 if (eip == fc->end) {
445 cur_size = fc->end - fc->start;
446 size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
447 rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
448 size, ctxt->vcpu, NULL);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900449 if (rc != X86EMUL_CONTINUE)
Avi Kivity62266862007-11-20 13:15:52 +0200450 return rc;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300451 fc->end += size;
Avi Kivity62266862007-11-20 13:15:52 +0200452 }
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300453 *dest = fc->data[eip - fc->start];
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900454 return X86EMUL_CONTINUE;
Avi Kivity62266862007-11-20 13:15:52 +0200455}
456
457static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
458 struct x86_emulate_ops *ops,
459 unsigned long eip, void *dest, unsigned size)
460{
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900461 int rc;
Avi Kivity62266862007-11-20 13:15:52 +0200462
Avi Kivityeb3c79e2009-11-24 15:20:15 +0200463 /* x86 instructions are limited to 15 bytes. */
Gleb Natapov063db062010-03-18 15:20:06 +0200464 if (eip + size - ctxt->eip > 15)
Avi Kivityeb3c79e2009-11-24 15:20:15 +0200465 return X86EMUL_UNHANDLEABLE;
Avi Kivity62266862007-11-20 13:15:52 +0200466 while (size--) {
467 rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900468 if (rc != X86EMUL_CONTINUE)
Avi Kivity62266862007-11-20 13:15:52 +0200469 return rc;
470 }
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900471 return X86EMUL_CONTINUE;
Avi Kivity62266862007-11-20 13:15:52 +0200472}
473
Rusty Russell1e3c5cb2007-07-17 23:16:11 +1000474/*
475 * Given the 'reg' portion of a ModRM byte, and a register block, return a
476 * pointer into the block that addresses the relevant register.
477 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
478 */
479static void *decode_register(u8 modrm_reg, unsigned long *regs,
480 int highbyte_regs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800481{
482 void *p;
483
484 p = &regs[modrm_reg];
485 if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
486 p = (unsigned char *)&regs[modrm_reg & 3] + 1;
487 return p;
488}
489
490static int read_descriptor(struct x86_emulate_ctxt *ctxt,
491 struct x86_emulate_ops *ops,
Avi Kivity1a6440aef2010-08-01 12:35:10 +0300492 ulong addr,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800493 u16 *size, unsigned long *address, int op_bytes)
494{
495 int rc;
496
497 if (op_bytes == 2)
498 op_bytes = 3;
499 *address = 0;
Avi Kivity1a6440aef2010-08-01 12:35:10 +0300500 rc = ops->read_std(addr, (unsigned long *)size, 2, ctxt->vcpu, NULL);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +0900501 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800502 return rc;
Avi Kivity1a6440aef2010-08-01 12:35:10 +0300503 rc = ops->read_std(addr + 2, address, op_bytes, ctxt->vcpu, NULL);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800504 return rc;
505}
506
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +0300507static int test_cc(unsigned int condition, unsigned int flags)
508{
509 int rc = 0;
510
511 switch ((condition & 15) >> 1) {
512 case 0: /* o */
513 rc |= (flags & EFLG_OF);
514 break;
515 case 1: /* b/c/nae */
516 rc |= (flags & EFLG_CF);
517 break;
518 case 2: /* z/e */
519 rc |= (flags & EFLG_ZF);
520 break;
521 case 3: /* be/na */
522 rc |= (flags & (EFLG_CF|EFLG_ZF));
523 break;
524 case 4: /* s */
525 rc |= (flags & EFLG_SF);
526 break;
527 case 5: /* p/pe */
528 rc |= (flags & EFLG_PF);
529 break;
530 case 7: /* le/ng */
531 rc |= (flags & EFLG_ZF);
532 /* fall through */
533 case 6: /* l/nge */
534 rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
535 break;
536 }
537
538 /* Odd condition identifiers (lsb == 1) have inverted sense. */
539 return (!!rc ^ (condition & 1));
540}
541
Avi Kivity91ff3cb2010-08-01 12:53:09 +0300542static void fetch_register_operand(struct operand *op)
543{
544 switch (op->bytes) {
545 case 1:
546 op->val = *(u8 *)op->addr.reg;
547 break;
548 case 2:
549 op->val = *(u16 *)op->addr.reg;
550 break;
551 case 4:
552 op->val = *(u32 *)op->addr.reg;
553 break;
554 case 8:
555 op->val = *(u64 *)op->addr.reg;
556 break;
557 }
558}
559
Avi Kivity3c118e22007-10-31 10:27:04 +0200560static void decode_register_operand(struct operand *op,
561 struct decode_cache *c,
Avi Kivity3c118e22007-10-31 10:27:04 +0200562 int inhibit_bytereg)
563{
Avi Kivity33615aa2007-10-31 11:15:56 +0200564 unsigned reg = c->modrm_reg;
Avi Kivity9f1ef3f2007-10-31 11:21:06 +0200565 int highbyte_regs = c->rex_prefix == 0;
Avi Kivity33615aa2007-10-31 11:15:56 +0200566
567 if (!(c->d & ModRM))
568 reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
Avi Kivity3c118e22007-10-31 10:27:04 +0200569 op->type = OP_REG;
570 if ((c->d & ByteOp) && !inhibit_bytereg) {
Avi Kivity1a6440aef2010-08-01 12:35:10 +0300571 op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
Avi Kivity3c118e22007-10-31 10:27:04 +0200572 op->bytes = 1;
573 } else {
Avi Kivity1a6440aef2010-08-01 12:35:10 +0300574 op->addr.reg = decode_register(reg, c->regs, 0);
Avi Kivity3c118e22007-10-31 10:27:04 +0200575 op->bytes = c->op_bytes;
Avi Kivity3c118e22007-10-31 10:27:04 +0200576 }
Avi Kivity91ff3cb2010-08-01 12:53:09 +0300577 fetch_register_operand(op);
Avi Kivity3c118e22007-10-31 10:27:04 +0200578 op->orig_val = op->val;
579}
580
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200581static int decode_modrm(struct x86_emulate_ctxt *ctxt,
582 struct x86_emulate_ops *ops)
583{
584 struct decode_cache *c = &ctxt->decode;
585 u8 sib;
Avi Kivityf5b4edc2008-06-15 22:09:11 -0700586 int index_reg = 0, base_reg = 0, scale;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900587 int rc = X86EMUL_CONTINUE;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200588
589 if (c->rex_prefix) {
590 c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
591 index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
592 c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
593 }
594
595 c->modrm = insn_fetch(u8, 1, c->eip);
596 c->modrm_mod |= (c->modrm & 0xc0) >> 6;
597 c->modrm_reg |= (c->modrm & 0x38) >> 3;
598 c->modrm_rm |= (c->modrm & 0x07);
599 c->modrm_ea = 0;
Avi Kivity09ee57c2010-08-01 12:07:29 +0300600 c->modrm_seg = VCPU_SREG_DS;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200601
602 if (c->modrm_mod == 3) {
Avi Kivity107d6d22008-05-05 14:58:26 +0300603 c->modrm_ptr = decode_register(c->modrm_rm,
604 c->regs, c->d & ByteOp);
605 c->modrm_val = *(unsigned long *)c->modrm_ptr;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200606 return rc;
607 }
608
609 if (c->ad_bytes == 2) {
610 unsigned bx = c->regs[VCPU_REGS_RBX];
611 unsigned bp = c->regs[VCPU_REGS_RBP];
612 unsigned si = c->regs[VCPU_REGS_RSI];
613 unsigned di = c->regs[VCPU_REGS_RDI];
614
615 /* 16-bit ModR/M decode. */
616 switch (c->modrm_mod) {
617 case 0:
618 if (c->modrm_rm == 6)
619 c->modrm_ea += insn_fetch(u16, 2, c->eip);
620 break;
621 case 1:
622 c->modrm_ea += insn_fetch(s8, 1, c->eip);
623 break;
624 case 2:
625 c->modrm_ea += insn_fetch(u16, 2, c->eip);
626 break;
627 }
628 switch (c->modrm_rm) {
629 case 0:
630 c->modrm_ea += bx + si;
631 break;
632 case 1:
633 c->modrm_ea += bx + di;
634 break;
635 case 2:
636 c->modrm_ea += bp + si;
637 break;
638 case 3:
639 c->modrm_ea += bp + di;
640 break;
641 case 4:
642 c->modrm_ea += si;
643 break;
644 case 5:
645 c->modrm_ea += di;
646 break;
647 case 6:
648 if (c->modrm_mod != 0)
649 c->modrm_ea += bp;
650 break;
651 case 7:
652 c->modrm_ea += bx;
653 break;
654 }
655 if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
656 (c->modrm_rm == 6 && c->modrm_mod != 0))
Avi Kivity09ee57c2010-08-01 12:07:29 +0300657 c->modrm_seg = VCPU_SREG_SS;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200658 c->modrm_ea = (u16)c->modrm_ea;
659 } else {
660 /* 32/64-bit ModR/M decode. */
Avi Kivity84411d82008-06-15 21:53:26 -0700661 if ((c->modrm_rm & 7) == 4) {
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200662 sib = insn_fetch(u8, 1, c->eip);
663 index_reg |= (sib >> 3) & 7;
664 base_reg |= sib & 7;
665 scale = sib >> 6;
666
Avi Kivitydc71d0f2008-06-15 21:23:17 -0700667 if ((base_reg & 7) == 5 && c->modrm_mod == 0)
668 c->modrm_ea += insn_fetch(s32, 4, c->eip);
669 else
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200670 c->modrm_ea += c->regs[base_reg];
Avi Kivitydc71d0f2008-06-15 21:23:17 -0700671 if (index_reg != 4)
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200672 c->modrm_ea += c->regs[index_reg] << scale;
Avi Kivity84411d82008-06-15 21:53:26 -0700673 } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
674 if (ctxt->mode == X86EMUL_MODE_PROT64)
Avi Kivityf5b4edc2008-06-15 22:09:11 -0700675 c->rip_relative = 1;
Avi Kivity84411d82008-06-15 21:53:26 -0700676 } else
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200677 c->modrm_ea += c->regs[c->modrm_rm];
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200678 switch (c->modrm_mod) {
679 case 0:
680 if (c->modrm_rm == 5)
681 c->modrm_ea += insn_fetch(s32, 4, c->eip);
682 break;
683 case 1:
684 c->modrm_ea += insn_fetch(s8, 1, c->eip);
685 break;
686 case 2:
687 c->modrm_ea += insn_fetch(s32, 4, c->eip);
688 break;
689 }
690 }
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200691done:
692 return rc;
693}
694
695static int decode_abs(struct x86_emulate_ctxt *ctxt,
696 struct x86_emulate_ops *ops)
697{
698 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900699 int rc = X86EMUL_CONTINUE;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200700
701 switch (c->ad_bytes) {
702 case 2:
703 c->modrm_ea = insn_fetch(u16, 2, c->eip);
704 break;
705 case 4:
706 c->modrm_ea = insn_fetch(u32, 4, c->eip);
707 break;
708 case 8:
709 c->modrm_ea = insn_fetch(u64, 8, c->eip);
710 break;
711 }
712done:
713 return rc;
714}
715
Gleb Natapov9de41572010-04-28 19:15:22 +0300716static int read_emulated(struct x86_emulate_ctxt *ctxt,
717 struct x86_emulate_ops *ops,
718 unsigned long addr, void *dest, unsigned size)
719{
720 int rc;
721 struct read_cache *mc = &ctxt->decode.mem_read;
Gleb Natapov8fe681e2010-04-28 19:15:37 +0300722 u32 err;
Gleb Natapov9de41572010-04-28 19:15:22 +0300723
724 while (size) {
725 int n = min(size, 8u);
726 size -= n;
727 if (mc->pos < mc->end)
728 goto read_cached;
729
Gleb Natapov8fe681e2010-04-28 19:15:37 +0300730 rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
731 ctxt->vcpu);
732 if (rc == X86EMUL_PROPAGATE_FAULT)
Gleb Natapov54b84862010-04-28 19:15:44 +0300733 emulate_pf(ctxt, addr, err);
Gleb Natapov9de41572010-04-28 19:15:22 +0300734 if (rc != X86EMUL_CONTINUE)
735 return rc;
736 mc->end += n;
737
738 read_cached:
739 memcpy(dest, mc->data + mc->pos, n);
740 mc->pos += n;
741 dest += n;
742 addr += n;
743 }
744 return X86EMUL_CONTINUE;
745}
746
Gleb Natapov7b262e92010-03-18 15:20:27 +0200747static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
748 struct x86_emulate_ops *ops,
749 unsigned int size, unsigned short port,
750 void *dest)
751{
752 struct read_cache *rc = &ctxt->decode.io_read;
753
754 if (rc->pos == rc->end) { /* refill pio read ahead */
755 struct decode_cache *c = &ctxt->decode;
756 unsigned int in_page, n;
757 unsigned int count = c->rep_prefix ?
758 address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
759 in_page = (ctxt->eflags & EFLG_DF) ?
760 offset_in_page(c->regs[VCPU_REGS_RDI]) :
761 PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
762 n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
763 count);
764 if (n == 0)
765 n = 1;
766 rc->pos = rc->end = 0;
767 if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
768 return 0;
769 rc->end = n * size;
770 }
771
772 memcpy(dest, rc->data + rc->pos, size);
773 rc->pos += size;
774 return 1;
775}
776
Gleb Natapov38ba30b2010-03-18 15:20:17 +0200777static u32 desc_limit_scaled(struct desc_struct *desc)
778{
779 u32 limit = get_desc_limit(desc);
780
781 return desc->g ? (limit << 12) | 0xfff : limit;
782}
783
784static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
785 struct x86_emulate_ops *ops,
786 u16 selector, struct desc_ptr *dt)
787{
788 if (selector & 1 << 2) {
789 struct desc_struct desc;
790 memset (dt, 0, sizeof *dt);
791 if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
792 return;
793
794 dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
795 dt->address = get_desc_base(&desc);
796 } else
797 ops->get_gdt(dt, ctxt->vcpu);
798}
799
800/* allowed just for 8 bytes segments */
801static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
802 struct x86_emulate_ops *ops,
803 u16 selector, struct desc_struct *desc)
804{
805 struct desc_ptr dt;
806 u16 index = selector >> 3;
807 int ret;
808 u32 err;
809 ulong addr;
810
811 get_descriptor_table_ptr(ctxt, ops, selector, &dt);
812
813 if (dt.size < index * 8 + 7) {
Gleb Natapov54b84862010-04-28 19:15:44 +0300814 emulate_gp(ctxt, selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +0200815 return X86EMUL_PROPAGATE_FAULT;
816 }
817 addr = dt.address + index * 8;
818 ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
819 if (ret == X86EMUL_PROPAGATE_FAULT)
Gleb Natapov54b84862010-04-28 19:15:44 +0300820 emulate_pf(ctxt, addr, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +0200821
822 return ret;
823}
824
825/* allowed just for 8 bytes segments */
826static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
827 struct x86_emulate_ops *ops,
828 u16 selector, struct desc_struct *desc)
829{
830 struct desc_ptr dt;
831 u16 index = selector >> 3;
832 u32 err;
833 ulong addr;
834 int ret;
835
836 get_descriptor_table_ptr(ctxt, ops, selector, &dt);
837
838 if (dt.size < index * 8 + 7) {
Gleb Natapov54b84862010-04-28 19:15:44 +0300839 emulate_gp(ctxt, selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +0200840 return X86EMUL_PROPAGATE_FAULT;
841 }
842
843 addr = dt.address + index * 8;
844 ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
845 if (ret == X86EMUL_PROPAGATE_FAULT)
Gleb Natapov54b84862010-04-28 19:15:44 +0300846 emulate_pf(ctxt, addr, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +0200847
848 return ret;
849}
850
851static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
852 struct x86_emulate_ops *ops,
853 u16 selector, int seg)
854{
855 struct desc_struct seg_desc;
856 u8 dpl, rpl, cpl;
857 unsigned err_vec = GP_VECTOR;
858 u32 err_code = 0;
859 bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
860 int ret;
861
862 memset(&seg_desc, 0, sizeof seg_desc);
863
864 if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
865 || ctxt->mode == X86EMUL_MODE_REAL) {
866 /* set real mode segment descriptor */
867 set_desc_base(&seg_desc, selector << 4);
868 set_desc_limit(&seg_desc, 0xffff);
869 seg_desc.type = 3;
870 seg_desc.p = 1;
871 seg_desc.s = 1;
872 goto load;
873 }
874
875 /* NULL selector is not valid for TR, CS and SS */
876 if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
877 && null_selector)
878 goto exception;
879
880 /* TR should be in GDT only */
881 if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
882 goto exception;
883
884 if (null_selector) /* for NULL selector skip all following checks */
885 goto load;
886
887 ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
888 if (ret != X86EMUL_CONTINUE)
889 return ret;
890
891 err_code = selector & 0xfffc;
892 err_vec = GP_VECTOR;
893
894 /* can't load system descriptor into segment selecor */
895 if (seg <= VCPU_SREG_GS && !seg_desc.s)
896 goto exception;
897
898 if (!seg_desc.p) {
899 err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
900 goto exception;
901 }
902
903 rpl = selector & 3;
904 dpl = seg_desc.dpl;
905 cpl = ops->cpl(ctxt->vcpu);
906
907 switch (seg) {
908 case VCPU_SREG_SS:
909 /*
910 * segment is not a writable data segment or segment
911 * selector's RPL != CPL or segment selector's RPL != CPL
912 */
913 if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
914 goto exception;
915 break;
916 case VCPU_SREG_CS:
917 if (!(seg_desc.type & 8))
918 goto exception;
919
920 if (seg_desc.type & 4) {
921 /* conforming */
922 if (dpl > cpl)
923 goto exception;
924 } else {
925 /* nonconforming */
926 if (rpl > cpl || dpl != cpl)
927 goto exception;
928 }
929 /* CS(RPL) <- CPL */
930 selector = (selector & 0xfffc) | cpl;
931 break;
932 case VCPU_SREG_TR:
933 if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
934 goto exception;
935 break;
936 case VCPU_SREG_LDTR:
937 if (seg_desc.s || seg_desc.type != 2)
938 goto exception;
939 break;
940 default: /* DS, ES, FS, or GS */
941 /*
942 * segment is not a data or readable code segment or
943 * ((segment is a data or nonconforming code segment)
944 * and (both RPL and CPL > DPL))
945 */
946 if ((seg_desc.type & 0xa) == 0x8 ||
947 (((seg_desc.type & 0xc) != 0xc) &&
948 (rpl > dpl && cpl > dpl)))
949 goto exception;
950 break;
951 }
952
953 if (seg_desc.s) {
954 /* mark segment as accessed */
955 seg_desc.type |= 1;
956 ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
957 if (ret != X86EMUL_CONTINUE)
958 return ret;
959 }
960load:
961 ops->set_segment_selector(selector, seg, ctxt->vcpu);
962 ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
963 return X86EMUL_CONTINUE;
964exception:
Gleb Natapov54b84862010-04-28 19:15:44 +0300965 emulate_exception(ctxt, err_vec, err_code, true);
Gleb Natapov38ba30b2010-03-18 15:20:17 +0200966 return X86EMUL_PROPAGATE_FAULT;
967}
968
Wei Yongjunc37eda12010-06-15 09:03:33 +0800969static inline int writeback(struct x86_emulate_ctxt *ctxt,
970 struct x86_emulate_ops *ops)
971{
972 int rc;
973 struct decode_cache *c = &ctxt->decode;
974 u32 err;
975
976 switch (c->dst.type) {
977 case OP_REG:
978 /* The 4-byte case *is* correct:
979 * in 64-bit mode we zero-extend.
980 */
981 switch (c->dst.bytes) {
982 case 1:
Avi Kivity1a6440aef2010-08-01 12:35:10 +0300983 *(u8 *)c->dst.addr.reg = (u8)c->dst.val;
Wei Yongjunc37eda12010-06-15 09:03:33 +0800984 break;
985 case 2:
Avi Kivity1a6440aef2010-08-01 12:35:10 +0300986 *(u16 *)c->dst.addr.reg = (u16)c->dst.val;
Wei Yongjunc37eda12010-06-15 09:03:33 +0800987 break;
988 case 4:
Avi Kivity1a6440aef2010-08-01 12:35:10 +0300989 *c->dst.addr.reg = (u32)c->dst.val;
Wei Yongjunc37eda12010-06-15 09:03:33 +0800990 break; /* 64b: zero-ext */
991 case 8:
Avi Kivity1a6440aef2010-08-01 12:35:10 +0300992 *c->dst.addr.reg = c->dst.val;
Wei Yongjunc37eda12010-06-15 09:03:33 +0800993 break;
994 }
995 break;
996 case OP_MEM:
997 if (c->lock_prefix)
998 rc = ops->cmpxchg_emulated(
Avi Kivity1a6440aef2010-08-01 12:35:10 +0300999 c->dst.addr.mem,
Wei Yongjunc37eda12010-06-15 09:03:33 +08001000 &c->dst.orig_val,
1001 &c->dst.val,
1002 c->dst.bytes,
1003 &err,
1004 ctxt->vcpu);
1005 else
1006 rc = ops->write_emulated(
Avi Kivity1a6440aef2010-08-01 12:35:10 +03001007 c->dst.addr.mem,
Wei Yongjunc37eda12010-06-15 09:03:33 +08001008 &c->dst.val,
1009 c->dst.bytes,
1010 &err,
1011 ctxt->vcpu);
1012 if (rc == X86EMUL_PROPAGATE_FAULT)
Avi Kivity1a6440aef2010-08-01 12:35:10 +03001013 emulate_pf(ctxt, c->dst.addr.mem, err);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001014 if (rc != X86EMUL_CONTINUE)
1015 return rc;
1016 break;
1017 case OP_NONE:
1018 /* no writeback */
1019 break;
1020 default:
1021 break;
1022 }
1023 return X86EMUL_CONTINUE;
1024}
1025
Gleb Natapov79168fd2010-04-28 19:15:30 +03001026static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
1027 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001028{
1029 struct decode_cache *c = &ctxt->decode;
1030
1031 c->dst.type = OP_MEM;
1032 c->dst.bytes = c->op_bytes;
1033 c->dst.val = c->src.val;
Harvey Harrison7a9572752008-02-19 07:40:41 -08001034 register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
Avi Kivity1a6440aef2010-08-01 12:35:10 +03001035 c->dst.addr.mem = register_address(c, ss_base(ctxt, ops),
1036 c->regs[VCPU_REGS_RSP]);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001037}
1038
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001039static int emulate_pop(struct x86_emulate_ctxt *ctxt,
Avi Kivity350f69d2009-01-05 11:12:40 +02001040 struct x86_emulate_ops *ops,
1041 void *dest, int len)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001042{
1043 struct decode_cache *c = &ctxt->decode;
1044 int rc;
1045
Gleb Natapov79168fd2010-04-28 19:15:30 +03001046 rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
Gleb Natapov9de41572010-04-28 19:15:22 +03001047 c->regs[VCPU_REGS_RSP]),
1048 dest, len);
Takuya Yoshikawab60d5132010-01-20 16:47:21 +09001049 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001050 return rc;
1051
Avi Kivity350f69d2009-01-05 11:12:40 +02001052 register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001053 return rc;
1054}
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001055
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001056static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1057 struct x86_emulate_ops *ops,
1058 void *dest, int len)
1059{
1060 int rc;
1061 unsigned long val, change_mask;
1062 int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
Gleb Natapov9c537242010-03-18 15:20:05 +02001063 int cpl = ops->cpl(ctxt->vcpu);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001064
1065 rc = emulate_pop(ctxt, ops, &val, len);
1066 if (rc != X86EMUL_CONTINUE)
1067 return rc;
1068
1069 change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
1070 | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1071
1072 switch(ctxt->mode) {
1073 case X86EMUL_MODE_PROT64:
1074 case X86EMUL_MODE_PROT32:
1075 case X86EMUL_MODE_PROT16:
1076 if (cpl == 0)
1077 change_mask |= EFLG_IOPL;
1078 if (cpl <= iopl)
1079 change_mask |= EFLG_IF;
1080 break;
1081 case X86EMUL_MODE_VM86:
1082 if (iopl < 3) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001083 emulate_gp(ctxt, 0);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001084 return X86EMUL_PROPAGATE_FAULT;
1085 }
1086 change_mask |= EFLG_IF;
1087 break;
1088 default: /* real mode */
1089 change_mask |= (EFLG_IOPL | EFLG_IF);
1090 break;
1091 }
1092
1093 *(unsigned long *)dest =
1094 (ctxt->eflags & ~change_mask) | (val & change_mask);
1095
1096 return rc;
1097}
1098
Gleb Natapov79168fd2010-04-28 19:15:30 +03001099static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
1100 struct x86_emulate_ops *ops, int seg)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001101{
1102 struct decode_cache *c = &ctxt->decode;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001103
Gleb Natapov79168fd2010-04-28 19:15:30 +03001104 c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001105
Gleb Natapov79168fd2010-04-28 19:15:30 +03001106 emulate_push(ctxt, ops);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001107}
1108
1109static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
1110 struct x86_emulate_ops *ops, int seg)
1111{
1112 struct decode_cache *c = &ctxt->decode;
1113 unsigned long selector;
1114 int rc;
1115
1116 rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001117 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001118 return rc;
1119
Gleb Natapov2e873022010-03-18 15:20:18 +02001120 rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001121 return rc;
1122}
1123
Wei Yongjunc37eda12010-06-15 09:03:33 +08001124static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +03001125 struct x86_emulate_ops *ops)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001126{
1127 struct decode_cache *c = &ctxt->decode;
1128 unsigned long old_esp = c->regs[VCPU_REGS_RSP];
Wei Yongjunc37eda12010-06-15 09:03:33 +08001129 int rc = X86EMUL_CONTINUE;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001130 int reg = VCPU_REGS_RAX;
1131
1132 while (reg <= VCPU_REGS_RDI) {
1133 (reg == VCPU_REGS_RSP) ?
1134 (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
1135
Gleb Natapov79168fd2010-04-28 19:15:30 +03001136 emulate_push(ctxt, ops);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001137
1138 rc = writeback(ctxt, ops);
1139 if (rc != X86EMUL_CONTINUE)
1140 return rc;
1141
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001142 ++reg;
1143 }
Wei Yongjunc37eda12010-06-15 09:03:33 +08001144
1145 /* Disable writeback. */
1146 c->dst.type = OP_NONE;
1147
1148 return rc;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001149}
1150
1151static int emulate_popa(struct x86_emulate_ctxt *ctxt,
1152 struct x86_emulate_ops *ops)
1153{
1154 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001155 int rc = X86EMUL_CONTINUE;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001156 int reg = VCPU_REGS_RDI;
1157
1158 while (reg >= VCPU_REGS_RAX) {
1159 if (reg == VCPU_REGS_RSP) {
1160 register_address_increment(c, &c->regs[VCPU_REGS_RSP],
1161 c->op_bytes);
1162 --reg;
1163 }
1164
1165 rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001166 if (rc != X86EMUL_CONTINUE)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001167 break;
1168 --reg;
1169 }
1170 return rc;
1171}
1172
Mohammed Gamal62bd4302010-07-28 12:38:40 +03001173static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
1174 struct x86_emulate_ops *ops)
1175{
1176 struct decode_cache *c = &ctxt->decode;
1177 int rc = X86EMUL_CONTINUE;
1178 unsigned long temp_eip = 0;
1179 unsigned long temp_eflags = 0;
1180 unsigned long cs = 0;
1181 unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
1182 EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
1183 EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
1184 unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
1185
1186 /* TODO: Add stack limit check */
1187
1188 rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
1189
1190 if (rc != X86EMUL_CONTINUE)
1191 return rc;
1192
1193 if (temp_eip & ~0xffff) {
1194 emulate_gp(ctxt, 0);
1195 return X86EMUL_PROPAGATE_FAULT;
1196 }
1197
1198 rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
1199
1200 if (rc != X86EMUL_CONTINUE)
1201 return rc;
1202
1203 rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
1204
1205 if (rc != X86EMUL_CONTINUE)
1206 return rc;
1207
1208 rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
1209
1210 if (rc != X86EMUL_CONTINUE)
1211 return rc;
1212
1213 c->eip = temp_eip;
1214
1215
1216 if (c->op_bytes == 4)
1217 ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
1218 else if (c->op_bytes == 2) {
1219 ctxt->eflags &= ~0xffff;
1220 ctxt->eflags |= temp_eflags;
1221 }
1222
1223 ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
1224 ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
1225
1226 return rc;
1227}
1228
1229static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
1230 struct x86_emulate_ops* ops)
1231{
1232 switch(ctxt->mode) {
1233 case X86EMUL_MODE_REAL:
1234 return emulate_iret_real(ctxt, ops);
1235 case X86EMUL_MODE_VM86:
1236 case X86EMUL_MODE_PROT16:
1237 case X86EMUL_MODE_PROT32:
1238 case X86EMUL_MODE_PROT64:
1239 default:
1240 /* iret from protected mode unimplemented yet */
1241 return X86EMUL_UNHANDLEABLE;
1242 }
1243}
1244
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001245static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
1246 struct x86_emulate_ops *ops)
1247{
1248 struct decode_cache *c = &ctxt->decode;
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001249
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001250 return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001251}
1252
Laurent Vivier05f086f2007-09-24 11:10:55 +02001253static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001254{
Laurent Vivier05f086f2007-09-24 11:10:55 +02001255 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001256 switch (c->modrm_reg) {
1257 case 0: /* rol */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001258 emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001259 break;
1260 case 1: /* ror */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001261 emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001262 break;
1263 case 2: /* rcl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001264 emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001265 break;
1266 case 3: /* rcr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001267 emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001268 break;
1269 case 4: /* sal/shl */
1270 case 6: /* sal/shl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001271 emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001272 break;
1273 case 5: /* shr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001274 emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001275 break;
1276 case 7: /* sar */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001277 emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001278 break;
1279 }
1280}
1281
1282static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
Laurent Vivier05f086f2007-09-24 11:10:55 +02001283 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001284{
1285 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001286
1287 switch (c->modrm_reg) {
1288 case 0 ... 1: /* test */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001289 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001290 break;
1291 case 2: /* not */
1292 c->dst.val = ~c->dst.val;
1293 break;
1294 case 3: /* neg */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001295 emulate_1op("neg", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001296 break;
1297 default:
Gleb Natapovaca06a82010-03-18 15:20:15 +02001298 return 0;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001299 }
Gleb Natapovaca06a82010-03-18 15:20:15 +02001300 return 1;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001301}
1302
1303static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
Laurent Viviera01af5e2007-09-24 11:10:56 +02001304 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001305{
1306 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001307
1308 switch (c->modrm_reg) {
1309 case 0: /* inc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001310 emulate_1op("inc", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001311 break;
1312 case 1: /* dec */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001313 emulate_1op("dec", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001314 break;
Mohammed Gamald19292e2008-09-08 21:47:19 +03001315 case 2: /* call near abs */ {
1316 long int old_eip;
1317 old_eip = c->eip;
1318 c->eip = c->src.val;
1319 c->src.val = old_eip;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001320 emulate_push(ctxt, ops);
Mohammed Gamald19292e2008-09-08 21:47:19 +03001321 break;
1322 }
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001323 case 4: /* jmp abs */
Avi Kivityfd607542008-01-18 13:12:26 +02001324 c->eip = c->src.val;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001325 break;
1326 case 6: /* push */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001327 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001328 break;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001329 }
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001330 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001331}
1332
1333static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001334 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001335{
1336 struct decode_cache *c = &ctxt->decode;
Avi Kivity16518d52010-08-26 14:31:30 +03001337 u64 old = c->dst.orig_val64;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001338
1339 if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
1340 ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001341 c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
1342 c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
Laurent Vivier05f086f2007-09-24 11:10:55 +02001343 ctxt->eflags &= ~EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001344 } else {
Avi Kivity16518d52010-08-26 14:31:30 +03001345 c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
1346 (u32) c->regs[VCPU_REGS_RBX];
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001347
Laurent Vivier05f086f2007-09-24 11:10:55 +02001348 ctxt->eflags |= EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001349 }
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001350 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001351}
1352
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001353static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
1354 struct x86_emulate_ops *ops)
1355{
1356 struct decode_cache *c = &ctxt->decode;
1357 int rc;
1358 unsigned long cs;
1359
1360 rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001361 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001362 return rc;
1363 if (c->op_bytes == 4)
1364 c->eip = (u32)c->eip;
1365 rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001366 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001367 return rc;
Gleb Natapov2e873022010-03-18 15:20:18 +02001368 rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001369 return rc;
1370}
1371
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001372static inline void
1373setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +03001374 struct x86_emulate_ops *ops, struct desc_struct *cs,
1375 struct desc_struct *ss)
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001376{
Gleb Natapov79168fd2010-04-28 19:15:30 +03001377 memset(cs, 0, sizeof(struct desc_struct));
1378 ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
1379 memset(ss, 0, sizeof(struct desc_struct));
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001380
1381 cs->l = 0; /* will be adjusted later */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001382 set_desc_base(cs, 0); /* flat segment */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001383 cs->g = 1; /* 4kb granularity */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001384 set_desc_limit(cs, 0xfffff); /* 4GB limit */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001385 cs->type = 0x0b; /* Read, Execute, Accessed */
1386 cs->s = 1;
1387 cs->dpl = 0; /* will be adjusted later */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001388 cs->p = 1;
1389 cs->d = 1;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001390
Gleb Natapov79168fd2010-04-28 19:15:30 +03001391 set_desc_base(ss, 0); /* flat segment */
1392 set_desc_limit(ss, 0xfffff); /* 4GB limit */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001393 ss->g = 1; /* 4kb granularity */
1394 ss->s = 1;
1395 ss->type = 0x03; /* Read/Write, Accessed */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001396 ss->d = 1; /* 32bit stack segment */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001397 ss->dpl = 0;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001398 ss->p = 1;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001399}
1400
1401static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001402emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001403{
1404 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001405 struct desc_struct cs, ss;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001406 u64 msr_data;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001407 u16 cs_sel, ss_sel;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001408
1409 /* syscall is not available in real mode */
Gleb Natapov2e901c42010-03-18 15:20:12 +02001410 if (ctxt->mode == X86EMUL_MODE_REAL ||
1411 ctxt->mode == X86EMUL_MODE_VM86) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001412 emulate_ud(ctxt);
Gleb Natapov2e901c42010-03-18 15:20:12 +02001413 return X86EMUL_PROPAGATE_FAULT;
1414 }
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001415
Gleb Natapov79168fd2010-04-28 19:15:30 +03001416 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001417
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001418 ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001419 msr_data >>= 32;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001420 cs_sel = (u16)(msr_data & 0xfffc);
1421 ss_sel = (u16)(msr_data + 8);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001422
1423 if (is_long_mode(ctxt->vcpu)) {
Gleb Natapov79168fd2010-04-28 19:15:30 +03001424 cs.d = 0;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001425 cs.l = 1;
1426 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03001427 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
1428 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
1429 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
1430 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001431
1432 c->regs[VCPU_REGS_RCX] = c->eip;
1433 if (is_long_mode(ctxt->vcpu)) {
1434#ifdef CONFIG_X86_64
1435 c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
1436
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001437 ops->get_msr(ctxt->vcpu,
1438 ctxt->mode == X86EMUL_MODE_PROT64 ?
1439 MSR_LSTAR : MSR_CSTAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001440 c->eip = msr_data;
1441
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001442 ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001443 ctxt->eflags &= ~(msr_data | EFLG_RF);
1444#endif
1445 } else {
1446 /* legacy mode */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001447 ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001448 c->eip = (u32)msr_data;
1449
1450 ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
1451 }
1452
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001453 return X86EMUL_CONTINUE;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001454}
1455
Andre Przywara8c604352009-06-18 12:56:01 +02001456static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001457emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywara8c604352009-06-18 12:56:01 +02001458{
1459 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001460 struct desc_struct cs, ss;
Andre Przywara8c604352009-06-18 12:56:01 +02001461 u64 msr_data;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001462 u16 cs_sel, ss_sel;
Andre Przywara8c604352009-06-18 12:56:01 +02001463
Gleb Natapova0044752010-02-10 14:21:31 +02001464 /* inject #GP if in real mode */
1465 if (ctxt->mode == X86EMUL_MODE_REAL) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001466 emulate_gp(ctxt, 0);
Gleb Natapov2e901c42010-03-18 15:20:12 +02001467 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02001468 }
1469
1470 /* XXX sysenter/sysexit have not been tested in 64bit mode.
1471 * Therefore, we inject an #UD.
1472 */
Gleb Natapov2e901c42010-03-18 15:20:12 +02001473 if (ctxt->mode == X86EMUL_MODE_PROT64) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001474 emulate_ud(ctxt);
Gleb Natapov2e901c42010-03-18 15:20:12 +02001475 return X86EMUL_PROPAGATE_FAULT;
1476 }
Andre Przywara8c604352009-06-18 12:56:01 +02001477
Gleb Natapov79168fd2010-04-28 19:15:30 +03001478 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywara8c604352009-06-18 12:56:01 +02001479
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001480 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02001481 switch (ctxt->mode) {
1482 case X86EMUL_MODE_PROT32:
1483 if ((msr_data & 0xfffc) == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001484 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001485 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02001486 }
1487 break;
1488 case X86EMUL_MODE_PROT64:
1489 if (msr_data == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001490 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001491 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02001492 }
1493 break;
1494 }
1495
1496 ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001497 cs_sel = (u16)msr_data;
1498 cs_sel &= ~SELECTOR_RPL_MASK;
1499 ss_sel = cs_sel + 8;
1500 ss_sel &= ~SELECTOR_RPL_MASK;
Andre Przywara8c604352009-06-18 12:56:01 +02001501 if (ctxt->mode == X86EMUL_MODE_PROT64
1502 || is_long_mode(ctxt->vcpu)) {
Gleb Natapov79168fd2010-04-28 19:15:30 +03001503 cs.d = 0;
Andre Przywara8c604352009-06-18 12:56:01 +02001504 cs.l = 1;
1505 }
1506
Gleb Natapov79168fd2010-04-28 19:15:30 +03001507 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
1508 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
1509 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
1510 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywara8c604352009-06-18 12:56:01 +02001511
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001512 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02001513 c->eip = msr_data;
1514
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001515 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02001516 c->regs[VCPU_REGS_RSP] = msr_data;
1517
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001518 return X86EMUL_CONTINUE;
Andre Przywara8c604352009-06-18 12:56:01 +02001519}
1520
Andre Przywara4668f052009-06-18 12:56:02 +02001521static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001522emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywara4668f052009-06-18 12:56:02 +02001523{
1524 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001525 struct desc_struct cs, ss;
Andre Przywara4668f052009-06-18 12:56:02 +02001526 u64 msr_data;
1527 int usermode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001528 u16 cs_sel, ss_sel;
Andre Przywara4668f052009-06-18 12:56:02 +02001529
Gleb Natapova0044752010-02-10 14:21:31 +02001530 /* inject #GP if in real mode or Virtual 8086 mode */
1531 if (ctxt->mode == X86EMUL_MODE_REAL ||
1532 ctxt->mode == X86EMUL_MODE_VM86) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001533 emulate_gp(ctxt, 0);
Gleb Natapov2e901c42010-03-18 15:20:12 +02001534 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02001535 }
1536
Gleb Natapov79168fd2010-04-28 19:15:30 +03001537 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywara4668f052009-06-18 12:56:02 +02001538
1539 if ((c->rex_prefix & 0x8) != 0x0)
1540 usermode = X86EMUL_MODE_PROT64;
1541 else
1542 usermode = X86EMUL_MODE_PROT32;
1543
1544 cs.dpl = 3;
1545 ss.dpl = 3;
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001546 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
Andre Przywara4668f052009-06-18 12:56:02 +02001547 switch (usermode) {
1548 case X86EMUL_MODE_PROT32:
Gleb Natapov79168fd2010-04-28 19:15:30 +03001549 cs_sel = (u16)(msr_data + 16);
Andre Przywara4668f052009-06-18 12:56:02 +02001550 if ((msr_data & 0xfffc) == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001551 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001552 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02001553 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03001554 ss_sel = (u16)(msr_data + 24);
Andre Przywara4668f052009-06-18 12:56:02 +02001555 break;
1556 case X86EMUL_MODE_PROT64:
Gleb Natapov79168fd2010-04-28 19:15:30 +03001557 cs_sel = (u16)(msr_data + 32);
Andre Przywara4668f052009-06-18 12:56:02 +02001558 if (msr_data == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001559 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001560 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02001561 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03001562 ss_sel = cs_sel + 8;
1563 cs.d = 0;
Andre Przywara4668f052009-06-18 12:56:02 +02001564 cs.l = 1;
1565 break;
1566 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03001567 cs_sel |= SELECTOR_RPL_MASK;
1568 ss_sel |= SELECTOR_RPL_MASK;
Andre Przywara4668f052009-06-18 12:56:02 +02001569
Gleb Natapov79168fd2010-04-28 19:15:30 +03001570 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
1571 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
1572 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
1573 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywara4668f052009-06-18 12:56:02 +02001574
Gleb Natapovbdb475a2010-04-28 19:15:41 +03001575 c->eip = c->regs[VCPU_REGS_RDX];
1576 c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
Andre Przywara4668f052009-06-18 12:56:02 +02001577
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001578 return X86EMUL_CONTINUE;
Andre Przywara4668f052009-06-18 12:56:02 +02001579}
1580
Gleb Natapov9c537242010-03-18 15:20:05 +02001581static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
1582 struct x86_emulate_ops *ops)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001583{
1584 int iopl;
1585 if (ctxt->mode == X86EMUL_MODE_REAL)
1586 return false;
1587 if (ctxt->mode == X86EMUL_MODE_VM86)
1588 return true;
1589 iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
Gleb Natapov9c537242010-03-18 15:20:05 +02001590 return ops->cpl(ctxt->vcpu) > iopl;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001591}
1592
1593static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
1594 struct x86_emulate_ops *ops,
1595 u16 port, u16 len)
1596{
Gleb Natapov79168fd2010-04-28 19:15:30 +03001597 struct desc_struct tr_seg;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001598 int r;
1599 u16 io_bitmap_ptr;
1600 u8 perm, bit_idx = port & 0x7;
1601 unsigned mask = (1 << len) - 1;
1602
Gleb Natapov79168fd2010-04-28 19:15:30 +03001603 ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
1604 if (!tr_seg.p)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001605 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001606 if (desc_limit_scaled(&tr_seg) < 103)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001607 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001608 r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
1609 ctxt->vcpu, NULL);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001610 if (r != X86EMUL_CONTINUE)
1611 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001612 if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001613 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001614 r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
1615 &perm, 1, ctxt->vcpu, NULL);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001616 if (r != X86EMUL_CONTINUE)
1617 return false;
1618 if ((perm >> bit_idx) & mask)
1619 return false;
1620 return true;
1621}
1622
1623static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
1624 struct x86_emulate_ops *ops,
1625 u16 port, u16 len)
1626{
Gleb Natapov4fc40f02010-08-02 12:47:51 +03001627 if (ctxt->perm_ok)
1628 return true;
1629
Gleb Natapov9c537242010-03-18 15:20:05 +02001630 if (emulator_bad_iopl(ctxt, ops))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001631 if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
1632 return false;
Gleb Natapov4fc40f02010-08-02 12:47:51 +03001633
1634 ctxt->perm_ok = true;
1635
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001636 return true;
1637}
1638
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001639static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
1640 struct x86_emulate_ops *ops,
1641 struct tss_segment_16 *tss)
1642{
1643 struct decode_cache *c = &ctxt->decode;
1644
1645 tss->ip = c->eip;
1646 tss->flag = ctxt->eflags;
1647 tss->ax = c->regs[VCPU_REGS_RAX];
1648 tss->cx = c->regs[VCPU_REGS_RCX];
1649 tss->dx = c->regs[VCPU_REGS_RDX];
1650 tss->bx = c->regs[VCPU_REGS_RBX];
1651 tss->sp = c->regs[VCPU_REGS_RSP];
1652 tss->bp = c->regs[VCPU_REGS_RBP];
1653 tss->si = c->regs[VCPU_REGS_RSI];
1654 tss->di = c->regs[VCPU_REGS_RDI];
1655
1656 tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
1657 tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
1658 tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
1659 tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
1660 tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
1661}
1662
1663static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
1664 struct x86_emulate_ops *ops,
1665 struct tss_segment_16 *tss)
1666{
1667 struct decode_cache *c = &ctxt->decode;
1668 int ret;
1669
1670 c->eip = tss->ip;
1671 ctxt->eflags = tss->flag | 2;
1672 c->regs[VCPU_REGS_RAX] = tss->ax;
1673 c->regs[VCPU_REGS_RCX] = tss->cx;
1674 c->regs[VCPU_REGS_RDX] = tss->dx;
1675 c->regs[VCPU_REGS_RBX] = tss->bx;
1676 c->regs[VCPU_REGS_RSP] = tss->sp;
1677 c->regs[VCPU_REGS_RBP] = tss->bp;
1678 c->regs[VCPU_REGS_RSI] = tss->si;
1679 c->regs[VCPU_REGS_RDI] = tss->di;
1680
1681 /*
1682 * SDM says that segment selectors are loaded before segment
1683 * descriptors
1684 */
1685 ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
1686 ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
1687 ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
1688 ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
1689 ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
1690
1691 /*
1692 * Now load segment descriptors. If fault happenes at this stage
1693 * it is handled in a context of new task
1694 */
1695 ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
1696 if (ret != X86EMUL_CONTINUE)
1697 return ret;
1698 ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
1699 if (ret != X86EMUL_CONTINUE)
1700 return ret;
1701 ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
1702 if (ret != X86EMUL_CONTINUE)
1703 return ret;
1704 ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
1705 if (ret != X86EMUL_CONTINUE)
1706 return ret;
1707 ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
1708 if (ret != X86EMUL_CONTINUE)
1709 return ret;
1710
1711 return X86EMUL_CONTINUE;
1712}
1713
1714static int task_switch_16(struct x86_emulate_ctxt *ctxt,
1715 struct x86_emulate_ops *ops,
1716 u16 tss_selector, u16 old_tss_sel,
1717 ulong old_tss_base, struct desc_struct *new_desc)
1718{
1719 struct tss_segment_16 tss_seg;
1720 int ret;
1721 u32 err, new_tss_base = get_desc_base(new_desc);
1722
1723 ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
1724 &err);
1725 if (ret == X86EMUL_PROPAGATE_FAULT) {
1726 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03001727 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001728 return ret;
1729 }
1730
1731 save_state_to_tss16(ctxt, ops, &tss_seg);
1732
1733 ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
1734 &err);
1735 if (ret == X86EMUL_PROPAGATE_FAULT) {
1736 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03001737 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001738 return ret;
1739 }
1740
1741 ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
1742 &err);
1743 if (ret == X86EMUL_PROPAGATE_FAULT) {
1744 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03001745 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001746 return ret;
1747 }
1748
1749 if (old_tss_sel != 0xffff) {
1750 tss_seg.prev_task_link = old_tss_sel;
1751
1752 ret = ops->write_std(new_tss_base,
1753 &tss_seg.prev_task_link,
1754 sizeof tss_seg.prev_task_link,
1755 ctxt->vcpu, &err);
1756 if (ret == X86EMUL_PROPAGATE_FAULT) {
1757 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03001758 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001759 return ret;
1760 }
1761 }
1762
1763 return load_state_from_tss16(ctxt, ops, &tss_seg);
1764}
1765
1766static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
1767 struct x86_emulate_ops *ops,
1768 struct tss_segment_32 *tss)
1769{
1770 struct decode_cache *c = &ctxt->decode;
1771
1772 tss->cr3 = ops->get_cr(3, ctxt->vcpu);
1773 tss->eip = c->eip;
1774 tss->eflags = ctxt->eflags;
1775 tss->eax = c->regs[VCPU_REGS_RAX];
1776 tss->ecx = c->regs[VCPU_REGS_RCX];
1777 tss->edx = c->regs[VCPU_REGS_RDX];
1778 tss->ebx = c->regs[VCPU_REGS_RBX];
1779 tss->esp = c->regs[VCPU_REGS_RSP];
1780 tss->ebp = c->regs[VCPU_REGS_RBP];
1781 tss->esi = c->regs[VCPU_REGS_RSI];
1782 tss->edi = c->regs[VCPU_REGS_RDI];
1783
1784 tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
1785 tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
1786 tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
1787 tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
1788 tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
1789 tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
1790 tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
1791}
1792
1793static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
1794 struct x86_emulate_ops *ops,
1795 struct tss_segment_32 *tss)
1796{
1797 struct decode_cache *c = &ctxt->decode;
1798 int ret;
1799
Gleb Natapov0f122442010-04-28 19:15:31 +03001800 if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001801 emulate_gp(ctxt, 0);
Gleb Natapov0f122442010-04-28 19:15:31 +03001802 return X86EMUL_PROPAGATE_FAULT;
1803 }
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001804 c->eip = tss->eip;
1805 ctxt->eflags = tss->eflags | 2;
1806 c->regs[VCPU_REGS_RAX] = tss->eax;
1807 c->regs[VCPU_REGS_RCX] = tss->ecx;
1808 c->regs[VCPU_REGS_RDX] = tss->edx;
1809 c->regs[VCPU_REGS_RBX] = tss->ebx;
1810 c->regs[VCPU_REGS_RSP] = tss->esp;
1811 c->regs[VCPU_REGS_RBP] = tss->ebp;
1812 c->regs[VCPU_REGS_RSI] = tss->esi;
1813 c->regs[VCPU_REGS_RDI] = tss->edi;
1814
1815 /*
1816 * SDM says that segment selectors are loaded before segment
1817 * descriptors
1818 */
1819 ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
1820 ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
1821 ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
1822 ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
1823 ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
1824 ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
1825 ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
1826
1827 /*
1828 * Now load segment descriptors. If fault happenes at this stage
1829 * it is handled in a context of new task
1830 */
1831 ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
1832 if (ret != X86EMUL_CONTINUE)
1833 return ret;
1834 ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
1835 if (ret != X86EMUL_CONTINUE)
1836 return ret;
1837 ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
1838 if (ret != X86EMUL_CONTINUE)
1839 return ret;
1840 ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
1841 if (ret != X86EMUL_CONTINUE)
1842 return ret;
1843 ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
1844 if (ret != X86EMUL_CONTINUE)
1845 return ret;
1846 ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
1847 if (ret != X86EMUL_CONTINUE)
1848 return ret;
1849 ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
1850 if (ret != X86EMUL_CONTINUE)
1851 return ret;
1852
1853 return X86EMUL_CONTINUE;
1854}
1855
1856static int task_switch_32(struct x86_emulate_ctxt *ctxt,
1857 struct x86_emulate_ops *ops,
1858 u16 tss_selector, u16 old_tss_sel,
1859 ulong old_tss_base, struct desc_struct *new_desc)
1860{
1861 struct tss_segment_32 tss_seg;
1862 int ret;
1863 u32 err, new_tss_base = get_desc_base(new_desc);
1864
1865 ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
1866 &err);
1867 if (ret == X86EMUL_PROPAGATE_FAULT) {
1868 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03001869 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001870 return ret;
1871 }
1872
1873 save_state_to_tss32(ctxt, ops, &tss_seg);
1874
1875 ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
1876 &err);
1877 if (ret == X86EMUL_PROPAGATE_FAULT) {
1878 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03001879 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001880 return ret;
1881 }
1882
1883 ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
1884 &err);
1885 if (ret == X86EMUL_PROPAGATE_FAULT) {
1886 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03001887 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001888 return ret;
1889 }
1890
1891 if (old_tss_sel != 0xffff) {
1892 tss_seg.prev_task_link = old_tss_sel;
1893
1894 ret = ops->write_std(new_tss_base,
1895 &tss_seg.prev_task_link,
1896 sizeof tss_seg.prev_task_link,
1897 ctxt->vcpu, &err);
1898 if (ret == X86EMUL_PROPAGATE_FAULT) {
1899 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03001900 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001901 return ret;
1902 }
1903 }
1904
1905 return load_state_from_tss32(ctxt, ops, &tss_seg);
1906}
1907
1908static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
Jan Kiszkae269fb22010-04-14 15:51:09 +02001909 struct x86_emulate_ops *ops,
1910 u16 tss_selector, int reason,
1911 bool has_error_code, u32 error_code)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001912{
1913 struct desc_struct curr_tss_desc, next_tss_desc;
1914 int ret;
1915 u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
1916 ulong old_tss_base =
Gleb Natapov5951c442010-04-28 19:15:29 +03001917 ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
Gleb Natapovceffb452010-03-18 15:20:19 +02001918 u32 desc_limit;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001919
1920 /* FIXME: old_tss_base == ~0 ? */
1921
1922 ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
1923 if (ret != X86EMUL_CONTINUE)
1924 return ret;
1925 ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
1926 if (ret != X86EMUL_CONTINUE)
1927 return ret;
1928
1929 /* FIXME: check that next_tss_desc is tss */
1930
1931 if (reason != TASK_SWITCH_IRET) {
1932 if ((tss_selector & 3) > next_tss_desc.dpl ||
1933 ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001934 emulate_gp(ctxt, 0);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001935 return X86EMUL_PROPAGATE_FAULT;
1936 }
1937 }
1938
Gleb Natapovceffb452010-03-18 15:20:19 +02001939 desc_limit = desc_limit_scaled(&next_tss_desc);
1940 if (!next_tss_desc.p ||
1941 ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
1942 desc_limit < 0x2b)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001943 emulate_ts(ctxt, tss_selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001944 return X86EMUL_PROPAGATE_FAULT;
1945 }
1946
1947 if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
1948 curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
1949 write_segment_descriptor(ctxt, ops, old_tss_sel,
1950 &curr_tss_desc);
1951 }
1952
1953 if (reason == TASK_SWITCH_IRET)
1954 ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
1955
1956 /* set back link to prev task only if NT bit is set in eflags
1957 note that old_tss_sel is not used afetr this point */
1958 if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
1959 old_tss_sel = 0xffff;
1960
1961 if (next_tss_desc.type & 8)
1962 ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
1963 old_tss_base, &next_tss_desc);
1964 else
1965 ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
1966 old_tss_base, &next_tss_desc);
Jan Kiszka0760d442010-04-14 15:50:57 +02001967 if (ret != X86EMUL_CONTINUE)
1968 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001969
1970 if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
1971 ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
1972
1973 if (reason != TASK_SWITCH_IRET) {
1974 next_tss_desc.type |= (1 << 1); /* set busy flag */
1975 write_segment_descriptor(ctxt, ops, tss_selector,
1976 &next_tss_desc);
1977 }
1978
1979 ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
1980 ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
1981 ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
1982
Jan Kiszkae269fb22010-04-14 15:51:09 +02001983 if (has_error_code) {
1984 struct decode_cache *c = &ctxt->decode;
1985
1986 c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
1987 c->lock_prefix = 0;
1988 c->src.val = (unsigned long) error_code;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001989 emulate_push(ctxt, ops);
Jan Kiszkae269fb22010-04-14 15:51:09 +02001990 }
1991
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001992 return ret;
1993}
1994
1995int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
Jan Kiszkae269fb22010-04-14 15:51:09 +02001996 u16 tss_selector, int reason,
1997 bool has_error_code, u32 error_code)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001998{
Avi Kivity9aabc882010-07-29 15:11:50 +03001999 struct x86_emulate_ops *ops = ctxt->ops;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002000 struct decode_cache *c = &ctxt->decode;
2001 int rc;
2002
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002003 c->eip = ctxt->eip;
Jan Kiszkae269fb22010-04-14 15:51:09 +02002004 c->dst.type = OP_NONE;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002005
Jan Kiszkae269fb22010-04-14 15:51:09 +02002006 rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
2007 has_error_code, error_code);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002008
2009 if (rc == X86EMUL_CONTINUE) {
Jan Kiszkae269fb22010-04-14 15:51:09 +02002010 rc = writeback(ctxt, ops);
Gleb Natapov95c55882010-04-28 19:15:39 +03002011 if (rc == X86EMUL_CONTINUE)
2012 ctxt->eip = c->eip;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002013 }
2014
Gleb Natapov19d04432010-04-15 12:29:50 +03002015 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002016}
2017
Gleb Natapova682e352010-03-18 15:20:21 +02002018static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
Gleb Natapovd9271122010-03-18 15:20:22 +02002019 int reg, struct operand *op)
Gleb Natapova682e352010-03-18 15:20:21 +02002020{
2021 struct decode_cache *c = &ctxt->decode;
2022 int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
2023
Gleb Natapovd9271122010-03-18 15:20:22 +02002024 register_address_increment(c, &c->regs[reg], df * op->bytes);
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002025 op->addr.mem = register_address(c, base, c->regs[reg]);
Gleb Natapova682e352010-03-18 15:20:21 +02002026}
2027
Avi Kivity63540382010-07-29 15:11:55 +03002028static int em_push(struct x86_emulate_ctxt *ctxt)
2029{
2030 emulate_push(ctxt, ctxt->ops);
2031 return X86EMUL_CONTINUE;
2032}
2033
Avi Kivity73fba5f2010-07-29 15:11:53 +03002034#define D(_y) { .flags = (_y) }
2035#define N D(0)
2036#define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
2037#define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
2038#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
2039
2040static struct opcode group1[] = {
2041 X7(D(Lock)), N
2042};
2043
2044static struct opcode group1A[] = {
2045 D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
2046};
2047
2048static struct opcode group3[] = {
2049 D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
2050 D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
2051 X4(D(Undefined)),
2052};
2053
2054static struct opcode group4[] = {
2055 D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
2056 N, N, N, N, N, N,
2057};
2058
2059static struct opcode group5[] = {
2060 D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
2061 D(SrcMem | ModRM | Stack), N,
2062 D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
2063 D(SrcMem | ModRM | Stack), N,
2064};
2065
2066static struct group_dual group7 = { {
2067 N, N, D(ModRM | SrcMem | Priv), D(ModRM | SrcMem | Priv),
2068 D(SrcNone | ModRM | DstMem | Mov), N,
2069 D(SrcMem16 | ModRM | Mov | Priv), D(SrcMem | ModRM | ByteOp | Priv),
2070}, {
2071 D(SrcNone | ModRM | Priv), N, N, D(SrcNone | ModRM | Priv),
2072 D(SrcNone | ModRM | DstMem | Mov), N,
2073 D(SrcMem16 | ModRM | Mov | Priv), N,
2074} };
2075
2076static struct opcode group8[] = {
2077 N, N, N, N,
2078 D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
2079 D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
2080};
2081
2082static struct group_dual group9 = { {
2083 N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
2084}, {
2085 N, N, N, N, N, N, N, N,
2086} };
2087
2088static struct opcode opcode_table[256] = {
2089 /* 0x00 - 0x07 */
2090 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
2091 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
2092 D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
2093 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
2094 /* 0x08 - 0x0F */
2095 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
2096 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
2097 D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
2098 D(ImplicitOps | Stack | No64), N,
2099 /* 0x10 - 0x17 */
2100 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
2101 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
2102 D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
2103 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
2104 /* 0x18 - 0x1F */
2105 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
2106 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
2107 D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
2108 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
2109 /* 0x20 - 0x27 */
2110 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
2111 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
2112 D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
2113 /* 0x28 - 0x2F */
2114 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
2115 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
2116 D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
2117 /* 0x30 - 0x37 */
2118 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
2119 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
2120 D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
2121 /* 0x38 - 0x3F */
2122 D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
2123 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
2124 D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
2125 N, N,
2126 /* 0x40 - 0x4F */
2127 X16(D(DstReg)),
2128 /* 0x50 - 0x57 */
Avi Kivity63540382010-07-29 15:11:55 +03002129 X8(I(SrcReg | Stack, em_push)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002130 /* 0x58 - 0x5F */
2131 X8(D(DstReg | Stack)),
2132 /* 0x60 - 0x67 */
2133 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
2134 N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
2135 N, N, N, N,
2136 /* 0x68 - 0x6F */
Avi Kivity63540382010-07-29 15:11:55 +03002137 I(SrcImm | Mov | Stack, em_push), N,
2138 I(SrcImmByte | Mov | Stack, em_push), N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03002139 D(DstDI | ByteOp | Mov | String), D(DstDI | Mov | String), /* insb, insw/insd */
2140 D(SrcSI | ByteOp | ImplicitOps | String), D(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
2141 /* 0x70 - 0x7F */
2142 X16(D(SrcImmByte)),
2143 /* 0x80 - 0x87 */
2144 G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
2145 G(DstMem | SrcImm | ModRM | Group, group1),
2146 G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
2147 G(DstMem | SrcImmByte | ModRM | Group, group1),
2148 D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
2149 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
2150 /* 0x88 - 0x8F */
2151 D(ByteOp | DstMem | SrcReg | ModRM | Mov), D(DstMem | SrcReg | ModRM | Mov),
2152 D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem | ModRM | Mov),
2153 D(DstMem | SrcNone | ModRM | Mov), D(ModRM | DstReg),
2154 D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
2155 /* 0x90 - 0x97 */
Avi Kivity3d9e77d2010-08-01 12:41:59 +03002156 X8(D(SrcAcc | DstReg)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002157 /* 0x98 - 0x9F */
2158 N, N, D(SrcImmFAddr | No64), N,
2159 D(ImplicitOps | Stack), D(ImplicitOps | Stack), N, N,
2160 /* 0xA0 - 0xA7 */
2161 D(ByteOp | DstAcc | SrcMem | Mov | MemAbs), D(DstAcc | SrcMem | Mov | MemAbs),
2162 D(ByteOp | DstMem | SrcAcc | Mov | MemAbs), D(DstMem | SrcAcc | Mov | MemAbs),
2163 D(ByteOp | SrcSI | DstDI | Mov | String), D(SrcSI | DstDI | Mov | String),
2164 D(ByteOp | SrcSI | DstDI | String), D(SrcSI | DstDI | String),
2165 /* 0xA8 - 0xAF */
2166 D(DstAcc | SrcImmByte | ByteOp), D(DstAcc | SrcImm), D(ByteOp | DstDI | Mov | String), D(DstDI | Mov | String),
2167 D(ByteOp | SrcSI | DstAcc | Mov | String), D(SrcSI | DstAcc | Mov | String),
2168 D(ByteOp | DstDI | String), D(DstDI | String),
2169 /* 0xB0 - 0xB7 */
2170 X8(D(ByteOp | DstReg | SrcImm | Mov)),
2171 /* 0xB8 - 0xBF */
2172 X8(D(DstReg | SrcImm | Mov)),
2173 /* 0xC0 - 0xC7 */
2174 D(ByteOp | DstMem | SrcImm | ModRM), D(DstMem | SrcImmByte | ModRM),
2175 N, D(ImplicitOps | Stack), N, N,
2176 D(ByteOp | DstMem | SrcImm | ModRM | Mov), D(DstMem | SrcImm | ModRM | Mov),
2177 /* 0xC8 - 0xCF */
2178 N, N, N, D(ImplicitOps | Stack),
2179 D(ImplicitOps), D(SrcImmByte), D(ImplicitOps | No64), D(ImplicitOps),
2180 /* 0xD0 - 0xD7 */
2181 D(ByteOp | DstMem | SrcImplicit | ModRM), D(DstMem | SrcImplicit | ModRM),
2182 D(ByteOp | DstMem | SrcImplicit | ModRM), D(DstMem | SrcImplicit | ModRM),
2183 N, N, N, N,
2184 /* 0xD8 - 0xDF */
2185 N, N, N, N, N, N, N, N,
2186 /* 0xE0 - 0xE7 */
2187 N, N, N, N,
2188 D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
2189 D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
2190 /* 0xE8 - 0xEF */
2191 D(SrcImm | Stack), D(SrcImm | ImplicitOps),
2192 D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
2193 D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
2194 D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
2195 /* 0xF0 - 0xF7 */
2196 N, N, N, N,
2197 D(ImplicitOps | Priv), D(ImplicitOps), G(ByteOp, group3), G(0, group3),
2198 /* 0xF8 - 0xFF */
2199 D(ImplicitOps), N, D(ImplicitOps), D(ImplicitOps),
2200 D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
2201};
2202
2203static struct opcode twobyte_table[256] = {
2204 /* 0x00 - 0x0F */
2205 N, GD(0, &group7), N, N,
2206 N, D(ImplicitOps), D(ImplicitOps | Priv), N,
2207 D(ImplicitOps | Priv), D(ImplicitOps | Priv), N, N,
2208 N, D(ImplicitOps | ModRM), N, N,
2209 /* 0x10 - 0x1F */
2210 N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
2211 /* 0x20 - 0x2F */
2212 D(ModRM | ImplicitOps | Priv), D(ModRM | Priv),
2213 D(ModRM | ImplicitOps | Priv), D(ModRM | Priv),
2214 N, N, N, N,
2215 N, N, N, N, N, N, N, N,
2216 /* 0x30 - 0x3F */
2217 D(ImplicitOps | Priv), N, D(ImplicitOps | Priv), N,
2218 D(ImplicitOps), D(ImplicitOps | Priv), N, N,
2219 N, N, N, N, N, N, N, N,
2220 /* 0x40 - 0x4F */
2221 X16(D(DstReg | SrcMem | ModRM | Mov)),
2222 /* 0x50 - 0x5F */
2223 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
2224 /* 0x60 - 0x6F */
2225 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
2226 /* 0x70 - 0x7F */
2227 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
2228 /* 0x80 - 0x8F */
2229 X16(D(SrcImm)),
2230 /* 0x90 - 0x9F */
2231 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
2232 /* 0xA0 - 0xA7 */
2233 D(ImplicitOps | Stack), D(ImplicitOps | Stack),
2234 N, D(DstMem | SrcReg | ModRM | BitOp),
2235 D(DstMem | SrcReg | Src2ImmByte | ModRM),
2236 D(DstMem | SrcReg | Src2CL | ModRM), N, N,
2237 /* 0xA8 - 0xAF */
2238 D(ImplicitOps | Stack), D(ImplicitOps | Stack),
2239 N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
2240 D(DstMem | SrcReg | Src2ImmByte | ModRM),
2241 D(DstMem | SrcReg | Src2CL | ModRM),
2242 D(ModRM), N,
2243 /* 0xB0 - 0xB7 */
2244 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
2245 N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
2246 N, N, D(ByteOp | DstReg | SrcMem | ModRM | Mov),
2247 D(DstReg | SrcMem16 | ModRM | Mov),
2248 /* 0xB8 - 0xBF */
2249 N, N,
2250 G(0, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
2251 N, N, D(ByteOp | DstReg | SrcMem | ModRM | Mov),
2252 D(DstReg | SrcMem16 | ModRM | Mov),
2253 /* 0xC0 - 0xCF */
2254 N, N, N, D(DstMem | SrcReg | ModRM | Mov),
2255 N, N, N, GD(0, &group9),
2256 N, N, N, N, N, N, N, N,
2257 /* 0xD0 - 0xDF */
2258 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
2259 /* 0xE0 - 0xEF */
2260 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
2261 /* 0xF0 - 0xFF */
2262 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
2263};
2264
2265#undef D
2266#undef N
2267#undef G
2268#undef GD
2269#undef I
2270
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002271int
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002272x86_decode_insn(struct x86_emulate_ctxt *ctxt)
2273{
2274 struct x86_emulate_ops *ops = ctxt->ops;
2275 struct decode_cache *c = &ctxt->decode;
2276 int rc = X86EMUL_CONTINUE;
2277 int mode = ctxt->mode;
2278 int def_op_bytes, def_ad_bytes, dual, goffset;
2279 struct opcode opcode, *g_mod012, *g_mod3;
2280
2281 /* we cannot decode insn before we complete previous rep insn */
2282 WARN_ON(ctxt->restart);
2283
2284 c->eip = ctxt->eip;
2285 c->fetch.start = c->fetch.end = c->eip;
2286 ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
2287
2288 switch (mode) {
2289 case X86EMUL_MODE_REAL:
2290 case X86EMUL_MODE_VM86:
2291 case X86EMUL_MODE_PROT16:
2292 def_op_bytes = def_ad_bytes = 2;
2293 break;
2294 case X86EMUL_MODE_PROT32:
2295 def_op_bytes = def_ad_bytes = 4;
2296 break;
2297#ifdef CONFIG_X86_64
2298 case X86EMUL_MODE_PROT64:
2299 def_op_bytes = 4;
2300 def_ad_bytes = 8;
2301 break;
2302#endif
2303 default:
2304 return -1;
2305 }
2306
2307 c->op_bytes = def_op_bytes;
2308 c->ad_bytes = def_ad_bytes;
2309
2310 /* Legacy prefixes. */
2311 for (;;) {
2312 switch (c->b = insn_fetch(u8, 1, c->eip)) {
2313 case 0x66: /* operand-size override */
2314 /* switch between 2/4 bytes */
2315 c->op_bytes = def_op_bytes ^ 6;
2316 break;
2317 case 0x67: /* address-size override */
2318 if (mode == X86EMUL_MODE_PROT64)
2319 /* switch between 4/8 bytes */
2320 c->ad_bytes = def_ad_bytes ^ 12;
2321 else
2322 /* switch between 2/4 bytes */
2323 c->ad_bytes = def_ad_bytes ^ 6;
2324 break;
2325 case 0x26: /* ES override */
2326 case 0x2e: /* CS override */
2327 case 0x36: /* SS override */
2328 case 0x3e: /* DS override */
2329 set_seg_override(c, (c->b >> 3) & 3);
2330 break;
2331 case 0x64: /* FS override */
2332 case 0x65: /* GS override */
2333 set_seg_override(c, c->b & 7);
2334 break;
2335 case 0x40 ... 0x4f: /* REX */
2336 if (mode != X86EMUL_MODE_PROT64)
2337 goto done_prefixes;
2338 c->rex_prefix = c->b;
2339 continue;
2340 case 0xf0: /* LOCK */
2341 c->lock_prefix = 1;
2342 break;
2343 case 0xf2: /* REPNE/REPNZ */
2344 c->rep_prefix = REPNE_PREFIX;
2345 break;
2346 case 0xf3: /* REP/REPE/REPZ */
2347 c->rep_prefix = REPE_PREFIX;
2348 break;
2349 default:
2350 goto done_prefixes;
2351 }
2352
2353 /* Any legacy prefix after a REX prefix nullifies its effect. */
2354
2355 c->rex_prefix = 0;
2356 }
2357
2358done_prefixes:
2359
2360 /* REX prefix. */
Avi Kivity1e87e3e2010-08-01 14:42:51 +03002361 if (c->rex_prefix & 8)
2362 c->op_bytes = 8; /* REX.W */
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002363
2364 /* Opcode byte(s). */
2365 opcode = opcode_table[c->b];
2366 if (opcode.flags == 0) {
2367 /* Two-byte opcode? */
2368 if (c->b == 0x0f) {
2369 c->twobyte = 1;
2370 c->b = insn_fetch(u8, 1, c->eip);
2371 opcode = twobyte_table[c->b];
2372 }
2373 }
2374 c->d = opcode.flags;
2375
2376 if (c->d & Group) {
2377 dual = c->d & GroupDual;
2378 c->modrm = insn_fetch(u8, 1, c->eip);
2379 --c->eip;
2380
2381 if (c->d & GroupDual) {
2382 g_mod012 = opcode.u.gdual->mod012;
2383 g_mod3 = opcode.u.gdual->mod3;
2384 } else
2385 g_mod012 = g_mod3 = opcode.u.group;
2386
2387 c->d &= ~(Group | GroupDual);
2388
2389 goffset = (c->modrm >> 3) & 7;
2390
2391 if ((c->modrm >> 6) == 3)
2392 opcode = g_mod3[goffset];
2393 else
2394 opcode = g_mod012[goffset];
2395 c->d |= opcode.flags;
2396 }
2397
2398 c->execute = opcode.u.execute;
2399
2400 /* Unrecognised? */
2401 if (c->d == 0 || (c->d & Undefined)) {
2402 DPRINTF("Cannot emulate %02x\n", c->b);
2403 return -1;
2404 }
2405
2406 if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
2407 c->op_bytes = 8;
2408
2409 /* ModRM and SIB bytes. */
Avi Kivity09ee57c2010-08-01 12:07:29 +03002410 if (c->d & ModRM) {
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002411 rc = decode_modrm(ctxt, ops);
Avi Kivity09ee57c2010-08-01 12:07:29 +03002412 if (!c->has_seg_override)
2413 set_seg_override(c, c->modrm_seg);
2414 } else if (c->d & MemAbs)
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002415 rc = decode_abs(ctxt, ops);
2416 if (rc != X86EMUL_CONTINUE)
2417 goto done;
2418
2419 if (!c->has_seg_override)
2420 set_seg_override(c, VCPU_SREG_DS);
2421
2422 if (!(!c->twobyte && c->b == 0x8d))
2423 c->modrm_ea += seg_override_base(ctxt, ops, c);
2424
2425 if (c->ad_bytes != 8)
2426 c->modrm_ea = (u32)c->modrm_ea;
2427
2428 if (c->rip_relative)
2429 c->modrm_ea += c->eip;
2430
2431 /*
2432 * Decode and fetch the source operand: register, memory
2433 * or immediate.
2434 */
2435 switch (c->d & SrcMask) {
2436 case SrcNone:
2437 break;
2438 case SrcReg:
2439 decode_register_operand(&c->src, c, 0);
2440 break;
2441 case SrcMem16:
2442 c->src.bytes = 2;
2443 goto srcmem_common;
2444 case SrcMem32:
2445 c->src.bytes = 4;
2446 goto srcmem_common;
2447 case SrcMem:
2448 c->src.bytes = (c->d & ByteOp) ? 1 :
2449 c->op_bytes;
2450 /* Don't fetch the address for invlpg: it could be unmapped. */
2451 if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
2452 break;
2453 srcmem_common:
2454 /*
2455 * For instructions with a ModR/M byte, switch to register
2456 * access if Mod = 3.
2457 */
2458 if ((c->d & ModRM) && c->modrm_mod == 3) {
2459 c->src.type = OP_REG;
2460 c->src.val = c->modrm_val;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002461 c->src.addr.reg = c->modrm_ptr;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002462 break;
2463 }
2464 c->src.type = OP_MEM;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002465 c->src.addr.mem = c->modrm_ea;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002466 c->src.val = 0;
2467 break;
2468 case SrcImm:
2469 case SrcImmU:
2470 c->src.type = OP_IMM;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002471 c->src.addr.mem = c->eip;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002472 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
2473 if (c->src.bytes == 8)
2474 c->src.bytes = 4;
2475 /* NB. Immediates are sign-extended as necessary. */
2476 switch (c->src.bytes) {
2477 case 1:
2478 c->src.val = insn_fetch(s8, 1, c->eip);
2479 break;
2480 case 2:
2481 c->src.val = insn_fetch(s16, 2, c->eip);
2482 break;
2483 case 4:
2484 c->src.val = insn_fetch(s32, 4, c->eip);
2485 break;
2486 }
2487 if ((c->d & SrcMask) == SrcImmU) {
2488 switch (c->src.bytes) {
2489 case 1:
2490 c->src.val &= 0xff;
2491 break;
2492 case 2:
2493 c->src.val &= 0xffff;
2494 break;
2495 case 4:
2496 c->src.val &= 0xffffffff;
2497 break;
2498 }
2499 }
2500 break;
2501 case SrcImmByte:
2502 case SrcImmUByte:
2503 c->src.type = OP_IMM;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002504 c->src.addr.mem = c->eip;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002505 c->src.bytes = 1;
2506 if ((c->d & SrcMask) == SrcImmByte)
2507 c->src.val = insn_fetch(s8, 1, c->eip);
2508 else
2509 c->src.val = insn_fetch(u8, 1, c->eip);
2510 break;
2511 case SrcAcc:
2512 c->src.type = OP_REG;
2513 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002514 c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
Avi Kivity91ff3cb2010-08-01 12:53:09 +03002515 fetch_register_operand(&c->src);
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002516 break;
2517 case SrcOne:
2518 c->src.bytes = 1;
2519 c->src.val = 1;
2520 break;
2521 case SrcSI:
2522 c->src.type = OP_MEM;
2523 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002524 c->src.addr.mem =
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002525 register_address(c, seg_override_base(ctxt, ops, c),
2526 c->regs[VCPU_REGS_RSI]);
2527 c->src.val = 0;
2528 break;
2529 case SrcImmFAddr:
2530 c->src.type = OP_IMM;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002531 c->src.addr.mem = c->eip;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002532 c->src.bytes = c->op_bytes + 2;
2533 insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
2534 break;
2535 case SrcMemFAddr:
2536 c->src.type = OP_MEM;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002537 c->src.addr.mem = c->modrm_ea;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002538 c->src.bytes = c->op_bytes + 2;
2539 break;
2540 }
2541
2542 /*
2543 * Decode and fetch the second source operand: register, memory
2544 * or immediate.
2545 */
2546 switch (c->d & Src2Mask) {
2547 case Src2None:
2548 break;
2549 case Src2CL:
2550 c->src2.bytes = 1;
2551 c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
2552 break;
2553 case Src2ImmByte:
2554 c->src2.type = OP_IMM;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002555 c->src2.addr.mem = c->eip;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002556 c->src2.bytes = 1;
2557 c->src2.val = insn_fetch(u8, 1, c->eip);
2558 break;
2559 case Src2One:
2560 c->src2.bytes = 1;
2561 c->src2.val = 1;
2562 break;
2563 }
2564
2565 /* Decode and fetch the destination operand: register or memory. */
2566 switch (c->d & DstMask) {
2567 case ImplicitOps:
2568 /* Special instructions do their own operand decoding. */
2569 return 0;
2570 case DstReg:
2571 decode_register_operand(&c->dst, c,
2572 c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
2573 break;
2574 case DstMem:
2575 case DstMem64:
2576 if ((c->d & ModRM) && c->modrm_mod == 3) {
2577 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
2578 c->dst.type = OP_REG;
2579 c->dst.val = c->dst.orig_val = c->modrm_val;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002580 c->dst.addr.reg = c->modrm_ptr;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002581 break;
2582 }
2583 c->dst.type = OP_MEM;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002584 c->dst.addr.mem = c->modrm_ea;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002585 if ((c->d & DstMask) == DstMem64)
2586 c->dst.bytes = 8;
2587 else
2588 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
2589 c->dst.val = 0;
2590 if (c->d & BitOp) {
2591 unsigned long mask = ~(c->dst.bytes * 8 - 1);
2592
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002593 c->dst.addr.mem = c->dst.addr.mem +
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002594 (c->src.val & mask) / 8;
2595 }
2596 break;
2597 case DstAcc:
2598 c->dst.type = OP_REG;
2599 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002600 c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
Avi Kivity91ff3cb2010-08-01 12:53:09 +03002601 fetch_register_operand(&c->dst);
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002602 c->dst.orig_val = c->dst.val;
2603 break;
2604 case DstDI:
2605 c->dst.type = OP_MEM;
2606 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002607 c->dst.addr.mem =
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002608 register_address(c, es_base(ctxt, ops),
2609 c->regs[VCPU_REGS_RDI]);
2610 c->dst.val = 0;
2611 break;
2612 }
2613
2614done:
2615 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
2616}
2617
2618int
Avi Kivity9aabc882010-07-29 15:11:50 +03002619x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002620{
Avi Kivity9aabc882010-07-29 15:11:50 +03002621 struct x86_emulate_ops *ops = ctxt->ops;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002622 u64 msr_data;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002623 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002624 int rc = X86EMUL_CONTINUE;
Gleb Natapov5cd21912010-03-18 15:20:26 +02002625 int saved_dst_type = c->dst.type;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002626
Gleb Natapov9de41572010-04-28 19:15:22 +03002627 ctxt->decode.mem_read.pos = 0;
Glauber Costa310b5d32009-05-12 16:21:06 -04002628
Gleb Natapov1161624f12010-02-11 14:43:14 +02002629 if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002630 emulate_ud(ctxt);
Gleb Natapov1161624f12010-02-11 14:43:14 +02002631 goto done;
2632 }
2633
Gleb Natapovd380a5e2010-02-10 14:21:36 +02002634 /* LOCK prefix is allowed only with some instructions */
Gleb Natapova41ffb752010-03-18 15:20:14 +02002635 if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002636 emulate_ud(ctxt);
Gleb Natapovd380a5e2010-02-10 14:21:36 +02002637 goto done;
2638 }
2639
Gleb Natapove92805a2010-02-10 14:21:35 +02002640 /* Privileged instruction can be executed only in CPL=0 */
Gleb Natapov9c537242010-03-18 15:20:05 +02002641 if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002642 emulate_gp(ctxt, 0);
Gleb Natapove92805a2010-02-10 14:21:35 +02002643 goto done;
2644 }
2645
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002646 if (c->rep_prefix && (c->d & String)) {
Gleb Natapov5cd21912010-03-18 15:20:26 +02002647 ctxt->restart = true;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002648 /* All REP prefixes have the same first termination condition */
Gleb Natapovc73e1972010-03-15 16:38:29 +02002649 if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
Gleb Natapov5cd21912010-03-18 15:20:26 +02002650 string_done:
2651 ctxt->restart = false;
Gleb Natapov95c55882010-04-28 19:15:39 +03002652 ctxt->eip = c->eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002653 goto done;
2654 }
2655 /* The second termination condition only applies for REPE
2656 * and REPNE. Test if the repeat string operation prefix is
2657 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
2658 * corresponding termination condition according to:
2659 * - if REPE/REPZ and ZF = 0 then done
2660 * - if REPNE/REPNZ and ZF = 1 then done
2661 */
2662 if ((c->b == 0xa6) || (c->b == 0xa7) ||
Gleb Natapov5cd21912010-03-18 15:20:26 +02002663 (c->b == 0xae) || (c->b == 0xaf)) {
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002664 if ((c->rep_prefix == REPE_PREFIX) &&
Gleb Natapov5cd21912010-03-18 15:20:26 +02002665 ((ctxt->eflags & EFLG_ZF) == 0))
2666 goto string_done;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002667 if ((c->rep_prefix == REPNE_PREFIX) &&
Gleb Natapov5cd21912010-03-18 15:20:26 +02002668 ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))
2669 goto string_done;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002670 }
Gleb Natapov063db062010-03-18 15:20:06 +02002671 c->eip = ctxt->eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002672 }
2673
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002674 if (c->src.type == OP_MEM) {
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002675 rc = read_emulated(ctxt, ops, c->src.addr.mem,
Gleb Natapov414e6272010-04-28 19:15:26 +03002676 c->src.valptr, c->src.bytes);
Takuya Yoshikawab60d5132010-01-20 16:47:21 +09002677 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002678 goto done;
Avi Kivity16518d52010-08-26 14:31:30 +03002679 c->src.orig_val64 = c->src.val64;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002680 }
2681
Gleb Natapove35b7b92010-02-25 16:36:42 +02002682 if (c->src2.type == OP_MEM) {
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002683 rc = read_emulated(ctxt, ops, c->src2.addr.mem,
Gleb Natapov9de41572010-04-28 19:15:22 +03002684 &c->src2.val, c->src2.bytes);
Gleb Natapove35b7b92010-02-25 16:36:42 +02002685 if (rc != X86EMUL_CONTINUE)
2686 goto done;
2687 }
2688
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002689 if ((c->d & DstMask) == ImplicitOps)
2690 goto special_insn;
2691
2692
Gleb Natapov69f55cb2010-03-18 15:20:20 +02002693 if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
2694 /* optimisation - avoid slow emulated read if Mov */
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002695 rc = read_emulated(ctxt, ops, c->dst.addr.mem,
Gleb Natapov9de41572010-04-28 19:15:22 +03002696 &c->dst.val, c->dst.bytes);
Gleb Natapov69f55cb2010-03-18 15:20:20 +02002697 if (rc != X86EMUL_CONTINUE)
2698 goto done;
Avi Kivity038e51d2007-01-22 20:40:40 -08002699 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02002700 c->dst.orig_val = c->dst.val;
Avi Kivity038e51d2007-01-22 20:40:40 -08002701
Avi Kivity018a98d2007-11-27 19:30:56 +02002702special_insn:
2703
Avi Kivityef65c882010-07-29 15:11:51 +03002704 if (c->execute) {
2705 rc = c->execute(ctxt);
2706 if (rc != X86EMUL_CONTINUE)
2707 goto done;
2708 goto writeback;
2709 }
2710
Laurent Viviere4e03de2007-09-18 11:52:50 +02002711 if (c->twobyte)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002712 goto twobyte_insn;
2713
Laurent Viviere4e03de2007-09-18 11:52:50 +02002714 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002715 case 0x00 ... 0x05:
2716 add: /* add */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002717 emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002718 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002719 case 0x06: /* push es */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002720 emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002721 break;
2722 case 0x07: /* pop es */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002723 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002724 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002725 goto done;
2726 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002727 case 0x08 ... 0x0d:
2728 or: /* or */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002729 emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002730 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002731 case 0x0e: /* push cs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002732 emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002733 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002734 case 0x10 ... 0x15:
2735 adc: /* adc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002736 emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002737 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002738 case 0x16: /* push ss */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002739 emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002740 break;
2741 case 0x17: /* pop ss */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002742 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002743 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002744 goto done;
2745 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002746 case 0x18 ... 0x1d:
2747 sbb: /* sbb */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002748 emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002749 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002750 case 0x1e: /* push ds */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002751 emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002752 break;
2753 case 0x1f: /* pop ds */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002754 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002755 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002756 goto done;
2757 break;
Guillaume Thouveninaa3a8162008-09-12 13:52:18 +02002758 case 0x20 ... 0x25:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002759 and: /* and */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002760 emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002761 break;
2762 case 0x28 ... 0x2d:
2763 sub: /* sub */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002764 emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002765 break;
2766 case 0x30 ... 0x35:
2767 xor: /* xor */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002768 emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002769 break;
2770 case 0x38 ... 0x3d:
2771 cmp: /* cmp */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002772 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002773 break;
Avi Kivity33615aa2007-10-31 11:15:56 +02002774 case 0x40 ... 0x47: /* inc r16/r32 */
2775 emulate_1op("inc", c->dst, ctxt->eflags);
2776 break;
2777 case 0x48 ... 0x4f: /* dec r16/r32 */
2778 emulate_1op("dec", c->dst, ctxt->eflags);
2779 break;
Avi Kivity33615aa2007-10-31 11:15:56 +02002780 case 0x58 ... 0x5f: /* pop reg */
2781 pop_instruction:
Avi Kivity350f69d2009-01-05 11:12:40 +02002782 rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002783 if (rc != X86EMUL_CONTINUE)
Avi Kivity33615aa2007-10-31 11:15:56 +02002784 goto done;
Avi Kivity33615aa2007-10-31 11:15:56 +02002785 break;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002786 case 0x60: /* pusha */
Wei Yongjunc37eda12010-06-15 09:03:33 +08002787 rc = emulate_pusha(ctxt, ops);
2788 if (rc != X86EMUL_CONTINUE)
2789 goto done;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002790 break;
2791 case 0x61: /* popa */
2792 rc = emulate_popa(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002793 if (rc != X86EMUL_CONTINUE)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002794 goto done;
2795 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002796 case 0x63: /* movsxd */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002797 if (ctxt->mode != X86EMUL_MODE_PROT64)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002798 goto cannot_emulate;
Laurent Viviere4e03de2007-09-18 11:52:50 +02002799 c->dst.val = (s32) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002800 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02002801 case 0x6c: /* insb */
2802 case 0x6d: /* insw/insd */
Gleb Natapov79729952010-03-18 15:20:24 +02002803 c->dst.bytes = min(c->dst.bytes, 4u);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002804 if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
Gleb Natapov79729952010-03-18 15:20:24 +02002805 c->dst.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002806 emulate_gp(ctxt, 0);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002807 goto done;
2808 }
Gleb Natapov7b262e92010-03-18 15:20:27 +02002809 if (!pio_in_emulated(ctxt, ops, c->dst.bytes,
2810 c->regs[VCPU_REGS_RDX], &c->dst.val))
Gleb Natapov79729952010-03-18 15:20:24 +02002811 goto done; /* IO is needed, skip writeback */
2812 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02002813 case 0x6e: /* outsb */
2814 case 0x6f: /* outsw/outsd */
Gleb Natapov79729952010-03-18 15:20:24 +02002815 c->src.bytes = min(c->src.bytes, 4u);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002816 if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
Gleb Natapov79729952010-03-18 15:20:24 +02002817 c->src.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002818 emulate_gp(ctxt, 0);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002819 goto done;
2820 }
Gleb Natapov79729952010-03-18 15:20:24 +02002821 ops->pio_out_emulated(c->src.bytes, c->regs[VCPU_REGS_RDX],
2822 &c->src.val, 1, ctxt->vcpu);
2823
2824 c->dst.type = OP_NONE; /* nothing to writeback */
2825 break;
Gleb Natapovb2833e32009-04-12 13:36:30 +03002826 case 0x70 ... 0x7f: /* jcc (short) */
Avi Kivity018a98d2007-11-27 19:30:56 +02002827 if (test_cc(c->b, ctxt->eflags))
Gleb Natapovb2833e32009-04-12 13:36:30 +03002828 jmp_rel(c, c->src.val);
Avi Kivity018a98d2007-11-27 19:30:56 +02002829 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002830 case 0x80 ... 0x83: /* Grp1 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002831 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002832 case 0:
2833 goto add;
2834 case 1:
2835 goto or;
2836 case 2:
2837 goto adc;
2838 case 3:
2839 goto sbb;
2840 case 4:
2841 goto and;
2842 case 5:
2843 goto sub;
2844 case 6:
2845 goto xor;
2846 case 7:
2847 goto cmp;
2848 }
2849 break;
2850 case 0x84 ... 0x85:
Mohammed Gamaldfb507c2010-05-11 22:22:40 +03002851 test:
Laurent Vivier05f086f2007-09-24 11:10:55 +02002852 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002853 break;
2854 case 0x86 ... 0x87: /* xchg */
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002855 xchg:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002856 /* Write back the register source. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002857 switch (c->dst.bytes) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002858 case 1:
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002859 *(u8 *) c->src.addr.reg = (u8) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002860 break;
2861 case 2:
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002862 *(u16 *) c->src.addr.reg = (u16) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002863 break;
2864 case 4:
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002865 *c->src.addr.reg = (u32) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002866 break; /* 64b reg: zero-extend */
2867 case 8:
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002868 *c->src.addr.reg = c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002869 break;
2870 }
2871 /*
2872 * Write back the memory destination with implicit LOCK
2873 * prefix.
2874 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002875 c->dst.val = c->src.val;
2876 c->lock_prefix = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002877 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002878 case 0x88 ... 0x8b: /* mov */
Nitin A Kamble7de75242007-09-15 10:13:07 +03002879 goto mov;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002880 case 0x8c: /* mov r/m, sreg */
2881 if (c->modrm_reg > VCPU_SREG_GS) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002882 emulate_ud(ctxt);
Gleb Natapov5e3ae6c2010-03-18 15:20:07 +02002883 goto done;
Guillaume Thouvenin38d5bc62008-05-27 15:13:28 +02002884 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002885 c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
Guillaume Thouvenin38d5bc62008-05-27 15:13:28 +02002886 break;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03002887 case 0x8d: /* lea r16/r32, m */
Avi Kivityf9b7aab2008-04-14 23:46:37 +03002888 c->dst.val = c->modrm_ea;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03002889 break;
Guillaume Thouvenin42571982008-05-27 14:49:15 +02002890 case 0x8e: { /* mov seg, r/m16 */
2891 uint16_t sel;
Guillaume Thouvenin42571982008-05-27 14:49:15 +02002892
2893 sel = c->src.val;
Gleb Natapov8b9f4412010-02-18 12:14:59 +02002894
Gleb Natapovc6975182010-02-18 12:15:01 +02002895 if (c->modrm_reg == VCPU_SREG_CS ||
2896 c->modrm_reg > VCPU_SREG_GS) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002897 emulate_ud(ctxt);
Gleb Natapov8b9f4412010-02-18 12:14:59 +02002898 goto done;
2899 }
2900
Glauber Costa310b5d32009-05-12 16:21:06 -04002901 if (c->modrm_reg == VCPU_SREG_SS)
Gleb Natapov95cb2292010-04-28 19:15:43 +03002902 ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa310b5d32009-05-12 16:21:06 -04002903
Gleb Natapov2e873022010-03-18 15:20:18 +02002904 rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
Guillaume Thouvenin42571982008-05-27 14:49:15 +02002905
2906 c->dst.type = OP_NONE; /* Disable writeback. */
2907 break;
2908 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002909 case 0x8f: /* pop (sole member of Grp1a) */
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02002910 rc = emulate_grp1a(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002911 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002912 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002913 break;
Avi Kivity3d9e77d2010-08-01 12:41:59 +03002914 case 0x90 ... 0x97: /* nop / xchg reg, rax */
2915 if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
2916 goto done;
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002917 goto xchg;
Nitin A Kamblefd2a7602007-08-28 18:22:47 -07002918 case 0x9c: /* pushf */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002919 c->src.val = (unsigned long) ctxt->eflags;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002920 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02002921 break;
Nitin A Kamble535eabc2007-09-15 10:45:05 +03002922 case 0x9d: /* popf */
Avi Kivity2b48cc72008-11-29 20:36:13 +02002923 c->dst.type = OP_REG;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002924 c->dst.addr.reg = &ctxt->eflags;
Avi Kivity2b48cc72008-11-29 20:36:13 +02002925 c->dst.bytes = c->op_bytes;
Gleb Natapovd4c6a152010-02-10 14:21:34 +02002926 rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
2927 if (rc != X86EMUL_CONTINUE)
2928 goto done;
2929 break;
Wei Yongjun5d55f292010-07-07 17:43:35 +08002930 case 0xa0 ... 0xa3: /* mov */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002931 case 0xa4 ... 0xa5: /* movs */
Gleb Natapova682e352010-03-18 15:20:21 +02002932 goto mov;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002933 case 0xa6 ... 0xa7: /* cmps */
Guillaume Thouvenind7e51172007-11-26 13:49:09 +01002934 c->dst.type = OP_NONE; /* Disable writeback. */
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002935 DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.addr.mem, c->dst.addr.mem);
Gleb Natapova682e352010-03-18 15:20:21 +02002936 goto cmp;
Mohammed Gamaldfb507c2010-05-11 22:22:40 +03002937 case 0xa8 ... 0xa9: /* test ax, imm */
2938 goto test;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002939 case 0xaa ... 0xab: /* stos */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002940 c->dst.val = c->regs[VCPU_REGS_RAX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08002941 break;
2942 case 0xac ... 0xad: /* lods */
Gleb Natapova682e352010-03-18 15:20:21 +02002943 goto mov;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002944 case 0xae ... 0xaf: /* scas */
2945 DPRINTF("Urk! I don't handle SCAS.\n");
2946 goto cannot_emulate;
Mohammed Gamala5e2e822008-08-27 05:02:56 +03002947 case 0xb0 ... 0xbf: /* mov r, imm */
Guillaume Thouvenin615ac122008-05-27 10:19:16 +02002948 goto mov;
Avi Kivity018a98d2007-11-27 19:30:56 +02002949 case 0xc0 ... 0xc1:
2950 emulate_grp2(ctxt);
2951 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02002952 case 0xc3: /* ret */
Avi Kivitycf5de4f2008-11-28 00:14:07 +02002953 c->dst.type = OP_REG;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002954 c->dst.addr.reg = &c->eip;
Avi Kivitycf5de4f2008-11-28 00:14:07 +02002955 c->dst.bytes = c->op_bytes;
Avi Kivity111de5d2007-11-27 19:14:21 +02002956 goto pop_instruction;
Avi Kivity018a98d2007-11-27 19:30:56 +02002957 case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
2958 mov:
2959 c->dst.val = c->src.val;
2960 break;
Avi Kivitya77ab5e2009-01-05 13:27:34 +02002961 case 0xcb: /* ret far */
2962 rc = emulate_ret_far(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002963 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02002964 goto done;
2965 break;
Mohammed Gamal62bd4302010-07-28 12:38:40 +03002966 case 0xcf: /* iret */
2967 rc = emulate_iret(ctxt, ops);
2968
2969 if (rc != X86EMUL_CONTINUE)
2970 goto done;
2971 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02002972 case 0xd0 ... 0xd1: /* Grp2 */
2973 c->src.val = 1;
2974 emulate_grp2(ctxt);
2975 break;
2976 case 0xd2 ... 0xd3: /* Grp2 */
2977 c->src.val = c->regs[VCPU_REGS_RCX];
2978 emulate_grp2(ctxt);
2979 break;
Mohammed Gamala6a30342008-09-06 17:22:29 +03002980 case 0xe4: /* inb */
2981 case 0xe5: /* in */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002982 goto do_io_in;
Mohammed Gamala6a30342008-09-06 17:22:29 +03002983 case 0xe6: /* outb */
2984 case 0xe7: /* out */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002985 goto do_io_out;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07002986 case 0xe8: /* call (near) */ {
Gleb Natapovd53c4772009-04-12 13:36:36 +03002987 long int rel = c->src.val;
Laurent Viviere4e03de2007-09-18 11:52:50 +02002988 c->src.val = (unsigned long) c->eip;
Harvey Harrison7a9572752008-02-19 07:40:41 -08002989 jmp_rel(c, rel);
Gleb Natapov79168fd2010-04-28 19:15:30 +03002990 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02002991 break;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07002992 }
2993 case 0xe9: /* jmp rel */
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02002994 goto jmp;
Gleb Natapov414e6272010-04-28 19:15:26 +03002995 case 0xea: { /* jmp far */
2996 unsigned short sel;
Gleb Natapovea798492010-02-25 16:36:43 +02002997 jump_far:
Gleb Natapov414e6272010-04-28 19:15:26 +03002998 memcpy(&sel, c->src.valptr + c->op_bytes, 2);
2999
3000 if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
Gleb Natapovc6975182010-02-18 12:15:01 +02003001 goto done;
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003002
Gleb Natapov414e6272010-04-28 19:15:26 +03003003 c->eip = 0;
3004 memcpy(&c->eip, c->src.valptr, c->op_bytes);
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003005 break;
Gleb Natapov414e6272010-04-28 19:15:26 +03003006 }
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003007 case 0xeb:
3008 jmp: /* jmp rel short */
Harvey Harrison7a9572752008-02-19 07:40:41 -08003009 jmp_rel(c, c->src.val);
Laurent Viviera01af5e2007-09-24 11:10:56 +02003010 c->dst.type = OP_NONE; /* Disable writeback. */
Nitin A Kamble1a52e052007-09-18 16:34:25 -07003011 break;
Mohammed Gamala6a30342008-09-06 17:22:29 +03003012 case 0xec: /* in al,dx */
3013 case 0xed: /* in (e/r)ax,dx */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003014 c->src.val = c->regs[VCPU_REGS_RDX];
3015 do_io_in:
3016 c->dst.bytes = min(c->dst.bytes, 4u);
3017 if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003018 emulate_gp(ctxt, 0);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02003019 goto done;
3020 }
Gleb Natapov7b262e92010-03-18 15:20:27 +02003021 if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
3022 &c->dst.val))
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003023 goto done; /* IO is needed */
3024 break;
Wei Yongjunce7a0ad2010-07-06 16:50:21 +08003025 case 0xee: /* out dx,al */
3026 case 0xef: /* out dx,(e/r)ax */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003027 c->src.val = c->regs[VCPU_REGS_RDX];
3028 do_io_out:
3029 c->dst.bytes = min(c->dst.bytes, 4u);
3030 if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003031 emulate_gp(ctxt, 0);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003032 goto done;
Mohammed Gamala6a30342008-09-06 17:22:29 +03003033 }
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003034 ops->pio_out_emulated(c->dst.bytes, c->src.val, &c->dst.val, 1,
3035 ctxt->vcpu);
3036 c->dst.type = OP_NONE; /* Disable writeback. */
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01003037 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003038 case 0xf4: /* hlt */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003039 ctxt->vcpu->arch.halt_request = 1;
Mohammed Gamal19fdfa02008-07-06 16:51:26 +03003040 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003041 case 0xf5: /* cmc */
3042 /* complement carry flag from eflags reg */
3043 ctxt->eflags ^= EFLG_CF;
3044 c->dst.type = OP_NONE; /* Disable writeback. */
3045 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003046 case 0xf6 ... 0xf7: /* Grp3 */
Gleb Natapovaca06a82010-03-18 15:20:15 +02003047 if (!emulate_grp3(ctxt, ops))
3048 goto cannot_emulate;
Avi Kivity018a98d2007-11-27 19:30:56 +02003049 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003050 case 0xf8: /* clc */
3051 ctxt->eflags &= ~EFLG_CF;
3052 c->dst.type = OP_NONE; /* Disable writeback. */
3053 break;
3054 case 0xfa: /* cli */
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003055 if (emulator_bad_iopl(ctxt, ops)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003056 emulate_gp(ctxt, 0);
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003057 goto done;
3058 } else {
Gleb Natapovf850e2e2010-02-10 14:21:33 +02003059 ctxt->eflags &= ~X86_EFLAGS_IF;
3060 c->dst.type = OP_NONE; /* Disable writeback. */
3061 }
Avi Kivity111de5d2007-11-27 19:14:21 +02003062 break;
3063 case 0xfb: /* sti */
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003064 if (emulator_bad_iopl(ctxt, ops)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003065 emulate_gp(ctxt, 0);
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003066 goto done;
3067 } else {
Gleb Natapov95cb2292010-04-28 19:15:43 +03003068 ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02003069 ctxt->eflags |= X86_EFLAGS_IF;
3070 c->dst.type = OP_NONE; /* Disable writeback. */
3071 }
Avi Kivity111de5d2007-11-27 19:14:21 +02003072 break;
Mohammed Gamalfb4616f2008-09-01 04:52:24 +03003073 case 0xfc: /* cld */
3074 ctxt->eflags &= ~EFLG_DF;
3075 c->dst.type = OP_NONE; /* Disable writeback. */
3076 break;
3077 case 0xfd: /* std */
3078 ctxt->eflags |= EFLG_DF;
3079 c->dst.type = OP_NONE; /* Disable writeback. */
3080 break;
Gleb Natapovea798492010-02-25 16:36:43 +02003081 case 0xfe: /* Grp4 */
3082 grp45:
Avi Kivity018a98d2007-11-27 19:30:56 +02003083 rc = emulate_grp45(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003084 if (rc != X86EMUL_CONTINUE)
Avi Kivity018a98d2007-11-27 19:30:56 +02003085 goto done;
3086 break;
Gleb Natapovea798492010-02-25 16:36:43 +02003087 case 0xff: /* Grp5 */
3088 if (c->modrm_reg == 5)
3089 goto jump_far;
3090 goto grp45;
Avi Kivity91269b82010-07-25 14:51:16 +03003091 default:
3092 goto cannot_emulate;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003093 }
Avi Kivity018a98d2007-11-27 19:30:56 +02003094
3095writeback:
3096 rc = writeback(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003097 if (rc != X86EMUL_CONTINUE)
Avi Kivity018a98d2007-11-27 19:30:56 +02003098 goto done;
3099
Gleb Natapov5cd21912010-03-18 15:20:26 +02003100 /*
3101 * restore dst type in case the decoding will be reused
3102 * (happens for string instruction )
3103 */
3104 c->dst.type = saved_dst_type;
3105
Gleb Natapova682e352010-03-18 15:20:21 +02003106 if ((c->d & SrcMask) == SrcSI)
Gleb Natapov79168fd2010-04-28 19:15:30 +03003107 string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
3108 VCPU_REGS_RSI, &c->src);
Gleb Natapova682e352010-03-18 15:20:21 +02003109
3110 if ((c->d & DstMask) == DstDI)
Gleb Natapov79168fd2010-04-28 19:15:30 +03003111 string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
3112 &c->dst);
Gleb Natapovd9271122010-03-18 15:20:22 +02003113
Gleb Natapov5cd21912010-03-18 15:20:26 +02003114 if (c->rep_prefix && (c->d & String)) {
Gleb Natapov7b262e92010-03-18 15:20:27 +02003115 struct read_cache *rc = &ctxt->decode.io_read;
Gleb Natapovd9271122010-03-18 15:20:22 +02003116 register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
Gleb Natapov7b262e92010-03-18 15:20:27 +02003117 /*
3118 * Re-enter guest when pio read ahead buffer is empty or,
3119 * if it is not used, after each 1024 iteration.
3120 */
3121 if ((rc->end == 0 && !(c->regs[VCPU_REGS_RCX] & 0x3ff)) ||
3122 (rc->end != 0 && rc->end == rc->pos))
Gleb Natapov5cd21912010-03-18 15:20:26 +02003123 ctxt->restart = false;
3124 }
Gleb Natapov9de41572010-04-28 19:15:22 +03003125 /*
3126 * reset read cache here in case string instruction is restared
3127 * without decoding
3128 */
3129 ctxt->decode.mem_read.end = 0;
Gleb Natapov95c55882010-04-28 19:15:39 +03003130 ctxt->eip = c->eip;
Avi Kivity018a98d2007-11-27 19:30:56 +02003131
3132done:
Gleb Natapovcb404fe2010-03-18 15:20:25 +02003133 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003134
3135twobyte_insn:
Laurent Viviere4e03de2007-09-18 11:52:50 +02003136 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003137 case 0x01: /* lgdt, lidt, lmsw */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003138 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003139 u16 size;
3140 unsigned long address;
3141
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003142 case 0: /* vmcall */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003143 if (c->modrm_mod != 3 || c->modrm_rm != 1)
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003144 goto cannot_emulate;
3145
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05003146 rc = kvm_fix_hypercall(ctxt->vcpu);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003147 if (rc != X86EMUL_CONTINUE)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05003148 goto done;
3149
Avi Kivity33e38852008-05-21 15:34:25 +03003150 /* Let the processor re-execute the fixed hypercall */
Gleb Natapov063db062010-03-18 15:20:06 +02003151 c->eip = ctxt->eip;
Avi Kivity16286d02008-04-14 14:40:50 +03003152 /* Disable writeback. */
3153 c->dst.type = OP_NONE;
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003154 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003155 case 2: /* lgdt */
Avi Kivity1a6440aef2010-08-01 12:35:10 +03003156 rc = read_descriptor(ctxt, ops, c->src.addr.mem,
Laurent Viviere4e03de2007-09-18 11:52:50 +02003157 &size, &address, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003158 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003159 goto done;
3160 realmode_lgdt(ctxt->vcpu, size, address);
Avi Kivity16286d02008-04-14 14:40:50 +03003161 /* Disable writeback. */
3162 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003163 break;
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003164 case 3: /* lidt/vmmcall */
Avi Kivity2b3d2a22008-12-23 19:46:01 +02003165 if (c->modrm_mod == 3) {
3166 switch (c->modrm_rm) {
3167 case 1:
3168 rc = kvm_fix_hypercall(ctxt->vcpu);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003169 if (rc != X86EMUL_CONTINUE)
Avi Kivity2b3d2a22008-12-23 19:46:01 +02003170 goto done;
3171 break;
3172 default:
3173 goto cannot_emulate;
3174 }
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003175 } else {
Avi Kivity1a6440aef2010-08-01 12:35:10 +03003176 rc = read_descriptor(ctxt, ops, c->src.addr.mem,
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003177 &size, &address,
Laurent Viviere4e03de2007-09-18 11:52:50 +02003178 c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003179 if (rc != X86EMUL_CONTINUE)
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003180 goto done;
3181 realmode_lidt(ctxt->vcpu, size, address);
3182 }
Avi Kivity16286d02008-04-14 14:40:50 +03003183 /* Disable writeback. */
3184 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003185 break;
3186 case 4: /* smsw */
Avi Kivity16286d02008-04-14 14:40:50 +03003187 c->dst.bytes = 2;
Gleb Natapov52a46612010-03-18 15:20:03 +02003188 c->dst.val = ops->get_cr(0, ctxt->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003189 break;
3190 case 6: /* lmsw */
Avi Kivity9928ff62010-08-01 18:35:24 +03003191 ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
Gleb Natapov93a152b2010-03-18 15:20:04 +02003192 (c->src.val & 0x0f), ctxt->vcpu);
Avi Kivitydc7457e2008-04-30 16:13:36 +03003193 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003194 break;
Gleb Natapov6e1e5ff2010-03-18 15:20:08 +02003195 case 5: /* not defined */
Gleb Natapov54b84862010-04-28 19:15:44 +03003196 emulate_ud(ctxt);
Gleb Natapov6e1e5ff2010-03-18 15:20:08 +02003197 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003198 case 7: /* invlpg*/
Gleb Natapov69f55cb2010-03-18 15:20:20 +02003199 emulate_invlpg(ctxt->vcpu, c->modrm_ea);
Avi Kivity16286d02008-04-14 14:40:50 +03003200 /* Disable writeback. */
3201 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003202 break;
3203 default:
3204 goto cannot_emulate;
3205 }
3206 break;
Andre Przywarae99f0502009-06-17 15:50:33 +02003207 case 0x05: /* syscall */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003208 rc = emulate_syscall(ctxt, ops);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02003209 if (rc != X86EMUL_CONTINUE)
3210 goto done;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02003211 else
3212 goto writeback;
Andre Przywarae99f0502009-06-17 15:50:33 +02003213 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003214 case 0x06:
3215 emulate_clts(ctxt->vcpu);
3216 c->dst.type = OP_NONE;
3217 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003218 case 0x09: /* wbinvd */
Sheng Yangf5f48ee2010-06-30 12:25:15 +08003219 kvm_emulate_wbinvd(ctxt->vcpu);
3220 c->dst.type = OP_NONE;
3221 break;
3222 case 0x08: /* invd */
Avi Kivity018a98d2007-11-27 19:30:56 +02003223 case 0x0d: /* GrpP (prefetch) */
3224 case 0x18: /* Grp16 (prefetch/nop) */
3225 c->dst.type = OP_NONE;
3226 break;
3227 case 0x20: /* mov cr, reg */
Gleb Natapov6aebfa62010-03-18 15:20:10 +02003228 switch (c->modrm_reg) {
3229 case 1:
3230 case 5 ... 7:
3231 case 9 ... 15:
Gleb Natapov54b84862010-04-28 19:15:44 +03003232 emulate_ud(ctxt);
Gleb Natapov6aebfa62010-03-18 15:20:10 +02003233 goto done;
3234 }
Gleb Natapov52a46612010-03-18 15:20:03 +02003235 c->regs[c->modrm_rm] = ops->get_cr(c->modrm_reg, ctxt->vcpu);
Avi Kivity018a98d2007-11-27 19:30:56 +02003236 c->dst.type = OP_NONE; /* no writeback */
3237 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003238 case 0x21: /* mov from dr to reg */
Gleb Natapov1e470be2010-03-18 15:20:11 +02003239 if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
3240 (c->modrm_reg == 4 || c->modrm_reg == 5)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003241 emulate_ud(ctxt);
Gleb Natapov1e470be2010-03-18 15:20:11 +02003242 goto done;
3243 }
Gleb Natapov35aa5372010-04-28 19:15:27 +03003244 ops->get_dr(c->modrm_reg, &c->regs[c->modrm_rm], ctxt->vcpu);
Laurent Viviera01af5e2007-09-24 11:10:56 +02003245 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003246 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003247 case 0x22: /* mov reg, cr */
Gleb Natapov0f122442010-04-28 19:15:31 +03003248 if (ops->set_cr(c->modrm_reg, c->modrm_val, ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003249 emulate_gp(ctxt, 0);
Gleb Natapov0f122442010-04-28 19:15:31 +03003250 goto done;
3251 }
Avi Kivity018a98d2007-11-27 19:30:56 +02003252 c->dst.type = OP_NONE;
3253 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003254 case 0x23: /* mov from reg to dr */
Gleb Natapov1e470be2010-03-18 15:20:11 +02003255 if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
3256 (c->modrm_reg == 4 || c->modrm_reg == 5)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003257 emulate_ud(ctxt);
Gleb Natapov1e470be2010-03-18 15:20:11 +02003258 goto done;
3259 }
Gleb Natapov35aa5372010-04-28 19:15:27 +03003260
Gleb Natapov338dbc92010-04-28 19:15:32 +03003261 if (ops->set_dr(c->modrm_reg, c->regs[c->modrm_rm] &
3262 ((ctxt->mode == X86EMUL_MODE_PROT64) ?
3263 ~0ULL : ~0U), ctxt->vcpu) < 0) {
3264 /* #UD condition is already handled by the code above */
Gleb Natapov54b84862010-04-28 19:15:44 +03003265 emulate_gp(ctxt, 0);
Gleb Natapov338dbc92010-04-28 19:15:32 +03003266 goto done;
3267 }
3268
Laurent Viviera01af5e2007-09-24 11:10:56 +02003269 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003270 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003271 case 0x30:
3272 /* wrmsr */
3273 msr_data = (u32)c->regs[VCPU_REGS_RAX]
3274 | ((u64)c->regs[VCPU_REGS_RDX] << 32);
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003275 if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003276 emulate_gp(ctxt, 0);
Gleb Natapovfd525362010-03-18 15:20:13 +02003277 goto done;
Avi Kivity018a98d2007-11-27 19:30:56 +02003278 }
3279 rc = X86EMUL_CONTINUE;
3280 c->dst.type = OP_NONE;
3281 break;
3282 case 0x32:
3283 /* rdmsr */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003284 if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003285 emulate_gp(ctxt, 0);
Gleb Natapovfd525362010-03-18 15:20:13 +02003286 goto done;
Avi Kivity018a98d2007-11-27 19:30:56 +02003287 } else {
3288 c->regs[VCPU_REGS_RAX] = (u32)msr_data;
3289 c->regs[VCPU_REGS_RDX] = msr_data >> 32;
3290 }
3291 rc = X86EMUL_CONTINUE;
3292 c->dst.type = OP_NONE;
3293 break;
Andre Przywarae99f0502009-06-17 15:50:33 +02003294 case 0x34: /* sysenter */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003295 rc = emulate_sysenter(ctxt, ops);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02003296 if (rc != X86EMUL_CONTINUE)
3297 goto done;
Andre Przywara8c604352009-06-18 12:56:01 +02003298 else
3299 goto writeback;
Andre Przywarae99f0502009-06-17 15:50:33 +02003300 break;
3301 case 0x35: /* sysexit */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003302 rc = emulate_sysexit(ctxt, ops);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02003303 if (rc != X86EMUL_CONTINUE)
3304 goto done;
Andre Przywara4668f052009-06-18 12:56:02 +02003305 else
3306 goto writeback;
Andre Przywarae99f0502009-06-17 15:50:33 +02003307 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003308 case 0x40 ... 0x4f: /* cmov */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003309 c->dst.val = c->dst.orig_val = c->src.val;
Laurent Viviera01af5e2007-09-24 11:10:56 +02003310 if (!test_cc(c->b, ctxt->eflags))
3311 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003312 break;
Gleb Natapovb2833e32009-04-12 13:36:30 +03003313 case 0x80 ... 0x8f: /* jnz rel, etc*/
Avi Kivity018a98d2007-11-27 19:30:56 +02003314 if (test_cc(c->b, ctxt->eflags))
Gleb Natapovb2833e32009-04-12 13:36:30 +03003315 jmp_rel(c, c->src.val);
Avi Kivity018a98d2007-11-27 19:30:56 +02003316 c->dst.type = OP_NONE;
3317 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003318 case 0xa0: /* push fs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03003319 emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003320 break;
3321 case 0xa1: /* pop fs */
3322 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003323 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003324 goto done;
3325 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003326 case 0xa3:
3327 bt: /* bt */
Qing Hee4f8e032007-09-24 17:22:13 +08003328 c->dst.type = OP_NONE;
Laurent Viviere4e03de2007-09-18 11:52:50 +02003329 /* only subword offset */
3330 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003331 emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003332 break;
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01003333 case 0xa4: /* shld imm8, r, r/m */
3334 case 0xa5: /* shld cl, r, r/m */
3335 emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
3336 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003337 case 0xa8: /* push gs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03003338 emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003339 break;
3340 case 0xa9: /* pop gs */
3341 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003342 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003343 goto done;
3344 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003345 case 0xab:
3346 bts: /* bts */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003347 /* only subword offset */
3348 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003349 emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003350 break;
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01003351 case 0xac: /* shrd imm8, r, r/m */
3352 case 0xad: /* shrd cl, r, r/m */
3353 emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
3354 break;
Glauber Costa2a7c5b82008-07-10 17:08:15 -03003355 case 0xae: /* clflush */
3356 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003357 case 0xb0 ... 0xb1: /* cmpxchg */
3358 /*
3359 * Save real source value, then compare EAX against
3360 * destination.
3361 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003362 c->src.orig_val = c->src.val;
3363 c->src.val = c->regs[VCPU_REGS_RAX];
Laurent Vivier05f086f2007-09-24 11:10:55 +02003364 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
3365 if (ctxt->eflags & EFLG_ZF) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003366 /* Success: write back to memory. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003367 c->dst.val = c->src.orig_val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003368 } else {
3369 /* Failure: write the value we saw to EAX. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003370 c->dst.type = OP_REG;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03003371 c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08003372 }
3373 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003374 case 0xb3:
3375 btr: /* btr */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003376 /* only subword offset */
3377 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003378 emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003379 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003380 case 0xb6 ... 0xb7: /* movzx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003381 c->dst.bytes = c->op_bytes;
3382 c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
3383 : (u16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003384 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003385 case 0xba: /* Grp8 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003386 switch (c->modrm_reg & 3) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003387 case 0:
3388 goto bt;
3389 case 1:
3390 goto bts;
3391 case 2:
3392 goto btr;
3393 case 3:
3394 goto btc;
3395 }
3396 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003397 case 0xbb:
3398 btc: /* btc */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003399 /* only subword offset */
3400 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003401 emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003402 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003403 case 0xbe ... 0xbf: /* movsx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003404 c->dst.bytes = c->op_bytes;
3405 c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
3406 (s16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003407 break;
Sheng Yanga012e652007-10-15 14:24:20 +08003408 case 0xc3: /* movnti */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003409 c->dst.bytes = c->op_bytes;
3410 c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
3411 (u64) c->src.val;
Sheng Yanga012e652007-10-15 14:24:20 +08003412 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003413 case 0xc7: /* Grp9 (cmpxchg8b) */
Gleb Natapov69f55cb2010-03-18 15:20:20 +02003414 rc = emulate_grp9(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003415 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02003416 goto done;
3417 break;
Avi Kivity91269b82010-07-25 14:51:16 +03003418 default:
3419 goto cannot_emulate;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003420 }
3421 goto writeback;
3422
3423cannot_emulate:
Laurent Viviere4e03de2007-09-18 11:52:50 +02003424 DPRINTF("Cannot emulate %02x\n", c->b);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003425 return -1;
3426}