blob: 7cc5491e22b51ef852716e6e2e3bbb55027338f3 [file] [log] [blame]
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001/*
Kukjin Kima8550392012-03-09 14:19:10 -08002 * Copyright (c) 2010-2012 Samsung Electronics Co., Ltd.
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09003 * http://www.samsung.com
Changhwan Younc8bef142010-07-27 17:52:39 +09004 *
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09005 * EXYNOS4 - Clock support
Changhwan Younc8bef142010-07-27 17:52:39 +09006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10*/
11
12#include <linux/kernel.h>
13#include <linux/err.h>
14#include <linux/io.h>
Jonghwan Choiacd35612011-08-24 21:52:45 +090015#include <linux/syscore_ops.h>
Changhwan Younc8bef142010-07-27 17:52:39 +090016
17#include <plat/cpu-freq.h>
18#include <plat/clock.h>
19#include <plat/cpu.h>
20#include <plat/pll.h>
21#include <plat/s5p-clock.h>
22#include <plat/clock-clksrc.h>
Jonghwan Choiacd35612011-08-24 21:52:45 +090023#include <plat/pm.h>
Changhwan Younc8bef142010-07-27 17:52:39 +090024
25#include <mach/map.h>
26#include <mach/regs-clock.h>
KyongHo Chob0b6ff02011-03-07 09:10:24 +090027#include <mach/sysmmu.h>
Changhwan Younc8bef142010-07-27 17:52:39 +090028
Kukjin Kimcc511b82011-12-27 08:18:36 +010029#include "common.h"
Kukjin Kimce9c00e2012-03-09 13:51:24 -080030#include "clock-exynos4.h"
Kukjin Kimcc511b82011-12-27 08:18:36 +010031
Kukjin Kim7cdf04d2012-01-27 14:56:17 +090032#ifdef CONFIG_PM_SLEEP
Jonghwan Choiacd35612011-08-24 21:52:45 +090033static struct sleep_save exynos4_clock_save[] = {
Kukjin Kima8550392012-03-09 14:19:10 -080034 SAVE_ITEM(EXYNOS4_CLKDIV_LEFTBUS),
35 SAVE_ITEM(EXYNOS4_CLKGATE_IP_LEFTBUS),
36 SAVE_ITEM(EXYNOS4_CLKDIV_RIGHTBUS),
37 SAVE_ITEM(EXYNOS4_CLKGATE_IP_RIGHTBUS),
38 SAVE_ITEM(EXYNOS4_CLKSRC_TOP0),
39 SAVE_ITEM(EXYNOS4_CLKSRC_TOP1),
40 SAVE_ITEM(EXYNOS4_CLKSRC_CAM),
41 SAVE_ITEM(EXYNOS4_CLKSRC_TV),
42 SAVE_ITEM(EXYNOS4_CLKSRC_MFC),
43 SAVE_ITEM(EXYNOS4_CLKSRC_G3D),
44 SAVE_ITEM(EXYNOS4_CLKSRC_LCD0),
45 SAVE_ITEM(EXYNOS4_CLKSRC_MAUDIO),
46 SAVE_ITEM(EXYNOS4_CLKSRC_FSYS),
47 SAVE_ITEM(EXYNOS4_CLKSRC_PERIL0),
48 SAVE_ITEM(EXYNOS4_CLKSRC_PERIL1),
49 SAVE_ITEM(EXYNOS4_CLKDIV_CAM),
50 SAVE_ITEM(EXYNOS4_CLKDIV_TV),
51 SAVE_ITEM(EXYNOS4_CLKDIV_MFC),
52 SAVE_ITEM(EXYNOS4_CLKDIV_G3D),
53 SAVE_ITEM(EXYNOS4_CLKDIV_LCD0),
54 SAVE_ITEM(EXYNOS4_CLKDIV_MAUDIO),
55 SAVE_ITEM(EXYNOS4_CLKDIV_FSYS0),
56 SAVE_ITEM(EXYNOS4_CLKDIV_FSYS1),
57 SAVE_ITEM(EXYNOS4_CLKDIV_FSYS2),
58 SAVE_ITEM(EXYNOS4_CLKDIV_FSYS3),
59 SAVE_ITEM(EXYNOS4_CLKDIV_PERIL0),
60 SAVE_ITEM(EXYNOS4_CLKDIV_PERIL1),
61 SAVE_ITEM(EXYNOS4_CLKDIV_PERIL2),
62 SAVE_ITEM(EXYNOS4_CLKDIV_PERIL3),
63 SAVE_ITEM(EXYNOS4_CLKDIV_PERIL4),
64 SAVE_ITEM(EXYNOS4_CLKDIV_PERIL5),
65 SAVE_ITEM(EXYNOS4_CLKDIV_TOP),
66 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_TOP),
67 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_CAM),
68 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_TV),
69 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_LCD0),
70 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_MAUDIO),
71 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_FSYS),
72 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_PERIL0),
73 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_PERIL1),
74 SAVE_ITEM(EXYNOS4_CLKDIV2_RATIO),
75 SAVE_ITEM(EXYNOS4_CLKGATE_SCLKCAM),
76 SAVE_ITEM(EXYNOS4_CLKGATE_IP_CAM),
77 SAVE_ITEM(EXYNOS4_CLKGATE_IP_TV),
78 SAVE_ITEM(EXYNOS4_CLKGATE_IP_MFC),
79 SAVE_ITEM(EXYNOS4_CLKGATE_IP_G3D),
80 SAVE_ITEM(EXYNOS4_CLKGATE_IP_LCD0),
81 SAVE_ITEM(EXYNOS4_CLKGATE_IP_FSYS),
82 SAVE_ITEM(EXYNOS4_CLKGATE_IP_GPS),
83 SAVE_ITEM(EXYNOS4_CLKGATE_IP_PERIL),
84 SAVE_ITEM(EXYNOS4_CLKGATE_BLOCK),
85 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_DMC),
86 SAVE_ITEM(EXYNOS4_CLKSRC_DMC),
87 SAVE_ITEM(EXYNOS4_CLKDIV_DMC0),
88 SAVE_ITEM(EXYNOS4_CLKDIV_DMC1),
89 SAVE_ITEM(EXYNOS4_CLKGATE_IP_DMC),
90 SAVE_ITEM(EXYNOS4_CLKSRC_CPU),
91 SAVE_ITEM(EXYNOS4_CLKDIV_CPU),
92 SAVE_ITEM(EXYNOS4_CLKDIV_CPU + 0x4),
93 SAVE_ITEM(EXYNOS4_CLKGATE_SCLKCPU),
94 SAVE_ITEM(EXYNOS4_CLKGATE_IP_CPU),
Jonghwan Choiacd35612011-08-24 21:52:45 +090095};
Kukjin Kim7cdf04d2012-01-27 14:56:17 +090096#endif
Jonghwan Choiacd35612011-08-24 21:52:45 +090097
Kukjin Kima8550392012-03-09 14:19:10 -080098static struct clk exynos4_clk_sclk_hdmi27m = {
Changhwan Younc8bef142010-07-27 17:52:39 +090099 .name = "sclk_hdmi27m",
Changhwan Younc8bef142010-07-27 17:52:39 +0900100 .rate = 27000000,
101};
102
Kukjin Kima8550392012-03-09 14:19:10 -0800103static struct clk exynos4_clk_sclk_hdmiphy = {
Jongpill Leeb99380e2010-08-18 22:16:45 +0900104 .name = "sclk_hdmiphy",
Jongpill Leeb99380e2010-08-18 22:16:45 +0900105};
106
Kukjin Kima8550392012-03-09 14:19:10 -0800107static struct clk exynos4_clk_sclk_usbphy0 = {
Jongpill Leeb99380e2010-08-18 22:16:45 +0900108 .name = "sclk_usbphy0",
Jongpill Leeb99380e2010-08-18 22:16:45 +0900109 .rate = 27000000,
110};
111
Kukjin Kima8550392012-03-09 14:19:10 -0800112static struct clk exynos4_clk_sclk_usbphy1 = {
Jongpill Leeb99380e2010-08-18 22:16:45 +0900113 .name = "sclk_usbphy1",
Jongpill Leeb99380e2010-08-18 22:16:45 +0900114};
115
Boojin Kimbf856fb2011-09-02 09:44:36 +0900116static struct clk dummy_apb_pclk = {
117 .name = "apb_pclk",
118 .id = -1,
119};
120
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900121static int exynos4_clksrc_mask_top_ctrl(struct clk *clk, int enable)
Jongpill Lee37e01722010-08-18 22:33:43 +0900122{
Kukjin Kima8550392012-03-09 14:19:10 -0800123 return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_TOP, clk, enable);
Jongpill Lee37e01722010-08-18 22:33:43 +0900124}
125
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900126static int exynos4_clksrc_mask_cam_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +0900127{
Kukjin Kima8550392012-03-09 14:19:10 -0800128 return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_CAM, clk, enable);
Jongpill Lee33f469d2010-08-18 22:54:48 +0900129}
130
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900131static int exynos4_clksrc_mask_lcd0_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +0900132{
Kukjin Kima8550392012-03-09 14:19:10 -0800133 return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_LCD0, clk, enable);
Jongpill Lee33f469d2010-08-18 22:54:48 +0900134}
135
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900136int exynos4_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900137{
Kukjin Kima8550392012-03-09 14:19:10 -0800138 return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_FSYS, clk, enable);
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900139}
140
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900141static int exynos4_clksrc_mask_peril0_ctrl(struct clk *clk, int enable)
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900142{
Kukjin Kima8550392012-03-09 14:19:10 -0800143 return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_PERIL0, clk, enable);
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900144}
145
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900146static int exynos4_clksrc_mask_peril1_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +0900147{
Kukjin Kima8550392012-03-09 14:19:10 -0800148 return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_PERIL1, clk, enable);
Jongpill Lee33f469d2010-08-18 22:54:48 +0900149}
150
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900151static int exynos4_clk_ip_mfc_ctrl(struct clk *clk, int enable)
152{
Kukjin Kima8550392012-03-09 14:19:10 -0800153 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_MFC, clk, enable);
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900154}
155
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900156static int exynos4_clksrc_mask_tv_ctrl(struct clk *clk, int enable)
157{
Kukjin Kima8550392012-03-09 14:19:10 -0800158 return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_TV, clk, enable);
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900159}
160
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900161static int exynos4_clk_ip_cam_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900162{
Kukjin Kima8550392012-03-09 14:19:10 -0800163 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_CAM, clk, enable);
Jongpill Lee82260bf2010-08-18 22:49:24 +0900164}
165
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900166static int exynos4_clk_ip_tv_ctrl(struct clk *clk, int enable)
167{
Kukjin Kima8550392012-03-09 14:19:10 -0800168 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_TV, clk, enable);
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900169}
170
KyongHo Chobca10b92012-04-04 09:23:02 -0700171int exynos4_clk_ip_image_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900172{
Kukjin Kima8550392012-03-09 14:19:10 -0800173 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_IMAGE, clk, enable);
Jongpill Lee82260bf2010-08-18 22:49:24 +0900174}
175
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900176static int exynos4_clk_ip_lcd0_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900177{
Kukjin Kima8550392012-03-09 14:19:10 -0800178 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_LCD0, clk, enable);
Jongpill Lee82260bf2010-08-18 22:49:24 +0900179}
180
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900181int exynos4_clk_ip_lcd1_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900182{
Kukjin Kima8550392012-03-09 14:19:10 -0800183 return s5p_gatectrl(EXYNOS4210_CLKGATE_IP_LCD1, clk, enable);
Jongpill Lee82260bf2010-08-18 22:49:24 +0900184}
185
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900186int exynos4_clk_ip_fsys_ctrl(struct clk *clk, int enable)
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900187{
Kukjin Kima8550392012-03-09 14:19:10 -0800188 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_FSYS, clk, enable);
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900189}
190
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900191static int exynos4_clk_ip_peril_ctrl(struct clk *clk, int enable)
Jongpill Lee5a847b42010-08-27 16:50:47 +0900192{
Kukjin Kima8550392012-03-09 14:19:10 -0800193 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_PERIL, clk, enable);
Jongpill Lee5a847b42010-08-27 16:50:47 +0900194}
195
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900196static int exynos4_clk_ip_perir_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900197{
Kukjin Kima8550392012-03-09 14:19:10 -0800198 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_PERIR, clk, enable);
Jongpill Lee82260bf2010-08-18 22:49:24 +0900199}
200
KyongHo Chobca10b92012-04-04 09:23:02 -0700201int exynos4_clk_ip_dmc_ctrl(struct clk *clk, int enable)
202{
203 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_DMC, clk, enable);
204}
205
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900206static int exynos4_clk_hdmiphy_ctrl(struct clk *clk, int enable)
207{
208 return s5p_gatectrl(S5P_HDMI_PHY_CONTROL, clk, enable);
209}
210
211static int exynos4_clk_dac_ctrl(struct clk *clk, int enable)
212{
213 return s5p_gatectrl(S5P_DAC_PHY_CONTROL, clk, enable);
214}
215
Changhwan Younc8bef142010-07-27 17:52:39 +0900216/* Core list of CMU_CPU side */
217
Kukjin Kima8550392012-03-09 14:19:10 -0800218static struct clksrc_clk exynos4_clk_mout_apll = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900219 .clk = {
220 .name = "mout_apll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900221 },
Kukjin Kimce9c00e2012-03-09 13:51:24 -0800222 .sources = &clk_src_apll,
Kukjin Kima8550392012-03-09 14:19:10 -0800223 .reg_src = { .reg = EXYNOS4_CLKSRC_CPU, .shift = 0, .size = 1 },
Jongpill Lee3ff31022010-08-18 22:20:31 +0900224};
225
Kukjin Kima8550392012-03-09 14:19:10 -0800226static struct clksrc_clk exynos4_clk_sclk_apll = {
Jongpill Lee3ff31022010-08-18 22:20:31 +0900227 .clk = {
228 .name = "sclk_apll",
Kukjin Kima8550392012-03-09 14:19:10 -0800229 .parent = &exynos4_clk_mout_apll.clk,
Jongpill Lee3ff31022010-08-18 22:20:31 +0900230 },
Kukjin Kima8550392012-03-09 14:19:10 -0800231 .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 24, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900232};
233
Kukjin Kima8550392012-03-09 14:19:10 -0800234static struct clksrc_clk exynos4_clk_mout_epll = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900235 .clk = {
236 .name = "mout_epll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900237 },
Kukjin Kimce9c00e2012-03-09 13:51:24 -0800238 .sources = &clk_src_epll,
Kukjin Kima8550392012-03-09 14:19:10 -0800239 .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 4, .size = 1 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900240};
241
Kukjin Kima8550392012-03-09 14:19:10 -0800242struct clksrc_clk exynos4_clk_mout_mpll = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -0800243 .clk = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900244 .name = "mout_mpll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900245 },
Kukjin Kimce9c00e2012-03-09 13:51:24 -0800246 .sources = &clk_src_mpll,
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900247
248 /* reg_src will be added in each SoCs' clock */
Changhwan Younc8bef142010-07-27 17:52:39 +0900249};
250
Kukjin Kima8550392012-03-09 14:19:10 -0800251static struct clk *exynos4_clkset_moutcore_list[] = {
252 [0] = &exynos4_clk_mout_apll.clk,
253 [1] = &exynos4_clk_mout_mpll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900254};
255
Kukjin Kima8550392012-03-09 14:19:10 -0800256static struct clksrc_sources exynos4_clkset_moutcore = {
257 .sources = exynos4_clkset_moutcore_list,
258 .nr_sources = ARRAY_SIZE(exynos4_clkset_moutcore_list),
Changhwan Younc8bef142010-07-27 17:52:39 +0900259};
260
Kukjin Kima8550392012-03-09 14:19:10 -0800261static struct clksrc_clk exynos4_clk_moutcore = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900262 .clk = {
263 .name = "moutcore",
Changhwan Younc8bef142010-07-27 17:52:39 +0900264 },
Kukjin Kima8550392012-03-09 14:19:10 -0800265 .sources = &exynos4_clkset_moutcore,
266 .reg_src = { .reg = EXYNOS4_CLKSRC_CPU, .shift = 16, .size = 1 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900267};
268
Kukjin Kima8550392012-03-09 14:19:10 -0800269static struct clksrc_clk exynos4_clk_coreclk = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900270 .clk = {
271 .name = "core_clk",
Kukjin Kima8550392012-03-09 14:19:10 -0800272 .parent = &exynos4_clk_moutcore.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900273 },
Kukjin Kima8550392012-03-09 14:19:10 -0800274 .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 0, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900275};
276
Kukjin Kima8550392012-03-09 14:19:10 -0800277static struct clksrc_clk exynos4_clk_armclk = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900278 .clk = {
279 .name = "armclk",
Kukjin Kima8550392012-03-09 14:19:10 -0800280 .parent = &exynos4_clk_coreclk.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900281 },
282};
283
Kukjin Kima8550392012-03-09 14:19:10 -0800284static struct clksrc_clk exynos4_clk_aclk_corem0 = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900285 .clk = {
286 .name = "aclk_corem0",
Kukjin Kima8550392012-03-09 14:19:10 -0800287 .parent = &exynos4_clk_coreclk.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900288 },
Kukjin Kima8550392012-03-09 14:19:10 -0800289 .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 4, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900290};
291
Kukjin Kima8550392012-03-09 14:19:10 -0800292static struct clksrc_clk exynos4_clk_aclk_cores = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900293 .clk = {
294 .name = "aclk_cores",
Kukjin Kima8550392012-03-09 14:19:10 -0800295 .parent = &exynos4_clk_coreclk.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900296 },
Kukjin Kima8550392012-03-09 14:19:10 -0800297 .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 4, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900298};
299
Kukjin Kima8550392012-03-09 14:19:10 -0800300static struct clksrc_clk exynos4_clk_aclk_corem1 = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900301 .clk = {
302 .name = "aclk_corem1",
Kukjin Kima8550392012-03-09 14:19:10 -0800303 .parent = &exynos4_clk_coreclk.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900304 },
Kukjin Kima8550392012-03-09 14:19:10 -0800305 .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 8, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900306};
307
Kukjin Kima8550392012-03-09 14:19:10 -0800308static struct clksrc_clk exynos4_clk_periphclk = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900309 .clk = {
310 .name = "periphclk",
Kukjin Kima8550392012-03-09 14:19:10 -0800311 .parent = &exynos4_clk_coreclk.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900312 },
Kukjin Kima8550392012-03-09 14:19:10 -0800313 .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 12, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900314};
315
Changhwan Younc8bef142010-07-27 17:52:39 +0900316/* Core list of CMU_CORE side */
317
Kukjin Kima8550392012-03-09 14:19:10 -0800318static struct clk *exynos4_clkset_corebus_list[] = {
319 [0] = &exynos4_clk_mout_mpll.clk,
320 [1] = &exynos4_clk_sclk_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900321};
322
Kukjin Kima8550392012-03-09 14:19:10 -0800323struct clksrc_sources exynos4_clkset_mout_corebus = {
324 .sources = exynos4_clkset_corebus_list,
325 .nr_sources = ARRAY_SIZE(exynos4_clkset_corebus_list),
Changhwan Younc8bef142010-07-27 17:52:39 +0900326};
327
Kukjin Kima8550392012-03-09 14:19:10 -0800328static struct clksrc_clk exynos4_clk_mout_corebus = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900329 .clk = {
330 .name = "mout_corebus",
Changhwan Younc8bef142010-07-27 17:52:39 +0900331 },
Kukjin Kima8550392012-03-09 14:19:10 -0800332 .sources = &exynos4_clkset_mout_corebus,
333 .reg_src = { .reg = EXYNOS4_CLKSRC_DMC, .shift = 4, .size = 1 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900334};
335
Kukjin Kima8550392012-03-09 14:19:10 -0800336static struct clksrc_clk exynos4_clk_sclk_dmc = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900337 .clk = {
338 .name = "sclk_dmc",
Kukjin Kima8550392012-03-09 14:19:10 -0800339 .parent = &exynos4_clk_mout_corebus.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900340 },
Kukjin Kima8550392012-03-09 14:19:10 -0800341 .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 12, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900342};
343
Kukjin Kima8550392012-03-09 14:19:10 -0800344static struct clksrc_clk exynos4_clk_aclk_cored = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900345 .clk = {
346 .name = "aclk_cored",
Kukjin Kima8550392012-03-09 14:19:10 -0800347 .parent = &exynos4_clk_sclk_dmc.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900348 },
Kukjin Kima8550392012-03-09 14:19:10 -0800349 .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 16, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900350};
351
Kukjin Kima8550392012-03-09 14:19:10 -0800352static struct clksrc_clk exynos4_clk_aclk_corep = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900353 .clk = {
354 .name = "aclk_corep",
Kukjin Kima8550392012-03-09 14:19:10 -0800355 .parent = &exynos4_clk_aclk_cored.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900356 },
Kukjin Kima8550392012-03-09 14:19:10 -0800357 .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 20, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900358};
359
Kukjin Kima8550392012-03-09 14:19:10 -0800360static struct clksrc_clk exynos4_clk_aclk_acp = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900361 .clk = {
362 .name = "aclk_acp",
Kukjin Kima8550392012-03-09 14:19:10 -0800363 .parent = &exynos4_clk_mout_corebus.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900364 },
Kukjin Kima8550392012-03-09 14:19:10 -0800365 .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 0, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900366};
367
Kukjin Kima8550392012-03-09 14:19:10 -0800368static struct clksrc_clk exynos4_clk_pclk_acp = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900369 .clk = {
370 .name = "pclk_acp",
Kukjin Kima8550392012-03-09 14:19:10 -0800371 .parent = &exynos4_clk_aclk_acp.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900372 },
Kukjin Kima8550392012-03-09 14:19:10 -0800373 .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 4, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900374};
375
376/* Core list of CMU_TOP side */
377
Kukjin Kima8550392012-03-09 14:19:10 -0800378struct clk *exynos4_clkset_aclk_top_list[] = {
379 [0] = &exynos4_clk_mout_mpll.clk,
380 [1] = &exynos4_clk_sclk_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900381};
382
Kukjin Kima8550392012-03-09 14:19:10 -0800383static struct clksrc_sources exynos4_clkset_aclk = {
384 .sources = exynos4_clkset_aclk_top_list,
385 .nr_sources = ARRAY_SIZE(exynos4_clkset_aclk_top_list),
Changhwan Younc8bef142010-07-27 17:52:39 +0900386};
387
Kukjin Kima8550392012-03-09 14:19:10 -0800388static struct clksrc_clk exynos4_clk_aclk_200 = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900389 .clk = {
390 .name = "aclk_200",
Changhwan Younc8bef142010-07-27 17:52:39 +0900391 },
Kukjin Kima8550392012-03-09 14:19:10 -0800392 .sources = &exynos4_clkset_aclk,
393 .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 12, .size = 1 },
394 .reg_div = { .reg = EXYNOS4_CLKDIV_TOP, .shift = 0, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900395};
396
Kukjin Kima8550392012-03-09 14:19:10 -0800397static struct clksrc_clk exynos4_clk_aclk_100 = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900398 .clk = {
399 .name = "aclk_100",
Changhwan Younc8bef142010-07-27 17:52:39 +0900400 },
Kukjin Kima8550392012-03-09 14:19:10 -0800401 .sources = &exynos4_clkset_aclk,
402 .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 16, .size = 1 },
403 .reg_div = { .reg = EXYNOS4_CLKDIV_TOP, .shift = 4, .size = 4 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900404};
405
Kukjin Kima8550392012-03-09 14:19:10 -0800406static struct clksrc_clk exynos4_clk_aclk_160 = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900407 .clk = {
408 .name = "aclk_160",
Changhwan Younc8bef142010-07-27 17:52:39 +0900409 },
Kukjin Kima8550392012-03-09 14:19:10 -0800410 .sources = &exynos4_clkset_aclk,
411 .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 20, .size = 1 },
412 .reg_div = { .reg = EXYNOS4_CLKDIV_TOP, .shift = 8, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900413};
414
Kukjin Kima8550392012-03-09 14:19:10 -0800415struct clksrc_clk exynos4_clk_aclk_133 = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900416 .clk = {
417 .name = "aclk_133",
Changhwan Younc8bef142010-07-27 17:52:39 +0900418 },
Kukjin Kima8550392012-03-09 14:19:10 -0800419 .sources = &exynos4_clkset_aclk,
420 .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 24, .size = 1 },
421 .reg_div = { .reg = EXYNOS4_CLKDIV_TOP, .shift = 12, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900422};
423
Kukjin Kima8550392012-03-09 14:19:10 -0800424static struct clk *exynos4_clkset_vpllsrc_list[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900425 [0] = &clk_fin_vpll,
Kukjin Kima8550392012-03-09 14:19:10 -0800426 [1] = &exynos4_clk_sclk_hdmi27m,
Changhwan Younc8bef142010-07-27 17:52:39 +0900427};
428
Kukjin Kima8550392012-03-09 14:19:10 -0800429static struct clksrc_sources exynos4_clkset_vpllsrc = {
430 .sources = exynos4_clkset_vpllsrc_list,
431 .nr_sources = ARRAY_SIZE(exynos4_clkset_vpllsrc_list),
Changhwan Younc8bef142010-07-27 17:52:39 +0900432};
433
Kukjin Kima8550392012-03-09 14:19:10 -0800434static struct clksrc_clk exynos4_clk_vpllsrc = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900435 .clk = {
436 .name = "vpll_src",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900437 .enable = exynos4_clksrc_mask_top_ctrl,
Jongpill Lee37e01722010-08-18 22:33:43 +0900438 .ctrlbit = (1 << 0),
Changhwan Younc8bef142010-07-27 17:52:39 +0900439 },
Kukjin Kima8550392012-03-09 14:19:10 -0800440 .sources = &exynos4_clkset_vpllsrc,
441 .reg_src = { .reg = EXYNOS4_CLKSRC_TOP1, .shift = 0, .size = 1 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900442};
443
Kukjin Kima8550392012-03-09 14:19:10 -0800444static struct clk *exynos4_clkset_sclk_vpll_list[] = {
445 [0] = &exynos4_clk_vpllsrc.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900446 [1] = &clk_fout_vpll,
447};
448
Kukjin Kima8550392012-03-09 14:19:10 -0800449static struct clksrc_sources exynos4_clkset_sclk_vpll = {
450 .sources = exynos4_clkset_sclk_vpll_list,
451 .nr_sources = ARRAY_SIZE(exynos4_clkset_sclk_vpll_list),
Changhwan Younc8bef142010-07-27 17:52:39 +0900452};
453
Kukjin Kima8550392012-03-09 14:19:10 -0800454static struct clksrc_clk exynos4_clk_sclk_vpll = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900455 .clk = {
456 .name = "sclk_vpll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900457 },
Kukjin Kima8550392012-03-09 14:19:10 -0800458 .sources = &exynos4_clkset_sclk_vpll,
459 .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 8, .size = 1 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900460};
461
Kukjin Kima8550392012-03-09 14:19:10 -0800462static struct clk exynos4_init_clocks_off[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900463 {
464 .name = "timers",
Kukjin Kima8550392012-03-09 14:19:10 -0800465 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900466 .enable = exynos4_clk_ip_peril_ctrl,
Changhwan Younc8bef142010-07-27 17:52:39 +0900467 .ctrlbit = (1<<24),
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900468 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900469 .name = "csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900470 .devname = "s5p-mipi-csis.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900471 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900472 .ctrlbit = (1 << 4),
473 }, {
474 .name = "csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900475 .devname = "s5p-mipi-csis.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900476 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900477 .ctrlbit = (1 << 5),
478 }, {
Arnd Bergmann853a0232012-03-15 21:22:00 +0000479 .name = "jpeg",
480 .id = 0,
481 .enable = exynos4_clk_ip_cam_ctrl,
482 .ctrlbit = (1 << 6),
483 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900484 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900485 .devname = "exynos4-fimc.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900486 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900487 .ctrlbit = (1 << 0),
488 }, {
489 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900490 .devname = "exynos4-fimc.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900491 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900492 .ctrlbit = (1 << 1),
493 }, {
494 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900495 .devname = "exynos4-fimc.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900496 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900497 .ctrlbit = (1 << 2),
498 }, {
499 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900500 .devname = "exynos4-fimc.3",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900501 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900502 .ctrlbit = (1 << 3),
503 }, {
Chander Kashyap1f926c42012-08-28 11:38:18 -0700504 .name = "tsi",
505 .enable = exynos4_clk_ip_fsys_ctrl,
506 .ctrlbit = (1 << 4),
507 }, {
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900508 .name = "hsmmc",
Thomas Abraham8482c812012-04-14 08:04:46 -0700509 .devname = "exynos4-sdhci.0",
Kukjin Kima8550392012-03-09 14:19:10 -0800510 .parent = &exynos4_clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900511 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900512 .ctrlbit = (1 << 5),
513 }, {
514 .name = "hsmmc",
Thomas Abraham8482c812012-04-14 08:04:46 -0700515 .devname = "exynos4-sdhci.1",
Kukjin Kima8550392012-03-09 14:19:10 -0800516 .parent = &exynos4_clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900517 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900518 .ctrlbit = (1 << 6),
519 }, {
520 .name = "hsmmc",
Thomas Abraham8482c812012-04-14 08:04:46 -0700521 .devname = "exynos4-sdhci.2",
Kukjin Kima8550392012-03-09 14:19:10 -0800522 .parent = &exynos4_clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900523 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900524 .ctrlbit = (1 << 7),
525 }, {
526 .name = "hsmmc",
Thomas Abraham8482c812012-04-14 08:04:46 -0700527 .devname = "exynos4-sdhci.3",
Kukjin Kima8550392012-03-09 14:19:10 -0800528 .parent = &exynos4_clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900529 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900530 .ctrlbit = (1 << 8),
531 }, {
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900532 .name = "dwmmc",
Kukjin Kima8550392012-03-09 14:19:10 -0800533 .parent = &exynos4_clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900534 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900535 .ctrlbit = (1 << 9),
Jongpill Lee82260bf2010-08-18 22:49:24 +0900536 }, {
Chander Kashyap1f926c42012-08-28 11:38:18 -0700537 .name = "onenand",
538 .enable = exynos4_clk_ip_fsys_ctrl,
539 .ctrlbit = (1 << 15),
540 }, {
541 .name = "nfcon",
542 .enable = exynos4_clk_ip_fsys_ctrl,
543 .ctrlbit = (1 << 16),
544 }, {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900545 .name = "dac",
546 .devname = "s5p-sdo",
547 .enable = exynos4_clk_ip_tv_ctrl,
548 .ctrlbit = (1 << 2),
549 }, {
550 .name = "mixer",
551 .devname = "s5p-mixer",
552 .enable = exynos4_clk_ip_tv_ctrl,
553 .ctrlbit = (1 << 1),
554 }, {
555 .name = "vp",
556 .devname = "s5p-mixer",
557 .enable = exynos4_clk_ip_tv_ctrl,
558 .ctrlbit = (1 << 0),
559 }, {
560 .name = "hdmi",
561 .devname = "exynos4-hdmi",
562 .enable = exynos4_clk_ip_tv_ctrl,
563 .ctrlbit = (1 << 3),
564 }, {
565 .name = "hdmiphy",
566 .devname = "exynos4-hdmi",
567 .enable = exynos4_clk_hdmiphy_ctrl,
568 .ctrlbit = (1 << 0),
569 }, {
570 .name = "dacphy",
571 .devname = "s5p-sdo",
572 .enable = exynos4_clk_dac_ctrl,
573 .ctrlbit = (1 << 0),
574 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900575 .name = "adc",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900576 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900577 .ctrlbit = (1 << 15),
578 }, {
Naveen Krishna Chf9d7bcb2011-02-22 17:13:42 +0900579 .name = "keypad",
Naveen Krishna Chf9d7bcb2011-02-22 17:13:42 +0900580 .enable = exynos4_clk_ip_perir_ctrl,
581 .ctrlbit = (1 << 16),
582 }, {
Changhwan Youncdff6e62010-09-20 15:25:51 +0900583 .name = "rtc",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900584 .enable = exynos4_clk_ip_perir_ctrl,
Changhwan Youncdff6e62010-09-20 15:25:51 +0900585 .ctrlbit = (1 << 15),
586 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900587 .name = "watchdog",
Kukjin Kima8550392012-03-09 14:19:10 -0800588 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900589 .enable = exynos4_clk_ip_perir_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900590 .ctrlbit = (1 << 14),
591 }, {
592 .name = "usbhost",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900593 .enable = exynos4_clk_ip_fsys_ctrl ,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900594 .ctrlbit = (1 << 12),
595 }, {
596 .name = "otg",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900597 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900598 .ctrlbit = (1 << 13),
599 }, {
600 .name = "spi",
Thomas Abrahama5238e32012-07-13 07:15:14 +0900601 .devname = "exynos4210-spi.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900602 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900603 .ctrlbit = (1 << 16),
604 }, {
605 .name = "spi",
Thomas Abrahama5238e32012-07-13 07:15:14 +0900606 .devname = "exynos4210-spi.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900607 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900608 .ctrlbit = (1 << 17),
609 }, {
610 .name = "spi",
Thomas Abrahama5238e32012-07-13 07:15:14 +0900611 .devname = "exynos4210-spi.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900612 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900613 .ctrlbit = (1 << 18),
614 }, {
Jassi Brar2d270432010-12-21 09:57:03 +0900615 .name = "iis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900616 .devname = "samsung-i2s.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900617 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Brar2d270432010-12-21 09:57:03 +0900618 .ctrlbit = (1 << 19),
619 }, {
620 .name = "iis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900621 .devname = "samsung-i2s.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900622 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Brar2d270432010-12-21 09:57:03 +0900623 .ctrlbit = (1 << 20),
624 }, {
625 .name = "iis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900626 .devname = "samsung-i2s.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900627 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Brar2d270432010-12-21 09:57:03 +0900628 .ctrlbit = (1 << 21),
629 }, {
Jassi Braraa227552010-12-21 09:54:57 +0900630 .name = "ac97",
Jonghwan Choiaf8a9f62011-08-12 18:15:42 +0900631 .devname = "samsung-ac97",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900632 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Braraa227552010-12-21 09:54:57 +0900633 .ctrlbit = (1 << 27),
634 }, {
Kamil Debski0f75a962011-07-21 16:42:30 +0900635 .name = "mfc",
636 .devname = "s5p-mfc",
637 .enable = exynos4_clk_ip_mfc_ctrl,
638 .ctrlbit = (1 << 0),
639 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900640 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900641 .devname = "s3c2440-i2c.0",
Kukjin Kima8550392012-03-09 14:19:10 -0800642 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900643 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900644 .ctrlbit = (1 << 6),
645 }, {
646 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900647 .devname = "s3c2440-i2c.1",
Kukjin Kima8550392012-03-09 14:19:10 -0800648 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900649 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900650 .ctrlbit = (1 << 7),
651 }, {
652 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900653 .devname = "s3c2440-i2c.2",
Kukjin Kima8550392012-03-09 14:19:10 -0800654 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900655 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900656 .ctrlbit = (1 << 8),
657 }, {
658 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900659 .devname = "s3c2440-i2c.3",
Kukjin Kima8550392012-03-09 14:19:10 -0800660 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900661 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900662 .ctrlbit = (1 << 9),
663 }, {
664 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900665 .devname = "s3c2440-i2c.4",
Kukjin Kima8550392012-03-09 14:19:10 -0800666 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900667 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900668 .ctrlbit = (1 << 10),
669 }, {
670 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900671 .devname = "s3c2440-i2c.5",
Kukjin Kima8550392012-03-09 14:19:10 -0800672 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900673 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900674 .ctrlbit = (1 << 11),
675 }, {
676 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900677 .devname = "s3c2440-i2c.6",
Kukjin Kima8550392012-03-09 14:19:10 -0800678 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900679 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900680 .ctrlbit = (1 << 12),
681 }, {
682 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900683 .devname = "s3c2440-i2c.7",
Kukjin Kima8550392012-03-09 14:19:10 -0800684 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900685 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900686 .ctrlbit = (1 << 13),
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900687 }, {
Tomasz Stanislawskic40e7e02011-09-16 18:44:36 +0900688 .name = "i2c",
689 .devname = "s3c2440-hdmiphy-i2c",
Kukjin Kima8550392012-03-09 14:19:10 -0800690 .parent = &exynos4_clk_aclk_100.clk,
Tomasz Stanislawskic40e7e02011-09-16 18:44:36 +0900691 .enable = exynos4_clk_ip_peril_ctrl,
692 .ctrlbit = (1 << 14),
693 }, {
KyongHo Chobca10b92012-04-04 09:23:02 -0700694 .name = SYSMMU_CLOCK_NAME,
695 .devname = SYSMMU_CLOCK_DEVNAME(mfc_l, 0),
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900696 .enable = exynos4_clk_ip_mfc_ctrl,
697 .ctrlbit = (1 << 1),
698 }, {
KyongHo Chobca10b92012-04-04 09:23:02 -0700699 .name = SYSMMU_CLOCK_NAME,
700 .devname = SYSMMU_CLOCK_DEVNAME(mfc_r, 1),
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900701 .enable = exynos4_clk_ip_mfc_ctrl,
702 .ctrlbit = (1 << 2),
KyongHo Chobca10b92012-04-04 09:23:02 -0700703 }, {
704 .name = SYSMMU_CLOCK_NAME,
705 .devname = SYSMMU_CLOCK_DEVNAME(tv, 2),
706 .enable = exynos4_clk_ip_tv_ctrl,
707 .ctrlbit = (1 << 4),
708 }, {
709 .name = SYSMMU_CLOCK_NAME,
710 .devname = SYSMMU_CLOCK_DEVNAME(jpeg, 3),
711 .enable = exynos4_clk_ip_cam_ctrl,
712 .ctrlbit = (1 << 11),
713 }, {
714 .name = SYSMMU_CLOCK_NAME,
715 .devname = SYSMMU_CLOCK_DEVNAME(rot, 4),
716 .enable = exynos4_clk_ip_image_ctrl,
717 .ctrlbit = (1 << 4),
718 }, {
719 .name = SYSMMU_CLOCK_NAME,
720 .devname = SYSMMU_CLOCK_DEVNAME(fimc0, 5),
721 .enable = exynos4_clk_ip_cam_ctrl,
722 .ctrlbit = (1 << 7),
723 }, {
724 .name = SYSMMU_CLOCK_NAME,
725 .devname = SYSMMU_CLOCK_DEVNAME(fimc1, 6),
726 .enable = exynos4_clk_ip_cam_ctrl,
727 .ctrlbit = (1 << 8),
728 }, {
729 .name = SYSMMU_CLOCK_NAME,
730 .devname = SYSMMU_CLOCK_DEVNAME(fimc2, 7),
731 .enable = exynos4_clk_ip_cam_ctrl,
732 .ctrlbit = (1 << 9),
733 }, {
734 .name = SYSMMU_CLOCK_NAME,
735 .devname = SYSMMU_CLOCK_DEVNAME(fimc3, 8),
736 .enable = exynos4_clk_ip_cam_ctrl,
737 .ctrlbit = (1 << 10),
738 }, {
739 .name = SYSMMU_CLOCK_NAME,
740 .devname = SYSMMU_CLOCK_DEVNAME(fimd0, 10),
741 .enable = exynos4_clk_ip_lcd0_ctrl,
742 .ctrlbit = (1 << 4),
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900743 }
Changhwan Younc8bef142010-07-27 17:52:39 +0900744};
745
Kukjin Kima8550392012-03-09 14:19:10 -0800746static struct clk exynos4_init_clocks_on[] = {
Jongpill Lee5a847b42010-08-27 16:50:47 +0900747 {
748 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900749 .devname = "s5pv210-uart.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900750 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900751 .ctrlbit = (1 << 0),
752 }, {
753 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900754 .devname = "s5pv210-uart.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900755 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900756 .ctrlbit = (1 << 1),
757 }, {
758 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900759 .devname = "s5pv210-uart.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900760 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900761 .ctrlbit = (1 << 2),
762 }, {
763 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900764 .devname = "s5pv210-uart.3",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900765 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900766 .ctrlbit = (1 << 3),
767 }, {
768 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900769 .devname = "s5pv210-uart.4",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900770 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900771 .ctrlbit = (1 << 4),
772 }, {
773 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900774 .devname = "s5pv210-uart.5",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900775 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900776 .ctrlbit = (1 << 5),
777 }
Changhwan Younc8bef142010-07-27 17:52:39 +0900778};
779
Kukjin Kima8550392012-03-09 14:19:10 -0800780static struct clk exynos4_clk_pdma0 = {
Thomas Abraham66fdb292011-10-24 14:01:03 +0200781 .name = "dma",
782 .devname = "dma-pl330.0",
783 .enable = exynos4_clk_ip_fsys_ctrl,
784 .ctrlbit = (1 << 0),
785};
786
Kukjin Kima8550392012-03-09 14:19:10 -0800787static struct clk exynos4_clk_pdma1 = {
Thomas Abraham66fdb292011-10-24 14:01:03 +0200788 .name = "dma",
789 .devname = "dma-pl330.1",
790 .enable = exynos4_clk_ip_fsys_ctrl,
791 .ctrlbit = (1 << 1),
792};
793
Boojin Kim9ed76e02012-02-15 13:15:12 +0900794static struct clk exynos4_clk_mdma1 = {
795 .name = "dma",
796 .devname = "dma-pl330.2",
797 .enable = exynos4_clk_ip_image_ctrl,
798 .ctrlbit = ((1 << 8) | (1 << 5) | (1 << 2)),
799};
800
Tushar Behera79025462012-03-12 21:17:02 -0700801static struct clk exynos4_clk_fimd0 = {
802 .name = "fimd",
803 .devname = "exynos4-fb.0",
804 .enable = exynos4_clk_ip_lcd0_ctrl,
805 .ctrlbit = (1 << 0),
806};
807
Kukjin Kima8550392012-03-09 14:19:10 -0800808struct clk *exynos4_clkset_group_list[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900809 [0] = &clk_ext_xtal_mux,
810 [1] = &clk_xusbxti,
Kukjin Kima8550392012-03-09 14:19:10 -0800811 [2] = &exynos4_clk_sclk_hdmi27m,
812 [3] = &exynos4_clk_sclk_usbphy0,
813 [4] = &exynos4_clk_sclk_usbphy1,
814 [5] = &exynos4_clk_sclk_hdmiphy,
815 [6] = &exynos4_clk_mout_mpll.clk,
816 [7] = &exynos4_clk_mout_epll.clk,
817 [8] = &exynos4_clk_sclk_vpll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900818};
819
Kukjin Kima8550392012-03-09 14:19:10 -0800820struct clksrc_sources exynos4_clkset_group = {
821 .sources = exynos4_clkset_group_list,
822 .nr_sources = ARRAY_SIZE(exynos4_clkset_group_list),
Changhwan Younc8bef142010-07-27 17:52:39 +0900823};
824
Kukjin Kima8550392012-03-09 14:19:10 -0800825static struct clk *exynos4_clkset_mout_g2d0_list[] = {
826 [0] = &exynos4_clk_mout_mpll.clk,
827 [1] = &exynos4_clk_sclk_apll.clk,
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900828};
829
Sachin Kamat8bf56462012-07-17 07:52:03 +0900830struct clksrc_sources exynos4_clkset_mout_g2d0 = {
Kukjin Kima8550392012-03-09 14:19:10 -0800831 .sources = exynos4_clkset_mout_g2d0_list,
832 .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_g2d0_list),
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900833};
834
Kukjin Kima8550392012-03-09 14:19:10 -0800835static struct clk *exynos4_clkset_mout_g2d1_list[] = {
836 [0] = &exynos4_clk_mout_epll.clk,
837 [1] = &exynos4_clk_sclk_vpll.clk,
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900838};
839
Sachin Kamat8bf56462012-07-17 07:52:03 +0900840struct clksrc_sources exynos4_clkset_mout_g2d1 = {
Kukjin Kima8550392012-03-09 14:19:10 -0800841 .sources = exynos4_clkset_mout_g2d1_list,
842 .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_g2d1_list),
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900843};
844
Kukjin Kima8550392012-03-09 14:19:10 -0800845static struct clk *exynos4_clkset_mout_mfc0_list[] = {
846 [0] = &exynos4_clk_mout_mpll.clk,
847 [1] = &exynos4_clk_sclk_apll.clk,
Kamil Debski0f75a962011-07-21 16:42:30 +0900848};
849
Kukjin Kima8550392012-03-09 14:19:10 -0800850static struct clksrc_sources exynos4_clkset_mout_mfc0 = {
851 .sources = exynos4_clkset_mout_mfc0_list,
852 .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_mfc0_list),
Kamil Debski0f75a962011-07-21 16:42:30 +0900853};
854
Kukjin Kima8550392012-03-09 14:19:10 -0800855static struct clksrc_clk exynos4_clk_mout_mfc0 = {
Kamil Debski0f75a962011-07-21 16:42:30 +0900856 .clk = {
857 .name = "mout_mfc0",
858 },
Kukjin Kima8550392012-03-09 14:19:10 -0800859 .sources = &exynos4_clkset_mout_mfc0,
860 .reg_src = { .reg = EXYNOS4_CLKSRC_MFC, .shift = 0, .size = 1 },
Kamil Debski0f75a962011-07-21 16:42:30 +0900861};
862
Kukjin Kima8550392012-03-09 14:19:10 -0800863static struct clk *exynos4_clkset_mout_mfc1_list[] = {
864 [0] = &exynos4_clk_mout_epll.clk,
865 [1] = &exynos4_clk_sclk_vpll.clk,
Kamil Debski0f75a962011-07-21 16:42:30 +0900866};
867
Kukjin Kima8550392012-03-09 14:19:10 -0800868static struct clksrc_sources exynos4_clkset_mout_mfc1 = {
869 .sources = exynos4_clkset_mout_mfc1_list,
870 .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_mfc1_list),
Kamil Debski0f75a962011-07-21 16:42:30 +0900871};
872
Kukjin Kima8550392012-03-09 14:19:10 -0800873static struct clksrc_clk exynos4_clk_mout_mfc1 = {
Kamil Debski0f75a962011-07-21 16:42:30 +0900874 .clk = {
875 .name = "mout_mfc1",
876 },
Kukjin Kima8550392012-03-09 14:19:10 -0800877 .sources = &exynos4_clkset_mout_mfc1,
878 .reg_src = { .reg = EXYNOS4_CLKSRC_MFC, .shift = 4, .size = 1 },
Kamil Debski0f75a962011-07-21 16:42:30 +0900879};
880
Kukjin Kima8550392012-03-09 14:19:10 -0800881static struct clk *exynos4_clkset_mout_mfc_list[] = {
882 [0] = &exynos4_clk_mout_mfc0.clk,
883 [1] = &exynos4_clk_mout_mfc1.clk,
Kamil Debski0f75a962011-07-21 16:42:30 +0900884};
885
Kukjin Kima8550392012-03-09 14:19:10 -0800886static struct clksrc_sources exynos4_clkset_mout_mfc = {
887 .sources = exynos4_clkset_mout_mfc_list,
888 .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_mfc_list),
Kamil Debski0f75a962011-07-21 16:42:30 +0900889};
890
Kukjin Kima8550392012-03-09 14:19:10 -0800891static struct clk *exynos4_clkset_sclk_dac_list[] = {
892 [0] = &exynos4_clk_sclk_vpll.clk,
893 [1] = &exynos4_clk_sclk_hdmiphy,
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900894};
895
Kukjin Kima8550392012-03-09 14:19:10 -0800896static struct clksrc_sources exynos4_clkset_sclk_dac = {
897 .sources = exynos4_clkset_sclk_dac_list,
898 .nr_sources = ARRAY_SIZE(exynos4_clkset_sclk_dac_list),
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900899};
900
Kukjin Kima8550392012-03-09 14:19:10 -0800901static struct clksrc_clk exynos4_clk_sclk_dac = {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900902 .clk = {
903 .name = "sclk_dac",
904 .enable = exynos4_clksrc_mask_tv_ctrl,
905 .ctrlbit = (1 << 8),
906 },
Kukjin Kima8550392012-03-09 14:19:10 -0800907 .sources = &exynos4_clkset_sclk_dac,
908 .reg_src = { .reg = EXYNOS4_CLKSRC_TV, .shift = 8, .size = 1 },
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900909};
910
Kukjin Kima8550392012-03-09 14:19:10 -0800911static struct clksrc_clk exynos4_clk_sclk_pixel = {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900912 .clk = {
913 .name = "sclk_pixel",
Kukjin Kima8550392012-03-09 14:19:10 -0800914 .parent = &exynos4_clk_sclk_vpll.clk,
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900915 },
Kukjin Kima8550392012-03-09 14:19:10 -0800916 .reg_div = { .reg = EXYNOS4_CLKDIV_TV, .shift = 0, .size = 4 },
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900917};
918
Kukjin Kima8550392012-03-09 14:19:10 -0800919static struct clk *exynos4_clkset_sclk_hdmi_list[] = {
920 [0] = &exynos4_clk_sclk_pixel.clk,
921 [1] = &exynos4_clk_sclk_hdmiphy,
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900922};
923
Kukjin Kima8550392012-03-09 14:19:10 -0800924static struct clksrc_sources exynos4_clkset_sclk_hdmi = {
925 .sources = exynos4_clkset_sclk_hdmi_list,
926 .nr_sources = ARRAY_SIZE(exynos4_clkset_sclk_hdmi_list),
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900927};
928
Kukjin Kima8550392012-03-09 14:19:10 -0800929static struct clksrc_clk exynos4_clk_sclk_hdmi = {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900930 .clk = {
931 .name = "sclk_hdmi",
932 .enable = exynos4_clksrc_mask_tv_ctrl,
933 .ctrlbit = (1 << 0),
934 },
Kukjin Kima8550392012-03-09 14:19:10 -0800935 .sources = &exynos4_clkset_sclk_hdmi,
936 .reg_src = { .reg = EXYNOS4_CLKSRC_TV, .shift = 0, .size = 1 },
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900937};
938
Kukjin Kima8550392012-03-09 14:19:10 -0800939static struct clk *exynos4_clkset_sclk_mixer_list[] = {
940 [0] = &exynos4_clk_sclk_dac.clk,
941 [1] = &exynos4_clk_sclk_hdmi.clk,
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900942};
943
Kukjin Kima8550392012-03-09 14:19:10 -0800944static struct clksrc_sources exynos4_clkset_sclk_mixer = {
945 .sources = exynos4_clkset_sclk_mixer_list,
946 .nr_sources = ARRAY_SIZE(exynos4_clkset_sclk_mixer_list),
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900947};
948
Kukjin Kima8550392012-03-09 14:19:10 -0800949static struct clksrc_clk exynos4_clk_sclk_mixer = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -0800950 .clk = {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900951 .name = "sclk_mixer",
952 .enable = exynos4_clksrc_mask_tv_ctrl,
953 .ctrlbit = (1 << 4),
954 },
Kukjin Kima8550392012-03-09 14:19:10 -0800955 .sources = &exynos4_clkset_sclk_mixer,
956 .reg_src = { .reg = EXYNOS4_CLKSRC_TV, .shift = 4, .size = 1 },
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900957};
958
Kukjin Kima8550392012-03-09 14:19:10 -0800959static struct clksrc_clk *exynos4_sclk_tv[] = {
960 &exynos4_clk_sclk_dac,
961 &exynos4_clk_sclk_pixel,
962 &exynos4_clk_sclk_hdmi,
963 &exynos4_clk_sclk_mixer,
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900964};
965
Kukjin Kima8550392012-03-09 14:19:10 -0800966static struct clksrc_clk exynos4_clk_dout_mmc0 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -0800967 .clk = {
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900968 .name = "dout_mmc0",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900969 },
Kukjin Kima8550392012-03-09 14:19:10 -0800970 .sources = &exynos4_clkset_group,
971 .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 0, .size = 4 },
972 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS1, .shift = 0, .size = 4 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900973};
974
Kukjin Kima8550392012-03-09 14:19:10 -0800975static struct clksrc_clk exynos4_clk_dout_mmc1 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -0800976 .clk = {
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900977 .name = "dout_mmc1",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900978 },
Kukjin Kima8550392012-03-09 14:19:10 -0800979 .sources = &exynos4_clkset_group,
980 .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 4, .size = 4 },
981 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS1, .shift = 16, .size = 4 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900982};
983
Kukjin Kima8550392012-03-09 14:19:10 -0800984static struct clksrc_clk exynos4_clk_dout_mmc2 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -0800985 .clk = {
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900986 .name = "dout_mmc2",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900987 },
Kukjin Kima8550392012-03-09 14:19:10 -0800988 .sources = &exynos4_clkset_group,
989 .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 8, .size = 4 },
990 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS2, .shift = 0, .size = 4 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900991};
992
Kukjin Kima8550392012-03-09 14:19:10 -0800993static struct clksrc_clk exynos4_clk_dout_mmc3 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -0800994 .clk = {
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900995 .name = "dout_mmc3",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900996 },
Kukjin Kima8550392012-03-09 14:19:10 -0800997 .sources = &exynos4_clkset_group,
998 .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 12, .size = 4 },
999 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS2, .shift = 16, .size = 4 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001000};
1001
Kukjin Kima8550392012-03-09 14:19:10 -08001002static struct clksrc_clk exynos4_clk_dout_mmc4 = {
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001003 .clk = {
1004 .name = "dout_mmc4",
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001005 },
Kukjin Kima8550392012-03-09 14:19:10 -08001006 .sources = &exynos4_clkset_group,
1007 .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 16, .size = 4 },
1008 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS3, .shift = 0, .size = 4 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001009};
1010
Kukjin Kima8550392012-03-09 14:19:10 -08001011static struct clksrc_clk exynos4_clksrcs[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +09001012 {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001013 .clk = {
Changhwan Younc8bef142010-07-27 17:52:39 +09001014 .name = "sclk_pwm",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001015 .enable = exynos4_clksrc_mask_peril0_ctrl,
Changhwan Younc8bef142010-07-27 17:52:39 +09001016 .ctrlbit = (1 << 24),
1017 },
Kukjin Kima8550392012-03-09 14:19:10 -08001018 .sources = &exynos4_clkset_group,
1019 .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 24, .size = 4 },
1020 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL3, .shift = 0, .size = 4 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001021 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001022 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001023 .name = "sclk_csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001024 .devname = "s5p-mipi-csis.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001025 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001026 .ctrlbit = (1 << 24),
1027 },
Kukjin Kima8550392012-03-09 14:19:10 -08001028 .sources = &exynos4_clkset_group,
1029 .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 24, .size = 4 },
1030 .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 24, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001031 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001032 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001033 .name = "sclk_csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001034 .devname = "s5p-mipi-csis.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001035 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001036 .ctrlbit = (1 << 28),
1037 },
Kukjin Kima8550392012-03-09 14:19:10 -08001038 .sources = &exynos4_clkset_group,
1039 .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 28, .size = 4 },
1040 .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 28, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001041 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001042 .clk = {
Sylwester Nawrocki00aaad22011-09-27 07:00:59 +09001043 .name = "sclk_cam0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001044 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001045 .ctrlbit = (1 << 16),
1046 },
Kukjin Kima8550392012-03-09 14:19:10 -08001047 .sources = &exynos4_clkset_group,
1048 .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 16, .size = 4 },
1049 .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 16, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001050 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001051 .clk = {
Sylwester Nawrocki00aaad22011-09-27 07:00:59 +09001052 .name = "sclk_cam1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001053 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001054 .ctrlbit = (1 << 20),
1055 },
Kukjin Kima8550392012-03-09 14:19:10 -08001056 .sources = &exynos4_clkset_group,
1057 .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 20, .size = 4 },
1058 .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 20, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001059 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001060 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001061 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001062 .devname = "exynos4-fimc.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001063 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001064 .ctrlbit = (1 << 0),
1065 },
Kukjin Kima8550392012-03-09 14:19:10 -08001066 .sources = &exynos4_clkset_group,
1067 .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 0, .size = 4 },
1068 .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 0, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001069 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001070 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001071 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001072 .devname = "exynos4-fimc.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001073 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001074 .ctrlbit = (1 << 4),
1075 },
Kukjin Kima8550392012-03-09 14:19:10 -08001076 .sources = &exynos4_clkset_group,
1077 .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 4, .size = 4 },
1078 .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 4, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001079 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001080 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001081 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001082 .devname = "exynos4-fimc.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001083 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001084 .ctrlbit = (1 << 8),
1085 },
Kukjin Kima8550392012-03-09 14:19:10 -08001086 .sources = &exynos4_clkset_group,
1087 .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 8, .size = 4 },
1088 .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 8, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001089 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001090 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001091 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001092 .devname = "exynos4-fimc.3",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001093 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001094 .ctrlbit = (1 << 12),
1095 },
Kukjin Kima8550392012-03-09 14:19:10 -08001096 .sources = &exynos4_clkset_group,
1097 .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 12, .size = 4 },
1098 .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 12, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001099 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001100 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001101 .name = "sclk_fimd",
Jingoo Han268a7ef2011-07-21 15:42:38 +09001102 .devname = "exynos4-fb.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001103 .enable = exynos4_clksrc_mask_lcd0_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001104 .ctrlbit = (1 << 0),
1105 },
Kukjin Kima8550392012-03-09 14:19:10 -08001106 .sources = &exynos4_clkset_group,
1107 .reg_src = { .reg = EXYNOS4_CLKSRC_LCD0, .shift = 0, .size = 4 },
1108 .reg_div = { .reg = EXYNOS4_CLKDIV_LCD0, .shift = 0, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001109 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001110 .clk = {
Kamil Debski0f75a962011-07-21 16:42:30 +09001111 .name = "sclk_mfc",
1112 .devname = "s5p-mfc",
1113 },
Kukjin Kima8550392012-03-09 14:19:10 -08001114 .sources = &exynos4_clkset_mout_mfc,
1115 .reg_src = { .reg = EXYNOS4_CLKSRC_MFC, .shift = 8, .size = 1 },
1116 .reg_div = { .reg = EXYNOS4_CLKDIV_MFC, .shift = 0, .size = 4 },
Kamil Debski0f75a962011-07-21 16:42:30 +09001117 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001118 .clk = {
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001119 .name = "sclk_dwmmc",
Kukjin Kima8550392012-03-09 14:19:10 -08001120 .parent = &exynos4_clk_dout_mmc4.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001121 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001122 .ctrlbit = (1 << 16),
1123 },
Kukjin Kima8550392012-03-09 14:19:10 -08001124 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS3, .shift = 8, .size = 8 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001125 }
Changhwan Younc8bef142010-07-27 17:52:39 +09001126};
1127
Kukjin Kima8550392012-03-09 14:19:10 -08001128static struct clksrc_clk exynos4_clk_sclk_uart0 = {
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001129 .clk = {
1130 .name = "uclk1",
1131 .devname = "exynos4210-uart.0",
1132 .enable = exynos4_clksrc_mask_peril0_ctrl,
1133 .ctrlbit = (1 << 0),
1134 },
Kukjin Kima8550392012-03-09 14:19:10 -08001135 .sources = &exynos4_clkset_group,
1136 .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 0, .size = 4 },
1137 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL0, .shift = 0, .size = 4 },
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001138};
1139
Kukjin Kima8550392012-03-09 14:19:10 -08001140static struct clksrc_clk exynos4_clk_sclk_uart1 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001141 .clk = {
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001142 .name = "uclk1",
1143 .devname = "exynos4210-uart.1",
1144 .enable = exynos4_clksrc_mask_peril0_ctrl,
1145 .ctrlbit = (1 << 4),
1146 },
Kukjin Kima8550392012-03-09 14:19:10 -08001147 .sources = &exynos4_clkset_group,
1148 .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 4, .size = 4 },
1149 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL0, .shift = 4, .size = 4 },
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001150};
1151
Kukjin Kima8550392012-03-09 14:19:10 -08001152static struct clksrc_clk exynos4_clk_sclk_uart2 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001153 .clk = {
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001154 .name = "uclk1",
1155 .devname = "exynos4210-uart.2",
1156 .enable = exynos4_clksrc_mask_peril0_ctrl,
1157 .ctrlbit = (1 << 8),
1158 },
Kukjin Kima8550392012-03-09 14:19:10 -08001159 .sources = &exynos4_clkset_group,
1160 .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 8, .size = 4 },
1161 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL0, .shift = 8, .size = 4 },
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001162};
1163
Kukjin Kima8550392012-03-09 14:19:10 -08001164static struct clksrc_clk exynos4_clk_sclk_uart3 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001165 .clk = {
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001166 .name = "uclk1",
1167 .devname = "exynos4210-uart.3",
1168 .enable = exynos4_clksrc_mask_peril0_ctrl,
1169 .ctrlbit = (1 << 12),
1170 },
Kukjin Kima8550392012-03-09 14:19:10 -08001171 .sources = &exynos4_clkset_group,
1172 .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 12, .size = 4 },
1173 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL0, .shift = 12, .size = 4 },
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001174};
1175
Kukjin Kima8550392012-03-09 14:19:10 -08001176static struct clksrc_clk exynos4_clk_sclk_mmc0 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001177 .clk = {
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001178 .name = "sclk_mmc",
Thomas Abraham8482c812012-04-14 08:04:46 -07001179 .devname = "exynos4-sdhci.0",
Kukjin Kima8550392012-03-09 14:19:10 -08001180 .parent = &exynos4_clk_dout_mmc0.clk,
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001181 .enable = exynos4_clksrc_mask_fsys_ctrl,
1182 .ctrlbit = (1 << 0),
1183 },
Kukjin Kima8550392012-03-09 14:19:10 -08001184 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS1, .shift = 8, .size = 8 },
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001185};
1186
Kukjin Kima8550392012-03-09 14:19:10 -08001187static struct clksrc_clk exynos4_clk_sclk_mmc1 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001188 .clk = {
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001189 .name = "sclk_mmc",
Thomas Abraham8482c812012-04-14 08:04:46 -07001190 .devname = "exynos4-sdhci.1",
Kukjin Kima8550392012-03-09 14:19:10 -08001191 .parent = &exynos4_clk_dout_mmc1.clk,
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001192 .enable = exynos4_clksrc_mask_fsys_ctrl,
1193 .ctrlbit = (1 << 4),
1194 },
Kukjin Kima8550392012-03-09 14:19:10 -08001195 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS1, .shift = 24, .size = 8 },
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001196};
1197
Kukjin Kima8550392012-03-09 14:19:10 -08001198static struct clksrc_clk exynos4_clk_sclk_mmc2 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001199 .clk = {
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001200 .name = "sclk_mmc",
Thomas Abraham8482c812012-04-14 08:04:46 -07001201 .devname = "exynos4-sdhci.2",
Kukjin Kima8550392012-03-09 14:19:10 -08001202 .parent = &exynos4_clk_dout_mmc2.clk,
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001203 .enable = exynos4_clksrc_mask_fsys_ctrl,
1204 .ctrlbit = (1 << 8),
1205 },
Kukjin Kima8550392012-03-09 14:19:10 -08001206 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS2, .shift = 8, .size = 8 },
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001207};
1208
Kukjin Kima8550392012-03-09 14:19:10 -08001209static struct clksrc_clk exynos4_clk_sclk_mmc3 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001210 .clk = {
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001211 .name = "sclk_mmc",
Thomas Abraham8482c812012-04-14 08:04:46 -07001212 .devname = "exynos4-sdhci.3",
Kukjin Kima8550392012-03-09 14:19:10 -08001213 .parent = &exynos4_clk_dout_mmc3.clk,
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001214 .enable = exynos4_clksrc_mask_fsys_ctrl,
1215 .ctrlbit = (1 << 12),
1216 },
Kukjin Kima8550392012-03-09 14:19:10 -08001217 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS2, .shift = 24, .size = 8 },
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001218};
1219
Thomas Abraham46fda152012-07-14 10:53:08 +09001220static struct clksrc_clk exynos4_clk_mdout_spi0 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001221 .clk = {
Thomas Abraham46fda152012-07-14 10:53:08 +09001222 .name = "mdout_spi",
Thomas Abrahama5238e32012-07-13 07:15:14 +09001223 .devname = "exynos4210-spi.0",
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001224 },
Kukjin Kima8550392012-03-09 14:19:10 -08001225 .sources = &exynos4_clkset_group,
1226 .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL1, .shift = 16, .size = 4 },
1227 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL1, .shift = 0, .size = 4 },
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001228};
1229
Thomas Abraham46fda152012-07-14 10:53:08 +09001230static struct clksrc_clk exynos4_clk_mdout_spi1 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001231 .clk = {
Thomas Abraham46fda152012-07-14 10:53:08 +09001232 .name = "mdout_spi",
Thomas Abrahama5238e32012-07-13 07:15:14 +09001233 .devname = "exynos4210-spi.1",
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001234 },
Kukjin Kima8550392012-03-09 14:19:10 -08001235 .sources = &exynos4_clkset_group,
1236 .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL1, .shift = 20, .size = 4 },
1237 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL1, .shift = 16, .size = 4 },
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001238};
1239
Thomas Abraham46fda152012-07-14 10:53:08 +09001240static struct clksrc_clk exynos4_clk_mdout_spi2 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001241 .clk = {
Thomas Abraham46fda152012-07-14 10:53:08 +09001242 .name = "mdout_spi",
Thomas Abrahama5238e32012-07-13 07:15:14 +09001243 .devname = "exynos4210-spi.2",
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001244 },
Kukjin Kima8550392012-03-09 14:19:10 -08001245 .sources = &exynos4_clkset_group,
1246 .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL1, .shift = 24, .size = 4 },
1247 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL2, .shift = 0, .size = 4 },
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001248};
1249
Thomas Abraham46fda152012-07-14 10:53:08 +09001250static struct clksrc_clk exynos4_clk_sclk_spi0 = {
1251 .clk = {
1252 .name = "sclk_spi",
1253 .devname = "exynos4210-spi.0",
1254 .parent = &exynos4_clk_mdout_spi0.clk,
1255 .enable = exynos4_clksrc_mask_peril1_ctrl,
1256 .ctrlbit = (1 << 16),
1257 },
1258 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL1, .shift = 8, .size = 8 },
1259};
1260
1261static struct clksrc_clk exynos4_clk_sclk_spi1 = {
1262 .clk = {
1263 .name = "sclk_spi",
1264 .devname = "exynos4210-spi.1",
1265 .parent = &exynos4_clk_mdout_spi1.clk,
1266 .enable = exynos4_clksrc_mask_peril1_ctrl,
1267 .ctrlbit = (1 << 20),
1268 },
1269 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL1, .shift = 24, .size = 8 },
1270};
1271
1272static struct clksrc_clk exynos4_clk_sclk_spi2 = {
1273 .clk = {
1274 .name = "sclk_spi",
1275 .devname = "exynos4210-spi.2",
1276 .parent = &exynos4_clk_mdout_spi2.clk,
1277 .enable = exynos4_clksrc_mask_peril1_ctrl,
1278 .ctrlbit = (1 << 24),
1279 },
1280 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL2, .shift = 8, .size = 8 },
1281};
1282
Changhwan Younc8bef142010-07-27 17:52:39 +09001283/* Clock initialization code */
Kukjin Kima8550392012-03-09 14:19:10 -08001284static struct clksrc_clk *exynos4_sysclks[] = {
1285 &exynos4_clk_mout_apll,
1286 &exynos4_clk_sclk_apll,
1287 &exynos4_clk_mout_epll,
1288 &exynos4_clk_mout_mpll,
1289 &exynos4_clk_moutcore,
1290 &exynos4_clk_coreclk,
1291 &exynos4_clk_armclk,
1292 &exynos4_clk_aclk_corem0,
1293 &exynos4_clk_aclk_cores,
1294 &exynos4_clk_aclk_corem1,
1295 &exynos4_clk_periphclk,
1296 &exynos4_clk_mout_corebus,
1297 &exynos4_clk_sclk_dmc,
1298 &exynos4_clk_aclk_cored,
1299 &exynos4_clk_aclk_corep,
1300 &exynos4_clk_aclk_acp,
1301 &exynos4_clk_pclk_acp,
1302 &exynos4_clk_vpllsrc,
1303 &exynos4_clk_sclk_vpll,
1304 &exynos4_clk_aclk_200,
1305 &exynos4_clk_aclk_100,
1306 &exynos4_clk_aclk_160,
1307 &exynos4_clk_aclk_133,
1308 &exynos4_clk_dout_mmc0,
1309 &exynos4_clk_dout_mmc1,
1310 &exynos4_clk_dout_mmc2,
1311 &exynos4_clk_dout_mmc3,
1312 &exynos4_clk_dout_mmc4,
1313 &exynos4_clk_mout_mfc0,
1314 &exynos4_clk_mout_mfc1,
Changhwan Younc8bef142010-07-27 17:52:39 +09001315};
1316
Kukjin Kima8550392012-03-09 14:19:10 -08001317static struct clk *exynos4_clk_cdev[] = {
1318 &exynos4_clk_pdma0,
1319 &exynos4_clk_pdma1,
Boojin Kim9ed76e02012-02-15 13:15:12 +09001320 &exynos4_clk_mdma1,
Tushar Behera79025462012-03-12 21:17:02 -07001321 &exynos4_clk_fimd0,
Thomas Abraham66fdb292011-10-24 14:01:03 +02001322};
1323
Kukjin Kima8550392012-03-09 14:19:10 -08001324static struct clksrc_clk *exynos4_clksrc_cdev[] = {
1325 &exynos4_clk_sclk_uart0,
1326 &exynos4_clk_sclk_uart1,
1327 &exynos4_clk_sclk_uart2,
1328 &exynos4_clk_sclk_uart3,
1329 &exynos4_clk_sclk_mmc0,
1330 &exynos4_clk_sclk_mmc1,
1331 &exynos4_clk_sclk_mmc2,
1332 &exynos4_clk_sclk_mmc3,
1333 &exynos4_clk_sclk_spi0,
1334 &exynos4_clk_sclk_spi1,
1335 &exynos4_clk_sclk_spi2,
Thomas Abraham46fda152012-07-14 10:53:08 +09001336 &exynos4_clk_mdout_spi0,
1337 &exynos4_clk_mdout_spi1,
1338 &exynos4_clk_mdout_spi2,
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001339};
1340
1341static struct clk_lookup exynos4_clk_lookup[] = {
Kukjin Kima8550392012-03-09 14:19:10 -08001342 CLKDEV_INIT("exynos4210-uart.0", "clk_uart_baud0", &exynos4_clk_sclk_uart0.clk),
1343 CLKDEV_INIT("exynos4210-uart.1", "clk_uart_baud0", &exynos4_clk_sclk_uart1.clk),
1344 CLKDEV_INIT("exynos4210-uart.2", "clk_uart_baud0", &exynos4_clk_sclk_uart2.clk),
1345 CLKDEV_INIT("exynos4210-uart.3", "clk_uart_baud0", &exynos4_clk_sclk_uart3.clk),
Thomas Abraham8482c812012-04-14 08:04:46 -07001346 CLKDEV_INIT("exynos4-sdhci.0", "mmc_busclk.2", &exynos4_clk_sclk_mmc0.clk),
1347 CLKDEV_INIT("exynos4-sdhci.1", "mmc_busclk.2", &exynos4_clk_sclk_mmc1.clk),
1348 CLKDEV_INIT("exynos4-sdhci.2", "mmc_busclk.2", &exynos4_clk_sclk_mmc2.clk),
1349 CLKDEV_INIT("exynos4-sdhci.3", "mmc_busclk.2", &exynos4_clk_sclk_mmc3.clk),
Tushar Behera79025462012-03-12 21:17:02 -07001350 CLKDEV_INIT("exynos4-fb.0", "lcd", &exynos4_clk_fimd0),
Kukjin Kima8550392012-03-09 14:19:10 -08001351 CLKDEV_INIT("dma-pl330.0", "apb_pclk", &exynos4_clk_pdma0),
1352 CLKDEV_INIT("dma-pl330.1", "apb_pclk", &exynos4_clk_pdma1),
Tushar Behera8f7b1322011-12-27 14:42:50 +09001353 CLKDEV_INIT("dma-pl330.2", "apb_pclk", &exynos4_clk_mdma1),
Thomas Abrahama5238e32012-07-13 07:15:14 +09001354 CLKDEV_INIT("exynos4210-spi.0", "spi_busclk0", &exynos4_clk_sclk_spi0.clk),
1355 CLKDEV_INIT("exynos4210-spi.1", "spi_busclk0", &exynos4_clk_sclk_spi1.clk),
1356 CLKDEV_INIT("exynos4210-spi.2", "spi_busclk0", &exynos4_clk_sclk_spi2.clk),
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001357};
1358
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001359static int xtal_rate;
1360
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001361static unsigned long exynos4_fout_apll_get_rate(struct clk *clk)
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001362{
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001363 if (soc_is_exynos4210())
Kukjin Kima8550392012-03-09 14:19:10 -08001364 return s5p_get_pll45xx(xtal_rate, __raw_readl(EXYNOS4_APLL_CON0),
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001365 pll_4508);
Changhwan Younb88b1cc2011-10-04 17:08:56 +09001366 else if (soc_is_exynos4212() || soc_is_exynos4412())
Kukjin Kima8550392012-03-09 14:19:10 -08001367 return s5p_get_pll35xx(xtal_rate, __raw_readl(EXYNOS4_APLL_CON0));
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001368 else
1369 return 0;
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001370}
1371
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001372static struct clk_ops exynos4_fout_apll_ops = {
1373 .get_rate = exynos4_fout_apll_get_rate,
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001374};
1375
Kukjin Kima8550392012-03-09 14:19:10 -08001376static u32 exynos4_vpll_div[][8] = {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001377 { 54000000, 3, 53, 3, 1024, 0, 17, 0 },
1378 { 108000000, 3, 53, 2, 1024, 0, 17, 0 },
1379};
1380
1381static unsigned long exynos4_vpll_get_rate(struct clk *clk)
1382{
1383 return clk->rate;
1384}
1385
1386static int exynos4_vpll_set_rate(struct clk *clk, unsigned long rate)
1387{
1388 unsigned int vpll_con0, vpll_con1 = 0;
1389 unsigned int i;
1390
1391 /* Return if nothing changed */
1392 if (clk->rate == rate)
1393 return 0;
1394
Kukjin Kima8550392012-03-09 14:19:10 -08001395 vpll_con0 = __raw_readl(EXYNOS4_VPLL_CON0);
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001396 vpll_con0 &= ~(0x1 << 27 | \
1397 PLL90XX_MDIV_MASK << PLL46XX_MDIV_SHIFT | \
1398 PLL90XX_PDIV_MASK << PLL46XX_PDIV_SHIFT | \
1399 PLL90XX_SDIV_MASK << PLL46XX_SDIV_SHIFT);
1400
Kukjin Kima8550392012-03-09 14:19:10 -08001401 vpll_con1 = __raw_readl(EXYNOS4_VPLL_CON1);
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001402 vpll_con1 &= ~(PLL46XX_MRR_MASK << PLL46XX_MRR_SHIFT | \
1403 PLL46XX_MFR_MASK << PLL46XX_MFR_SHIFT | \
1404 PLL4650C_KDIV_MASK << PLL46XX_KDIV_SHIFT);
1405
Kukjin Kima8550392012-03-09 14:19:10 -08001406 for (i = 0; i < ARRAY_SIZE(exynos4_vpll_div); i++) {
1407 if (exynos4_vpll_div[i][0] == rate) {
1408 vpll_con0 |= exynos4_vpll_div[i][1] << PLL46XX_PDIV_SHIFT;
1409 vpll_con0 |= exynos4_vpll_div[i][2] << PLL46XX_MDIV_SHIFT;
1410 vpll_con0 |= exynos4_vpll_div[i][3] << PLL46XX_SDIV_SHIFT;
1411 vpll_con1 |= exynos4_vpll_div[i][4] << PLL46XX_KDIV_SHIFT;
1412 vpll_con1 |= exynos4_vpll_div[i][5] << PLL46XX_MFR_SHIFT;
1413 vpll_con1 |= exynos4_vpll_div[i][6] << PLL46XX_MRR_SHIFT;
1414 vpll_con0 |= exynos4_vpll_div[i][7] << 27;
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001415 break;
1416 }
1417 }
1418
Kukjin Kima8550392012-03-09 14:19:10 -08001419 if (i == ARRAY_SIZE(exynos4_vpll_div)) {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001420 printk(KERN_ERR "%s: Invalid Clock VPLL Frequency\n",
1421 __func__);
1422 return -EINVAL;
1423 }
1424
Kukjin Kima8550392012-03-09 14:19:10 -08001425 __raw_writel(vpll_con0, EXYNOS4_VPLL_CON0);
1426 __raw_writel(vpll_con1, EXYNOS4_VPLL_CON1);
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001427
1428 /* Wait for VPLL lock */
Kukjin Kima8550392012-03-09 14:19:10 -08001429 while (!(__raw_readl(EXYNOS4_VPLL_CON0) & (1 << PLL46XX_LOCKED_SHIFT)))
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001430 continue;
1431
1432 clk->rate = rate;
1433 return 0;
1434}
1435
1436static struct clk_ops exynos4_vpll_ops = {
1437 .get_rate = exynos4_vpll_get_rate,
1438 .set_rate = exynos4_vpll_set_rate,
1439};
1440
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001441void __init_or_cpufreq exynos4_setup_clocks(void)
Changhwan Younc8bef142010-07-27 17:52:39 +09001442{
1443 struct clk *xtal_clk;
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001444 unsigned long apll = 0;
1445 unsigned long mpll = 0;
1446 unsigned long epll = 0;
1447 unsigned long vpll = 0;
Changhwan Younc8bef142010-07-27 17:52:39 +09001448 unsigned long vpllsrc;
1449 unsigned long xtal;
1450 unsigned long armclk;
Changhwan Younc8bef142010-07-27 17:52:39 +09001451 unsigned long sclk_dmc;
Jongpill Lee228ef982010-08-18 22:24:53 +09001452 unsigned long aclk_200;
1453 unsigned long aclk_100;
1454 unsigned long aclk_160;
1455 unsigned long aclk_133;
Changhwan Younc8bef142010-07-27 17:52:39 +09001456 unsigned int ptr;
1457
1458 printk(KERN_DEBUG "%s: registering clocks\n", __func__);
1459
1460 xtal_clk = clk_get(NULL, "xtal");
1461 BUG_ON(IS_ERR(xtal_clk));
1462
1463 xtal = clk_get_rate(xtal_clk);
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001464
1465 xtal_rate = xtal;
1466
Changhwan Younc8bef142010-07-27 17:52:39 +09001467 clk_put(xtal_clk);
1468
1469 printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
1470
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001471 if (soc_is_exynos4210()) {
Kukjin Kima8550392012-03-09 14:19:10 -08001472 apll = s5p_get_pll45xx(xtal, __raw_readl(EXYNOS4_APLL_CON0),
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001473 pll_4508);
Kukjin Kima8550392012-03-09 14:19:10 -08001474 mpll = s5p_get_pll45xx(xtal, __raw_readl(EXYNOS4_MPLL_CON0),
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001475 pll_4508);
Kukjin Kima8550392012-03-09 14:19:10 -08001476 epll = s5p_get_pll46xx(xtal, __raw_readl(EXYNOS4_EPLL_CON0),
1477 __raw_readl(EXYNOS4_EPLL_CON1), pll_4600);
Changhwan Younc8bef142010-07-27 17:52:39 +09001478
Kukjin Kima8550392012-03-09 14:19:10 -08001479 vpllsrc = clk_get_rate(&exynos4_clk_vpllsrc.clk);
1480 vpll = s5p_get_pll46xx(vpllsrc, __raw_readl(EXYNOS4_VPLL_CON0),
1481 __raw_readl(EXYNOS4_VPLL_CON1), pll_4650c);
Changhwan Younb88b1cc2011-10-04 17:08:56 +09001482 } else if (soc_is_exynos4212() || soc_is_exynos4412()) {
Kukjin Kima8550392012-03-09 14:19:10 -08001483 apll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS4_APLL_CON0));
1484 mpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS4_MPLL_CON0));
1485 epll = s5p_get_pll36xx(xtal, __raw_readl(EXYNOS4_EPLL_CON0),
1486 __raw_readl(EXYNOS4_EPLL_CON1));
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001487
Kukjin Kima8550392012-03-09 14:19:10 -08001488 vpllsrc = clk_get_rate(&exynos4_clk_vpllsrc.clk);
1489 vpll = s5p_get_pll36xx(vpllsrc, __raw_readl(EXYNOS4_VPLL_CON0),
1490 __raw_readl(EXYNOS4_VPLL_CON1));
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001491 } else {
1492 /* nothing */
1493 }
Changhwan Younc8bef142010-07-27 17:52:39 +09001494
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001495 clk_fout_apll.ops = &exynos4_fout_apll_ops;
Changhwan Younc8bef142010-07-27 17:52:39 +09001496 clk_fout_mpll.rate = mpll;
1497 clk_fout_epll.rate = epll;
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001498 clk_fout_vpll.ops = &exynos4_vpll_ops;
Changhwan Younc8bef142010-07-27 17:52:39 +09001499 clk_fout_vpll.rate = vpll;
1500
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001501 printk(KERN_INFO "EXYNOS4: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
Changhwan Younc8bef142010-07-27 17:52:39 +09001502 apll, mpll, epll, vpll);
1503
Kukjin Kima8550392012-03-09 14:19:10 -08001504 armclk = clk_get_rate(&exynos4_clk_armclk.clk);
1505 sclk_dmc = clk_get_rate(&exynos4_clk_sclk_dmc.clk);
Changhwan Younc8bef142010-07-27 17:52:39 +09001506
Kukjin Kima8550392012-03-09 14:19:10 -08001507 aclk_200 = clk_get_rate(&exynos4_clk_aclk_200.clk);
1508 aclk_100 = clk_get_rate(&exynos4_clk_aclk_100.clk);
1509 aclk_160 = clk_get_rate(&exynos4_clk_aclk_160.clk);
1510 aclk_133 = clk_get_rate(&exynos4_clk_aclk_133.clk);
Jongpill Lee228ef982010-08-18 22:24:53 +09001511
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001512 printk(KERN_INFO "EXYNOS4: ARMCLK=%ld, DMC=%ld, ACLK200=%ld\n"
Jongpill Lee228ef982010-08-18 22:24:53 +09001513 "ACLK100=%ld, ACLK160=%ld, ACLK133=%ld\n",
1514 armclk, sclk_dmc, aclk_200,
1515 aclk_100, aclk_160, aclk_133);
Changhwan Younc8bef142010-07-27 17:52:39 +09001516
1517 clk_f.rate = armclk;
1518 clk_h.rate = sclk_dmc;
Jongpill Lee228ef982010-08-18 22:24:53 +09001519 clk_p.rate = aclk_100;
Changhwan Younc8bef142010-07-27 17:52:39 +09001520
Kukjin Kima8550392012-03-09 14:19:10 -08001521 for (ptr = 0; ptr < ARRAY_SIZE(exynos4_clksrcs); ptr++)
1522 s3c_set_clksrc(&exynos4_clksrcs[ptr], true);
Changhwan Younc8bef142010-07-27 17:52:39 +09001523}
1524
Kukjin Kima8550392012-03-09 14:19:10 -08001525static struct clk *exynos4_clks[] __initdata = {
1526 &exynos4_clk_sclk_hdmi27m,
1527 &exynos4_clk_sclk_hdmiphy,
1528 &exynos4_clk_sclk_usbphy0,
1529 &exynos4_clk_sclk_usbphy1,
Changhwan Younc8bef142010-07-27 17:52:39 +09001530};
1531
Jonghwan Choiacd35612011-08-24 21:52:45 +09001532#ifdef CONFIG_PM_SLEEP
1533static int exynos4_clock_suspend(void)
1534{
1535 s3c_pm_do_save(exynos4_clock_save, ARRAY_SIZE(exynos4_clock_save));
1536 return 0;
1537}
1538
1539static void exynos4_clock_resume(void)
1540{
1541 s3c_pm_do_restore_core(exynos4_clock_save, ARRAY_SIZE(exynos4_clock_save));
1542}
1543
1544#else
1545#define exynos4_clock_suspend NULL
1546#define exynos4_clock_resume NULL
1547#endif
1548
Kukjin Kime745e062012-01-21 10:47:14 +09001549static struct syscore_ops exynos4_clock_syscore_ops = {
Jonghwan Choiacd35612011-08-24 21:52:45 +09001550 .suspend = exynos4_clock_suspend,
1551 .resume = exynos4_clock_resume,
1552};
1553
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001554void __init exynos4_register_clocks(void)
Changhwan Younc8bef142010-07-27 17:52:39 +09001555{
Changhwan Younc8bef142010-07-27 17:52:39 +09001556 int ptr;
1557
Kukjin Kima8550392012-03-09 14:19:10 -08001558 s3c24xx_register_clocks(exynos4_clks, ARRAY_SIZE(exynos4_clks));
Changhwan Younc8bef142010-07-27 17:52:39 +09001559
Kukjin Kima8550392012-03-09 14:19:10 -08001560 for (ptr = 0; ptr < ARRAY_SIZE(exynos4_sysclks); ptr++)
1561 s3c_register_clksrc(exynos4_sysclks[ptr], 1);
Changhwan Younc8bef142010-07-27 17:52:39 +09001562
Kukjin Kima8550392012-03-09 14:19:10 -08001563 for (ptr = 0; ptr < ARRAY_SIZE(exynos4_sclk_tv); ptr++)
1564 s3c_register_clksrc(exynos4_sclk_tv[ptr], 1);
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001565
Kukjin Kima8550392012-03-09 14:19:10 -08001566 for (ptr = 0; ptr < ARRAY_SIZE(exynos4_clksrc_cdev); ptr++)
1567 s3c_register_clksrc(exynos4_clksrc_cdev[ptr], 1);
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001568
Kukjin Kima8550392012-03-09 14:19:10 -08001569 s3c_register_clksrc(exynos4_clksrcs, ARRAY_SIZE(exynos4_clksrcs));
1570 s3c_register_clocks(exynos4_init_clocks_on, ARRAY_SIZE(exynos4_init_clocks_on));
Changhwan Younc8bef142010-07-27 17:52:39 +09001571
Kukjin Kima8550392012-03-09 14:19:10 -08001572 s3c24xx_register_clocks(exynos4_clk_cdev, ARRAY_SIZE(exynos4_clk_cdev));
1573 for (ptr = 0; ptr < ARRAY_SIZE(exynos4_clk_cdev); ptr++)
1574 s3c_disable_clocks(exynos4_clk_cdev[ptr], 1);
Thomas Abraham66fdb292011-10-24 14:01:03 +02001575
Kukjin Kima8550392012-03-09 14:19:10 -08001576 s3c_register_clocks(exynos4_init_clocks_off, ARRAY_SIZE(exynos4_init_clocks_off));
1577 s3c_disable_clocks(exynos4_init_clocks_off, ARRAY_SIZE(exynos4_init_clocks_off));
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001578 clkdev_add_table(exynos4_clk_lookup, ARRAY_SIZE(exynos4_clk_lookup));
Changhwan Younc8bef142010-07-27 17:52:39 +09001579
Jonghwan Choiacd35612011-08-24 21:52:45 +09001580 register_syscore_ops(&exynos4_clock_syscore_ops);
Boojin Kimbf856fb2011-09-02 09:44:36 +09001581 s3c24xx_register_clock(&dummy_apb_pclk);
1582
Changhwan Younc8bef142010-07-27 17:52:39 +09001583 s3c_pwmclk_init();
1584}