blob: 5ad33a4df675ed561608952e6a964cd8ad49aa78 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/boot/compressed/head.S
3 *
4 * Copyright (C) 1996-2002 Russell King
Hyok S. Choi10c2df62006-03-27 10:21:34 +01005 * Copyright (C) 2004 Hyok S. Choi (MPU support)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/linkage.h>
12
13/*
14 * Debugging stuff
15 *
16 * Note that these macros must not contain any code which is not
17 * 100% relocatable. Any attempt to do so will result in a crash.
18 * Please select one of the following when turning on debugging.
19 */
20#ifdef DEBUG
Russell King5cd0c342005-05-03 12:18:46 +010021
Russell King5cd0c342005-05-03 12:18:46 +010022#if defined(CONFIG_DEBUG_ICEDCC)
Tony Lindgren7d95ded2006-09-20 13:03:34 +010023
Stephen Boyddfad5492011-03-23 22:46:15 +010024#if defined(CONFIG_CPU_V6) || defined(CONFIG_CPU_V6K) || defined(CONFIG_CPU_V7)
Tony Lindgren4e6d4882010-02-01 23:26:53 +010025 .macro loadsp, rb, tmp
Tony Lindgren7d95ded2006-09-20 13:03:34 +010026 .endm
27 .macro writeb, ch, rb
28 mcr p14, 0, \ch, c0, c5, 0
29 .endm
Jean-Christop PLAGNIOL-VILLARDc633c3c2009-02-25 04:20:40 +010030#elif defined(CONFIG_CPU_XSCALE)
Tony Lindgren4e6d4882010-02-01 23:26:53 +010031 .macro loadsp, rb, tmp
Jean-Christop PLAGNIOL-VILLARDc633c3c2009-02-25 04:20:40 +010032 .endm
33 .macro writeb, ch, rb
34 mcr p14, 0, \ch, c8, c0, 0
35 .endm
Tony Lindgren7d95ded2006-09-20 13:03:34 +010036#else
Tony Lindgren4e6d4882010-02-01 23:26:53 +010037 .macro loadsp, rb, tmp
Linus Torvalds1da177e2005-04-16 15:20:36 -070038 .endm
Russell King224b5be2005-11-16 14:59:51 +000039 .macro writeb, ch, rb
Uwe Kleine-König41a9e682007-12-13 09:31:34 +010040 mcr p14, 0, \ch, c1, c0, 0
Linus Torvalds1da177e2005-04-16 15:20:36 -070041 .endm
Tony Lindgren7d95ded2006-09-20 13:03:34 +010042#endif
43
Russell King5cd0c342005-05-03 12:18:46 +010044#else
Russell King224b5be2005-11-16 14:59:51 +000045
Russell Kinga09e64f2008-08-05 16:14:15 +010046#include <mach/debug-macro.S>
Russell King224b5be2005-11-16 14:59:51 +000047
Russell King5cd0c342005-05-03 12:18:46 +010048 .macro writeb, ch, rb
49 senduart \ch, \rb
50 .endm
51
Russell King224b5be2005-11-16 14:59:51 +000052#if defined(CONFIG_ARCH_SA1100)
Tony Lindgren4e6d4882010-02-01 23:26:53 +010053 .macro loadsp, rb, tmp
Linus Torvalds1da177e2005-04-16 15:20:36 -070054 mov \rb, #0x80000000 @ physical base address
Russell King224b5be2005-11-16 14:59:51 +000055#ifdef CONFIG_DEBUG_LL_SER3
Linus Torvalds1da177e2005-04-16 15:20:36 -070056 add \rb, \rb, #0x00050000 @ Ser3
Russell King224b5be2005-11-16 14:59:51 +000057#else
Linus Torvalds1da177e2005-04-16 15:20:36 -070058 add \rb, \rb, #0x00010000 @ Ser1
Russell King224b5be2005-11-16 14:59:51 +000059#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070060 .endm
Kukjin Kimb130d5c2012-02-03 14:29:23 +090061#elif defined(CONFIG_ARCH_S3C24XX)
Tony Lindgren4e6d4882010-02-01 23:26:53 +010062 .macro loadsp, rb, tmp
Linus Torvalds1da177e2005-04-16 15:20:36 -070063 mov \rb, #0x50000000
Ben Dooksc7657842007-07-22 16:11:20 +010064 add \rb, \rb, #0x4000 * CONFIG_S3C_LOWLEVEL_UART_PORT
Linus Torvalds1da177e2005-04-16 15:20:36 -070065 .endm
Linus Torvalds1da177e2005-04-16 15:20:36 -070066#else
Tony Lindgren4e6d4882010-02-01 23:26:53 +010067 .macro loadsp, rb, tmp
68 addruart \rb, \tmp
Russell King224b5be2005-11-16 14:59:51 +000069 .endm
Linus Torvalds1da177e2005-04-16 15:20:36 -070070#endif
71#endif
Russell King5cd0c342005-05-03 12:18:46 +010072#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070073
74 .macro kputc,val
75 mov r0, \val
76 bl putc
77 .endm
78
79 .macro kphex,val,len
80 mov r0, \val
81 mov r1, #\len
82 bl phex
83 .endm
84
85 .macro debug_reloc_start
86#ifdef DEBUG
87 kputc #'\n'
88 kphex r6, 8 /* processor id */
89 kputc #':'
90 kphex r7, 8 /* architecture id */
Hyok S. Choif12d0d72006-09-26 17:36:37 +090091#ifdef CONFIG_CPU_CP15
Linus Torvalds1da177e2005-04-16 15:20:36 -070092 kputc #':'
93 mrc p15, 0, r0, c1, c0
94 kphex r0, 8 /* control reg */
Hyok S. Choif12d0d72006-09-26 17:36:37 +090095#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070096 kputc #'\n'
97 kphex r5, 8 /* decompressed kernel start */
98 kputc #'-'
Russell Kingf4619022006-01-12 17:17:57 +000099 kphex r9, 8 /* decompressed kernel end */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100 kputc #'>'
101 kphex r4, 8 /* kernel execution address */
102 kputc #'\n'
103#endif
104 .endm
105
106 .macro debug_reloc_end
107#ifdef DEBUG
108 kphex r5, 8 /* end of kernel */
109 kputc #'\n'
110 mov r0, r4
111 bl memdump /* dump 256 bytes at start of kernel */
112#endif
113 .endm
114
115 .section ".start", #alloc, #execinstr
116/*
117 * sort out different calling conventions
118 */
119 .align
Dave Martin26e5ca92010-11-29 19:43:27 +0100120 .arm @ Always enter in ARM state
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121start:
122 .type start,#function
Nicolas Pitreb11fe382011-02-12 22:25:27 +0100123 .rept 7
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124 mov r0, r0
125 .endr
Nicolas Pitreb11fe382011-02-12 22:25:27 +0100126 ARM( mov r0, r0 )
127 ARM( b 1f )
128 THUMB( adr r12, BSYM(1f) )
129 THUMB( bx r12 )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131 .word 0x016f2818 @ Magic numbers to help the loader
132 .word start @ absolute load/run zImage address
133 .word _edata @ zImage end address
Dave Martin26e5ca92010-11-29 19:43:27 +0100134 THUMB( .thumb )
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351: mov r7, r1 @ save architecture ID
Russell Kingf4619022006-01-12 17:17:57 +0000136 mov r8, r2 @ save atags pointer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137
138#ifndef __ARM_ARCH_2__
139 /*
140 * Booting from Angel - need to enter SVC mode and disable
141 * FIQs/IRQs (numeric definitions from angel arm.h source).
142 * We only do this if we were in user mode on entry.
143 */
144 mrs r2, cpsr @ get current mode
145 tst r2, #3 @ not user?
146 bne not_angel
147 mov r0, #0x17 @ angel_SWIreason_EnterSVC
Catalin Marinas0e056f22009-07-24 12:32:58 +0100148 ARM( swi 0x123456 ) @ angel_SWI_ARM
149 THUMB( svc 0xab ) @ angel_SWI_THUMB
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150not_angel:
151 mrs r2, cpsr @ turn off interrupts to
152 orr r2, r2, #0xc0 @ prevent angel from running
153 msr cpsr_c, r2
154#else
155 teqp pc, #0x0c000003 @ turn off interrupts
156#endif
157
158 /*
159 * Note that some cache flushing and other stuff may
160 * be needed here - is there an Angel SWI call for this?
161 */
162
163 /*
164 * some architecture specific code can be inserted
Russell Kingf4619022006-01-12 17:17:57 +0000165 * by the linker here, but it should preserve r7, r8, and r9.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166 */
167
168 .text
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100169
Eric Miaoe69edc792010-07-05 15:56:50 +0200170#ifdef CONFIG_AUTO_ZRELADDR
171 @ determine final kernel image address
Dave Martinbfa64c42010-11-29 19:43:26 +0100172 mov r4, pc
173 and r4, r4, #0xf8000000
Eric Miaoe69edc792010-07-05 15:56:50 +0200174 add r4, r4, #TEXT_OFFSET
175#else
Russell King9e84ed62010-09-09 22:39:41 +0100176 ldr r4, =zreladdr
Eric Miaoe69edc792010-07-05 15:56:50 +0200177#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100179 bl cache_on
180
181restart: adr r0, LC0
Nicolas Pitre34cc1a82011-04-19 15:42:43 -0400182 ldmia r0, {r1, r2, r3, r6, r10, r11, r12}
Nicolas Pitreadcc2592011-04-27 16:15:11 -0400183 ldr sp, [r0, #28]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184
185 /*
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100186 * We might be running at a different address. We need
187 * to fix up various pointers.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188 */
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100189 sub r0, r0, r1 @ calculate the delta offset
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100190 add r6, r6, r0 @ _edata
Nicolas Pitre34cc1a82011-04-19 15:42:43 -0400191 add r10, r10, r0 @ inflated kernel size location
192
193 /*
194 * The kernel build system appends the size of the
195 * decompressed kernel at the end of the compressed data
196 * in little-endian form.
197 */
198 ldrb r9, [r10, #0]
199 ldrb lr, [r10, #1]
200 orr r9, r9, lr, lsl #8
201 ldrb lr, [r10, #2]
202 ldrb r10, [r10, #3]
203 orr r9, r9, lr, lsl #16
204 orr r9, r9, r10, lsl #24
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100205
206#ifndef CONFIG_ZBOOT_ROM
207 /* malloc space is above the relocated stack (64k max) */
208 add sp, sp, r0
209 add r10, sp, #0x10000
210#else
211 /*
212 * With ZBOOT_ROM the bss/stack is non relocatable,
213 * but someone could still run this code from RAM,
214 * in which case our reference is _edata.
215 */
216 mov r10, r6
217#endif
218
John Bonesioe2a6a3a2011-05-27 18:45:50 -0400219 mov r5, #0 @ init dtb size to 0
220#ifdef CONFIG_ARM_APPENDED_DTB
221/*
222 * r0 = delta
223 * r2 = BSS start
224 * r3 = BSS end
225 * r4 = final kernel address
226 * r5 = appended dtb size (still unknown)
227 * r6 = _edata
228 * r7 = architecture ID
229 * r8 = atags/device tree pointer
230 * r9 = size of decompressed image
231 * r10 = end of this image, including bss/stack/malloc space if non XIP
232 * r11 = GOT start
233 * r12 = GOT end
234 * sp = stack pointer
235 *
236 * if there are device trees (dtb) appended to zImage, advance r10 so that the
237 * dtb data will get relocated along with the kernel if necessary.
238 */
239
240 ldr lr, [r6, #0]
241#ifndef __ARMEB__
242 ldr r1, =0xedfe0dd0 @ sig is 0xd00dfeed big endian
243#else
244 ldr r1, =0xd00dfeed
245#endif
246 cmp lr, r1
247 bne dtb_check_done @ not found
248
Nicolas Pitreb90b9a32011-09-13 22:37:07 -0400249#ifdef CONFIG_ARM_ATAG_DTB_COMPAT
250 /*
251 * OK... Let's do some funky business here.
252 * If we do have a DTB appended to zImage, and we do have
253 * an ATAG list around, we want the later to be translated
254 * and folded into the former here. To be on the safe side,
255 * let's temporarily move the stack away into the malloc
256 * area. No GOT fixup has occurred yet, but none of the
257 * code we're about to call uses any global variable.
258 */
259 add sp, sp, #0x10000
260 stmfd sp!, {r0-r3, ip, lr}
261 mov r0, r8
262 mov r1, r6
263 sub r2, sp, r6
264 bl atags_to_fdt
265
266 /*
267 * If returned value is 1, there is no ATAG at the location
268 * pointed by r8. Try the typical 0x100 offset from start
269 * of RAM and hope for the best.
270 */
271 cmp r0, #1
Nicolas Pitre531a6a92011-10-24 13:30:32 +0100272 sub r0, r4, #TEXT_OFFSET
273 add r0, r0, #0x100
Nicolas Pitreb90b9a32011-09-13 22:37:07 -0400274 mov r1, r6
275 sub r2, sp, r6
Marc Zyngier9c5fd9e2012-04-11 14:52:55 +0100276 bleq atags_to_fdt
Nicolas Pitreb90b9a32011-09-13 22:37:07 -0400277
278 ldmfd sp!, {r0-r3, ip, lr}
279 sub sp, sp, #0x10000
280#endif
281
John Bonesioe2a6a3a2011-05-27 18:45:50 -0400282 mov r8, r6 @ use the appended device tree
283
Nicolas Pitre5ffb04f2011-06-12 01:07:33 -0400284 /*
285 * Make sure that the DTB doesn't end up in the final
286 * kernel's .bss area. To do so, we adjust the decompressed
287 * kernel size to compensate if that .bss size is larger
288 * than the relocated code.
289 */
290 ldr r5, =_kernel_bss_size
291 adr r1, wont_overwrite
292 sub r1, r6, r1
293 subs r1, r5, r1
294 addhi r9, r9, r1
295
John Bonesioe2a6a3a2011-05-27 18:45:50 -0400296 /* Get the dtb's size */
297 ldr r5, [r6, #4]
298#ifndef __ARMEB__
299 /* convert r5 (dtb size) to little endian */
300 eor r1, r5, r5, ror #16
301 bic r1, r1, #0x00ff0000
302 mov r5, r5, ror #8
303 eor r5, r5, r1, lsr #8
304#endif
305
306 /* preserve 64-bit alignment */
307 add r5, r5, #7
308 bic r5, r5, #7
309
310 /* relocate some pointers past the appended dtb */
311 add r6, r6, r5
312 add r10, r10, r5
313 add sp, sp, r5
314dtb_check_done:
315#endif
316
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100317/*
318 * Check to see if we will overwrite ourselves.
319 * r4 = final kernel address
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100320 * r9 = size of decompressed image
321 * r10 = end of this image, including bss/stack/malloc space if non XIP
322 * We basically want:
Nicolas Pitreea9df3b2011-04-21 22:52:06 -0400323 * r4 - 16k page directory >= r10 -> OK
Nicolas Pitre5ffb04f2011-06-12 01:07:33 -0400324 * r4 + image length <= address of wont_overwrite -> OK
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100325 */
Nicolas Pitreea9df3b2011-04-21 22:52:06 -0400326 add r10, r10, #16384
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100327 cmp r4, r10
328 bhs wont_overwrite
329 add r10, r4, r9
Nicolas Pitre5ffb04f2011-06-12 01:07:33 -0400330 adr r9, wont_overwrite
331 cmp r10, r9
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100332 bls wont_overwrite
333
334/*
335 * Relocate ourselves past the end of the decompressed kernel.
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100336 * r6 = _edata
337 * r10 = end of the decompressed kernel
338 * Because we always copy ahead, we need to do it from the end and go
339 * backward in case the source and destination overlap.
340 */
Nicolas Pitreadcc2592011-04-27 16:15:11 -0400341 /*
342 * Bump to the next 256-byte boundary with the size of
343 * the relocation code added. This avoids overwriting
344 * ourself when the offset is small.
345 */
346 add r10, r10, #((reloc_code_end - restart + 256) & ~255)
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100347 bic r10, r10, #255
348
Nicolas Pitreadcc2592011-04-27 16:15:11 -0400349 /* Get start of code we want to copy and align it down. */
350 adr r5, restart
351 bic r5, r5, #31
352
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100353 sub r9, r6, r5 @ size to copy
354 add r9, r9, #31 @ rounded up to a multiple
355 bic r9, r9, #31 @ ... of 32 bytes
356 add r6, r9, r5
357 add r9, r9, r10
358
3591: ldmdb r6!, {r0 - r3, r10 - r12, lr}
360 cmp r6, r5
361 stmdb r9!, {r0 - r3, r10 - r12, lr}
362 bhi 1b
363
364 /* Preserve offset to relocated code. */
365 sub r6, r9, r6
366
Tony Lindgren7c2527f2011-04-26 05:37:46 -0700367#ifndef CONFIG_ZBOOT_ROM
368 /* cache_clean_flush may use the stack, so relocate it */
369 add sp, sp, r6
370#endif
371
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100372 bl cache_clean_flush
373
374 adr r0, BSYM(restart)
375 add r0, r0, r6
376 mov pc, r0
377
378wont_overwrite:
379/*
380 * If delta is zero, we are running at the address we were linked at.
381 * r0 = delta
382 * r2 = BSS start
383 * r3 = BSS end
384 * r4 = kernel execution address
John Bonesioe2a6a3a2011-05-27 18:45:50 -0400385 * r5 = appended dtb size (0 if not present)
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100386 * r7 = architecture ID
387 * r8 = atags pointer
388 * r11 = GOT start
389 * r12 = GOT end
390 * sp = stack pointer
391 */
John Bonesioe2a6a3a2011-05-27 18:45:50 -0400392 orrs r1, r0, r5
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100393 beq not_relocated
John Bonesioe2a6a3a2011-05-27 18:45:50 -0400394
Russell King98e12b52010-02-25 23:56:38 +0000395 add r11, r11, r0
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100396 add r12, r12, r0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397
398#ifndef CONFIG_ZBOOT_ROM
399 /*
400 * If we're running fully PIC === CONFIG_ZBOOT_ROM = n,
401 * we need to fix up pointers into the BSS region.
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100402 * Note that the stack pointer has already been fixed up.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 */
404 add r2, r2, r0
405 add r3, r3, r0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406
407 /*
408 * Relocate all entries in the GOT table.
John Bonesioe2a6a3a2011-05-27 18:45:50 -0400409 * Bump bss entries to _edata + dtb size
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410 */
Russell King98e12b52010-02-25 23:56:38 +00004111: ldr r1, [r11, #0] @ relocate entries in the GOT
John Bonesioe2a6a3a2011-05-27 18:45:50 -0400412 add r1, r1, r0 @ This fixes up C references
413 cmp r1, r2 @ if entry >= bss_start &&
414 cmphs r3, r1 @ bss_end > entry
415 addhi r1, r1, r5 @ entry += dtb size
416 str r1, [r11], #4 @ next entry
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100417 cmp r11, r12
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 blo 1b
John Bonesioe2a6a3a2011-05-27 18:45:50 -0400419
420 /* bump our bss pointers too */
421 add r2, r2, r5
422 add r3, r3, r5
423
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424#else
425
426 /*
427 * Relocate entries in the GOT table. We only relocate
428 * the entries that are outside the (relocated) BSS region.
429 */
Russell King98e12b52010-02-25 23:56:38 +00004301: ldr r1, [r11, #0] @ relocate entries in the GOT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431 cmp r1, r2 @ entry < bss_start ||
432 cmphs r3, r1 @ _end < entry
433 addlo r1, r1, r0 @ table. This fixes up the
Russell King98e12b52010-02-25 23:56:38 +0000434 str r1, [r11], #4 @ C references.
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100435 cmp r11, r12
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436 blo 1b
437#endif
438
439not_relocated: mov r0, #0
4401: str r0, [r2], #4 @ clear bss
441 str r0, [r2], #4
442 str r0, [r2], #4
443 str r0, [r2], #4
444 cmp r2, r3
445 blo 1b
446
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100447/*
448 * The C runtime environment should now be setup sufficiently.
449 * Set up some pointers, and start decompressing.
450 * r4 = kernel execution address
451 * r7 = architecture ID
452 * r8 = atags pointer
453 */
454 mov r0, r4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 mov r1, sp @ malloc space above stack
456 add r2, sp, #0x10000 @ 64k max
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 mov r3, r7
458 bl decompress_kernel
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459 bl cache_clean_flush
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100460 bl cache_off
461 mov r0, #0 @ must be zero
462 mov r1, r7 @ restore architecture number
463 mov r2, r8 @ restore atags pointer
Dave Martin540b5732011-07-13 15:53:30 +0100464 ARM( mov pc, r4 ) @ call kernel
465 THUMB( bx r4 ) @ entry point is always ARM
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466
Catalin Marinas88987ef2009-07-24 12:32:52 +0100467 .align 2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468 .type LC0, #object
469LC0: .word LC0 @ r1
470 .word __bss_start @ r2
471 .word _end @ r3
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100472 .word _edata @ r6
Nicolas Pitre34cc1a82011-04-19 15:42:43 -0400473 .word input_data_end - 4 @ r10 (inflated size location)
Russell King98e12b52010-02-25 23:56:38 +0000474 .word _got_start @ r11
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475 .word _got_end @ ip
Nicolas Pitre8d7e4cc2011-04-27 14:54:39 -0400476 .word .L_user_stack_end @ sp
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 .size LC0, . - LC0
478
479#ifdef CONFIG_ARCH_RPC
480 .globl params
Eric Miaodb7b2b42010-06-03 15:36:49 +0800481params: ldr r0, =0x10000100 @ params_phys for RPC
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 mov pc, lr
483 .ltorg
484 .align
485#endif
486
487/*
488 * Turn on the cache. We need to setup some page tables so that we
489 * can have both the I and D caches on.
490 *
491 * We place the page tables 16k down from the kernel execution address,
492 * and we hope that nothing else is using it. If we're using it, we
493 * will go pop!
494 *
495 * On entry,
496 * r4 = kernel execution address
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497 * r7 = architecture number
Russell Kingf4619022006-01-12 17:17:57 +0000498 * r8 = atags pointer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499 * On exit,
Uwe Kleine-König21b28412010-01-26 22:08:09 +0100500 * r0, r1, r2, r3, r9, r10, r12 corrupted
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501 * This routine must preserve:
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100502 * r4, r7, r8
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503 */
504 .align 5
505cache_on: mov r3, #8 @ cache_on function
506 b call_cache_fn
507
Hyok S. Choi10c2df62006-03-27 10:21:34 +0100508/*
509 * Initialize the highest priority protection region, PR7
510 * to cover all 32bit address and cacheable and bufferable.
511 */
512__armv4_mpu_cache_on:
513 mov r0, #0x3f @ 4G, the whole
514 mcr p15, 0, r0, c6, c7, 0 @ PR7 Area Setting
515 mcr p15, 0, r0, c6, c7, 1
516
517 mov r0, #0x80 @ PR7
518 mcr p15, 0, r0, c2, c0, 0 @ D-cache on
519 mcr p15, 0, r0, c2, c0, 1 @ I-cache on
520 mcr p15, 0, r0, c3, c0, 0 @ write-buffer on
521
522 mov r0, #0xc000
523 mcr p15, 0, r0, c5, c0, 1 @ I-access permission
524 mcr p15, 0, r0, c5, c0, 0 @ D-access permission
525
526 mov r0, #0
527 mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
528 mcr p15, 0, r0, c7, c5, 0 @ flush(inval) I-Cache
529 mcr p15, 0, r0, c7, c6, 0 @ flush(inval) D-Cache
530 mrc p15, 0, r0, c1, c0, 0 @ read control reg
531 @ ...I .... ..D. WC.M
532 orr r0, r0, #0x002d @ .... .... ..1. 11.1
533 orr r0, r0, #0x1000 @ ...1 .... .... ....
534
535 mcr p15, 0, r0, c1, c0, 0 @ write control reg
536
537 mov r0, #0
538 mcr p15, 0, r0, c7, c5, 0 @ flush(inval) I-Cache
539 mcr p15, 0, r0, c7, c6, 0 @ flush(inval) D-Cache
540 mov pc, lr
541
542__armv3_mpu_cache_on:
543 mov r0, #0x3f @ 4G, the whole
544 mcr p15, 0, r0, c6, c7, 0 @ PR7 Area Setting
545
546 mov r0, #0x80 @ PR7
547 mcr p15, 0, r0, c2, c0, 0 @ cache on
548 mcr p15, 0, r0, c3, c0, 0 @ write-buffer on
549
550 mov r0, #0xc000
551 mcr p15, 0, r0, c5, c0, 0 @ access permission
552
553 mov r0, #0
554 mcr p15, 0, r0, c7, c0, 0 @ invalidate whole cache v3
Uwe Kleine-König4a8d57a2010-01-26 22:14:23 +0100555 /*
556 * ?? ARMv3 MMU does not allow reading the control register,
557 * does this really work on ARMv3 MPU?
558 */
Hyok S. Choi10c2df62006-03-27 10:21:34 +0100559 mrc p15, 0, r0, c1, c0, 0 @ read control reg
560 @ .... .... .... WC.M
561 orr r0, r0, #0x000d @ .... .... .... 11.1
Uwe Kleine-König4a8d57a2010-01-26 22:14:23 +0100562 /* ?? this overwrites the value constructed above? */
Hyok S. Choi10c2df62006-03-27 10:21:34 +0100563 mov r0, #0
564 mcr p15, 0, r0, c1, c0, 0 @ write control reg
565
Uwe Kleine-König4a8d57a2010-01-26 22:14:23 +0100566 /* ?? invalidate for the second time? */
Hyok S. Choi10c2df62006-03-27 10:21:34 +0100567 mcr p15, 0, r0, c7, c0, 0 @ invalidate whole cache v3
568 mov pc, lr
569
Russell King1fdc08a2012-05-10 09:48:34 +0100570#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
571#define CB_BITS 0x08
572#else
573#define CB_BITS 0x0c
574#endif
575
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576__setup_mmu: sub r3, r4, #16384 @ Page directory size
577 bic r3, r3, #0xff @ Align the pointer
578 bic r3, r3, #0x3f00
579/*
580 * Initialise the page tables, turning on the cacheable and bufferable
581 * bits for the RAM area only.
582 */
583 mov r0, r3
Russell Kingf4619022006-01-12 17:17:57 +0000584 mov r9, r0, lsr #18
585 mov r9, r9, lsl #18 @ start of RAM
586 add r10, r9, #0x10000000 @ a reasonable RAM size
Russell King1fdc08a2012-05-10 09:48:34 +0100587 mov r1, #0x12 @ XN|U + section mapping
588 orr r1, r1, #3 << 10 @ AP=11
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589 add r2, r3, #16384
Nicolas Pitre265d5e42006-01-18 22:38:51 +00005901: cmp r1, r9 @ if virt > start of RAM
Russell King1fdc08a2012-05-10 09:48:34 +0100591 cmphs r10, r1 @ && end of RAM > virt
592 bic r1, r1, #0x1c @ clear XN|U + C + B
593 orrlo r1, r1, #0x10 @ Set XN|U for non-RAM
594 orrhs r1, r1, r6 @ set RAM section settings
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595 str r1, [r0], #4 @ 1:1 mapping
596 add r1, r1, #1048576
597 teq r0, r2
598 bne 1b
599/*
600 * If ever we are running from Flash, then we surely want the cache
601 * to be enabled also for our execution instance... We map 2MB of it
602 * so there is no map overlap problem for up to 1 MB compressed kernel.
603 * If the execution is in RAM then we would only be duplicating the above.
604 */
Russell King1fdc08a2012-05-10 09:48:34 +0100605 orr r1, r6, #0x04 @ ensure B is set for this
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606 orr r1, r1, #3 << 10
Dave Martinbfa64c42010-11-29 19:43:26 +0100607 mov r2, pc
608 mov r2, r2, lsr #20
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609 orr r1, r1, r2, lsl #20
610 add r0, r3, r2, lsl #2
611 str r1, [r0], #4
612 add r1, r1, #1048576
613 str r1, [r0]
614 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100615ENDPROC(__setup_mmu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616
Mark A. Greeraf3e4fd2011-04-01 15:41:26 +0100617__arm926ejs_mmu_cache_on:
618#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
619 mov r0, #4 @ put dcache in WT mode
620 mcr p15, 7, r0, c15, c0, 0
621#endif
622
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000623__armv4_mmu_cache_on:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624 mov r12, lr
Catalin Marinas8bdca0a2009-07-24 12:35:06 +0100625#ifdef CONFIG_MMU
Russell King1fdc08a2012-05-10 09:48:34 +0100626 mov r6, #CB_BITS | 0x12 @ U
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627 bl __setup_mmu
628 mov r0, #0
629 mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
630 mcr p15, 0, r0, c8, c7, 0 @ flush I,D TLBs
631 mrc p15, 0, r0, c1, c0, 0 @ read control reg
632 orr r0, r0, #0x5000 @ I-cache enable, RR cache replacement
633 orr r0, r0, #0x0030
Catalin Marinas26584852009-05-30 14:00:18 +0100634#ifdef CONFIG_CPU_ENDIAN_BE8
635 orr r0, r0, #1 << 25 @ big-endian page tables
636#endif
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000637 bl __common_mmu_cache_on
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638 mov r0, #0
639 mcr p15, 0, r0, c8, c7, 0 @ flush I,D TLBs
Catalin Marinas8bdca0a2009-07-24 12:35:06 +0100640#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 mov pc, r12
642
Catalin Marinas7d09e852007-06-01 17:14:53 +0100643__armv7_mmu_cache_on:
644 mov r12, lr
Catalin Marinas8bdca0a2009-07-24 12:35:06 +0100645#ifdef CONFIG_MMU
Catalin Marinas7d09e852007-06-01 17:14:53 +0100646 mrc p15, 0, r11, c0, c1, 4 @ read ID_MMFR0
647 tst r11, #0xf @ VMSA
Russell King1fdc08a2012-05-10 09:48:34 +0100648 movne r6, #CB_BITS | 0x02 @ !XN
Catalin Marinas7d09e852007-06-01 17:14:53 +0100649 blne __setup_mmu
650 mov r0, #0
651 mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
652 tst r11, #0xf @ VMSA
653 mcrne p15, 0, r0, c8, c7, 0 @ flush I,D TLBs
Catalin Marinas8bdca0a2009-07-24 12:35:06 +0100654#endif
Catalin Marinas7d09e852007-06-01 17:14:53 +0100655 mrc p15, 0, r0, c1, c0, 0 @ read control reg
656 orr r0, r0, #0x5000 @ I-cache enable, RR cache replacement
657 orr r0, r0, #0x003c @ write buffer
Catalin Marinas8bdca0a2009-07-24 12:35:06 +0100658#ifdef CONFIG_MMU
Catalin Marinas26584852009-05-30 14:00:18 +0100659#ifdef CONFIG_CPU_ENDIAN_BE8
660 orr r0, r0, #1 << 25 @ big-endian page tables
661#endif
Catalin Marinas7d09e852007-06-01 17:14:53 +0100662 orrne r0, r0, #1 @ MMU enabled
Russell King1fdc08a2012-05-10 09:48:34 +0100663 movne r1, #0xfffffffd @ domain 0 = client
Catalin Marinas7d09e852007-06-01 17:14:53 +0100664 mcrne p15, 0, r3, c2, c0, 0 @ load page table pointer
665 mcrne p15, 0, r1, c3, c0, 0 @ load domain access control
Catalin Marinas8bdca0a2009-07-24 12:35:06 +0100666#endif
Will Deacond675d0b2011-11-22 17:30:28 +0000667 mcr p15, 0, r0, c7, c5, 4 @ ISB
Catalin Marinas7d09e852007-06-01 17:14:53 +0100668 mcr p15, 0, r0, c1, c0, 0 @ load control register
669 mrc p15, 0, r0, c1, c0, 0 @ and read it back
670 mov r0, #0
671 mcr p15, 0, r0, c7, c5, 4 @ ISB
672 mov pc, r12
673
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200674__fa526_cache_on:
675 mov r12, lr
Russell King1fdc08a2012-05-10 09:48:34 +0100676 mov r6, #CB_BITS | 0x12 @ U
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200677 bl __setup_mmu
678 mov r0, #0
679 mcr p15, 0, r0, c7, c7, 0 @ Invalidate whole cache
680 mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
681 mcr p15, 0, r0, c8, c7, 0 @ flush UTLB
682 mrc p15, 0, r0, c1, c0, 0 @ read control reg
683 orr r0, r0, #0x1000 @ I-cache enable
684 bl __common_mmu_cache_on
685 mov r0, #0
686 mcr p15, 0, r0, c8, c7, 0 @ flush UTLB
687 mov pc, r12
688
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000689__arm6_mmu_cache_on:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690 mov r12, lr
Russell King1fdc08a2012-05-10 09:48:34 +0100691 mov r6, #CB_BITS | 0x12 @ U
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 bl __setup_mmu
693 mov r0, #0
694 mcr p15, 0, r0, c7, c0, 0 @ invalidate whole cache v3
695 mcr p15, 0, r0, c5, c0, 0 @ invalidate whole TLB v3
696 mov r0, #0x30
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000697 bl __common_mmu_cache_on
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 mov r0, #0
699 mcr p15, 0, r0, c5, c0, 0 @ invalidate whole TLB v3
700 mov pc, r12
701
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000702__common_mmu_cache_on:
Catalin Marinas0e056f22009-07-24 12:32:58 +0100703#ifndef CONFIG_THUMB2_KERNEL
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704#ifndef DEBUG
705 orr r0, r0, #0x000d @ Write buffer, mmu
706#endif
707 mov r1, #-1
708 mcr p15, 0, r3, c2, c0, 0 @ load page table pointer
709 mcr p15, 0, r1, c3, c0, 0 @ load domain access control
Nicolas Pitre2dc76672006-07-01 21:29:32 +0100710 b 1f
711 .align 5 @ cache line aligned
7121: mcr p15, 0, r0, c1, c0, 0 @ load control register
713 mrc p15, 0, r0, c1, c0, 0 @ and read it back to
714 sub pc, lr, r0, lsr #32 @ properly flush pipeline
Catalin Marinas0e056f22009-07-24 12:32:58 +0100715#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716
Dave Martin946a1052011-06-14 14:20:44 +0100717#define PROC_ENTRY_SIZE (4*5)
718
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720 * Here follow the relocatable cache support functions for the
721 * various processors. This is a generic hook for locating an
722 * entry and jumping to an instruction at the specified offset
723 * from the start of the block. Please note this is all position
724 * independent code.
725 *
726 * r1 = corrupted
727 * r2 = corrupted
728 * r3 = block offset
Russell King98e12b52010-02-25 23:56:38 +0000729 * r9 = corrupted
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 * r12 = corrupted
731 */
732
733call_cache_fn: adr r12, proc_types
Hyok S. Choif12d0d72006-09-26 17:36:37 +0900734#ifdef CONFIG_CPU_CP15
Russell King98e12b52010-02-25 23:56:38 +0000735 mrc p15, 0, r9, c0, c0 @ get processor ID
Hyok S. Choif12d0d72006-09-26 17:36:37 +0900736#else
Russell King98e12b52010-02-25 23:56:38 +0000737 ldr r9, =CONFIG_PROCESSOR_ID
Hyok S. Choif12d0d72006-09-26 17:36:37 +0900738#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07007391: ldr r1, [r12, #0] @ get value
740 ldr r2, [r12, #4] @ get mask
Russell King98e12b52010-02-25 23:56:38 +0000741 eor r1, r1, r9 @ (real ^ match)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742 tst r1, r2 @ & mask
Catalin Marinas0e056f22009-07-24 12:32:58 +0100743 ARM( addeq pc, r12, r3 ) @ call cache function
744 THUMB( addeq r12, r3 )
745 THUMB( moveq pc, r12 ) @ call cache function
Dave Martin946a1052011-06-14 14:20:44 +0100746 add r12, r12, #PROC_ENTRY_SIZE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747 b 1b
748
749/*
750 * Table for cache operations. This is basically:
751 * - CPU ID match
752 * - CPU ID mask
753 * - 'cache on' method instruction
754 * - 'cache off' method instruction
755 * - 'cache flush' method instruction
756 *
757 * We match an entry using: ((real_id ^ match) & mask) == 0
758 *
759 * Writethrough caches generally only need 'on' and 'off'
760 * methods. Writeback caches _must_ have the flush method
761 * defined.
762 */
Catalin Marinas88987ef2009-07-24 12:32:52 +0100763 .align 2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764 .type proc_types,#object
765proc_types:
766 .word 0x41560600 @ ARM6/610
767 .word 0xffffffe0
Catalin Marinas0e056f22009-07-24 12:32:58 +0100768 W(b) __arm6_mmu_cache_off @ works, but slow
769 W(b) __arm6_mmu_cache_off
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100771 THUMB( nop )
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000772@ b __arm6_mmu_cache_on @ untested
773@ b __arm6_mmu_cache_off
774@ b __armv3_mmu_cache_flush
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775
776 .word 0x00000000 @ old ARM ID
777 .word 0x0000f000
778 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100779 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100781 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100783 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784
785 .word 0x41007000 @ ARM7/710
786 .word 0xfff8fe00
Catalin Marinas0e056f22009-07-24 12:32:58 +0100787 W(b) __arm7_mmu_cache_off
788 W(b) __arm7_mmu_cache_off
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100790 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791
792 .word 0x41807200 @ ARM720T (writethrough)
793 .word 0xffffff00
Catalin Marinas0e056f22009-07-24 12:32:58 +0100794 W(b) __armv4_mmu_cache_on
795 W(b) __armv4_mmu_cache_off
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100797 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798
Hyok S. Choi10c2df62006-03-27 10:21:34 +0100799 .word 0x41007400 @ ARM74x
800 .word 0xff00ff00
Catalin Marinas0e056f22009-07-24 12:32:58 +0100801 W(b) __armv3_mpu_cache_on
802 W(b) __armv3_mpu_cache_off
803 W(b) __armv3_mpu_cache_flush
Hyok S. Choi10c2df62006-03-27 10:21:34 +0100804
805 .word 0x41009400 @ ARM94x
806 .word 0xff00ff00
Catalin Marinas0e056f22009-07-24 12:32:58 +0100807 W(b) __armv4_mpu_cache_on
808 W(b) __armv4_mpu_cache_off
809 W(b) __armv4_mpu_cache_flush
Hyok S. Choi10c2df62006-03-27 10:21:34 +0100810
Mark A. Greeraf3e4fd2011-04-01 15:41:26 +0100811 .word 0x41069260 @ ARM926EJ-S (v5TEJ)
812 .word 0xff0ffff0
Nicolas Pitre720c60e2011-06-09 05:05:27 +0100813 W(b) __arm926ejs_mmu_cache_on
814 W(b) __armv4_mmu_cache_off
815 W(b) __armv5tej_mmu_cache_flush
Mark A. Greeraf3e4fd2011-04-01 15:41:26 +0100816
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 .word 0x00007000 @ ARM7 IDs
818 .word 0x0000f000
819 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100820 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100822 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100824 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825
826 @ Everything from here on will be the new ID system.
827
828 .word 0x4401a100 @ sa110 / sa1100
829 .word 0xffffffe0
Catalin Marinas0e056f22009-07-24 12:32:58 +0100830 W(b) __armv4_mmu_cache_on
831 W(b) __armv4_mmu_cache_off
832 W(b) __armv4_mmu_cache_flush
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833
834 .word 0x6901b110 @ sa1110
835 .word 0xfffffff0
Catalin Marinas0e056f22009-07-24 12:32:58 +0100836 W(b) __armv4_mmu_cache_on
837 W(b) __armv4_mmu_cache_off
838 W(b) __armv4_mmu_cache_flush
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839
Haojian Zhuang4157d312010-03-12 05:47:55 -0500840 .word 0x56056900
841 .word 0xffffff00 @ PXA9xx
Catalin Marinas0e056f22009-07-24 12:32:58 +0100842 W(b) __armv4_mmu_cache_on
843 W(b) __armv4_mmu_cache_off
844 W(b) __armv4_mmu_cache_flush
Eric Miao59c7bcd2008-11-29 21:42:39 +0800845
Eric Miao49cbe782009-01-20 14:15:18 +0800846 .word 0x56158000 @ PXA168
847 .word 0xfffff000
Catalin Marinas0e056f22009-07-24 12:32:58 +0100848 W(b) __armv4_mmu_cache_on
849 W(b) __armv4_mmu_cache_off
850 W(b) __armv5tej_mmu_cache_flush
Eric Miao49cbe782009-01-20 14:15:18 +0800851
Nicolas Pitre2e2023f2008-06-03 23:06:21 +0200852 .word 0x56050000 @ Feroceon
853 .word 0xff0f0000
Catalin Marinas0e056f22009-07-24 12:32:58 +0100854 W(b) __armv4_mmu_cache_on
855 W(b) __armv4_mmu_cache_off
856 W(b) __armv5tej_mmu_cache_flush
Nicolas Pitre3ebb5a22007-10-31 15:31:48 -0400857
Joonyoung Shim55879312009-06-16 20:05:57 +0900858#ifdef CONFIG_CPU_FEROCEON_OLD_ID
859 /* this conflicts with the standard ARMv5TE entry */
860 .long 0x41009260 @ Old Feroceon
861 .long 0xff00fff0
862 b __armv4_mmu_cache_on
863 b __armv4_mmu_cache_off
864 b __armv5tej_mmu_cache_flush
865#endif
866
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200867 .word 0x66015261 @ FA526
868 .word 0xff01fff1
Catalin Marinas0e056f22009-07-24 12:32:58 +0100869 W(b) __fa526_cache_on
870 W(b) __armv4_mmu_cache_off
871 W(b) __fa526_cache_flush
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200872
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873 @ These match on the architecture ID
874
875 .word 0x00020000 @ ARMv4T
876 .word 0x000f0000
Catalin Marinas0e056f22009-07-24 12:32:58 +0100877 W(b) __armv4_mmu_cache_on
878 W(b) __armv4_mmu_cache_off
879 W(b) __armv4_mmu_cache_flush
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880
881 .word 0x00050000 @ ARMv5TE
882 .word 0x000f0000
Catalin Marinas0e056f22009-07-24 12:32:58 +0100883 W(b) __armv4_mmu_cache_on
884 W(b) __armv4_mmu_cache_off
885 W(b) __armv4_mmu_cache_flush
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886
887 .word 0x00060000 @ ARMv5TEJ
888 .word 0x000f0000
Catalin Marinas0e056f22009-07-24 12:32:58 +0100889 W(b) __armv4_mmu_cache_on
890 W(b) __armv4_mmu_cache_off
Sascha Hauer75216852010-03-15 15:14:50 +0100891 W(b) __armv5tej_mmu_cache_flush
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892
Catalin Marinas45a7b9c2006-06-18 16:21:50 +0100893 .word 0x0007b000 @ ARMv6
Catalin Marinas7d09e852007-06-01 17:14:53 +0100894 .word 0x000ff000
Catalin Marinas0e056f22009-07-24 12:32:58 +0100895 W(b) __armv4_mmu_cache_on
896 W(b) __armv4_mmu_cache_off
897 W(b) __armv6_mmu_cache_flush
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898
Catalin Marinas7d09e852007-06-01 17:14:53 +0100899 .word 0x000f0000 @ new CPU Id
900 .word 0x000f0000
Catalin Marinas0e056f22009-07-24 12:32:58 +0100901 W(b) __armv7_mmu_cache_on
902 W(b) __armv7_mmu_cache_off
903 W(b) __armv7_mmu_cache_flush
Catalin Marinas7d09e852007-06-01 17:14:53 +0100904
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905 .word 0 @ unrecognised type
906 .word 0
907 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100908 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100910 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100912 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913
914 .size proc_types, . - proc_types
915
Dave Martin946a1052011-06-14 14:20:44 +0100916 /*
917 * If you get a "non-constant expression in ".if" statement"
918 * error from the assembler on this line, check that you have
919 * not accidentally written a "b" instruction where you should
920 * have written W(b).
921 */
922 .if (. - proc_types) % PROC_ENTRY_SIZE != 0
923 .error "The size of one or more proc_types entries is wrong."
924 .endif
925
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926/*
927 * Turn off the Cache and MMU. ARMv3 does not support
928 * reading the control register, but ARMv4 does.
929 *
Uwe Kleine-König21b28412010-01-26 22:08:09 +0100930 * On exit,
931 * r0, r1, r2, r3, r9, r12 corrupted
932 * This routine must preserve:
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100933 * r4, r7, r8
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934 */
935 .align 5
936cache_off: mov r3, #12 @ cache_off function
937 b call_cache_fn
938
Hyok S. Choi10c2df62006-03-27 10:21:34 +0100939__armv4_mpu_cache_off:
940 mrc p15, 0, r0, c1, c0
941 bic r0, r0, #0x000d
942 mcr p15, 0, r0, c1, c0 @ turn MPU and cache off
943 mov r0, #0
944 mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
945 mcr p15, 0, r0, c7, c6, 0 @ flush D-Cache
946 mcr p15, 0, r0, c7, c5, 0 @ flush I-Cache
947 mov pc, lr
948
949__armv3_mpu_cache_off:
950 mrc p15, 0, r0, c1, c0
951 bic r0, r0, #0x000d
952 mcr p15, 0, r0, c1, c0, 0 @ turn MPU and cache off
953 mov r0, #0
954 mcr p15, 0, r0, c7, c0, 0 @ invalidate whole cache v3
955 mov pc, lr
956
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000957__armv4_mmu_cache_off:
Catalin Marinas8bdca0a2009-07-24 12:35:06 +0100958#ifdef CONFIG_MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959 mrc p15, 0, r0, c1, c0
960 bic r0, r0, #0x000d
961 mcr p15, 0, r0, c1, c0 @ turn MMU and cache off
962 mov r0, #0
963 mcr p15, 0, r0, c7, c7 @ invalidate whole cache v4
964 mcr p15, 0, r0, c8, c7 @ invalidate whole TLB v4
Catalin Marinas8bdca0a2009-07-24 12:35:06 +0100965#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966 mov pc, lr
967
Catalin Marinas7d09e852007-06-01 17:14:53 +0100968__armv7_mmu_cache_off:
969 mrc p15, 0, r0, c1, c0
Catalin Marinas8bdca0a2009-07-24 12:35:06 +0100970#ifdef CONFIG_MMU
Catalin Marinas7d09e852007-06-01 17:14:53 +0100971 bic r0, r0, #0x000d
Catalin Marinas8bdca0a2009-07-24 12:35:06 +0100972#else
973 bic r0, r0, #0x000c
974#endif
Catalin Marinas7d09e852007-06-01 17:14:53 +0100975 mcr p15, 0, r0, c1, c0 @ turn MMU and cache off
976 mov r12, lr
977 bl __armv7_mmu_cache_flush
978 mov r0, #0
Catalin Marinas8bdca0a2009-07-24 12:35:06 +0100979#ifdef CONFIG_MMU
Catalin Marinas7d09e852007-06-01 17:14:53 +0100980 mcr p15, 0, r0, c8, c7, 0 @ invalidate whole TLB
Catalin Marinas8bdca0a2009-07-24 12:35:06 +0100981#endif
Catalin Marinasc30c2f92008-11-06 13:23:07 +0000982 mcr p15, 0, r0, c7, c5, 6 @ invalidate BTC
983 mcr p15, 0, r0, c7, c10, 4 @ DSB
984 mcr p15, 0, r0, c7, c5, 4 @ ISB
Catalin Marinas7d09e852007-06-01 17:14:53 +0100985 mov pc, r12
986
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000987__arm6_mmu_cache_off:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988 mov r0, #0x00000030 @ ARM6 control reg.
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000989 b __armv3_mmu_cache_off
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000991__arm7_mmu_cache_off:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992 mov r0, #0x00000070 @ ARM7 control reg.
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000993 b __armv3_mmu_cache_off
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000995__armv3_mmu_cache_off:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996 mcr p15, 0, r0, c1, c0, 0 @ turn MMU and cache off
997 mov r0, #0
998 mcr p15, 0, r0, c7, c0, 0 @ invalidate whole cache v3
999 mcr p15, 0, r0, c5, c0, 0 @ invalidate whole TLB v3
1000 mov pc, lr
1001
1002/*
1003 * Clean and flush the cache to maintain consistency.
1004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005 * On exit,
Uwe Kleine-König21b28412010-01-26 22:08:09 +01001006 * r1, r2, r3, r9, r10, r11, r12 corrupted
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007 * This routine must preserve:
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +01001008 * r4, r6, r7, r8
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009 */
1010 .align 5
1011cache_clean_flush:
1012 mov r3, #16
1013 b call_cache_fn
1014
Hyok S. Choi10c2df62006-03-27 10:21:34 +01001015__armv4_mpu_cache_flush:
1016 mov r2, #1
1017 mov r3, #0
1018 mcr p15, 0, ip, c7, c6, 0 @ invalidate D cache
1019 mov r1, #7 << 5 @ 8 segments
10201: orr r3, r1, #63 << 26 @ 64 entries
10212: mcr p15, 0, r3, c7, c14, 2 @ clean & invalidate D index
1022 subs r3, r3, #1 << 26
1023 bcs 2b @ entries 63 to 0
1024 subs r1, r1, #1 << 5
1025 bcs 1b @ segments 7 to 0
1026
1027 teq r2, #0
1028 mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache
1029 mcr p15, 0, ip, c7, c10, 4 @ drain WB
1030 mov pc, lr
1031
Paulius Zaleckas28853ac2009-03-25 13:10:01 +02001032__fa526_cache_flush:
1033 mov r1, #0
1034 mcr p15, 0, r1, c7, c14, 0 @ clean and invalidate D cache
1035 mcr p15, 0, r1, c7, c5, 0 @ flush I cache
1036 mcr p15, 0, r1, c7, c10, 4 @ drain WB
1037 mov pc, lr
Hyok S. Choi10c2df62006-03-27 10:21:34 +01001038
Hyok S. Choic76b6b42006-03-24 09:53:18 +00001039__armv6_mmu_cache_flush:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040 mov r1, #0
1041 mcr p15, 0, r1, c7, c14, 0 @ clean+invalidate D
1042 mcr p15, 0, r1, c7, c5, 0 @ invalidate I+BTB
1043 mcr p15, 0, r1, c7, c15, 0 @ clean+invalidate unified
1044 mcr p15, 0, r1, c7, c10, 4 @ drain WB
1045 mov pc, lr
1046
Catalin Marinas7d09e852007-06-01 17:14:53 +01001047__armv7_mmu_cache_flush:
1048 mrc p15, 0, r10, c0, c1, 5 @ read ID_MMFR1
1049 tst r10, #0xf << 16 @ hierarchical cache (ARMv7)
Catalin Marinas7d09e852007-06-01 17:14:53 +01001050 mov r10, #0
Catalin Marinasc30c2f92008-11-06 13:23:07 +00001051 beq hierarchical
Catalin Marinas7d09e852007-06-01 17:14:53 +01001052 mcr p15, 0, r10, c7, c14, 0 @ clean+invalidate D
1053 b iflush
1054hierarchical:
Catalin Marinasc30c2f92008-11-06 13:23:07 +00001055 mcr p15, 0, r10, c7, c10, 5 @ DMB
Catalin Marinas0e056f22009-07-24 12:32:58 +01001056 stmfd sp!, {r0-r7, r9-r11}
Catalin Marinas7d09e852007-06-01 17:14:53 +01001057 mrc p15, 1, r0, c0, c0, 1 @ read clidr
1058 ands r3, r0, #0x7000000 @ extract loc from clidr
1059 mov r3, r3, lsr #23 @ left align loc bit field
1060 beq finished @ if loc is 0, then no need to clean
1061 mov r10, #0 @ start clean at cache level 0
1062loop1:
1063 add r2, r10, r10, lsr #1 @ work out 3x current cache level
1064 mov r1, r0, lsr r2 @ extract cache type bits from clidr
1065 and r1, r1, #7 @ mask of the bits for current cache only
1066 cmp r1, #2 @ see what cache we have at this level
1067 blt skip @ skip if no cache, or just i-cache
1068 mcr p15, 2, r10, c0, c0, 0 @ select current cache level in cssr
1069 mcr p15, 0, r10, c7, c5, 4 @ isb to sych the new cssr&csidr
1070 mrc p15, 1, r1, c0, c0, 0 @ read the new csidr
1071 and r2, r1, #7 @ extract the length of the cache lines
1072 add r2, r2, #4 @ add 4 (line length offset)
1073 ldr r4, =0x3ff
1074 ands r4, r4, r1, lsr #3 @ find maximum number on the way size
Catalin Marinas000b5022008-10-03 11:09:10 +01001075 clz r5, r4 @ find bit position of way size increment
Catalin Marinas7d09e852007-06-01 17:14:53 +01001076 ldr r7, =0x7fff
1077 ands r7, r7, r1, lsr #13 @ extract max number of the index size
1078loop2:
1079 mov r9, r4 @ create working copy of max way size
1080loop3:
Catalin Marinas0e056f22009-07-24 12:32:58 +01001081 ARM( orr r11, r10, r9, lsl r5 ) @ factor way and cache number into r11
1082 ARM( orr r11, r11, r7, lsl r2 ) @ factor index number into r11
1083 THUMB( lsl r6, r9, r5 )
1084 THUMB( orr r11, r10, r6 ) @ factor way and cache number into r11
1085 THUMB( lsl r6, r7, r2 )
1086 THUMB( orr r11, r11, r6 ) @ factor index number into r11
Catalin Marinas7d09e852007-06-01 17:14:53 +01001087 mcr p15, 0, r11, c7, c14, 2 @ clean & invalidate by set/way
1088 subs r9, r9, #1 @ decrement the way
1089 bge loop3
1090 subs r7, r7, #1 @ decrement the index
1091 bge loop2
1092skip:
1093 add r10, r10, #2 @ increment cache number
1094 cmp r3, r10
1095 bgt loop1
1096finished:
Catalin Marinas0e056f22009-07-24 12:32:58 +01001097 ldmfd sp!, {r0-r7, r9-r11}
Catalin Marinas7d09e852007-06-01 17:14:53 +01001098 mov r10, #0 @ swith back to cache level 0
1099 mcr p15, 2, r10, c0, c0, 0 @ select current cache level in cssr
Catalin Marinas7d09e852007-06-01 17:14:53 +01001100iflush:
Catalin Marinasc30c2f92008-11-06 13:23:07 +00001101 mcr p15, 0, r10, c7, c10, 4 @ DSB
Catalin Marinas7d09e852007-06-01 17:14:53 +01001102 mcr p15, 0, r10, c7, c5, 0 @ invalidate I+BTB
Catalin Marinasc30c2f92008-11-06 13:23:07 +00001103 mcr p15, 0, r10, c7, c10, 4 @ DSB
1104 mcr p15, 0, r10, c7, c5, 4 @ ISB
Catalin Marinas7d09e852007-06-01 17:14:53 +01001105 mov pc, lr
1106
Nicolas Pitre15754bf2007-10-31 15:15:29 -04001107__armv5tej_mmu_cache_flush:
11081: mrc p15, 0, r15, c7, c14, 3 @ test,clean,invalidate D cache
1109 bne 1b
1110 mcr p15, 0, r0, c7, c5, 0 @ flush I cache
1111 mcr p15, 0, r0, c7, c10, 4 @ drain WB
1112 mov pc, lr
1113
Hyok S. Choic76b6b42006-03-24 09:53:18 +00001114__armv4_mmu_cache_flush:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115 mov r2, #64*1024 @ default: 32K dcache size (*2)
1116 mov r11, #32 @ default: 32 byte line size
1117 mrc p15, 0, r3, c0, c0, 1 @ read cache type
Russell King98e12b52010-02-25 23:56:38 +00001118 teq r3, r9 @ cache ID register present?
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119 beq no_cache_id
1120 mov r1, r3, lsr #18
1121 and r1, r1, #7
1122 mov r2, #1024
1123 mov r2, r2, lsl r1 @ base dcache size *2
1124 tst r3, #1 << 14 @ test M bit
1125 addne r2, r2, r2, lsr #1 @ +1/2 size if M == 1
1126 mov r3, r3, lsr #12
1127 and r3, r3, #3
1128 mov r11, #8
1129 mov r11, r11, lsl r3 @ cache line size in bytes
1130no_cache_id:
Catalin Marinas0e056f22009-07-24 12:32:58 +01001131 mov r1, pc
1132 bic r1, r1, #63 @ align to longest cache line
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133 add r2, r1, r2
Catalin Marinas0e056f22009-07-24 12:32:58 +010011341:
1135 ARM( ldr r3, [r1], r11 ) @ s/w flush D cache
1136 THUMB( ldr r3, [r1] ) @ s/w flush D cache
1137 THUMB( add r1, r1, r11 )
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138 teq r1, r2
1139 bne 1b
1140
1141 mcr p15, 0, r1, c7, c5, 0 @ flush I cache
1142 mcr p15, 0, r1, c7, c6, 0 @ flush D cache
1143 mcr p15, 0, r1, c7, c10, 4 @ drain WB
1144 mov pc, lr
1145
Hyok S. Choic76b6b42006-03-24 09:53:18 +00001146__armv3_mmu_cache_flush:
Hyok S. Choi10c2df62006-03-27 10:21:34 +01001147__armv3_mpu_cache_flush:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148 mov r1, #0
Uwe Kleine-König63fa7182010-01-26 22:18:09 +01001149 mcr p15, 0, r1, c7, c0, 0 @ invalidate whole cache v3
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150 mov pc, lr
1151
1152/*
1153 * Various debugging routines for printing hex characters and
1154 * memory, which again must be relocatable.
1155 */
1156#ifdef DEBUG
Catalin Marinas88987ef2009-07-24 12:32:52 +01001157 .align 2
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158 .type phexbuf,#object
1159phexbuf: .space 12
1160 .size phexbuf, . - phexbuf
1161
Uwe Kleine-Königbe6f9f02010-01-26 22:22:20 +01001162@ phex corrupts {r0, r1, r2, r3}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001163phex: adr r3, phexbuf
1164 mov r2, #0
1165 strb r2, [r3, r1]
11661: subs r1, r1, #1
1167 movmi r0, r3
1168 bmi puts
1169 and r2, r0, #15
1170 mov r0, r0, lsr #4
1171 cmp r2, #10
1172 addge r2, r2, #7
1173 add r2, r2, #'0'
1174 strb r2, [r3, r1]
1175 b 1b
1176
Uwe Kleine-Königbe6f9f02010-01-26 22:22:20 +01001177@ puts corrupts {r0, r1, r2, r3}
Tony Lindgren4e6d4882010-02-01 23:26:53 +01001178puts: loadsp r3, r1
Linus Torvalds1da177e2005-04-16 15:20:36 -070011791: ldrb r2, [r0], #1
1180 teq r2, #0
1181 moveq pc, lr
Russell King5cd0c342005-05-03 12:18:46 +010011822: writeb r2, r3
Linus Torvalds1da177e2005-04-16 15:20:36 -07001183 mov r1, #0x00020000
11843: subs r1, r1, #1
1185 bne 3b
1186 teq r2, #'\n'
1187 moveq r2, #'\r'
1188 beq 2b
1189 teq r0, #0
1190 bne 1b
1191 mov pc, lr
Uwe Kleine-Königbe6f9f02010-01-26 22:22:20 +01001192@ putc corrupts {r0, r1, r2, r3}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193putc:
1194 mov r2, r0
1195 mov r0, #0
Tony Lindgren4e6d4882010-02-01 23:26:53 +01001196 loadsp r3, r1
Linus Torvalds1da177e2005-04-16 15:20:36 -07001197 b 2b
1198
Uwe Kleine-Königbe6f9f02010-01-26 22:22:20 +01001199@ memdump corrupts {r0, r1, r2, r3, r10, r11, r12, lr}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200memdump: mov r12, r0
1201 mov r10, lr
1202 mov r11, #0
12032: mov r0, r11, lsl #2
1204 add r0, r0, r12
1205 mov r1, #8
1206 bl phex
1207 mov r0, #':'
1208 bl putc
12091: mov r0, #' '
1210 bl putc
1211 ldr r0, [r12, r11, lsl #2]
1212 mov r1, #8
1213 bl phex
1214 and r0, r11, #7
1215 teq r0, #3
1216 moveq r0, #' '
1217 bleq putc
1218 and r0, r11, #7
1219 add r11, r11, #1
1220 teq r0, #7
1221 bne 1b
1222 mov r0, #'\n'
1223 bl putc
1224 cmp r11, #64
1225 blt 2b
1226 mov pc, r10
1227#endif
1228
Catalin Marinas92c83ff2007-06-22 14:27:50 +01001229 .ltorg
Nicolas Pitreadcc2592011-04-27 16:15:11 -04001230reloc_code_end:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231
1232 .align
Russell Kingb0c4d4e2010-11-22 12:00:59 +00001233 .section ".stack", "aw", %nobits
Nicolas Pitre8d7e4cc2011-04-27 14:54:39 -04001234.L_user_stack: .space 4096
1235.L_user_stack_end: