blob: b2f634ba7bc71b23098bf5b3ec4db3e226286b6f [file] [log] [blame]
Paul Walmsleyaa218da2010-10-08 11:40:19 -06001/*
2 * OMAP 32ksynctimer/counter_32k-related code
3 *
4 * Copyright (C) 2009 Texas Instruments
5 * Copyright (C) 2010 Nokia Corporation
6 * Tony Lindgren <tony@atomide.com>
7 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * NOTE: This timer is not the same timer as the old OMAP1 MPU timer.
14 */
15#include <linux/kernel.h>
16#include <linux/init.h>
17#include <linux/clk.h>
Vasiliy Kulikovcb9675f2010-11-26 17:06:02 +000018#include <linux/err.h>
Paul Walmsleyaa218da2010-10-08 11:40:19 -060019#include <linux/io.h>
Russell King - ARM Linux354a1832011-07-10 23:05:34 -070020#include <linux/clocksource.h>
Paul Walmsleyaa218da2010-10-08 11:40:19 -060021
Russell Kingdc548fb2010-12-15 21:53:51 +000022#include <asm/sched_clock.h>
Paul Walmsleyaa218da2010-10-08 11:40:19 -060023
Tony Lindgren2c799ce2012-02-24 10:34:35 -080024#include <plat/hardware.h>
Paul Walmsleyaa218da2010-10-08 11:40:19 -060025#include <plat/common.h>
26#include <plat/board.h>
27
28#include <plat/clock.h>
29
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -070030/* OMAP2_32KSYNCNT_CR_OFF: offset of 32ksync counter register */
31#define OMAP2_32KSYNCNT_CR_OFF 0x10
32
Paul Walmsleyaa218da2010-10-08 11:40:19 -060033/*
34 * 32KHz clocksource ... always available, on pretty most chips except
35 * OMAP 730 and 1510. Other timers could be used as clocksources, with
36 * higher resolution in free-running counter modes (e.g. 12 MHz xtal),
37 * but systems won't necessarily want to spend resources that way.
38 */
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -070039static void __iomem *sync32k_cnt_reg;
Paul Walmsleyaa218da2010-10-08 11:40:19 -060040
Marc Zyngier2f0778af2011-12-15 12:19:23 +010041static u32 notrace omap_32k_read_sched_clock(void)
Paul Walmsleyaa218da2010-10-08 11:40:19 -060042{
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -070043 return sync32k_cnt_reg ? __raw_readl(sync32k_cnt_reg) : 0;
Paul Walmsleyaa218da2010-10-08 11:40:19 -060044}
45
46/**
47 * read_persistent_clock - Return time from a persistent clock.
48 *
49 * Reads the time from a source which isn't disabled during PM, the
50 * 32k sync timer. Convert the cycles elapsed since last read into
51 * nsecs and adds to a monotonically increasing timespec.
52 */
53static struct timespec persistent_ts;
54static cycles_t cycles, last_cycles;
Russell King - ARM Linux354a1832011-07-10 23:05:34 -070055static unsigned int persistent_mult, persistent_shift;
Paul Walmsleyaa218da2010-10-08 11:40:19 -060056void read_persistent_clock(struct timespec *ts)
57{
58 unsigned long long nsecs;
59 cycles_t delta;
60 struct timespec *tsp = &persistent_ts;
61
62 last_cycles = cycles;
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -070063 cycles = sync32k_cnt_reg ? __raw_readl(sync32k_cnt_reg) : 0;
Paul Walmsleyaa218da2010-10-08 11:40:19 -060064 delta = cycles - last_cycles;
65
Russell King - ARM Linux354a1832011-07-10 23:05:34 -070066 nsecs = clocksource_cyc2ns(delta, persistent_mult, persistent_shift);
Paul Walmsleyaa218da2010-10-08 11:40:19 -060067
68 timespec_add_ns(tsp, nsecs);
69 *ts = *tsp;
70}
71
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -070072/**
73 * omap_init_clocksource_32k - setup and register counter 32k as a
74 * kernel clocksource
75 * @pbase: base addr of counter_32k module
76 * @size: size of counter_32k to map
77 *
78 * Returns 0 upon success or negative error code upon failure.
79 *
80 */
81int __init omap_init_clocksource_32k(void __iomem *vbase)
Paul Walmsleyaa218da2010-10-08 11:40:19 -060082{
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -070083 int ret;
Paul Walmsleyaa218da2010-10-08 11:40:19 -060084
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -070085 /*
86 * 32k sync Counter register offset is at 0x10
87 */
88 sync32k_cnt_reg = vbase + OMAP2_32KSYNCNT_CR_OFF;
Paul Walmsleyaa218da2010-10-08 11:40:19 -060089
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -070090 /*
91 * 120000 rough estimate from the calculations in
92 * __clocksource_updatefreq_scale.
93 */
94 clocks_calc_mult_shift(&persistent_mult, &persistent_shift,
95 32768, NSEC_PER_SEC, 120000);
Paul Walmsleyaa218da2010-10-08 11:40:19 -060096
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -070097 ret = clocksource_mmio_init(sync32k_cnt_reg, "32k_counter", 32768,
98 250, 32, clocksource_mmio_readl_up);
99 if (ret) {
100 pr_err("32k_counter: can't register clocksource\n");
101 return ret;
Paul Walmsleyaa218da2010-10-08 11:40:19 -0600102 }
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700103
104 setup_sched_clock(omap_32k_read_sched_clock, 32, 32768);
105 pr_info("OMAP clocksource: 32k_counter at 32768 Hz\n");
106
Paul Walmsleyaa218da2010-10-08 11:40:19 -0600107 return 0;
108}