| Ralf Baechle | baf22c1 | 2007-10-11 23:46:07 +0100 | [diff] [blame] | 1 | /* | 
|  | 2 | * This file is subject to the terms and conditions of the GNU General Public | 
|  | 3 | * License.  See the file "COPYING" in the main directory of this archive | 
|  | 4 | * for more details. | 
|  | 5 | * | 
|  | 6 | * Copyright (C) 2002, 2004, 2007 by Ralf Baechle <ralf@linux-mips.org> | 
|  | 7 | */ | 
|  | 8 | #ifndef __ASM_MIPS_MACH_RM_WAR_H | 
|  | 9 | #define __ASM_MIPS_MACH_RM_WAR_H | 
|  | 10 |  | 
|  | 11 | /* | 
|  | 12 | * The RM200C seems to have been shipped only with V2.0 R4600s | 
|  | 13 | */ | 
|  | 14 |  | 
|  | 15 | #define R4600_V1_INDEX_ICACHEOP_WAR	0 | 
|  | 16 | #define R4600_V1_HIT_CACHEOP_WAR	0 | 
|  | 17 | #define R4600_V2_HIT_CACHEOP_WAR	1 | 
|  | 18 | #define R5432_CP0_INTERRUPT_WAR		0 | 
|  | 19 | #define BCM1250_M3_WAR			0 | 
|  | 20 | #define SIBYTE_1956_WAR			0 | 
|  | 21 | #define MIPS4K_ICACHE_REFILL_WAR	0 | 
|  | 22 | #define MIPS_CACHE_SYNC_WAR		0 | 
|  | 23 | #define TX49XX_ICACHE_INDEX_INV_WAR	0 | 
|  | 24 | #define RM9000_CDEX_SMP_WAR		0 | 
|  | 25 | #define ICACHE_REFILLS_WORKAROUND_WAR	0 | 
|  | 26 | #define R10000_LLSC_WAR			0 | 
|  | 27 | #define MIPS34K_MISSED_ITLB_WAR		0 | 
|  | 28 |  | 
|  | 29 | #endif /* __ASM_MIPS_MACH_RM_WAR_H */ |