blob: d7a94d62d80fe62670c5a35c9f3d32b0f86e932a [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070018 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070019 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
24 */
25
26/*
27 * TODO
28 * - coalescing setting?
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070029 *
30 * TOTEST
31 * - speed setting
shemminger@osdl.org724bca32005-09-27 15:03:01 -070032 * - suspend/resume
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070033 */
34
35#include <linux/config.h>
Stephen Hemminger793b8832005-09-14 16:06:14 -070036#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070037#include <linux/kernel.h>
38#include <linux/version.h>
39#include <linux/module.h>
40#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080041#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070042#include <linux/etherdevice.h>
43#include <linux/ethtool.h>
44#include <linux/pci.h>
45#include <linux/ip.h>
46#include <linux/tcp.h>
47#include <linux/in.h>
48#include <linux/delay.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070049#include <linux/if_vlan.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070050
51#include <asm/irq.h>
52
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070053#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
54#define SKY2_VLAN_TAG_USED 1
55#endif
56
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070057#include "sky2.h"
58
59#define DRV_NAME "sky2"
shemminger@osdl.orgf1e691a2005-10-26 12:16:11 -070060#define DRV_VERSION "0.7"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070061#define PFX DRV_NAME " "
62
63/*
64 * The Yukon II chipset takes 64 bit command blocks (called list elements)
65 * that are organized into three (receive, transmit, status) different rings
66 * similar to Tigon3. A transmit can require several elements;
67 * a receive requires one (or two if using 64 bit dma).
68 */
69
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070070#define is_ec_a1(hw) \
shemminger@osdl.org21437642005-11-30 11:45:11 -080071 unlikely((hw)->chip_id == CHIP_ID_YUKON_EC && \
72 (hw)->chip_rev == CHIP_REV_YU_EC_A1)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070073
Stephen Hemminger793b8832005-09-14 16:06:14 -070074#define RX_LE_SIZE 256
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070075#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
shemminger@osdl.orgbea86102005-10-26 12:16:10 -070076#define RX_MAX_PENDING (RX_LE_SIZE/2 - 2)
Stephen Hemminger793b8832005-09-14 16:06:14 -070077#define RX_DEF_PENDING 128
Stephen Hemminger79e57d32005-09-19 15:42:33 -070078#define RX_COPY_THRESHOLD 256
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070079
Stephen Hemminger793b8832005-09-14 16:06:14 -070080#define TX_RING_SIZE 512
81#define TX_DEF_PENDING (TX_RING_SIZE - 1)
82#define TX_MIN_PENDING 64
83#define MAX_SKB_TX_LE (4 + 2*MAX_SKB_FRAGS)
84
85#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070086#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
87#define ETH_JUMBO_MTU 9000
88#define TX_WATCHDOG (5 * HZ)
89#define NAPI_WEIGHT 64
90#define PHY_RETRIES 1000
91
92static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070093 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
94 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
95 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN | NETIF_MSG_INTR;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070096
Stephen Hemminger793b8832005-09-14 16:06:14 -070097static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070098module_param(debug, int, 0);
99MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
100
101static const struct pci_device_id sky2_id_table[] = {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700102 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700103 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) },
104 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) },
105 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) },
106 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) },
107 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) },
108 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) },
109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) },
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) },
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) },
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) },
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) },
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) },
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) },
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) },
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) },
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) },
119 { 0 }
120};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700121
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700122MODULE_DEVICE_TABLE(pci, sky2_id_table);
123
124/* Avoid conditionals by using array */
125static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
126static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
127
Stephen Hemminger793b8832005-09-14 16:06:14 -0700128static const char *yukon_name[] = {
129 [CHIP_ID_YUKON_LITE - CHIP_ID_YUKON] = "Lite", /* 0xb0 */
130 [CHIP_ID_YUKON_LP - CHIP_ID_YUKON] = "LP", /* 0xb2 */
131 [CHIP_ID_YUKON_XL - CHIP_ID_YUKON] = "XL", /* 0xb3 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700132
Stephen Hemminger793b8832005-09-14 16:06:14 -0700133 [CHIP_ID_YUKON_EC - CHIP_ID_YUKON] = "EC", /* 0xb6 */
134 [CHIP_ID_YUKON_FE - CHIP_ID_YUKON] = "FE", /* 0xb7 */
135};
136
137
138/* Access to external PHY */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700139static void gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
140{
141 int i;
142
143 gma_write16(hw, port, GM_SMI_DATA, val);
144 gma_write16(hw, port, GM_SMI_CTRL,
145 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
146
147 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700148 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
Stephen Hemminger793b8832005-09-14 16:06:14 -0700149 return;
150 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700151 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700152 printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700153}
154
155static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
156{
157 int i;
158
Stephen Hemminger793b8832005-09-14 16:06:14 -0700159 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700160 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
161
162 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700163 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
164 goto ready;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700165 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700166 }
167
Stephen Hemminger793b8832005-09-14 16:06:14 -0700168 printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
169ready:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700170 return gma_read16(hw, port, GM_SMI_DATA);
171}
172
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700173static int sky2_set_power_state(struct sky2_hw *hw, pci_power_t state)
174{
175 u16 power_control;
176 u32 reg1;
177 int vaux;
178 int ret = 0;
179
180 pr_debug("sky2_set_power_state %d\n", state);
181 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
182
183 pci_read_config_word(hw->pdev, hw->pm_cap + PCI_PM_PMC, &power_control);
184 vaux = (sky2_read8(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
185 (power_control & PCI_PM_CAP_PME_D3cold);
186
187 pci_read_config_word(hw->pdev, hw->pm_cap + PCI_PM_CTRL, &power_control);
188
189 power_control |= PCI_PM_CTRL_PME_STATUS;
190 power_control &= ~(PCI_PM_CTRL_STATE_MASK);
191
192 switch (state) {
193 case PCI_D0:
194 /* switch power to VCC (WA for VAUX problem) */
195 sky2_write8(hw, B0_POWER_CTRL,
196 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
197
198 /* disable Core Clock Division, */
199 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
200
201 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
202 /* enable bits are inverted */
203 sky2_write8(hw, B2_Y2_CLK_GATE,
204 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
205 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
206 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
207 else
208 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
209
210 /* Turn off phy power saving */
211 pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg1);
212 reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
213
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700214 /* looks like this XL is back asswards .. */
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700215 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1) {
216 reg1 |= PCI_Y2_PHY1_COMA;
217 if (hw->ports > 1)
218 reg1 |= PCI_Y2_PHY2_COMA;
219 }
220 pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg1);
221 break;
222
223 case PCI_D3hot:
224 case PCI_D3cold:
225 /* Turn on phy power saving */
226 pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg1);
227 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
228 reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
229 else
230 reg1 |= (PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
231 pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg1);
232
233 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
234 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
235 else
236 /* enable bits are inverted */
237 sky2_write8(hw, B2_Y2_CLK_GATE,
238 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
239 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
240 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
241
242 /* switch power to VAUX */
243 if (vaux && state != PCI_D3cold)
244 sky2_write8(hw, B0_POWER_CTRL,
245 (PC_VAUX_ENA | PC_VCC_ENA |
246 PC_VAUX_ON | PC_VCC_OFF));
247 break;
248 default:
249 printk(KERN_ERR PFX "Unknown power state %d\n", state);
250 ret = -1;
251 }
252
253 pci_write_config_byte(hw->pdev, hw->pm_cap + PCI_PM_CTRL, power_control);
254 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
255 return ret;
256}
257
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700258static void sky2_phy_reset(struct sky2_hw *hw, unsigned port)
259{
260 u16 reg;
261
262 /* disable all GMAC IRQ's */
263 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
264 /* disable PHY IRQs */
265 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700266
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700267 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
268 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
269 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
270 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
271
272 reg = gma_read16(hw, port, GM_RX_CTRL);
273 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
274 gma_write16(hw, port, GM_RX_CTRL, reg);
275}
276
277static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
278{
279 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700280 u16 ctrl, ct1000, adv, pg, ledctrl, ledover;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700281
Stephen Hemminger793b8832005-09-14 16:06:14 -0700282 if (sky2->autoneg == AUTONEG_ENABLE && hw->chip_id != CHIP_ID_YUKON_XL) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700283 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
284
285 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700286 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700287 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
288
289 if (hw->chip_id == CHIP_ID_YUKON_EC)
290 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
291 else
292 ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
293
294 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
295 }
296
297 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
298 if (hw->copper) {
299 if (hw->chip_id == CHIP_ID_YUKON_FE) {
300 /* enable automatic crossover */
301 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
302 } else {
303 /* disable energy detect */
304 ctrl &= ~PHY_M_PC_EN_DET_MSK;
305
306 /* enable automatic crossover */
307 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
308
309 if (sky2->autoneg == AUTONEG_ENABLE &&
310 hw->chip_id == CHIP_ID_YUKON_XL) {
311 ctrl &= ~PHY_M_PC_DSC_MSK;
312 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
313 }
314 }
315 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
316 } else {
317 /* workaround for deviation #4.88 (CRC errors) */
318 /* disable Automatic Crossover */
319
320 ctrl &= ~PHY_M_PC_MDIX_MSK;
321 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
322
323 if (hw->chip_id == CHIP_ID_YUKON_XL) {
324 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
325 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
326 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
327 ctrl &= ~PHY_M_MAC_MD_MSK;
328 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
329 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
330
331 /* select page 1 to access Fiber registers */
332 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
333 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700334 }
335
336 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
337 if (sky2->autoneg == AUTONEG_DISABLE)
338 ctrl &= ~PHY_CT_ANE;
339 else
340 ctrl |= PHY_CT_ANE;
341
342 ctrl |= PHY_CT_RESET;
343 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
344
345 ctrl = 0;
346 ct1000 = 0;
347 adv = PHY_AN_CSMA;
348
349 if (sky2->autoneg == AUTONEG_ENABLE) {
350 if (hw->copper) {
351 if (sky2->advertising & ADVERTISED_1000baseT_Full)
352 ct1000 |= PHY_M_1000C_AFD;
353 if (sky2->advertising & ADVERTISED_1000baseT_Half)
354 ct1000 |= PHY_M_1000C_AHD;
355 if (sky2->advertising & ADVERTISED_100baseT_Full)
356 adv |= PHY_M_AN_100_FD;
357 if (sky2->advertising & ADVERTISED_100baseT_Half)
358 adv |= PHY_M_AN_100_HD;
359 if (sky2->advertising & ADVERTISED_10baseT_Full)
360 adv |= PHY_M_AN_10_FD;
361 if (sky2->advertising & ADVERTISED_10baseT_Half)
362 adv |= PHY_M_AN_10_HD;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700363 } else /* special defines for FIBER (88E1011S only) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700364 adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
365
366 /* Set Flow-control capabilities */
367 if (sky2->tx_pause && sky2->rx_pause)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700368 adv |= PHY_AN_PAUSE_CAP; /* symmetric */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700369 else if (sky2->rx_pause && !sky2->tx_pause)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700370 adv |= PHY_AN_PAUSE_ASYM | PHY_AN_PAUSE_CAP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700371 else if (!sky2->rx_pause && sky2->tx_pause)
372 adv |= PHY_AN_PAUSE_ASYM; /* local */
373
374 /* Restart Auto-negotiation */
375 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
376 } else {
377 /* forced speed/duplex settings */
378 ct1000 = PHY_M_1000C_MSE;
379
380 if (sky2->duplex == DUPLEX_FULL)
381 ctrl |= PHY_CT_DUP_MD;
382
383 switch (sky2->speed) {
384 case SPEED_1000:
385 ctrl |= PHY_CT_SP1000;
386 break;
387 case SPEED_100:
388 ctrl |= PHY_CT_SP100;
389 break;
390 }
391
392 ctrl |= PHY_CT_RESET;
393 }
394
395 if (hw->chip_id != CHIP_ID_YUKON_FE)
396 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
397
398 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
399 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
400
401 /* Setup Phy LED's */
402 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
403 ledover = 0;
404
405 switch (hw->chip_id) {
406 case CHIP_ID_YUKON_FE:
407 /* on 88E3082 these bits are at 11..9 (shifted left) */
408 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
409
410 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
411
412 /* delete ACT LED control bits */
413 ctrl &= ~PHY_M_FELP_LED1_MSK;
414 /* change ACT LED control to blink mode */
415 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
416 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
417 break;
418
419 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700420 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700421
422 /* select page 3 to access LED control register */
423 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
424
425 /* set LED Function Control register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700426 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
427 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
428 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
429 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700430
431 /* set Polarity Control register */
432 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700433 (PHY_M_POLC_LS1_P_MIX(4) |
434 PHY_M_POLC_IS0_P_MIX(4) |
435 PHY_M_POLC_LOS_CTRL(2) |
436 PHY_M_POLC_INIT_CTRL(2) |
437 PHY_M_POLC_STA1_CTRL(2) |
438 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700439
440 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700441 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700442 break;
443
444 default:
445 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
446 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
447 /* turn off the Rx LED (LED_RX) */
448 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
449 }
450
451 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
452
453 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
454 /* turn on 100 Mbps LED (LED_LINK100) */
455 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
456 }
457
458 if (ledover)
459 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
460
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700461 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700462 if (sky2->autoneg == AUTONEG_ENABLE)
463 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
464 else
465 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
466}
467
468static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
469{
470 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
471 u16 reg;
472 int i;
473 const u8 *addr = hw->dev[port]->dev_addr;
474
475 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
476 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
477
478 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
479
Stephen Hemminger793b8832005-09-14 16:06:14 -0700480 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700481 /* WA DEV_472 -- looks like crossed wires on port 2 */
482 /* clear GMAC 1 Control reset */
483 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
484 do {
485 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
486 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
487 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
488 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
489 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
490 }
491
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700492 if (sky2->autoneg == AUTONEG_DISABLE) {
493 reg = gma_read16(hw, port, GM_GP_CTRL);
494 reg |= GM_GPCR_AU_ALL_DIS;
495 gma_write16(hw, port, GM_GP_CTRL, reg);
496 gma_read16(hw, port, GM_GP_CTRL);
497
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700498 switch (sky2->speed) {
499 case SPEED_1000:
500 reg |= GM_GPCR_SPEED_1000;
501 /* fallthru */
502 case SPEED_100:
503 reg |= GM_GPCR_SPEED_100;
504 }
505
506 if (sky2->duplex == DUPLEX_FULL)
507 reg |= GM_GPCR_DUP_FULL;
508 } else
509 reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
510
511 if (!sky2->tx_pause && !sky2->rx_pause) {
512 sky2_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700513 reg |=
514 GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
515 } else if (sky2->tx_pause && !sky2->rx_pause) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700516 /* disable Rx flow-control */
517 reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
518 }
519
520 gma_write16(hw, port, GM_GP_CTRL, reg);
521
Stephen Hemminger793b8832005-09-14 16:06:14 -0700522 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700523
524 spin_lock_bh(&hw->phy_lock);
525 sky2_phy_init(hw, port);
526 spin_unlock_bh(&hw->phy_lock);
527
528 /* MIB clear */
529 reg = gma_read16(hw, port, GM_PHY_ADDR);
530 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
531
532 for (i = 0; i < GM_MIB_CNT_SIZE; i++)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700533 gma_read16(hw, port, GM_MIB_CNT_BASE + 8 * i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700534 gma_write16(hw, port, GM_PHY_ADDR, reg);
535
536 /* transmit control */
537 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
538
539 /* receive control reg: unicast + multicast + no FCS */
540 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700541 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700542
543 /* transmit flow control */
544 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
545
546 /* transmit parameter */
547 gma_write16(hw, port, GM_TX_PARAM,
548 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
549 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
550 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
551 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
552
553 /* serial mode register */
554 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700555 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700556
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700557 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700558 reg |= GM_SMOD_JUMBO_ENA;
559
560 gma_write16(hw, port, GM_SERIAL_MODE, reg);
561
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700562 /* virtual address for data */
563 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
564
Stephen Hemminger793b8832005-09-14 16:06:14 -0700565 /* physical address: used for pause frames */
566 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
567
568 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700569 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
570 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
571 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
572
573 /* Configure Rx MAC FIFO */
574 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700575 sky2_write16(hw, SK_REG(port, RX_GMF_CTRL_T),
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700576 GMF_RX_CTRL_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700577
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700578 /* Flush Rx MAC FIFO on any flow control or error */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700579 reg = GMR_FS_ANY_ERR;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700580 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev <= 1)
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700581 reg = 0; /* WA dev #4.115 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700582
583 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), reg);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700584 /* Set threshold to 0xa (64 bytes)
585 * ASF disabled so no need to do WA dev #4.30
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700586 */
587 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF);
588
589 /* Configure Tx MAC FIFO */
590 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
591 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700592}
593
594static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, size_t len)
595{
596 u32 end;
597
598 start /= 8;
599 len /= 8;
600 end = start + len - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700601
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700602 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
603 sky2_write32(hw, RB_ADDR(q, RB_START), start);
604 sky2_write32(hw, RB_ADDR(q, RB_END), end);
605 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
606 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
607
608 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700609 u32 rxup, rxlo;
610
611 rxlo = len/2;
612 rxup = rxlo + len/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700613
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700614 /* Set thresholds on receive queue's */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700615 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), rxup);
616 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), rxlo);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700617 } else {
618 /* Enable store & forward on Tx queue's because
619 * Tx FIFO is only 1K on Yukon
620 */
621 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
622 }
623
624 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700625 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700626}
627
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700628/* Setup Bus Memory Interface */
629static void sky2_qset(struct sky2_hw *hw, u16 q, u32 wm)
630{
631 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
632 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
633 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
634 sky2_write32(hw, Q_ADDR(q, Q_WM), wm);
635}
636
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700637/* Setup prefetch unit registers. This is the interface between
638 * hardware and driver list elements
639 */
640static inline void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
641 u64 addr, u32 last)
642{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700643 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
644 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
645 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
646 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
647 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
648 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700649
650 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700651}
652
Stephen Hemminger793b8832005-09-14 16:06:14 -0700653static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
654{
655 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
656
657 sky2->tx_prod = (sky2->tx_prod + 1) % TX_RING_SIZE;
658 return le;
659}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700660
661/*
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700662 * This is a workaround code taken from SysKonnect sk98lin driver
Stephen Hemminger793b8832005-09-14 16:06:14 -0700663 * to deal with chip bug on Yukon EC rev 0 in the wraparound case.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700664 */
665static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q,
666 u16 idx, u16 *last, u16 size)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700667{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700668 if (is_ec_a1(hw) && idx < *last) {
669 u16 hwget = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
670
671 if (hwget == 0) {
672 /* Start prefetching again */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700673 sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 0xe0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700674 goto setnew;
675 }
676
Stephen Hemminger793b8832005-09-14 16:06:14 -0700677 if (hwget == size - 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700678 /* set watermark to one list element */
679 sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 8);
680
681 /* set put index to first list element */
682 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700683 } else /* have hardware go to end of list */
684 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX),
685 size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700686 } else {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700687setnew:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700688 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700689 }
shemminger@osdl.orgbea86102005-10-26 12:16:10 -0700690 *last = idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700691}
692
Stephen Hemminger793b8832005-09-14 16:06:14 -0700693
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700694static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
695{
696 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
697 sky2->rx_put = (sky2->rx_put + 1) % RX_LE_SIZE;
698 return le;
699}
700
Stephen Hemminger793b8832005-09-14 16:06:14 -0700701/* Build description to hardware about buffer */
702static inline void sky2_rx_add(struct sky2_port *sky2, struct ring_info *re)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700703{
704 struct sky2_rx_le *le;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700705 u32 hi = (re->mapaddr >> 16) >> 16;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700706
Stephen Hemminger793b8832005-09-14 16:06:14 -0700707 re->idx = sky2->rx_put;
708 if (sky2->rx_addr64 != hi) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700709 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700710 le->addr = cpu_to_le32(hi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700711 le->ctrl = 0;
712 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700713 sky2->rx_addr64 = hi;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700714 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700715
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700716 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700717 le->addr = cpu_to_le32((u32) re->mapaddr);
718 le->length = cpu_to_le16(re->maplen);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700719 le->ctrl = 0;
720 le->opcode = OP_PACKET | HW_OWNER;
721}
722
Stephen Hemminger793b8832005-09-14 16:06:14 -0700723
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700724/* Tell chip where to start receive checksum.
725 * Actually has two checksums, but set both same to avoid possible byte
726 * order problems.
727 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700728static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700729{
730 struct sky2_rx_le *le;
731
Stephen Hemminger793b8832005-09-14 16:06:14 -0700732 le = sky2_next_rx(sky2);
733 le->addr = (ETH_HLEN << 16) | ETH_HLEN;
734 le->ctrl = 0;
735 le->opcode = OP_TCPSTART | HW_OWNER;
736
Stephen Hemminger793b8832005-09-14 16:06:14 -0700737 sky2_write32(sky2->hw,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700738 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
739 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
740
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700741}
742
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700743/*
744 * The RX Stop command will not work for Yukon-2 if the BMU does not
745 * reach the end of packet and since we can't make sure that we have
746 * incoming data, we must reset the BMU while it is not doing a DMA
747 * transfer. Since it is possible that the RX path is still active,
748 * the RX RAM buffer will be stopped first, so any possible incoming
749 * data will not trigger a DMA. After the RAM buffer is stopped, the
750 * BMU is polled until any DMA in progress is ended and only then it
751 * will be reset.
752 */
753static void sky2_rx_stop(struct sky2_port *sky2)
754{
755 struct sky2_hw *hw = sky2->hw;
756 unsigned rxq = rxqaddr[sky2->port];
757 int i;
758
759 /* disable the RAM Buffer receive queue */
760 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
761
762 for (i = 0; i < 0xffff; i++)
763 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
764 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
765 goto stopped;
766
767 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
768 sky2->netdev->name);
769stopped:
770 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
771
772 /* reset the Rx prefetch unit */
773 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
774}
Stephen Hemminger793b8832005-09-14 16:06:14 -0700775
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700776/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700777static void sky2_rx_clean(struct sky2_port *sky2)
778{
779 unsigned i;
780
781 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700782 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700783 struct ring_info *re = sky2->rx_ring + i;
784
785 if (re->skb) {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700786 pci_unmap_single(sky2->hw->pdev,
787 re->mapaddr, re->maplen,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700788 PCI_DMA_FROMDEVICE);
789 kfree_skb(re->skb);
790 re->skb = NULL;
791 }
792 }
793}
794
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700795#ifdef SKY2_VLAN_TAG_USED
796static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
797{
798 struct sky2_port *sky2 = netdev_priv(dev);
799 struct sky2_hw *hw = sky2->hw;
800 u16 port = sky2->port;
801 unsigned long flags;
802
803 spin_lock_irqsave(&sky2->tx_lock, flags);
804
805 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
806 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
807 sky2->vlgrp = grp;
808
809 spin_unlock_irqrestore(&sky2->tx_lock, flags);
810}
811
812static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
813{
814 struct sky2_port *sky2 = netdev_priv(dev);
815 struct sky2_hw *hw = sky2->hw;
816 u16 port = sky2->port;
817 unsigned long flags;
818
819 spin_lock_irqsave(&sky2->tx_lock, flags);
820
821 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
822 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
823 if (sky2->vlgrp)
824 sky2->vlgrp->vlan_devices[vid] = NULL;
825
826 spin_unlock_irqrestore(&sky2->tx_lock, flags);
827}
828#endif
829
Stephen Hemminger79e57d32005-09-19 15:42:33 -0700830#define roundup(x, y) ((((x)+((y)-1))/(y))*(y))
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700831static inline unsigned rx_size(const struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700832{
Stephen Hemminger79e57d32005-09-19 15:42:33 -0700833 return roundup(sky2->netdev->mtu + ETH_HLEN + 4, 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700834}
835
836/*
837 * Allocate and setup receiver buffer pool.
838 * In case of 64 bit dma, there are 2X as many list elements
839 * available as ring entries
840 * and need to reserve one list element so we don't wrap around.
Stephen Hemminger79e57d32005-09-19 15:42:33 -0700841 *
842 * It appears the hardware has a bug in the FIFO logic that
843 * cause it to hang if the FIFO gets overrun and the receive buffer
844 * is not aligned. This means we can't use skb_reserve to align
845 * the IP header.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700846 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700847static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700848{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700849 struct sky2_hw *hw = sky2->hw;
850 unsigned size = rx_size(sky2);
851 unsigned rxq = rxqaddr[sky2->port];
852 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700853
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700854 sky2->rx_put = sky2->rx_next = 0;
855 sky2_qset(hw, rxq, is_pciex(hw) ? 0x80 : 0x600);
856 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
857
858 rx_set_checksum(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700859 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700860 struct ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700861
Stephen Hemminger79e57d32005-09-19 15:42:33 -0700862 re->skb = dev_alloc_skb(size);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700863 if (!re->skb)
864 goto nomem;
865
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700866 re->mapaddr = pci_map_single(hw->pdev, re->skb->data,
Stephen Hemminger79e57d32005-09-19 15:42:33 -0700867 size, PCI_DMA_FROMDEVICE);
868 re->maplen = size;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700869 sky2_rx_add(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700870 }
871
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700872 /* Tell chip about available buffers */
873 sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
874 sky2->rx_last_put = sky2_read16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700875 return 0;
876nomem:
877 sky2_rx_clean(sky2);
878 return -ENOMEM;
879}
880
881/* Bring up network interface. */
882static int sky2_up(struct net_device *dev)
883{
884 struct sky2_port *sky2 = netdev_priv(dev);
885 struct sky2_hw *hw = sky2->hw;
886 unsigned port = sky2->port;
887 u32 ramsize, rxspace;
888 int err = -ENOMEM;
889
890 if (netif_msg_ifup(sky2))
891 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
892
893 /* must be power of 2 */
894 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700895 TX_RING_SIZE *
896 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700897 &sky2->tx_le_map);
898 if (!sky2->tx_le)
899 goto err_out;
900
shemminger@osdl.orgb2f5ad42005-10-26 12:16:08 -0700901 sky2->tx_ring = kzalloc(TX_RING_SIZE * sizeof(struct ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700902 GFP_KERNEL);
903 if (!sky2->tx_ring)
904 goto err_out;
905 sky2->tx_prod = sky2->tx_cons = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700906
907 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
908 &sky2->rx_le_map);
909 if (!sky2->rx_le)
910 goto err_out;
911 memset(sky2->rx_le, 0, RX_LE_BYTES);
912
shemminger@osdl.orgb2f5ad42005-10-26 12:16:08 -0700913 sky2->rx_ring = kzalloc(sky2->rx_pending * sizeof(struct ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700914 GFP_KERNEL);
915 if (!sky2->rx_ring)
916 goto err_out;
917
918 sky2_mac_init(hw, port);
919
920 /* Configure RAM buffers */
921 if (hw->chip_id == CHIP_ID_YUKON_FE ||
922 (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == 2))
923 ramsize = 4096;
924 else {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700925 u8 e0 = sky2_read8(hw, B2_E_0);
926 ramsize = (e0 == 0) ? (128 * 1024) : (e0 * 4096);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700927 }
928
929 /* 2/3 for Rx */
930 rxspace = (2 * ramsize) / 3;
931 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
932 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
933
Stephen Hemminger793b8832005-09-14 16:06:14 -0700934 /* Make sure SyncQ is disabled */
935 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
936 RB_RST_SET);
937
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700938 sky2_qset(hw, txqaddr[port], 0x600);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700939 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
940 TX_RING_SIZE - 1);
941
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700942 err = sky2_rx_start(sky2);
943 if (err)
944 goto err_out;
945
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700946 /* Enable interrupts from phy/mac for port */
947 hw->intr_mask |= (port == 0) ? Y2_IS_PORT_1 : Y2_IS_PORT_2;
948 sky2_write32(hw, B0_IMSK, hw->intr_mask);
949 return 0;
950
951err_out:
952 if (sky2->rx_le)
953 pci_free_consistent(hw->pdev, RX_LE_BYTES,
954 sky2->rx_le, sky2->rx_le_map);
955 if (sky2->tx_le)
956 pci_free_consistent(hw->pdev,
957 TX_RING_SIZE * sizeof(struct sky2_tx_le),
958 sky2->tx_le, sky2->tx_le_map);
959 if (sky2->tx_ring)
960 kfree(sky2->tx_ring);
961 if (sky2->rx_ring)
962 kfree(sky2->rx_ring);
963
964 return err;
965}
966
Stephen Hemminger793b8832005-09-14 16:06:14 -0700967/* Modular subtraction in ring */
968static inline int tx_dist(unsigned tail, unsigned head)
969{
970 return (head >= tail ? head : head + TX_RING_SIZE) - tail;
971}
972
973/* Number of list elements available for next tx */
974static inline int tx_avail(const struct sky2_port *sky2)
975{
976 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
977}
978
979/* Estimate of number of transmit list elements required */
980static inline unsigned tx_le_req(const struct sk_buff *skb)
981{
982 unsigned count;
983
984 count = sizeof(dma_addr_t) / sizeof(u32);
985 count += skb_shinfo(skb)->nr_frags * count;
986
987 if (skb_shinfo(skb)->tso_size)
988 ++count;
989
990 if (skb->ip_summed)
991 ++count;
992
993 return count;
994}
995
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700996/*
Stephen Hemminger793b8832005-09-14 16:06:14 -0700997 * Put one packet in ring for transmit.
998 * A single packet can generate multiple list elements, and
999 * the number of ring elements will probably be less than the number
1000 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001001 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001002static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1003{
1004 struct sky2_port *sky2 = netdev_priv(dev);
1005 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001006 struct sky2_tx_le *le = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001007 struct ring_info *re;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001008 unsigned long flags;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001009 unsigned i, len;
1010 dma_addr_t mapping;
1011 u32 addr64;
1012 u16 mss;
1013 u8 ctrl;
1014
Stephen Hemminger793b8832005-09-14 16:06:14 -07001015 local_irq_save(flags);
1016 if (!spin_trylock(&sky2->tx_lock)) {
1017 local_irq_restore(flags);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001018 return NETDEV_TX_LOCKED;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001019 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001020
Stephen Hemminger793b8832005-09-14 16:06:14 -07001021 if (unlikely(tx_avail(sky2) < tx_le_req(skb))) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001022 netif_stop_queue(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001023 spin_unlock_irqrestore(&sky2->tx_lock, flags);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001024
1025 printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
1026 dev->name);
1027 return NETDEV_TX_BUSY;
1028 }
1029
Stephen Hemminger793b8832005-09-14 16:06:14 -07001030 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001031 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1032 dev->name, sky2->tx_prod, skb->len);
1033
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001034 len = skb_headlen(skb);
1035 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001036 addr64 = (mapping >> 16) >> 16;
1037
1038 re = sky2->tx_ring + sky2->tx_prod;
1039
1040 /* Send high bits if changed */
1041 if (addr64 != sky2->tx_addr64) {
1042 le = get_tx_le(sky2);
1043 le->tx.addr = cpu_to_le32(addr64);
1044 le->ctrl = 0;
1045 le->opcode = OP_ADDR64 | HW_OWNER;
1046 sky2->tx_addr64 = addr64;
1047 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001048
1049 /* Check for TCP Segmentation Offload */
1050 mss = skb_shinfo(skb)->tso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001051 if (mss != 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001052 /* just drop the packet if non-linear expansion fails */
1053 if (skb_header_cloned(skb) &&
1054 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001055 dev_kfree_skb_any(skb);
1056 goto out_unlock;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001057 }
1058
1059 mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
1060 mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
1061 mss += ETH_HLEN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001062 }
1063
Stephen Hemminger793b8832005-09-14 16:06:14 -07001064 if (mss != sky2->tx_last_mss) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001065 le = get_tx_le(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001066 le->tx.tso.size = cpu_to_le16(mss);
1067 le->tx.tso.rsvd = 0;
1068 le->opcode = OP_LRGLEN | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001069 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001070 sky2->tx_last_mss = mss;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001071 }
1072
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001073 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001074#ifdef SKY2_VLAN_TAG_USED
1075 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1076 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1077 if (!le) {
1078 le = get_tx_le(sky2);
1079 le->tx.addr = 0;
1080 le->opcode = OP_VLAN|HW_OWNER;
1081 le->ctrl = 0;
1082 } else
1083 le->opcode |= OP_VLAN;
1084 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1085 ctrl |= INS_VLAN;
1086 }
1087#endif
1088
1089 /* Handle TCP checksum offload */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001090 if (skb->ip_summed == CHECKSUM_HW) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001091 u16 hdr = skb->h.raw - skb->data;
1092 u16 offset = hdr + skb->csum;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001093
1094 ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1095 if (skb->nh.iph->protocol == IPPROTO_UDP)
1096 ctrl |= UDPTCP;
1097
1098 le = get_tx_le(sky2);
1099 le->tx.csum.start = cpu_to_le16(hdr);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001100 le->tx.csum.offset = cpu_to_le16(offset);
1101 le->length = 0; /* initial checksum value */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001102 le->ctrl = 1; /* one packet */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001103 le->opcode = OP_TCPLISW | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001104 }
1105
1106 le = get_tx_le(sky2);
1107 le->tx.addr = cpu_to_le32((u32) mapping);
1108 le->length = cpu_to_le16(len);
1109 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001110 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001111
Stephen Hemminger793b8832005-09-14 16:06:14 -07001112 /* Record the transmit mapping info */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001113 re->skb = skb;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001114 re->mapaddr = mapping;
1115 re->maplen = len;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001116
1117 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1118 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemminger793b8832005-09-14 16:06:14 -07001119 struct ring_info *fre;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001120
1121 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1122 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001123 addr64 = (mapping >> 16) >> 16;
1124 if (addr64 != sky2->tx_addr64) {
1125 le = get_tx_le(sky2);
1126 le->tx.addr = cpu_to_le32(addr64);
1127 le->ctrl = 0;
1128 le->opcode = OP_ADDR64 | HW_OWNER;
1129 sky2->tx_addr64 = addr64;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001130 }
1131
1132 le = get_tx_le(sky2);
1133 le->tx.addr = cpu_to_le32((u32) mapping);
1134 le->length = cpu_to_le16(frag->size);
1135 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001136 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001137
Stephen Hemminger793b8832005-09-14 16:06:14 -07001138 fre = sky2->tx_ring
1139 + ((re - sky2->tx_ring) + i + 1) % TX_RING_SIZE;
1140 fre->skb = NULL;
1141 fre->mapaddr = mapping;
1142 fre->maplen = frag->size;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001143 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001144 re->idx = sky2->tx_prod;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001145 le->ctrl |= EOP;
1146
shemminger@osdl.org724bca32005-09-27 15:03:01 -07001147 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001148 &sky2->tx_last_put, TX_RING_SIZE);
1149
Stephen Hemminger793b8832005-09-14 16:06:14 -07001150 if (tx_avail(sky2) < MAX_SKB_TX_LE + 1)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001151 netif_stop_queue(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001152
1153out_unlock:
1154 mmiowb();
1155 spin_unlock_irqrestore(&sky2->tx_lock, flags);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001156
1157 dev->trans_start = jiffies;
1158 return NETDEV_TX_OK;
1159}
1160
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001161/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001162 * Free ring elements from starting at tx_cons until "done"
1163 *
1164 * NB: the hardware will tell us about partial completion of multi-part
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001165 * buffers; these are deferred until completion.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001166 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001167static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001168{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001169 struct net_device *dev = sky2->netdev;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001170 unsigned i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001171
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001172 if (unlikely(netif_msg_tx_done(sky2)))
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001173 printk(KERN_DEBUG "%s: tx done, up to %u\n",
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001174 dev->name, done);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001175
1176 spin_lock(&sky2->tx_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001177
Stephen Hemminger793b8832005-09-14 16:06:14 -07001178 while (sky2->tx_cons != done) {
1179 struct ring_info *re = sky2->tx_ring + sky2->tx_cons;
1180 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001181
Stephen Hemminger793b8832005-09-14 16:06:14 -07001182 /* Check for partial status */
1183 if (tx_dist(sky2->tx_cons, done)
1184 < tx_dist(sky2->tx_cons, re->idx))
1185 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001186
Stephen Hemminger793b8832005-09-14 16:06:14 -07001187 skb = re->skb;
1188 pci_unmap_single(sky2->hw->pdev,
1189 re->mapaddr, re->maplen, PCI_DMA_TODEVICE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001190
Stephen Hemminger793b8832005-09-14 16:06:14 -07001191 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1192 struct ring_info *fre;
1193 fre =
1194 sky2->tx_ring + (sky2->tx_cons + i +
1195 1) % TX_RING_SIZE;
1196 pci_unmap_page(sky2->hw->pdev, fre->mapaddr,
1197 fre->maplen, PCI_DMA_TODEVICE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001198 }
1199
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001200 dev_kfree_skb_any(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001201
Stephen Hemminger793b8832005-09-14 16:06:14 -07001202 sky2->tx_cons = re->idx;
1203 }
1204out:
1205
1206 if (netif_queue_stopped(dev) && tx_avail(sky2) > MAX_SKB_TX_LE)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001207 netif_wake_queue(dev);
1208 spin_unlock(&sky2->tx_lock);
1209}
1210
1211/* Cleanup all untransmitted buffers, assume transmitter not running */
1212static inline void sky2_tx_clean(struct sky2_port *sky2)
1213{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001214 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001215}
1216
1217/* Network shutdown */
1218static int sky2_down(struct net_device *dev)
1219{
1220 struct sky2_port *sky2 = netdev_priv(dev);
1221 struct sky2_hw *hw = sky2->hw;
1222 unsigned port = sky2->port;
1223 u16 ctrl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001224
1225 if (netif_msg_ifdown(sky2))
1226 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1227
1228 netif_stop_queue(dev);
1229
Stephen Hemminger793b8832005-09-14 16:06:14 -07001230 sky2_phy_reset(hw, port);
1231
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001232 /* Stop transmitter */
1233 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1234 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1235
1236 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001237 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001238
1239 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001240 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001241 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1242
1243 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1244
1245 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001246 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1247 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001248 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1249
1250 /* Disable Force Sync bit and Enable Alloc bit */
1251 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1252 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1253
1254 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1255 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1256 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1257
1258 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001259 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1260 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001261
1262 /* Reset the Tx prefetch units */
1263 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1264 PREF_UNIT_RST_SET);
1265
1266 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1267
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001268 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001269
1270 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1271 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1272
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001273 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001274 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1275
1276 sky2_tx_clean(sky2);
1277 sky2_rx_clean(sky2);
1278
1279 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1280 sky2->rx_le, sky2->rx_le_map);
1281 kfree(sky2->rx_ring);
1282
1283 pci_free_consistent(hw->pdev,
1284 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1285 sky2->tx_le, sky2->tx_le_map);
1286 kfree(sky2->tx_ring);
1287
1288 return 0;
1289}
1290
1291static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1292{
Stephen Hemminger793b8832005-09-14 16:06:14 -07001293 if (!hw->copper)
1294 return SPEED_1000;
1295
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001296 if (hw->chip_id == CHIP_ID_YUKON_FE)
1297 return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
1298
1299 switch (aux & PHY_M_PS_SPEED_MSK) {
1300 case PHY_M_PS_SPEED_1000:
1301 return SPEED_1000;
1302 case PHY_M_PS_SPEED_100:
1303 return SPEED_100;
1304 default:
1305 return SPEED_10;
1306 }
1307}
1308
1309static void sky2_link_up(struct sky2_port *sky2)
1310{
1311 struct sky2_hw *hw = sky2->hw;
1312 unsigned port = sky2->port;
1313 u16 reg;
1314
Stephen Hemminger793b8832005-09-14 16:06:14 -07001315 /* disable Rx GMAC FIFO flush mode */
1316 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RX_F_FL_OFF);
1317
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001318 /* Enable Transmit FIFO Underrun */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001319 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001320
1321 reg = gma_read16(hw, port, GM_GP_CTRL);
1322 if (sky2->duplex == DUPLEX_FULL || sky2->autoneg == AUTONEG_ENABLE)
1323 reg |= GM_GPCR_DUP_FULL;
1324
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001325 /* enable Rx/Tx */
1326 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1327 gma_write16(hw, port, GM_GP_CTRL, reg);
1328 gma_read16(hw, port, GM_GP_CTRL);
1329
1330 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1331
1332 netif_carrier_on(sky2->netdev);
1333 netif_wake_queue(sky2->netdev);
1334
1335 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001336 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001337 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1338
Stephen Hemminger793b8832005-09-14 16:06:14 -07001339 if (hw->chip_id == CHIP_ID_YUKON_XL) {
1340 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
1341
1342 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
1343 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
1344 PHY_M_LEDC_INIT_CTRL(sky2->speed ==
1345 SPEED_10 ? 7 : 0) |
1346 PHY_M_LEDC_STA1_CTRL(sky2->speed ==
1347 SPEED_100 ? 7 : 0) |
1348 PHY_M_LEDC_STA0_CTRL(sky2->speed ==
1349 SPEED_1000 ? 7 : 0));
1350 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
1351 }
1352
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001353 if (netif_msg_link(sky2))
1354 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001355 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001356 sky2->netdev->name, sky2->speed,
1357 sky2->duplex == DUPLEX_FULL ? "full" : "half",
1358 (sky2->tx_pause && sky2->rx_pause) ? "both" :
Stephen Hemminger793b8832005-09-14 16:06:14 -07001359 sky2->tx_pause ? "tx" : sky2->rx_pause ? "rx" : "none");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001360}
1361
1362static void sky2_link_down(struct sky2_port *sky2)
1363{
1364 struct sky2_hw *hw = sky2->hw;
1365 unsigned port = sky2->port;
1366 u16 reg;
1367
1368 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1369
1370 reg = gma_read16(hw, port, GM_GP_CTRL);
1371 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1372 gma_write16(hw, port, GM_GP_CTRL, reg);
1373 gma_read16(hw, port, GM_GP_CTRL); /* PCI post */
1374
1375 if (sky2->rx_pause && !sky2->tx_pause) {
1376 /* restore Asymmetric Pause bit */
1377 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001378 gm_phy_read(hw, port, PHY_MARV_AUNE_ADV)
1379 | PHY_M_AN_ASP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001380 }
1381
1382 sky2_phy_reset(hw, port);
1383
1384 netif_carrier_off(sky2->netdev);
1385 netif_stop_queue(sky2->netdev);
1386
1387 /* Turn on link LED */
1388 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1389
1390 if (netif_msg_link(sky2))
1391 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
1392 sky2_phy_init(hw, port);
1393}
1394
Stephen Hemminger793b8832005-09-14 16:06:14 -07001395static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1396{
1397 struct sky2_hw *hw = sky2->hw;
1398 unsigned port = sky2->port;
1399 u16 lpa;
1400
1401 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
1402
1403 if (lpa & PHY_M_AN_RF) {
1404 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1405 return -1;
1406 }
1407
1408 if (hw->chip_id != CHIP_ID_YUKON_FE &&
1409 gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
1410 printk(KERN_ERR PFX "%s: master/slave fault",
1411 sky2->netdev->name);
1412 return -1;
1413 }
1414
1415 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1416 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1417 sky2->netdev->name);
1418 return -1;
1419 }
1420
1421 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1422
1423 sky2->speed = sky2_phy_speed(hw, aux);
1424
1425 /* Pause bits are offset (9..8) */
1426 if (hw->chip_id == CHIP_ID_YUKON_XL)
1427 aux >>= 6;
1428
1429 sky2->rx_pause = (aux & PHY_M_PS_RX_P_EN) != 0;
1430 sky2->tx_pause = (aux & PHY_M_PS_TX_P_EN) != 0;
1431
1432 if ((sky2->tx_pause || sky2->rx_pause)
1433 && !(sky2->speed < SPEED_1000 && sky2->duplex == DUPLEX_HALF))
1434 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1435 else
1436 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1437
1438 return 0;
1439}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001440
1441/*
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001442 * Interrupt from PHY are handled in tasklet (soft irq)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001443 * because accessing phy registers requires spin wait which might
1444 * cause excess interrupt latency.
1445 */
1446static void sky2_phy_task(unsigned long data)
1447{
Stephen Hemminger793b8832005-09-14 16:06:14 -07001448 struct sky2_port *sky2 = (struct sky2_port *)data;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001449 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001450 u16 istatus, phystat;
1451
Stephen Hemminger793b8832005-09-14 16:06:14 -07001452 spin_lock(&hw->phy_lock);
1453 istatus = gm_phy_read(hw, sky2->port, PHY_MARV_INT_STAT);
1454 phystat = gm_phy_read(hw, sky2->port, PHY_MARV_PHY_STAT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001455
1456 if (netif_msg_intr(sky2))
1457 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1458 sky2->netdev->name, istatus, phystat);
1459
1460 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001461 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001462 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001463 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001464 }
1465
Stephen Hemminger793b8832005-09-14 16:06:14 -07001466 if (istatus & PHY_M_IS_LSP_CHANGE)
1467 sky2->speed = sky2_phy_speed(hw, phystat);
1468
1469 if (istatus & PHY_M_IS_DUP_CHANGE)
1470 sky2->duplex =
1471 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1472
1473 if (istatus & PHY_M_IS_LST_CHANGE) {
1474 if (phystat & PHY_M_PS_LINK_UP)
1475 sky2_link_up(sky2);
1476 else
1477 sky2_link_down(sky2);
1478 }
1479out:
1480 spin_unlock(&hw->phy_lock);
1481
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001482 local_irq_disable();
Stephen Hemminger793b8832005-09-14 16:06:14 -07001483 hw->intr_mask |= (sky2->port == 0) ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001484 sky2_write32(hw, B0_IMSK, hw->intr_mask);
1485 local_irq_enable();
1486}
1487
1488static void sky2_tx_timeout(struct net_device *dev)
1489{
1490 struct sky2_port *sky2 = netdev_priv(dev);
1491
1492 if (netif_msg_timer(sky2))
1493 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1494
1495 sky2_write32(sky2->hw, Q_ADDR(txqaddr[sky2->port], Q_CSR), BMU_STOP);
1496 sky2_read32(sky2->hw, Q_ADDR(txqaddr[sky2->port], Q_CSR));
1497
1498 sky2_tx_clean(sky2);
1499}
1500
1501static int sky2_change_mtu(struct net_device *dev, int new_mtu)
1502{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001503 struct sky2_port *sky2 = netdev_priv(dev);
1504 struct sky2_hw *hw = sky2->hw;
1505 int err;
1506 u16 ctl, mode;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001507
1508 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
1509 return -EINVAL;
1510
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001511 if (!netif_running(dev)) {
1512 dev->mtu = new_mtu;
1513 return 0;
1514 }
1515
1516 local_irq_disable();
1517 sky2_write32(hw, B0_IMSK, 0);
1518
1519 ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
1520 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
1521 sky2_rx_stop(sky2);
1522 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001523
1524 dev->mtu = new_mtu;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001525 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
1526 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001527
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001528 if (dev->mtu > ETH_DATA_LEN)
1529 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001530
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001531 gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
1532
1533 sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
1534
1535 err = sky2_rx_start(sky2);
1536 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);
1537
1538 sky2_write32(hw, B0_IMSK, hw->intr_mask);
1539 sky2_read32(hw, B0_IMSK);
1540 local_irq_enable();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001541 return err;
1542}
1543
1544/*
1545 * Receive one packet.
1546 * For small packets or errors, just reuse existing skb.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001547 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001548 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001549static struct sk_buff *sky2_receive(struct sky2_port *sky2,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001550 u16 length, u32 status)
1551{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001552 struct ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001553 struct sk_buff *skb = NULL;
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001554 struct net_device *dev;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001555 const unsigned int bufsize = rx_size(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001556
1557 if (unlikely(netif_msg_rx_status(sky2)))
1558 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001559 sky2->netdev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001560
Stephen Hemminger793b8832005-09-14 16:06:14 -07001561 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001562
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001563 if (!(status & GMR_FS_RX_OK) || (status & GMR_FS_ANY_ERR))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001564 goto error;
1565
Stephen Hemminger793b8832005-09-14 16:06:14 -07001566 if (length < RX_COPY_THRESHOLD) {
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001567 skb = alloc_skb(length + 2, GFP_ATOMIC);
1568 if (!skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001569 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001570
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001571 skb_reserve(skb, 2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001572 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->mapaddr,
1573 length, PCI_DMA_FROMDEVICE);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001574 memcpy(skb->data, re->skb->data, length);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001575 skb->ip_summed = re->skb->ip_summed;
1576 skb->csum = re->skb->csum;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001577 pci_dma_sync_single_for_device(sky2->hw->pdev, re->mapaddr,
1578 length, PCI_DMA_FROMDEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001579 } else {
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001580 struct sk_buff *nskb;
1581
1582 nskb = dev_alloc_skb(bufsize);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001583 if (!nskb)
1584 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001585
Stephen Hemminger793b8832005-09-14 16:06:14 -07001586 skb = re->skb;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001587 re->skb = nskb;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001588 pci_unmap_single(sky2->hw->pdev, re->mapaddr,
1589 re->maplen, PCI_DMA_FROMDEVICE);
1590 prefetch(skb->data);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001591
Stephen Hemminger793b8832005-09-14 16:06:14 -07001592 re->mapaddr = pci_map_single(sky2->hw->pdev, nskb->data,
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001593 bufsize, PCI_DMA_FROMDEVICE);
1594 re->maplen = bufsize;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001595 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001596
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001597 skb_put(skb, length);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001598 dev = sky2->netdev;
1599 skb->dev = dev;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001600 skb->protocol = eth_type_trans(skb, dev);
1601 dev->last_rx = jiffies;
1602
Stephen Hemminger793b8832005-09-14 16:06:14 -07001603resubmit:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001604 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001605 sky2_rx_add(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001606
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001607 /* Tell receiver about new buffers. */
1608 sky2_put_idx(sky2->hw, rxqaddr[sky2->port], sky2->rx_put,
1609 &sky2->rx_last_put, RX_LE_SIZE);
1610
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001611 return skb;
1612
1613error:
Stephen Hemminger793b8832005-09-14 16:06:14 -07001614 if (status & GMR_FS_GOOD_FC)
1615 goto resubmit;
1616
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001617 if (netif_msg_rx_err(sky2))
1618 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
1619 sky2->netdev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001620
1621 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001622 sky2->net_stats.rx_length_errors++;
1623 if (status & GMR_FS_FRAGMENT)
1624 sky2->net_stats.rx_frame_errors++;
1625 if (status & GMR_FS_CRC_ERR)
1626 sky2->net_stats.rx_crc_errors++;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001627 if (status & GMR_FS_RX_FF_OV)
1628 sky2->net_stats.rx_fifo_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001629
Stephen Hemminger793b8832005-09-14 16:06:14 -07001630 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001631}
1632
Stephen Hemminger793b8832005-09-14 16:06:14 -07001633/* Transmit ring index in reported status block is encoded as:
1634 *
1635 * | TXS2 | TXA2 | TXS1 | TXA1
1636 */
1637static inline u16 tx_index(u8 port, u32 status, u16 len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001638{
1639 if (port == 0)
1640 return status & 0xfff;
1641 else
1642 return ((status >> 24) & 0xff) | (len & 0xf) << 8;
1643}
1644
1645/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001646 * Both ports share the same status interrupt, therefore there is only
1647 * one poll routine.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001648 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001649static int sky2_poll(struct net_device *dev0, int *budget)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001650{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001651 struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
1652 unsigned int to_do = min(dev0->quota, *budget);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001653 unsigned int work_done = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001654 u16 hwidx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001655
Stephen Hemminger793b8832005-09-14 16:06:14 -07001656 hwidx = sky2_read16(hw, STAT_PUT_IDX);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001657 BUG_ON(hwidx >= STATUS_RING_SIZE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001658 rmb();
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001659
1660 do {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001661 struct sky2_status_le *le = hw->st_le + hw->st_idx;
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001662 struct sky2_port *sky2;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001663 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001664 u32 status;
1665 u16 length;
1666
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001667 /* Are we done yet? */
1668 if (hw->st_idx == hwidx) {
1669 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
1670 hwidx = sky2_read16(hw, STAT_PUT_IDX);
1671 if (hwidx == hw->st_idx)
1672 break;
1673 }
1674
1675 hw->st_idx = (hw->st_idx + 1) % STATUS_RING_SIZE;
1676 prefetch(&hw->st_le[hw->st_idx]);
1677
1678 BUG_ON(le->link >= hw->ports || !hw->dev[le->link]);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001679
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001680 sky2 = netdev_priv(hw->dev[le->link]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001681 status = le32_to_cpu(le->status);
1682 length = le16_to_cpu(le->length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001683
Stephen Hemminger793b8832005-09-14 16:06:14 -07001684 switch (le->opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001685 case OP_RXSTAT:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001686 skb = sky2_receive(sky2, length, status);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001687 if (!skb)
1688 break;
1689#ifdef SKY2_VLAN_TAG_USED
1690 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
1691 vlan_hwaccel_receive_skb(skb,
1692 sky2->vlgrp,
1693 be16_to_cpu(sky2->rx_tag));
1694 } else
1695#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001696 netif_receive_skb(skb);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001697 ++work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001698 break;
1699
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001700#ifdef SKY2_VLAN_TAG_USED
1701 case OP_RXVLAN:
1702 sky2->rx_tag = length;
1703 break;
1704
1705 case OP_RXCHKSVLAN:
1706 sky2->rx_tag = length;
1707 /* fall through */
1708#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001709 case OP_RXCHKS:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001710 skb = sky2->rx_ring[sky2->rx_next].skb;
1711 skb->ip_summed = CHECKSUM_HW;
1712 skb->csum = le16_to_cpu(status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001713 break;
1714
1715 case OP_TXINDEXLE:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001716 sky2_tx_complete(sky2,
1717 tx_index(sky2->port, status, length));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001718 break;
1719
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001720 default:
1721 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07001722 printk(KERN_WARNING PFX
1723 "unknown status opcode 0x%x\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001724 le->opcode);
1725 break;
1726 }
1727
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001728 le->opcode = 0; /* paranoia */
1729 } while (work_done < to_do);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001730
Stephen Hemminger793b8832005-09-14 16:06:14 -07001731 mmiowb();
1732
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001733 *budget -= work_done;
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001734 dev0->quota -= work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001735 if (work_done < to_do) {
1736 /*
1737 * Another chip workaround, need to restart TX timer if status
1738 * LE was handled. WA_DEV_43_418
1739 */
1740 if (is_ec_a1(hw)) {
1741 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
1742 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
1743 }
1744
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001745 netif_rx_complete(dev0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001746 hw->intr_mask |= Y2_IS_STAT_BMU;
1747 sky2_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001748 sky2_read32(hw, B0_IMSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001749 }
1750
1751 return work_done >= to_do;
1752
1753}
1754
1755static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
1756{
1757 struct net_device *dev = hw->dev[port];
1758
1759 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
1760 dev->name, status);
1761
1762 if (status & Y2_IS_PAR_RD1) {
1763 printk(KERN_ERR PFX "%s: ram data read parity error\n",
1764 dev->name);
1765 /* Clear IRQ */
1766 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
1767 }
1768
1769 if (status & Y2_IS_PAR_WR1) {
1770 printk(KERN_ERR PFX "%s: ram data write parity error\n",
1771 dev->name);
1772
1773 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
1774 }
1775
1776 if (status & Y2_IS_PAR_MAC1) {
1777 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
1778 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
1779 }
1780
1781 if (status & Y2_IS_PAR_RX1) {
1782 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
1783 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
1784 }
1785
1786 if (status & Y2_IS_TCP_TXA1) {
1787 printk(KERN_ERR PFX "%s: TCP segmentation error\n", dev->name);
1788 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
1789 }
1790}
1791
1792static void sky2_hw_intr(struct sky2_hw *hw)
1793{
1794 u32 status = sky2_read32(hw, B0_HWE_ISRC);
1795
Stephen Hemminger793b8832005-09-14 16:06:14 -07001796 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001797 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001798
1799 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001800 u16 pci_err;
1801
1802 pci_read_config_word(hw->pdev, PCI_STATUS, &pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001803 printk(KERN_ERR PFX "%s: pci hw error (0x%x)\n",
1804 pci_name(hw->pdev), pci_err);
1805
1806 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001807 pci_write_config_word(hw->pdev, PCI_STATUS,
1808 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001809 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
1810 }
1811
1812 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001813 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001814 u32 pex_err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001815
Stephen Hemminger793b8832005-09-14 16:06:14 -07001816 pci_read_config_dword(hw->pdev, PEX_UNC_ERR_STAT, &pex_err);
1817
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001818 printk(KERN_ERR PFX "%s: pci express error (0x%x)\n",
1819 pci_name(hw->pdev), pex_err);
1820
1821 /* clear the interrupt */
1822 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001823 pci_write_config_dword(hw->pdev, PEX_UNC_ERR_STAT,
1824 0xffffffffUL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001825 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
1826
1827 if (pex_err & PEX_FATAL_ERRORS) {
1828 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
1829 hwmsk &= ~Y2_IS_PCI_EXP;
1830 sky2_write32(hw, B0_HWE_IMSK, hwmsk);
1831 }
1832 }
1833
1834 if (status & Y2_HWE_L1_MASK)
1835 sky2_hw_error(hw, 0, status);
1836 status >>= 8;
1837 if (status & Y2_HWE_L1_MASK)
1838 sky2_hw_error(hw, 1, status);
1839}
1840
1841static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
1842{
1843 struct net_device *dev = hw->dev[port];
1844 struct sky2_port *sky2 = netdev_priv(dev);
1845 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
1846
1847 if (netif_msg_intr(sky2))
1848 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
1849 dev->name, status);
1850
1851 if (status & GM_IS_RX_FF_OR) {
1852 ++sky2->net_stats.rx_fifo_errors;
1853 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
1854 }
1855
1856 if (status & GM_IS_TX_FF_UR) {
1857 ++sky2->net_stats.tx_fifo_errors;
1858 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
1859 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001860}
1861
1862static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
1863{
1864 struct net_device *dev = hw->dev[port];
1865 struct sky2_port *sky2 = netdev_priv(dev);
1866
1867 hw->intr_mask &= ~(port == 0 ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2);
1868 sky2_write32(hw, B0_IMSK, hw->intr_mask);
1869 tasklet_schedule(&sky2->phy_task);
1870}
1871
1872static irqreturn_t sky2_intr(int irq, void *dev_id, struct pt_regs *regs)
1873{
1874 struct sky2_hw *hw = dev_id;
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001875 struct net_device *dev0 = hw->dev[0];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001876 u32 status;
1877
1878 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001879 if (status == 0 || status == ~0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001880 return IRQ_NONE;
1881
1882 if (status & Y2_IS_HW_ERR)
1883 sky2_hw_intr(hw);
1884
Stephen Hemminger793b8832005-09-14 16:06:14 -07001885 /* Do NAPI for Rx and Tx status */
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001886 if (status & Y2_IS_STAT_BMU) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001887 hw->intr_mask &= ~Y2_IS_STAT_BMU;
1888 sky2_write32(hw, B0_IMSK, hw->intr_mask);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001889 prefetch(&hw->st_le[hw->st_idx]);
1890
1891 if (netif_rx_schedule_test(dev0))
1892 __netif_rx_schedule(dev0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001893 }
1894
Stephen Hemminger793b8832005-09-14 16:06:14 -07001895 if (status & Y2_IS_IRQ_PHY1)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001896 sky2_phy_intr(hw, 0);
1897
1898 if (status & Y2_IS_IRQ_PHY2)
1899 sky2_phy_intr(hw, 1);
1900
1901 if (status & Y2_IS_IRQ_MAC1)
1902 sky2_mac_intr(hw, 0);
1903
1904 if (status & Y2_IS_IRQ_MAC2)
1905 sky2_mac_intr(hw, 1);
1906
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001907 sky2_write32(hw, B0_Y2_SP_ICR, 2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001908
1909 sky2_read32(hw, B0_IMSK);
1910
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001911 return IRQ_HANDLED;
1912}
1913
1914#ifdef CONFIG_NET_POLL_CONTROLLER
1915static void sky2_netpoll(struct net_device *dev)
1916{
1917 struct sky2_port *sky2 = netdev_priv(dev);
1918
Stephen Hemminger793b8832005-09-14 16:06:14 -07001919 sky2_intr(sky2->hw->pdev->irq, sky2->hw, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001920}
1921#endif
1922
1923/* Chip internal frequency for clock calculations */
1924static inline u32 sky2_khz(const struct sky2_hw *hw)
1925{
Stephen Hemminger793b8832005-09-14 16:06:14 -07001926 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001927 case CHIP_ID_YUKON_EC:
1928 return 125000; /* 125 Mhz */
1929 case CHIP_ID_YUKON_FE:
1930 return 100000; /* 100 Mhz */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001931 default: /* YUKON_XL */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001932 return 156000; /* 156 Mhz */
1933 }
1934}
1935
1936static inline u32 sky2_ms2clk(const struct sky2_hw *hw, u32 ms)
1937{
1938 return sky2_khz(hw) * ms;
1939}
1940
1941static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
1942{
Stephen Hemminger793b8832005-09-14 16:06:14 -07001943 return (sky2_khz(hw) * us) / 1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001944}
1945
1946static int sky2_reset(struct sky2_hw *hw)
1947{
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07001948 u32 ctst;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001949 u16 status;
1950 u8 t8, pmd_type;
1951 int i;
1952
1953 ctst = sky2_read32(hw, B0_CTST);
1954
1955 sky2_write8(hw, B0_CTST, CS_RST_CLR);
1956 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
1957 if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
1958 printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
1959 pci_name(hw->pdev), hw->chip_id);
1960 return -EOPNOTSUPP;
1961 }
1962
Stephen Hemminger793b8832005-09-14 16:06:14 -07001963 /* ring for status responses */
1964 hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
1965 &hw->st_dma);
1966 if (!hw->st_le)
1967 return -ENOMEM;
1968
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001969 /* disable ASF */
1970 if (hw->chip_id <= CHIP_ID_YUKON_EC) {
1971 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
1972 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
1973 }
1974
1975 /* do a SW reset */
1976 sky2_write8(hw, B0_CTST, CS_RST_SET);
1977 sky2_write8(hw, B0_CTST, CS_RST_CLR);
1978
1979 /* clear PCI errors, if any */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001980 pci_read_config_word(hw->pdev, PCI_STATUS, &status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001981 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001982 pci_write_config_word(hw->pdev, PCI_STATUS,
1983 status | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001984
1985 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
1986
1987 /* clear any PEX errors */
1988 if (is_pciex(hw)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001989 u16 lstat;
1990 pci_write_config_dword(hw->pdev, PEX_UNC_ERR_STAT,
1991 0xffffffffUL);
1992 pci_read_config_word(hw->pdev, PEX_LNK_STAT, &lstat);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001993 }
1994
1995 pmd_type = sky2_read8(hw, B2_PMD_TYP);
1996 hw->copper = !(pmd_type == 'L' || pmd_type == 'S');
1997
1998 hw->ports = 1;
1999 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2000 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2001 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2002 ++hw->ports;
2003 }
2004 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2005
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002006 sky2_set_power_state(hw, PCI_D0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002007
2008 for (i = 0; i < hw->ports; i++) {
2009 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2010 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
2011 }
2012
2013 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2014
Stephen Hemminger793b8832005-09-14 16:06:14 -07002015 /* Clear I2C IRQ noise */
2016 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002017
2018 /* turn off hardware timer (unused) */
2019 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2020 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002021
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002022 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2023
Stephen Hemminger793b8832005-09-14 16:06:14 -07002024 /* Turn on descriptor polling (every 75us) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002025 sky2_write32(hw, B28_DPT_INI, sky2_us2clk(hw, 75));
2026 sky2_write8(hw, B28_DPT_CTRL, DPT_START);
2027
2028 /* Turn off receive timestamp */
2029 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002030 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002031
2032 /* enable the Tx Arbiters */
2033 for (i = 0; i < hw->ports; i++)
2034 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2035
2036 /* Initialize ram interface */
2037 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002038 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002039
2040 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2041 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2042 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2043 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2044 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2045 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2046 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2047 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2048 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2049 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2050 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2051 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2052 }
2053
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002054 if (is_pciex(hw)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002055 u16 pctrl;
2056
2057 /* change Max. Read Request Size to 2048 bytes */
2058 pci_read_config_word(hw->pdev, PEX_DEV_CTRL, &pctrl);
2059 pctrl &= ~PEX_DC_MAX_RRS_MSK;
2060 pctrl |= PEX_DC_MAX_RD_RQ_SIZE(4);
2061
2062
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002063 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002064 pci_write_config_word(hw->pdev, PEX_DEV_CTRL, pctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002065 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2066 }
2067
2068 sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
2069
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002070 spin_lock_bh(&hw->phy_lock);
2071 for (i = 0; i < hw->ports; i++)
2072 sky2_phy_reset(hw, i);
2073 spin_unlock_bh(&hw->phy_lock);
2074
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002075 memset(hw->st_le, 0, STATUS_LE_BYTES);
2076 hw->st_idx = 0;
2077
2078 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2079 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2080
2081 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002082 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002083
2084 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002085 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002086
Stephen Hemminger793b8832005-09-14 16:06:14 -07002087 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_ms2clk(hw, 10));
2088
2089 /* These status setup values are copied from SysKonnect's driver */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002090 if (is_ec_a1(hw)) {
2091 /* WA for dev. #4.3 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002092 sky2_write16(hw, STAT_TX_IDX_TH, 0xfff); /* Tx Threshold */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002093
2094 /* set Status-FIFO watermark */
2095 sky2_write8(hw, STAT_FIFO_WM, 0x21); /* WA for dev. #4.18 */
2096
2097 /* set Status-FIFO ISR watermark */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002098 sky2_write8(hw, STAT_FIFO_ISR_WM, 0x07); /* WA for dev. #4.18 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002099
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002100 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002101 sky2_write16(hw, STAT_TX_IDX_TH, 0x000a);
2102
2103 /* set Status-FIFO watermark */
2104 sky2_write8(hw, STAT_FIFO_WM, 0x10);
2105
2106 /* set Status-FIFO ISR watermark */
2107 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
2108 sky2_write8(hw, STAT_FIFO_ISR_WM, 0x10);
2109
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002110 else /* WA dev 4.109 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002111 sky2_write8(hw, STAT_FIFO_ISR_WM, 0x04);
2112
2113 sky2_write32(hw, STAT_ISR_TIMER_INI, 0x0190);
2114 }
2115
Stephen Hemminger793b8832005-09-14 16:06:14 -07002116 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002117 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2118
2119 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2120 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2121 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
2122
2123 return 0;
2124}
2125
2126static inline u32 sky2_supported_modes(const struct sky2_hw *hw)
2127{
2128 u32 modes;
2129 if (hw->copper) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002130 modes = SUPPORTED_10baseT_Half
2131 | SUPPORTED_10baseT_Full
2132 | SUPPORTED_100baseT_Half
2133 | SUPPORTED_100baseT_Full
2134 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002135
2136 if (hw->chip_id != CHIP_ID_YUKON_FE)
2137 modes |= SUPPORTED_1000baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002138 | SUPPORTED_1000baseT_Full;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002139 } else
2140 modes = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
Stephen Hemminger793b8832005-09-14 16:06:14 -07002141 | SUPPORTED_Autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002142 return modes;
2143}
2144
Stephen Hemminger793b8832005-09-14 16:06:14 -07002145static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002146{
2147 struct sky2_port *sky2 = netdev_priv(dev);
2148 struct sky2_hw *hw = sky2->hw;
2149
2150 ecmd->transceiver = XCVR_INTERNAL;
2151 ecmd->supported = sky2_supported_modes(hw);
2152 ecmd->phy_address = PHY_ADDR_MARV;
2153 if (hw->copper) {
2154 ecmd->supported = SUPPORTED_10baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002155 | SUPPORTED_10baseT_Full
2156 | SUPPORTED_100baseT_Half
2157 | SUPPORTED_100baseT_Full
2158 | SUPPORTED_1000baseT_Half
2159 | SUPPORTED_1000baseT_Full
2160 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002161 ecmd->port = PORT_TP;
2162 } else
2163 ecmd->port = PORT_FIBRE;
2164
2165 ecmd->advertising = sky2->advertising;
2166 ecmd->autoneg = sky2->autoneg;
2167 ecmd->speed = sky2->speed;
2168 ecmd->duplex = sky2->duplex;
2169 return 0;
2170}
2171
2172static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
2173{
2174 struct sky2_port *sky2 = netdev_priv(dev);
2175 const struct sky2_hw *hw = sky2->hw;
2176 u32 supported = sky2_supported_modes(hw);
2177
2178 if (ecmd->autoneg == AUTONEG_ENABLE) {
2179 ecmd->advertising = supported;
2180 sky2->duplex = -1;
2181 sky2->speed = -1;
2182 } else {
2183 u32 setting;
2184
Stephen Hemminger793b8832005-09-14 16:06:14 -07002185 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002186 case SPEED_1000:
2187 if (ecmd->duplex == DUPLEX_FULL)
2188 setting = SUPPORTED_1000baseT_Full;
2189 else if (ecmd->duplex == DUPLEX_HALF)
2190 setting = SUPPORTED_1000baseT_Half;
2191 else
2192 return -EINVAL;
2193 break;
2194 case SPEED_100:
2195 if (ecmd->duplex == DUPLEX_FULL)
2196 setting = SUPPORTED_100baseT_Full;
2197 else if (ecmd->duplex == DUPLEX_HALF)
2198 setting = SUPPORTED_100baseT_Half;
2199 else
2200 return -EINVAL;
2201 break;
2202
2203 case SPEED_10:
2204 if (ecmd->duplex == DUPLEX_FULL)
2205 setting = SUPPORTED_10baseT_Full;
2206 else if (ecmd->duplex == DUPLEX_HALF)
2207 setting = SUPPORTED_10baseT_Half;
2208 else
2209 return -EINVAL;
2210 break;
2211 default:
2212 return -EINVAL;
2213 }
2214
2215 if ((setting & supported) == 0)
2216 return -EINVAL;
2217
2218 sky2->speed = ecmd->speed;
2219 sky2->duplex = ecmd->duplex;
2220 }
2221
2222 sky2->autoneg = ecmd->autoneg;
2223 sky2->advertising = ecmd->advertising;
2224
2225 if (netif_running(dev)) {
2226 sky2_down(dev);
2227 sky2_up(dev);
2228 }
2229
2230 return 0;
2231}
2232
2233static void sky2_get_drvinfo(struct net_device *dev,
2234 struct ethtool_drvinfo *info)
2235{
2236 struct sky2_port *sky2 = netdev_priv(dev);
2237
2238 strcpy(info->driver, DRV_NAME);
2239 strcpy(info->version, DRV_VERSION);
2240 strcpy(info->fw_version, "N/A");
2241 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
2242}
2243
2244static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002245 char name[ETH_GSTRING_LEN];
2246 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002247} sky2_stats[] = {
2248 { "tx_bytes", GM_TXO_OK_HI },
2249 { "rx_bytes", GM_RXO_OK_HI },
2250 { "tx_broadcast", GM_TXF_BC_OK },
2251 { "rx_broadcast", GM_RXF_BC_OK },
2252 { "tx_multicast", GM_TXF_MC_OK },
2253 { "rx_multicast", GM_RXF_MC_OK },
2254 { "tx_unicast", GM_TXF_UC_OK },
2255 { "rx_unicast", GM_RXF_UC_OK },
2256 { "tx_mac_pause", GM_TXF_MPAUSE },
2257 { "rx_mac_pause", GM_RXF_MPAUSE },
2258 { "collisions", GM_TXF_SNG_COL },
2259 { "late_collision",GM_TXF_LAT_COL },
2260 { "aborted", GM_TXF_ABO_COL },
2261 { "multi_collisions", GM_TXF_MUL_COL },
2262 { "fifo_underrun", GM_TXE_FIFO_UR },
2263 { "fifo_overflow", GM_RXE_FIFO_OV },
2264 { "rx_toolong", GM_RXF_LNG_ERR },
2265 { "rx_jabber", GM_RXF_JAB_PKT },
2266 { "rx_runt", GM_RXE_FRAG },
2267 { "rx_too_long", GM_RXF_LNG_ERR },
2268 { "rx_fcs_error", GM_RXF_FCS_ERR },
2269};
2270
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002271static u32 sky2_get_rx_csum(struct net_device *dev)
2272{
2273 struct sky2_port *sky2 = netdev_priv(dev);
2274
2275 return sky2->rx_csum;
2276}
2277
2278static int sky2_set_rx_csum(struct net_device *dev, u32 data)
2279{
2280 struct sky2_port *sky2 = netdev_priv(dev);
2281
2282 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002283
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002284 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2285 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
2286
2287 return 0;
2288}
2289
2290static u32 sky2_get_msglevel(struct net_device *netdev)
2291{
2292 struct sky2_port *sky2 = netdev_priv(netdev);
2293 return sky2->msg_enable;
2294}
2295
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002296static int sky2_nway_reset(struct net_device *dev)
2297{
2298 struct sky2_port *sky2 = netdev_priv(dev);
2299 struct sky2_hw *hw = sky2->hw;
2300
2301 if (sky2->autoneg != AUTONEG_ENABLE)
2302 return -EINVAL;
2303
2304 netif_stop_queue(dev);
2305
2306 spin_lock_irq(&hw->phy_lock);
2307 sky2_phy_reset(hw, sky2->port);
2308 sky2_phy_init(hw, sky2->port);
2309 spin_unlock_irq(&hw->phy_lock);
2310
2311 return 0;
2312}
2313
Stephen Hemminger793b8832005-09-14 16:06:14 -07002314static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002315{
2316 struct sky2_hw *hw = sky2->hw;
2317 unsigned port = sky2->port;
2318 int i;
2319
2320 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002321 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002322 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002323 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002324
Stephen Hemminger793b8832005-09-14 16:06:14 -07002325 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002326 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
2327}
2328
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002329static void sky2_set_msglevel(struct net_device *netdev, u32 value)
2330{
2331 struct sky2_port *sky2 = netdev_priv(netdev);
2332 sky2->msg_enable = value;
2333}
2334
2335static int sky2_get_stats_count(struct net_device *dev)
2336{
2337 return ARRAY_SIZE(sky2_stats);
2338}
2339
2340static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002341 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002342{
2343 struct sky2_port *sky2 = netdev_priv(dev);
2344
Stephen Hemminger793b8832005-09-14 16:06:14 -07002345 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002346}
2347
Stephen Hemminger793b8832005-09-14 16:06:14 -07002348static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002349{
2350 int i;
2351
2352 switch (stringset) {
2353 case ETH_SS_STATS:
2354 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
2355 memcpy(data + i * ETH_GSTRING_LEN,
2356 sky2_stats[i].name, ETH_GSTRING_LEN);
2357 break;
2358 }
2359}
2360
2361/* Use hardware MIB variables for critical path statistics and
2362 * transmit feedback not reported at interrupt.
2363 * Other errors are accounted for in interrupt handler.
2364 */
2365static struct net_device_stats *sky2_get_stats(struct net_device *dev)
2366{
2367 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002368 u64 data[13];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002369
Stephen Hemminger793b8832005-09-14 16:06:14 -07002370 sky2_phy_stats(sky2, data, ARRAY_SIZE(data));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002371
2372 sky2->net_stats.tx_bytes = data[0];
2373 sky2->net_stats.rx_bytes = data[1];
2374 sky2->net_stats.tx_packets = data[2] + data[4] + data[6];
2375 sky2->net_stats.rx_packets = data[3] + data[5] + data[7];
2376 sky2->net_stats.multicast = data[5] + data[7];
2377 sky2->net_stats.collisions = data[10];
2378 sky2->net_stats.tx_aborted_errors = data[12];
2379
2380 return &sky2->net_stats;
2381}
2382
2383static int sky2_set_mac_address(struct net_device *dev, void *p)
2384{
2385 struct sky2_port *sky2 = netdev_priv(dev);
2386 struct sockaddr *addr = p;
2387 int err = 0;
2388
2389 if (!is_valid_ether_addr(addr->sa_data))
2390 return -EADDRNOTAVAIL;
2391
2392 sky2_down(dev);
2393 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002394 memcpy_toio(sky2->hw->regs + B2_MAC_1 + sky2->port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002395 dev->dev_addr, ETH_ALEN);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002396 memcpy_toio(sky2->hw->regs + B2_MAC_2 + sky2->port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002397 dev->dev_addr, ETH_ALEN);
2398 if (dev->flags & IFF_UP)
2399 err = sky2_up(dev);
2400 return err;
2401}
2402
2403static void sky2_set_multicast(struct net_device *dev)
2404{
2405 struct sky2_port *sky2 = netdev_priv(dev);
2406 struct sky2_hw *hw = sky2->hw;
2407 unsigned port = sky2->port;
2408 struct dev_mc_list *list = dev->mc_list;
2409 u16 reg;
2410 u8 filter[8];
2411
2412 memset(filter, 0, sizeof(filter));
2413
2414 reg = gma_read16(hw, port, GM_RX_CTRL);
2415 reg |= GM_RXCR_UCF_ENA;
2416
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002417 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002418 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002419 else if ((dev->flags & IFF_ALLMULTI) || dev->mc_count > 16) /* all multicast */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002420 memset(filter, 0xff, sizeof(filter));
Stephen Hemminger793b8832005-09-14 16:06:14 -07002421 else if (dev->mc_count == 0) /* no multicast */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002422 reg &= ~GM_RXCR_MCF_ENA;
2423 else {
2424 int i;
2425 reg |= GM_RXCR_MCF_ENA;
2426
2427 for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
2428 u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002429 filter[bit / 8] |= 1 << (bit % 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002430 }
2431 }
2432
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002433 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002434 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002435 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002436 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002437 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002438 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002439 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002440 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002441
2442 gma_write16(hw, port, GM_RX_CTRL, reg);
2443}
2444
2445/* Can have one global because blinking is controlled by
2446 * ethtool and that is always under RTNL mutex
2447 */
2448static inline void sky2_led(struct sky2_hw *hw, unsigned port, int on)
2449{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002450 u16 pg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002451
Stephen Hemminger793b8832005-09-14 16:06:14 -07002452 spin_lock_bh(&hw->phy_lock);
2453 switch (hw->chip_id) {
2454 case CHIP_ID_YUKON_XL:
2455 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2456 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2457 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
2458 on ? (PHY_M_LEDC_LOS_CTRL(1) |
2459 PHY_M_LEDC_INIT_CTRL(7) |
2460 PHY_M_LEDC_STA1_CTRL(7) |
2461 PHY_M_LEDC_STA0_CTRL(7))
2462 : 0);
2463
2464 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2465 break;
2466
2467 default:
2468 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
2469 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
2470 on ? PHY_M_LED_MO_DUP(MO_LED_ON) |
2471 PHY_M_LED_MO_10(MO_LED_ON) |
2472 PHY_M_LED_MO_100(MO_LED_ON) |
2473 PHY_M_LED_MO_1000(MO_LED_ON) |
2474 PHY_M_LED_MO_RX(MO_LED_ON)
2475 : PHY_M_LED_MO_DUP(MO_LED_OFF) |
2476 PHY_M_LED_MO_10(MO_LED_OFF) |
2477 PHY_M_LED_MO_100(MO_LED_OFF) |
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002478 PHY_M_LED_MO_1000(MO_LED_OFF) |
2479 PHY_M_LED_MO_RX(MO_LED_OFF));
2480
Stephen Hemminger793b8832005-09-14 16:06:14 -07002481 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002482 spin_unlock_bh(&hw->phy_lock);
2483}
2484
2485/* blink LED's for finding board */
2486static int sky2_phys_id(struct net_device *dev, u32 data)
2487{
2488 struct sky2_port *sky2 = netdev_priv(dev);
2489 struct sky2_hw *hw = sky2->hw;
2490 unsigned port = sky2->port;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002491 u16 ledctrl, ledover = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002492 long ms;
2493 int onoff = 1;
2494
Stephen Hemminger793b8832005-09-14 16:06:14 -07002495 if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002496 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
2497 else
2498 ms = data * 1000;
2499
2500 /* save initial values */
2501 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002502 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2503 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2504 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2505 ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
2506 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2507 } else {
2508 ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
2509 ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
2510 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002511 spin_unlock_bh(&hw->phy_lock);
2512
2513 while (ms > 0) {
2514 sky2_led(hw, port, onoff);
2515 onoff = !onoff;
2516
2517 if (msleep_interruptible(250))
2518 break; /* interrupted */
2519 ms -= 250;
2520 }
2521
2522 /* resume regularly scheduled programming */
2523 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002524 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2525 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2526 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2527 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
2528 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2529 } else {
2530 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
2531 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
2532 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002533 spin_unlock_bh(&hw->phy_lock);
2534
2535 return 0;
2536}
2537
2538static void sky2_get_pauseparam(struct net_device *dev,
2539 struct ethtool_pauseparam *ecmd)
2540{
2541 struct sky2_port *sky2 = netdev_priv(dev);
2542
2543 ecmd->tx_pause = sky2->tx_pause;
2544 ecmd->rx_pause = sky2->rx_pause;
2545 ecmd->autoneg = sky2->autoneg;
2546}
2547
2548static int sky2_set_pauseparam(struct net_device *dev,
2549 struct ethtool_pauseparam *ecmd)
2550{
2551 struct sky2_port *sky2 = netdev_priv(dev);
2552 int err = 0;
2553
2554 sky2->autoneg = ecmd->autoneg;
2555 sky2->tx_pause = ecmd->tx_pause != 0;
2556 sky2->rx_pause = ecmd->rx_pause != 0;
2557
2558 if (netif_running(dev)) {
2559 sky2_down(dev);
2560 err = sky2_up(dev);
2561 }
2562
2563 return err;
2564}
2565
2566#ifdef CONFIG_PM
2567static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2568{
2569 struct sky2_port *sky2 = netdev_priv(dev);
2570
2571 wol->supported = WAKE_MAGIC;
2572 wol->wolopts = sky2->wol ? WAKE_MAGIC : 0;
2573}
2574
2575static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2576{
2577 struct sky2_port *sky2 = netdev_priv(dev);
2578 struct sky2_hw *hw = sky2->hw;
2579
2580 if (wol->wolopts != WAKE_MAGIC && wol->wolopts != 0)
2581 return -EOPNOTSUPP;
2582
2583 sky2->wol = wol->wolopts == WAKE_MAGIC;
2584
2585 if (sky2->wol) {
2586 memcpy_toio(hw->regs + WOL_MAC_ADDR, dev->dev_addr, ETH_ALEN);
2587
2588 sky2_write16(hw, WOL_CTRL_STAT,
2589 WOL_CTL_ENA_PME_ON_MAGIC_PKT |
2590 WOL_CTL_ENA_MAGIC_PKT_UNIT);
2591 } else
2592 sky2_write16(hw, WOL_CTRL_STAT, WOL_CTL_DEFAULT);
2593
2594 return 0;
2595}
2596#endif
2597
Stephen Hemminger793b8832005-09-14 16:06:14 -07002598static void sky2_get_ringparam(struct net_device *dev,
2599 struct ethtool_ringparam *ering)
2600{
2601 struct sky2_port *sky2 = netdev_priv(dev);
2602
2603 ering->rx_max_pending = RX_MAX_PENDING;
2604 ering->rx_mini_max_pending = 0;
2605 ering->rx_jumbo_max_pending = 0;
2606 ering->tx_max_pending = TX_RING_SIZE - 1;
2607
2608 ering->rx_pending = sky2->rx_pending;
2609 ering->rx_mini_pending = 0;
2610 ering->rx_jumbo_pending = 0;
2611 ering->tx_pending = sky2->tx_pending;
2612}
2613
2614static int sky2_set_ringparam(struct net_device *dev,
2615 struct ethtool_ringparam *ering)
2616{
2617 struct sky2_port *sky2 = netdev_priv(dev);
2618 int err = 0;
2619
2620 if (ering->rx_pending > RX_MAX_PENDING ||
2621 ering->rx_pending < 8 ||
2622 ering->tx_pending < MAX_SKB_TX_LE ||
2623 ering->tx_pending > TX_RING_SIZE - 1)
2624 return -EINVAL;
2625
2626 if (netif_running(dev))
2627 sky2_down(dev);
2628
2629 sky2->rx_pending = ering->rx_pending;
2630 sky2->tx_pending = ering->tx_pending;
2631
2632 if (netif_running(dev))
2633 err = sky2_up(dev);
2634
2635 return err;
2636}
2637
Stephen Hemminger793b8832005-09-14 16:06:14 -07002638static int sky2_get_regs_len(struct net_device *dev)
2639{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002640 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002641}
2642
2643/*
2644 * Returns copy of control register region
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002645 * Note: access to the RAM address register set will cause timeouts.
Stephen Hemminger793b8832005-09-14 16:06:14 -07002646 */
2647static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
2648 void *p)
2649{
2650 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002651 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002652
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002653 BUG_ON(regs->len < B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002654 regs->version = 1;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002655 memset(p, 0, regs->len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002656
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002657 memcpy_fromio(p, io, B3_RAM_ADDR);
2658
2659 memcpy_fromio(p + B3_RI_WTO_R1,
2660 io + B3_RI_WTO_R1,
2661 regs->len - B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002662}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002663
2664static struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002665 .get_settings = sky2_get_settings,
2666 .set_settings = sky2_set_settings,
2667 .get_drvinfo = sky2_get_drvinfo,
2668 .get_msglevel = sky2_get_msglevel,
2669 .set_msglevel = sky2_set_msglevel,
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002670 .nway_reset = sky2_nway_reset,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002671 .get_regs_len = sky2_get_regs_len,
2672 .get_regs = sky2_get_regs,
2673 .get_link = ethtool_op_get_link,
2674 .get_sg = ethtool_op_get_sg,
2675 .set_sg = ethtool_op_set_sg,
2676 .get_tx_csum = ethtool_op_get_tx_csum,
2677 .set_tx_csum = ethtool_op_set_tx_csum,
2678 .get_tso = ethtool_op_get_tso,
2679 .set_tso = ethtool_op_set_tso,
2680 .get_rx_csum = sky2_get_rx_csum,
2681 .set_rx_csum = sky2_set_rx_csum,
2682 .get_strings = sky2_get_strings,
2683 .get_ringparam = sky2_get_ringparam,
2684 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002685 .get_pauseparam = sky2_get_pauseparam,
2686 .set_pauseparam = sky2_set_pauseparam,
2687#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07002688 .get_wol = sky2_get_wol,
2689 .set_wol = sky2_set_wol,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002690#endif
Stephen Hemminger793b8832005-09-14 16:06:14 -07002691 .phys_id = sky2_phys_id,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002692 .get_stats_count = sky2_get_stats_count,
2693 .get_ethtool_stats = sky2_get_ethtool_stats,
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07002694 .get_perm_addr = ethtool_op_get_perm_addr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002695};
2696
2697/* Initialize network device */
2698static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
2699 unsigned port, int highmem)
2700{
2701 struct sky2_port *sky2;
2702 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
2703
2704 if (!dev) {
2705 printk(KERN_ERR "sky2 etherdev alloc failed");
2706 return NULL;
2707 }
2708
2709 SET_MODULE_OWNER(dev);
2710 SET_NETDEV_DEV(dev, &hw->pdev->dev);
2711 dev->open = sky2_up;
2712 dev->stop = sky2_down;
2713 dev->hard_start_xmit = sky2_xmit_frame;
2714 dev->get_stats = sky2_get_stats;
2715 dev->set_multicast_list = sky2_set_multicast;
2716 dev->set_mac_address = sky2_set_mac_address;
2717 dev->change_mtu = sky2_change_mtu;
2718 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
2719 dev->tx_timeout = sky2_tx_timeout;
2720 dev->watchdog_timeo = TX_WATCHDOG;
2721 if (port == 0)
2722 dev->poll = sky2_poll;
2723 dev->weight = NAPI_WEIGHT;
2724#ifdef CONFIG_NET_POLL_CONTROLLER
2725 dev->poll_controller = sky2_netpoll;
2726#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002727
2728 sky2 = netdev_priv(dev);
2729 sky2->netdev = dev;
2730 sky2->hw = hw;
2731 sky2->msg_enable = netif_msg_init(debug, default_msg);
2732
2733 spin_lock_init(&sky2->tx_lock);
2734 /* Auto speed and flow control */
2735 sky2->autoneg = AUTONEG_ENABLE;
2736 sky2->tx_pause = 0;
2737 sky2->rx_pause = 1;
2738 sky2->duplex = -1;
2739 sky2->speed = -1;
2740 sky2->advertising = sky2_supported_modes(hw);
2741 sky2->rx_csum = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002742 tasklet_init(&sky2->phy_task, sky2_phy_task, (unsigned long)sky2);
2743 sky2->tx_pending = TX_DEF_PENDING;
2744 sky2->rx_pending = is_ec_a1(hw) ? 8 : RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002745
2746 hw->dev[port] = dev;
2747
2748 sky2->port = port;
2749
Stephen Hemminger793b8832005-09-14 16:06:14 -07002750 dev->features |= NETIF_F_LLTX | NETIF_F_TSO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002751 if (highmem)
2752 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002753 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002754
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002755#ifdef SKY2_VLAN_TAG_USED
2756 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
2757 dev->vlan_rx_register = sky2_vlan_rx_register;
2758 dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
2759#endif
2760
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002761 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002762 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07002763 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002764
2765 /* device is off until link detection */
2766 netif_carrier_off(dev);
2767 netif_stop_queue(dev);
2768
2769 return dev;
2770}
2771
2772static inline void sky2_show_addr(struct net_device *dev)
2773{
2774 const struct sky2_port *sky2 = netdev_priv(dev);
2775
2776 if (netif_msg_probe(sky2))
2777 printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
2778 dev->name,
2779 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
2780 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
2781}
2782
2783static int __devinit sky2_probe(struct pci_dev *pdev,
2784 const struct pci_device_id *ent)
2785{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002786 struct net_device *dev, *dev1 = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002787 struct sky2_hw *hw;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002788 int err, pm_cap, using_dac = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002789
Stephen Hemminger793b8832005-09-14 16:06:14 -07002790 err = pci_enable_device(pdev);
2791 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002792 printk(KERN_ERR PFX "%s cannot enable PCI device\n",
2793 pci_name(pdev));
2794 goto err_out;
2795 }
2796
Stephen Hemminger793b8832005-09-14 16:06:14 -07002797 err = pci_request_regions(pdev, DRV_NAME);
2798 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002799 printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
2800 pci_name(pdev));
Stephen Hemminger793b8832005-09-14 16:06:14 -07002801 goto err_out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002802 }
2803
2804 pci_set_master(pdev);
2805
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002806 /* Find power-management capability. */
2807 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
2808 if (pm_cap == 0) {
2809 printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
2810 "aborting.\n");
2811 err = -EIO;
2812 goto err_out_free_regions;
2813 }
2814
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002815 if (sizeof(dma_addr_t) > sizeof(u32)) {
2816 err = pci_set_dma_mask(pdev, DMA_64BIT_MASK);
2817 if (!err)
2818 using_dac = 1;
2819 }
2820
2821 if (!using_dac) {
2822 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
2823 if (err) {
2824 printk(KERN_ERR PFX "%s no usable DMA configuration\n",
2825 pci_name(pdev));
2826 goto err_out_free_regions;
2827 }
2828 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002829#ifdef __BIG_ENDIAN
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002830 /* byte swap descriptors in hardware */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002831 {
2832 u32 reg;
2833
2834 pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
2835 reg |= PCI_REV_DESC;
2836 pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
2837 }
2838#endif
2839
2840 err = -ENOMEM;
2841 hw = kmalloc(sizeof(*hw), GFP_KERNEL);
2842 if (!hw) {
2843 printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
2844 pci_name(pdev));
2845 goto err_out_free_regions;
2846 }
2847
2848 memset(hw, 0, sizeof(*hw));
2849 hw->pdev = pdev;
2850 spin_lock_init(&hw->phy_lock);
2851
2852 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
2853 if (!hw->regs) {
2854 printk(KERN_ERR PFX "%s: cannot map device registers\n",
2855 pci_name(pdev));
2856 goto err_out_free_hw;
2857 }
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002858 hw->pm_cap = pm_cap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002859
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002860 err = sky2_reset(hw);
2861 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002862 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002863
Stephen Hemminger793b8832005-09-14 16:06:14 -07002864 printk(KERN_INFO PFX "addr 0x%lx irq %d Yukon-%s (0x%x) rev %d\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002865 pci_resource_start(pdev, 0), pdev->irq,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002866 yukon_name[hw->chip_id - CHIP_ID_YUKON],
2867 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002868
Stephen Hemminger793b8832005-09-14 16:06:14 -07002869 dev = sky2_init_netdev(hw, 0, using_dac);
2870 if (!dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002871 goto err_out_free_pci;
2872
Stephen Hemminger793b8832005-09-14 16:06:14 -07002873 err = register_netdev(dev);
2874 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002875 printk(KERN_ERR PFX "%s: cannot register net device\n",
2876 pci_name(pdev));
2877 goto err_out_free_netdev;
2878 }
2879
2880 sky2_show_addr(dev);
2881
2882 if (hw->ports > 1 && (dev1 = sky2_init_netdev(hw, 1, using_dac))) {
2883 if (register_netdev(dev1) == 0)
2884 sky2_show_addr(dev1);
2885 else {
2886 /* Failure to register second port need not be fatal */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002887 printk(KERN_WARNING PFX
2888 "register of second port failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002889 hw->dev[1] = NULL;
2890 free_netdev(dev1);
2891 }
2892 }
2893
Stephen Hemminger793b8832005-09-14 16:06:14 -07002894 err = request_irq(pdev->irq, sky2_intr, SA_SHIRQ, DRV_NAME, hw);
2895 if (err) {
2896 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
2897 pci_name(pdev), pdev->irq);
2898 goto err_out_unregister;
2899 }
2900
2901 hw->intr_mask = Y2_IS_BASE;
2902 sky2_write32(hw, B0_IMSK, hw->intr_mask);
2903
2904 pci_set_drvdata(pdev, hw);
2905
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002906 return 0;
2907
Stephen Hemminger793b8832005-09-14 16:06:14 -07002908err_out_unregister:
2909 if (dev1) {
2910 unregister_netdev(dev1);
2911 free_netdev(dev1);
2912 }
2913 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002914err_out_free_netdev:
2915 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002916err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07002917 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002918 pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
2919err_out_iounmap:
2920 iounmap(hw->regs);
2921err_out_free_hw:
2922 kfree(hw);
2923err_out_free_regions:
2924 pci_release_regions(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002925 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002926err_out:
2927 return err;
2928}
2929
2930static void __devexit sky2_remove(struct pci_dev *pdev)
2931{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002932 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002933 struct net_device *dev0, *dev1;
2934
Stephen Hemminger793b8832005-09-14 16:06:14 -07002935 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002936 return;
2937
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002938 dev0 = hw->dev[0];
Stephen Hemminger793b8832005-09-14 16:06:14 -07002939 dev1 = hw->dev[1];
2940 if (dev1)
2941 unregister_netdev(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002942 unregister_netdev(dev0);
2943
Stephen Hemminger793b8832005-09-14 16:06:14 -07002944 sky2_write32(hw, B0_IMSK, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002945 sky2_set_power_state(hw, PCI_D3hot);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002946 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002947 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002948 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002949
2950 free_irq(pdev->irq, hw);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002951 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002952 pci_release_regions(pdev);
2953 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002954
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002955 if (dev1)
2956 free_netdev(dev1);
2957 free_netdev(dev0);
2958 iounmap(hw->regs);
2959 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002960
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002961 pci_set_drvdata(pdev, NULL);
2962}
2963
2964#ifdef CONFIG_PM
2965static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
2966{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002967 struct sky2_hw *hw = pci_get_drvdata(pdev);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002968 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002969
2970 for (i = 0; i < 2; i++) {
2971 struct net_device *dev = hw->dev[i];
2972
2973 if (dev) {
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002974 if (!netif_running(dev))
2975 continue;
2976
2977 sky2_down(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002978 netif_device_detach(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002979 }
2980 }
2981
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002982 return sky2_set_power_state(hw, pci_choose_state(pdev, state));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002983}
2984
2985static int sky2_resume(struct pci_dev *pdev)
2986{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002987 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002988 int i;
2989
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002990 pci_restore_state(pdev);
2991 pci_enable_wake(pdev, PCI_D0, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002992 sky2_set_power_state(hw, PCI_D0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002993
2994 sky2_reset(hw);
2995
2996 for (i = 0; i < 2; i++) {
2997 struct net_device *dev = hw->dev[i];
2998 if (dev) {
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002999 if (netif_running(dev)) {
3000 netif_device_attach(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003001 sky2_up(dev);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003002 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003003 }
3004 }
3005 return 0;
3006}
3007#endif
3008
3009static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003010 .name = DRV_NAME,
3011 .id_table = sky2_id_table,
3012 .probe = sky2_probe,
3013 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003014#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07003015 .suspend = sky2_suspend,
3016 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003017#endif
3018};
3019
3020static int __init sky2_init_module(void)
3021{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003022 return pci_module_init(&sky2_driver);
3023}
3024
3025static void __exit sky2_cleanup_module(void)
3026{
3027 pci_unregister_driver(&sky2_driver);
3028}
3029
3030module_init(sky2_init_module);
3031module_exit(sky2_cleanup_module);
3032
3033MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
3034MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
3035MODULE_LICENSE("GPL");