blob: e90d782111955e16c671e994233eda217556b860 [file] [log] [blame]
Chris Zankel5a0015d2005-06-23 22:01:16 -07001/*
2 * linux/arch/xtensa/kernel/irq.c
3 *
4 * Xtensa built-in interrupt controller and some generic functions copied
5 * from i386.
6 *
Chris Zankelfd43fe12006-12-10 02:18:47 -08007 * Copyright (C) 2002 - 2006 Tensilica, Inc.
Chris Zankel5a0015d2005-06-23 22:01:16 -07008 * Copyright (C) 1992, 1998 Linus Torvalds, Ingo Molnar
9 *
10 *
11 * Chris Zankel <chris@zankel.net>
12 * Kevin Chea
13 *
14 */
15
16#include <linux/module.h>
17#include <linux/seq_file.h>
18#include <linux/interrupt.h>
19#include <linux/irq.h>
20#include <linux/kernel_stat.h>
Max Filippov2206d5d2012-11-04 00:29:12 +040021#include <linux/irqdomain.h>
Chris Zankel5a0015d2005-06-23 22:01:16 -070022
23#include <asm/uaccess.h>
24#include <asm/platform.h>
25
Chris Zankel5a0015d2005-06-23 22:01:16 -070026static unsigned int cached_irq_mask;
27
28atomic_t irq_err_count;
29
Max Filippov2206d5d2012-11-04 00:29:12 +040030static struct irq_domain *root_domain;
31
Chris Zankel5a0015d2005-06-23 22:01:16 -070032/*
Chris Zankel5a0015d2005-06-23 22:01:16 -070033 * do_IRQ handles all normal device IRQ's (the special
34 * SMP cross-CPU interrupts have their own specific
35 * handlers).
36 */
37
Max Filippov2206d5d2012-11-04 00:29:12 +040038asmlinkage void do_IRQ(int hwirq, struct pt_regs *regs)
Chris Zankel5a0015d2005-06-23 22:01:16 -070039{
Chris Zankelfd43fe12006-12-10 02:18:47 -080040 struct pt_regs *old_regs = set_irq_regs(regs);
Max Filippov2206d5d2012-11-04 00:29:12 +040041 int irq = irq_find_mapping(root_domain, hwirq);
Chris Zankelfd43fe12006-12-10 02:18:47 -080042
Max Filippov2206d5d2012-11-04 00:29:12 +040043 if (hwirq >= NR_IRQS) {
Chris Zankelfd43fe12006-12-10 02:18:47 -080044 printk(KERN_EMERG "%s: cannot handle IRQ %d\n",
Max Filippov2206d5d2012-11-04 00:29:12 +040045 __func__, hwirq);
Chris Zankelfd43fe12006-12-10 02:18:47 -080046 }
47
Chris Zankel5a0015d2005-06-23 22:01:16 -070048 irq_enter();
49
50#ifdef CONFIG_DEBUG_STACKOVERFLOW
51 /* Debugging check for stack overflow: is there less than 1KB free? */
52 {
53 unsigned long sp;
54
55 __asm__ __volatile__ ("mov %0, a1\n" : "=a" (sp));
56 sp &= THREAD_SIZE - 1;
57
58 if (unlikely(sp < (sizeof(thread_info) + 1024)))
59 printk("Stack overflow in do_IRQ: %ld\n",
60 sp - sizeof(struct thread_info));
61 }
62#endif
Thomas Gleixner495e0c72011-02-06 22:10:52 +010063 generic_handle_irq(irq);
Chris Zankel5a0015d2005-06-23 22:01:16 -070064
65 irq_exit();
Chris Zankelfd43fe12006-12-10 02:18:47 -080066 set_irq_regs(old_regs);
Chris Zankel5a0015d2005-06-23 22:01:16 -070067}
68
Thomas Gleixner47a5d9d2011-03-24 18:28:40 +010069int arch_show_interrupts(struct seq_file *p, int prec)
Chris Zankel5a0015d2005-06-23 22:01:16 -070070{
Thomas Gleixner47a5d9d2011-03-24 18:28:40 +010071 seq_printf(p, "%*s: ", prec, "ERR");
72 seq_printf(p, "%10u\n", atomic_read(&irq_err_count));
Chris Zankel5a0015d2005-06-23 22:01:16 -070073 return 0;
74}
Chris Zankel5a0015d2005-06-23 22:01:16 -070075
Thomas Gleixner2ea4db62011-04-19 22:52:58 +020076static void xtensa_irq_mask(struct irq_data *d)
Chris Zankel5a0015d2005-06-23 22:01:16 -070077{
Max Filippov2206d5d2012-11-04 00:29:12 +040078 cached_irq_mask &= ~(1 << d->hwirq);
Max Filippovbc5378f2012-10-15 03:55:38 +040079 set_sr (cached_irq_mask, intenable);
Chris Zankel5a0015d2005-06-23 22:01:16 -070080}
81
Thomas Gleixner2ea4db62011-04-19 22:52:58 +020082static void xtensa_irq_unmask(struct irq_data *d)
Chris Zankel5a0015d2005-06-23 22:01:16 -070083{
Max Filippov2206d5d2012-11-04 00:29:12 +040084 cached_irq_mask |= 1 << d->hwirq;
Max Filippovbc5378f2012-10-15 03:55:38 +040085 set_sr (cached_irq_mask, intenable);
Chris Zankel5a0015d2005-06-23 22:01:16 -070086}
87
Thomas Gleixner2ea4db62011-04-19 22:52:58 +020088static void xtensa_irq_enable(struct irq_data *d)
Johannes Weiner4c0d2142009-03-04 16:21:31 +010089{
Max Filippov2206d5d2012-11-04 00:29:12 +040090 variant_irq_enable(d->hwirq);
Max Filippov33c82132012-09-17 05:44:34 +040091 xtensa_irq_unmask(d);
Johannes Weiner4c0d2142009-03-04 16:21:31 +010092}
93
Thomas Gleixner2ea4db62011-04-19 22:52:58 +020094static void xtensa_irq_disable(struct irq_data *d)
Johannes Weiner4c0d2142009-03-04 16:21:31 +010095{
Max Filippov33c82132012-09-17 05:44:34 +040096 xtensa_irq_mask(d);
Max Filippov2206d5d2012-11-04 00:29:12 +040097 variant_irq_disable(d->hwirq);
Johannes Weiner4c0d2142009-03-04 16:21:31 +010098}
99
Thomas Gleixner2ea4db62011-04-19 22:52:58 +0200100static void xtensa_irq_ack(struct irq_data *d)
Chris Zankel5a0015d2005-06-23 22:01:16 -0700101{
Max Filippov2206d5d2012-11-04 00:29:12 +0400102 set_sr(1 << d->hwirq, intclear);
Chris Zankel5a0015d2005-06-23 22:01:16 -0700103}
104
Thomas Gleixner2ea4db62011-04-19 22:52:58 +0200105static int xtensa_irq_retrigger(struct irq_data *d)
Chris Zankel5a0015d2005-06-23 22:01:16 -0700106{
Max Filippov2206d5d2012-11-04 00:29:12 +0400107 set_sr(1 << d->hwirq, intset);
Chris Zankelfd43fe12006-12-10 02:18:47 -0800108 return 1;
Chris Zankel5a0015d2005-06-23 22:01:16 -0700109}
110
Chris Zankelfd43fe12006-12-10 02:18:47 -0800111static struct irq_chip xtensa_irq_chip = {
112 .name = "xtensa",
Thomas Gleixner495e0c72011-02-06 22:10:52 +0100113 .irq_enable = xtensa_irq_enable,
114 .irq_disable = xtensa_irq_disable,
115 .irq_mask = xtensa_irq_mask,
116 .irq_unmask = xtensa_irq_unmask,
117 .irq_ack = xtensa_irq_ack,
118 .irq_retrigger = xtensa_irq_retrigger,
Chris Zankelfd43fe12006-12-10 02:18:47 -0800119};
Chris Zankel5a0015d2005-06-23 22:01:16 -0700120
Max Filippov2206d5d2012-11-04 00:29:12 +0400121static int xtensa_irq_map(struct irq_domain *d, unsigned int irq,
122 irq_hw_number_t hw)
123{
124 u32 mask = 1 << hw;
125
126 if (mask & XCHAL_INTTYPE_MASK_SOFTWARE) {
127 irq_set_chip_and_handler_name(irq, &xtensa_irq_chip,
128 handle_simple_irq, "level");
129 irq_set_status_flags(irq, IRQ_LEVEL);
130 } else if (mask & XCHAL_INTTYPE_MASK_EXTERN_EDGE) {
131 irq_set_chip_and_handler_name(irq, &xtensa_irq_chip,
132 handle_edge_irq, "edge");
133 irq_clear_status_flags(irq, IRQ_LEVEL);
134 } else if (mask & XCHAL_INTTYPE_MASK_EXTERN_LEVEL) {
135 irq_set_chip_and_handler_name(irq, &xtensa_irq_chip,
136 handle_level_irq, "level");
137 irq_set_status_flags(irq, IRQ_LEVEL);
138 } else if (mask & XCHAL_INTTYPE_MASK_TIMER) {
139 irq_set_chip_and_handler_name(irq, &xtensa_irq_chip,
140 handle_edge_irq, "edge");
141 irq_clear_status_flags(irq, IRQ_LEVEL);
142 } else {/* XCHAL_INTTYPE_MASK_WRITE_ERROR */
143 /* XCHAL_INTTYPE_MASK_NMI */
144
145 irq_set_chip_and_handler_name(irq, &xtensa_irq_chip,
146 handle_level_irq, "level");
147 irq_set_status_flags(irq, IRQ_LEVEL);
148 }
149 return 0;
150}
151
152static unsigned map_ext_irq(unsigned ext_irq)
153{
154 unsigned mask = XCHAL_INTTYPE_MASK_EXTERN_EDGE |
155 XCHAL_INTTYPE_MASK_EXTERN_LEVEL;
156 unsigned i;
157
158 for (i = 0; mask; ++i, mask >>= 1) {
159 if ((mask & 1) && ext_irq-- == 0)
160 return i;
161 }
162 return XCHAL_NUM_INTERRUPTS;
163}
164
165/*
166 * Device Tree IRQ specifier translation function which works with one or
167 * two cell bindings. First cell value maps directly to the hwirq number.
168 * Second cell if present specifies whether hwirq number is external (1) or
169 * internal (0).
170 */
171int xtensa_irq_domain_xlate(struct irq_domain *d, struct device_node *ctrlr,
172 const u32 *intspec, unsigned int intsize,
173 unsigned long *out_hwirq, unsigned int *out_type)
174{
175 if (WARN_ON(intsize < 1 || intsize > 2))
176 return -EINVAL;
177 if (intsize == 2 && intspec[1] == 1) {
178 unsigned int_irq = map_ext_irq(intspec[0]);
179 if (int_irq < XCHAL_NUM_INTERRUPTS)
180 *out_hwirq = int_irq;
181 else
182 return -EINVAL;
183 } else {
184 *out_hwirq = intspec[0];
185 }
186 *out_type = IRQ_TYPE_NONE;
187 return 0;
188}
189
190static const struct irq_domain_ops xtensa_irq_domain_ops = {
191 .xlate = xtensa_irq_domain_xlate,
192 .map = xtensa_irq_map,
193};
194
Chris Zankel5a0015d2005-06-23 22:01:16 -0700195void __init init_IRQ(void)
196{
Max Filippov2206d5d2012-11-04 00:29:12 +0400197 struct device_node *intc = NULL;
Chris Zankel5a0015d2005-06-23 22:01:16 -0700198
199 cached_irq_mask = 0;
Max Filippov2206d5d2012-11-04 00:29:12 +0400200 set_sr(~0, intclear);
201
202 root_domain = irq_domain_add_legacy(intc, NR_IRQS, 0, 0,
203 &xtensa_irq_domain_ops, NULL);
204 irq_set_default_host(root_domain);
Daniel Glöckner1beee212009-05-05 15:03:21 +0000205
206 variant_init_irq();
Chris Zankel5a0015d2005-06-23 22:01:16 -0700207}