blob: 36dde2635acbedc72f392a943b066743c3df01ea [file] [log] [blame]
Tony Lindgren046d6b22005-11-10 14:26:52 +00001/*
Paul Walmsley81b34fb2010-02-22 22:09:22 -07002 * linux/arch/arm/mach-omap2/clock2430_data.c
Tony Lindgren046d6b22005-11-10 14:26:52 +00003 *
Paul Walmsleyd8a94452009-12-08 16:21:29 -07004 * Copyright (C) 2005-2009 Texas Instruments, Inc.
Paul Walmsleya1d55622011-02-25 15:39:30 -07005 * Copyright (C) 2004-2011 Nokia Corporation
Tony Lindgrena16e9702008-03-18 11:56:39 +02006 *
7 * Contacts:
Tony Lindgren046d6b22005-11-10 14:26:52 +00008 * Richard Woodruff <r-woodruff2@ti.com>
Tony Lindgrena16e9702008-03-18 11:56:39 +02009 * Paul Walmsley
Tony Lindgren046d6b22005-11-10 14:26:52 +000010 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
15
Paul Walmsleyd8a94452009-12-08 16:21:29 -070016#include <linux/kernel.h>
17#include <linux/clk.h>
Paul Walmsley93340a22010-02-22 22:09:12 -070018#include <linux/list.h>
Paul Walmsleyd8a94452009-12-08 16:21:29 -070019
20#include <plat/clkdev_omap.h>
Tony Lindgren046d6b22005-11-10 14:26:52 +000021
Paul Walmsley6b8858a2008-03-18 10:35:15 +020022#include "clock.h"
Paul Walmsleyd8a94452009-12-08 16:21:29 -070023#include "clock2xxx.h"
24#include "opp2xxx.h"
Paul Walmsley59fb6592010-12-21 15:30:55 -070025#include "cm2xxx_3xxx.h"
26#include "prm2xxx_3xxx.h"
Paul Walmsley6b8858a2008-03-18 10:35:15 +020027#include "prm-regbits-24xx.h"
28#include "cm-regbits-24xx.h"
29#include "sdrc.h"
Paul Walmsley4814ced2010-10-08 11:40:20 -060030#include "control.h"
Paul Walmsley6b8858a2008-03-18 10:35:15 +020031
Paul Walmsley81b34fb2010-02-22 22:09:22 -070032#define OMAP_CM_REGADDR OMAP2430_CM_REGADDR
33
34/*
35 * 2430 clock tree.
Tony Lindgren046d6b22005-11-10 14:26:52 +000036 *
37 * NOTE:In many cases here we are assigning a 'default' parent. In many
38 * cases the parent is selectable. The get/set parent calls will also
39 * switch sources.
40 *
41 * Many some clocks say always_enabled, but they can be auto idled for
42 * power savings. They will always be available upon clock request.
43 *
44 * Several sources are given initial rates which may be wrong, this will
45 * be fixed up in the init func.
46 *
47 * Things are broadly separated below by clock domains. It is
48 * noteworthy that most periferals have dependencies on multiple clock
49 * domains. Many get their interface clocks from the L4 domain, but get
50 * functional clocks from fixed sources or other core domain derived
51 * clocks.
Paul Walmsley81b34fb2010-02-22 22:09:22 -070052 */
Tony Lindgren046d6b22005-11-10 14:26:52 +000053
54/* Base external input clocks */
55static struct clk func_32k_ck = {
56 .name = "func_32k_ck",
Russell King897dcde2008-11-04 16:35:03 +000057 .ops = &clkops_null,
Paul Walmsley3f9cfd32011-02-16 15:38:38 -070058 .rate = 32768,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030059 .clkdm_name = "wkup_clkdm",
Tony Lindgren046d6b22005-11-10 14:26:52 +000060};
Paul Walmsleye32744b2008-03-18 15:47:55 +020061
Paul Walmsleyf2480762009-04-23 21:11:10 -060062static struct clk secure_32k_ck = {
63 .name = "secure_32k_ck",
64 .ops = &clkops_null,
65 .rate = 32768,
Paul Walmsleyf2480762009-04-23 21:11:10 -060066 .clkdm_name = "wkup_clkdm",
67};
68
Tony Lindgren046d6b22005-11-10 14:26:52 +000069/* Typical 12/13MHz in standalone mode, will be 26Mhz in chassis mode */
70static struct clk osc_ck = { /* (*12, *13, 19.2, *26, 38.4)MHz */
71 .name = "osc_ck",
Russell King548d8492008-11-04 14:02:46 +000072 .ops = &clkops_oscck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030073 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +020074 .recalc = &omap2_osc_clk_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +000075};
76
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030077/* Without modem likely 12MHz, with modem likely 13MHz */
Tony Lindgren046d6b22005-11-10 14:26:52 +000078static struct clk sys_ck = { /* (*12, *13, 19.2, 26, 38.4)MHz */
79 .name = "sys_ck", /* ~ ref_clk also */
Russell King897dcde2008-11-04 16:35:03 +000080 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +000081 .parent = &osc_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030082 .clkdm_name = "wkup_clkdm",
Paul Walmsley44da0a52010-01-26 20:13:08 -070083 .recalc = &omap2xxx_sys_clk_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +000084};
Paul Walmsleye32744b2008-03-18 15:47:55 +020085
Tony Lindgren046d6b22005-11-10 14:26:52 +000086static struct clk alt_ck = { /* Typical 54M or 48M, may not exist */
87 .name = "alt_ck",
Russell King897dcde2008-11-04 16:35:03 +000088 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +000089 .rate = 54000000,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030090 .clkdm_name = "wkup_clkdm",
Tony Lindgren046d6b22005-11-10 14:26:52 +000091};
Paul Walmsleye32744b2008-03-18 15:47:55 +020092
Paul Walmsleyb115b742010-10-08 11:40:18 -060093/* Optional external clock input for McBSP CLKS */
94static struct clk mcbsp_clks = {
95 .name = "mcbsp_clks",
96 .ops = &clkops_null,
97};
98
Tony Lindgren046d6b22005-11-10 14:26:52 +000099/*
100 * Analog domain root source clocks
101 */
102
103/* dpll_ck, is broken out in to special cases through clksel */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200104/* REVISIT: Rate changes on dpll_ck trigger a full set change. ...
105 * deal with this
106 */
107
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300108static struct dpll_data dpll_dd = {
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200109 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
110 .mult_mask = OMAP24XX_DPLL_MULT_MASK,
111 .div1_mask = OMAP24XX_DPLL_DIV_MASK,
Russell Kingc0bf3132009-02-19 13:29:22 +0000112 .clk_bypass = &sys_ck,
113 .clk_ref = &sys_ck,
114 .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
115 .enable_mask = OMAP24XX_EN_DPLL_MASK,
Paul Walmsley93340a22010-02-22 22:09:12 -0700116 .max_multiplier = 1023,
Paul Walmsley95f538a2009-01-28 12:08:44 -0700117 .min_divider = 1,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300118 .max_divider = 16,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200119};
120
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300121/*
122 * XXX Cannot add round_rate here yet, as this is still a composite clock,
123 * not just a DPLL
124 */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000125static struct clk dpll_ck = {
126 .name = "dpll_ck",
Paul Walmsley0fd0c212011-02-25 15:49:53 -0700127 .ops = &clkops_omap2xxx_dpll_ops,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000128 .parent = &sys_ck, /* Can be func_32k also */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200129 .dpll_data = &dpll_dd,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300130 .clkdm_name = "wkup_clkdm",
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300131 .recalc = &omap2_dpllcore_recalc,
132 .set_rate = &omap2_reprogram_dpllcore,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000133};
134
135static struct clk apll96_ck = {
136 .name = "apll96_ck",
Paul Walmsley06b16932009-12-08 16:18:46 -0700137 .ops = &clkops_apll96,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000138 .parent = &sys_ck,
139 .rate = 96000000,
Paul Walmsley51c19542010-02-22 22:09:26 -0700140 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300141 .clkdm_name = "wkup_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200142 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
143 .enable_bit = OMAP24XX_EN_96M_PLL_SHIFT,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000144};
145
146static struct clk apll54_ck = {
147 .name = "apll54_ck",
Paul Walmsley06b16932009-12-08 16:18:46 -0700148 .ops = &clkops_apll54,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000149 .parent = &sys_ck,
150 .rate = 54000000,
Paul Walmsley51c19542010-02-22 22:09:26 -0700151 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300152 .clkdm_name = "wkup_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200153 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
154 .enable_bit = OMAP24XX_EN_54M_PLL_SHIFT,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000155};
156
157/*
158 * PRCM digital base sources
159 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200160
161/* func_54m_ck */
162
163static const struct clksel_rate func_54m_apll54_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600164 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200165 { .div = 0 },
166};
167
168static const struct clksel_rate func_54m_alt_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600169 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200170 { .div = 0 },
171};
172
173static const struct clksel func_54m_clksel[] = {
174 { .parent = &apll54_ck, .rates = func_54m_apll54_rates, },
175 { .parent = &alt_ck, .rates = func_54m_alt_rates, },
176 { .parent = NULL },
177};
178
Tony Lindgren046d6b22005-11-10 14:26:52 +0000179static struct clk func_54m_ck = {
180 .name = "func_54m_ck",
Russell King57137182008-11-04 16:48:35 +0000181 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000182 .parent = &apll54_ck, /* can also be alt_clk */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300183 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200184 .init = &omap2_init_clksel_parent,
185 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
Paul Walmsleyf38ca102010-05-20 12:31:04 -0600186 .clksel_mask = OMAP24XX_54M_SOURCE_MASK,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200187 .clksel = func_54m_clksel,
188 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000189};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200190
Tony Lindgren046d6b22005-11-10 14:26:52 +0000191static struct clk core_ck = {
192 .name = "core_ck",
Russell King897dcde2008-11-04 16:35:03 +0000193 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000194 .parent = &dpll_ck, /* can also be 32k */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300195 .clkdm_name = "wkup_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200196 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000197};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200198
199/* func_96m_ck */
200static const struct clksel_rate func_96m_apll96_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600201 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200202 { .div = 0 },
Tony Lindgren046d6b22005-11-10 14:26:52 +0000203};
204
Paul Walmsleye32744b2008-03-18 15:47:55 +0200205static const struct clksel_rate func_96m_alt_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600206 { .div = 1, .val = 1, .flags = RATE_IN_243X },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200207 { .div = 0 },
208};
209
210static const struct clksel func_96m_clksel[] = {
211 { .parent = &apll96_ck, .rates = func_96m_apll96_rates },
212 { .parent = &alt_ck, .rates = func_96m_alt_rates },
213 { .parent = NULL }
214};
215
Tony Lindgren046d6b22005-11-10 14:26:52 +0000216static struct clk func_96m_ck = {
217 .name = "func_96m_ck",
Russell King57137182008-11-04 16:48:35 +0000218 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000219 .parent = &apll96_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300220 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200221 .init = &omap2_init_clksel_parent,
222 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
Paul Walmsleyf38ca102010-05-20 12:31:04 -0600223 .clksel_mask = OMAP2430_96M_SOURCE_MASK,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200224 .clksel = func_96m_clksel,
225 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200226};
227
228/* func_48m_ck */
229
230static const struct clksel_rate func_48m_apll96_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600231 { .div = 2, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200232 { .div = 0 },
233};
234
235static const struct clksel_rate func_48m_alt_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600236 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200237 { .div = 0 },
238};
239
240static const struct clksel func_48m_clksel[] = {
241 { .parent = &apll96_ck, .rates = func_48m_apll96_rates },
242 { .parent = &alt_ck, .rates = func_48m_alt_rates },
243 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000244};
245
246static struct clk func_48m_ck = {
247 .name = "func_48m_ck",
Russell King57137182008-11-04 16:48:35 +0000248 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000249 .parent = &apll96_ck, /* 96M or Alt */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300250 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200251 .init = &omap2_init_clksel_parent,
252 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
Paul Walmsleyf38ca102010-05-20 12:31:04 -0600253 .clksel_mask = OMAP24XX_48M_SOURCE_MASK,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200254 .clksel = func_48m_clksel,
255 .recalc = &omap2_clksel_recalc,
256 .round_rate = &omap2_clksel_round_rate,
257 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +0000258};
259
260static struct clk func_12m_ck = {
261 .name = "func_12m_ck",
Russell King57137182008-11-04 16:48:35 +0000262 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000263 .parent = &func_48m_ck,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200264 .fixed_div = 4,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300265 .clkdm_name = "wkup_clkdm",
Paul Walmsleye9b98f62010-01-26 20:12:57 -0700266 .recalc = &omap_fixed_divisor_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000267};
268
269/* Secure timer, only available in secure mode */
270static struct clk wdt1_osc_ck = {
271 .name = "ck_wdt1_osc",
Russell King897dcde2008-11-04 16:35:03 +0000272 .ops = &clkops_null, /* RMK: missing? */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000273 .parent = &osc_ck,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200274 .recalc = &followparent_recalc,
275};
276
277/*
278 * The common_clkout* clksel_rate structs are common to
279 * sys_clkout, sys_clkout_src, sys_clkout2, and sys_clkout2_src.
280 * sys_clkout2_* are 2420-only, so the
281 * clksel_rate flags fields are inaccurate for those clocks. This is
282 * harmless since access to those clocks are gated by the struct clk
283 * flags fields, which mark them as 2420-only.
284 */
285static const struct clksel_rate common_clkout_src_core_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600286 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200287 { .div = 0 }
288};
289
290static const struct clksel_rate common_clkout_src_sys_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600291 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200292 { .div = 0 }
293};
294
295static const struct clksel_rate common_clkout_src_96m_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600296 { .div = 1, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200297 { .div = 0 }
298};
299
300static const struct clksel_rate common_clkout_src_54m_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600301 { .div = 1, .val = 3, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200302 { .div = 0 }
303};
304
305static const struct clksel common_clkout_src_clksel[] = {
306 { .parent = &core_ck, .rates = common_clkout_src_core_rates },
307 { .parent = &sys_ck, .rates = common_clkout_src_sys_rates },
308 { .parent = &func_96m_ck, .rates = common_clkout_src_96m_rates },
309 { .parent = &func_54m_ck, .rates = common_clkout_src_54m_rates },
310 { .parent = NULL }
311};
312
313static struct clk sys_clkout_src = {
314 .name = "sys_clkout_src",
Russell Kingc1168dc2008-11-04 21:24:00 +0000315 .ops = &clkops_omap2_dflt,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200316 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300317 .clkdm_name = "wkup_clkdm",
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700318 .enable_reg = OMAP2430_PRCM_CLKOUT_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200319 .enable_bit = OMAP24XX_CLKOUT_EN_SHIFT,
320 .init = &omap2_init_clksel_parent,
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700321 .clksel_reg = OMAP2430_PRCM_CLKOUT_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200322 .clksel_mask = OMAP24XX_CLKOUT_SOURCE_MASK,
323 .clksel = common_clkout_src_clksel,
324 .recalc = &omap2_clksel_recalc,
325 .round_rate = &omap2_clksel_round_rate,
326 .set_rate = &omap2_clksel_set_rate
327};
328
329static const struct clksel_rate common_clkout_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600330 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200331 { .div = 2, .val = 1, .flags = RATE_IN_24XX },
332 { .div = 4, .val = 2, .flags = RATE_IN_24XX },
333 { .div = 8, .val = 3, .flags = RATE_IN_24XX },
334 { .div = 16, .val = 4, .flags = RATE_IN_24XX },
335 { .div = 0 },
336};
337
338static const struct clksel sys_clkout_clksel[] = {
339 { .parent = &sys_clkout_src, .rates = common_clkout_rates },
340 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000341};
342
343static struct clk sys_clkout = {
344 .name = "sys_clkout",
Russell King57137182008-11-04 16:48:35 +0000345 .ops = &clkops_null,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200346 .parent = &sys_clkout_src,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300347 .clkdm_name = "wkup_clkdm",
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700348 .clksel_reg = OMAP2430_PRCM_CLKOUT_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200349 .clksel_mask = OMAP24XX_CLKOUT_DIV_MASK,
350 .clksel = sys_clkout_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000351 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200352 .round_rate = &omap2_clksel_round_rate,
353 .set_rate = &omap2_clksel_set_rate
354};
355
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100356static struct clk emul_ck = {
357 .name = "emul_ck",
Russell Kingc1168dc2008-11-04 21:24:00 +0000358 .ops = &clkops_omap2_dflt,
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100359 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300360 .clkdm_name = "wkup_clkdm",
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700361 .enable_reg = OMAP2430_PRCM_CLKEMUL_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200362 .enable_bit = OMAP24XX_EMULATION_EN_SHIFT,
363 .recalc = &followparent_recalc,
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100364
365};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200366
Tony Lindgren046d6b22005-11-10 14:26:52 +0000367/*
368 * MPU clock domain
369 * Clocks:
370 * MPU_FCLK, MPU_ICLK
371 * INT_M_FCLK, INT_M_I_CLK
372 *
373 * - Individual clocks are hardware managed.
374 * - Base divider comes from: CM_CLKSEL_MPU
375 *
376 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200377static const struct clksel_rate mpu_core_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600378 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200379 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200380 { .div = 0 },
381};
382
383static const struct clksel mpu_clksel[] = {
384 { .parent = &core_ck, .rates = mpu_core_rates },
385 { .parent = NULL }
386};
387
Tony Lindgren046d6b22005-11-10 14:26:52 +0000388static struct clk mpu_ck = { /* Control cpu */
389 .name = "mpu_ck",
Russell King897dcde2008-11-04 16:35:03 +0000390 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000391 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300392 .clkdm_name = "mpu_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200393 .init = &omap2_init_clksel_parent,
394 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, CM_CLKSEL),
395 .clksel_mask = OMAP24XX_CLKSEL_MPU_MASK,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200396 .clksel = mpu_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000397 .recalc = &omap2_clksel_recalc,
398};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200399
Tony Lindgren046d6b22005-11-10 14:26:52 +0000400/*
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700401 * DSP (2430-IVA2.1) clock domain
Tony Lindgren046d6b22005-11-10 14:26:52 +0000402 * Clocks:
Paul Walmsleye32744b2008-03-18 15:47:55 +0200403 * 2430: IVA2.1_FCLK (really just DSP_FCLK), IVA2.1_ICLK
Paul Walmsleye32744b2008-03-18 15:47:55 +0200404 *
Tony Lindgren046d6b22005-11-10 14:26:52 +0000405 * Won't be too specific here. The core clock comes into this block
406 * it is divided then tee'ed. One branch goes directly to xyz enable
407 * controls. The other branch gets further divided by 2 then possibly
408 * routed into a synchronizer and out of clocks abc.
409 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200410static const struct clksel_rate dsp_fck_core_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600411 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200412 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
413 { .div = 3, .val = 3, .flags = RATE_IN_24XX },
414 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200415 { .div = 0 },
416};
417
418static const struct clksel dsp_fck_clksel[] = {
419 { .parent = &core_ck, .rates = dsp_fck_core_rates },
420 { .parent = NULL }
421};
422
Tony Lindgren046d6b22005-11-10 14:26:52 +0000423static struct clk dsp_fck = {
424 .name = "dsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000425 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000426 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300427 .clkdm_name = "dsp_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200428 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
429 .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
430 .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
431 .clksel_mask = OMAP24XX_CLKSEL_DSP_MASK,
432 .clksel = dsp_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000433 .recalc = &omap2_clksel_recalc,
434};
435
Paul Walmsley22411392011-02-25 15:52:04 -0700436static const struct clksel dsp_ick_clksel[] = {
437 { .parent = &dsp_fck, .rates = dsp_ick_rates },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200438 { .parent = NULL }
439};
440
Paul Walmsleye32744b2008-03-18 15:47:55 +0200441/* 2430 only - EN_DSP controls both dsp fclk and iclk on 2430 */
442static struct clk iva2_1_ick = {
443 .name = "iva2_1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +0000444 .ops = &clkops_omap2_dflt_wait,
Paul Walmsley22411392011-02-25 15:52:04 -0700445 .parent = &dsp_fck,
446 .clkdm_name = "dsp_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200447 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
448 .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
Paul Walmsley22411392011-02-25 15:52:04 -0700449 .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
450 .clksel_mask = OMAP24XX_CLKSEL_DSP_IF_MASK,
451 .clksel = dsp_ick_clksel,
452 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000453};
454
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300455/*
Tony Lindgren046d6b22005-11-10 14:26:52 +0000456 * L3 clock domain
457 * L3 clocks are used for both interface and functional clocks to
458 * multiple entities. Some of these clocks are completely managed
459 * by hardware, and some others allow software control. Hardware
460 * managed ones general are based on directly CLK_REQ signals and
461 * various auto idle settings. The functional spec sets many of these
462 * as 'tie-high' for their enables.
463 *
464 * I-CLOCKS:
465 * L3-Interconnect, SMS, GPMC, SDRC, OCM_RAM, OCM_ROM, SDMA
466 * CAM, HS-USB.
467 * F-CLOCK
468 * SSI.
469 *
470 * GPMC memories and SDRC have timing and clock sensitive registers which
471 * may very well need notification when the clock changes. Currently for low
472 * operating points, these are taken care of in sleep.S.
473 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200474static const struct clksel_rate core_l3_core_rates[] = {
475 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600476 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200477 { .div = 6, .val = 6, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200478 { .div = 0 }
479};
480
481static const struct clksel core_l3_clksel[] = {
482 { .parent = &core_ck, .rates = core_l3_core_rates },
483 { .parent = NULL }
484};
485
Tony Lindgren046d6b22005-11-10 14:26:52 +0000486static struct clk core_l3_ck = { /* Used for ick and fck, interconnect */
487 .name = "core_l3_ck",
Russell King897dcde2008-11-04 16:35:03 +0000488 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000489 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300490 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200491 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
492 .clksel_mask = OMAP24XX_CLKSEL_L3_MASK,
493 .clksel = core_l3_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000494 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200495};
496
497/* usb_l4_ick */
498static const struct clksel_rate usb_l4_ick_core_l3_rates[] = {
499 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600500 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200501 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
502 { .div = 0 }
503};
504
505static const struct clksel usb_l4_ick_clksel[] = {
506 { .parent = &core_l3_ck, .rates = usb_l4_ick_core_l3_rates },
507 { .parent = NULL },
Tony Lindgren046d6b22005-11-10 14:26:52 +0000508};
509
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300510/* It is unclear from TRM whether usb_l4_ick is really in L3 or L4 clkdm */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000511static struct clk usb_l4_ick = { /* FS-USB interface clock */
512 .name = "usb_l4_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700513 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgrenfde0fd42006-01-17 15:31:18 -0800514 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300515 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200516 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
517 .enable_bit = OMAP24XX_EN_USB_SHIFT,
518 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
519 .clksel_mask = OMAP24XX_CLKSEL_USB_MASK,
520 .clksel = usb_l4_ick_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000521 .recalc = &omap2_clksel_recalc,
522};
523
524/*
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300525 * L4 clock management domain
526 *
527 * This domain contains lots of interface clocks from the L4 interface, some
528 * functional clocks. Fixed APLL functional source clocks are managed in
529 * this domain.
530 */
531static const struct clksel_rate l4_core_l3_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600532 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300533 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
534 { .div = 0 }
535};
536
537static const struct clksel l4_clksel[] = {
538 { .parent = &core_l3_ck, .rates = l4_core_l3_rates },
539 { .parent = NULL }
540};
541
542static struct clk l4_ck = { /* used both as an ick and fck */
543 .name = "l4_ck",
Russell King897dcde2008-11-04 16:35:03 +0000544 .ops = &clkops_null,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300545 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300546 .clkdm_name = "core_l4_clkdm",
547 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
548 .clksel_mask = OMAP24XX_CLKSEL_L4_MASK,
549 .clksel = l4_clksel,
550 .recalc = &omap2_clksel_recalc,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300551};
552
553/*
Tony Lindgren046d6b22005-11-10 14:26:52 +0000554 * SSI is in L3 management domain, its direct parent is core not l3,
555 * many core power domain entities are grouped into the L3 clock
556 * domain.
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300557 * SSI_SSR_FCLK, SSI_SST_FCLK, SSI_L4_ICLK
Tony Lindgren046d6b22005-11-10 14:26:52 +0000558 *
559 * ssr = core/1/2/3/4/5, sst = 1/2 ssr.
560 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200561static const struct clksel_rate ssi_ssr_sst_fck_core_rates[] = {
562 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600563 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200564 { .div = 3, .val = 3, .flags = RATE_IN_24XX },
565 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
566 { .div = 5, .val = 5, .flags = RATE_IN_243X },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200567 { .div = 0 }
568};
569
570static const struct clksel ssi_ssr_sst_fck_clksel[] = {
571 { .parent = &core_ck, .rates = ssi_ssr_sst_fck_core_rates },
572 { .parent = NULL }
573};
574
Tony Lindgren046d6b22005-11-10 14:26:52 +0000575static struct clk ssi_ssr_sst_fck = {
576 .name = "ssi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000577 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000578 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300579 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200580 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
581 .enable_bit = OMAP24XX_EN_SSI_SHIFT,
582 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
583 .clksel_mask = OMAP24XX_CLKSEL_SSI_MASK,
584 .clksel = ssi_ssr_sst_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000585 .recalc = &omap2_clksel_recalc,
586};
587
Paul Walmsley9299fd82009-01-27 19:12:54 -0700588/*
589 * Presumably this is the same as SSI_ICLK.
590 * TRM contradicts itself on what clockdomain SSI_ICLK is in
591 */
592static struct clk ssi_l4_ick = {
593 .name = "ssi_l4_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700594 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley9299fd82009-01-27 19:12:54 -0700595 .parent = &l4_ck,
596 .clkdm_name = "core_l4_clkdm",
597 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
598 .enable_bit = OMAP24XX_EN_SSI_SHIFT,
599 .recalc = &followparent_recalc,
600};
601
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300602
Tony Lindgren046d6b22005-11-10 14:26:52 +0000603/*
604 * GFX clock domain
605 * Clocks:
606 * GFX_FCLK, GFX_ICLK
607 * GFX_CG1(2d), GFX_CG2(3d)
608 *
609 * GFX_FCLK runs from L3, and is divided by (1,2,3,4)
610 * The 2d and 3d clocks run at a hardware determined
611 * divided value of fclk.
612 *
613 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200614
615/* This clksel struct is shared between gfx_3d_fck and gfx_2d_fck */
616static const struct clksel gfx_fck_clksel[] = {
617 { .parent = &core_l3_ck, .rates = gfx_l3_rates },
618 { .parent = NULL },
619};
620
Tony Lindgren046d6b22005-11-10 14:26:52 +0000621static struct clk gfx_3d_fck = {
622 .name = "gfx_3d_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000623 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000624 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300625 .clkdm_name = "gfx_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200626 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
627 .enable_bit = OMAP24XX_EN_3D_SHIFT,
628 .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
629 .clksel_mask = OMAP_CLKSEL_GFX_MASK,
630 .clksel = gfx_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000631 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200632 .round_rate = &omap2_clksel_round_rate,
633 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +0000634};
635
636static struct clk gfx_2d_fck = {
637 .name = "gfx_2d_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000638 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000639 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300640 .clkdm_name = "gfx_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200641 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
642 .enable_bit = OMAP24XX_EN_2D_SHIFT,
643 .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
644 .clksel_mask = OMAP_CLKSEL_GFX_MASK,
645 .clksel = gfx_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000646 .recalc = &omap2_clksel_recalc,
647};
648
Paul Walmsleya1d55622011-02-25 15:39:30 -0700649/* This interface clock does not have a CM_AUTOIDLE bit */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000650static struct clk gfx_ick = {
651 .name = "gfx_ick", /* From l3 */
Russell Kingb36ee722008-11-04 17:59:52 +0000652 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000653 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300654 .clkdm_name = "gfx_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200655 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
656 .enable_bit = OMAP_EN_GFX_SHIFT,
657 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000658};
659
660/*
661 * Modem clock domain (2430)
662 * CLOCKS:
663 * MDM_OSC_CLK
664 * MDM_ICLK
Paul Walmsleye32744b2008-03-18 15:47:55 +0200665 * These clocks are usable in chassis mode only.
Tony Lindgren046d6b22005-11-10 14:26:52 +0000666 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200667static const struct clksel_rate mdm_ick_core_rates[] = {
668 { .div = 1, .val = 1, .flags = RATE_IN_243X },
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600669 { .div = 4, .val = 4, .flags = RATE_IN_243X },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200670 { .div = 6, .val = 6, .flags = RATE_IN_243X },
671 { .div = 9, .val = 9, .flags = RATE_IN_243X },
672 { .div = 0 }
673};
674
675static const struct clksel mdm_ick_clksel[] = {
676 { .parent = &core_ck, .rates = mdm_ick_core_rates },
677 { .parent = NULL }
678};
679
Tony Lindgren046d6b22005-11-10 14:26:52 +0000680static struct clk mdm_ick = { /* used both as a ick and fck */
681 .name = "mdm_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700682 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000683 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300684 .clkdm_name = "mdm_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200685 .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_ICLKEN),
686 .enable_bit = OMAP2430_CM_ICLKEN_MDM_EN_MDM_SHIFT,
687 .clksel_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_CLKSEL),
688 .clksel_mask = OMAP2430_CLKSEL_MDM_MASK,
689 .clksel = mdm_ick_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000690 .recalc = &omap2_clksel_recalc,
691};
692
693static struct clk mdm_osc_ck = {
694 .name = "mdm_osc_ck",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700695 .ops = &clkops_omap2_mdmclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000696 .parent = &osc_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300697 .clkdm_name = "mdm_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200698 .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_FCLKEN),
699 .enable_bit = OMAP2430_EN_OSC_SHIFT,
700 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000701};
702
703/*
Tony Lindgren046d6b22005-11-10 14:26:52 +0000704 * DSS clock domain
705 * CLOCKs:
706 * DSS_L4_ICLK, DSS_L3_ICLK,
707 * DSS_CLK1, DSS_CLK2, DSS_54MHz_CLK
708 *
709 * DSS is both initiator and target.
710 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200711/* XXX Add RATE_NOT_VALIDATED */
712
713static const struct clksel_rate dss1_fck_sys_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600714 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200715 { .div = 0 }
716};
717
718static const struct clksel_rate dss1_fck_core_rates[] = {
719 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
720 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
721 { .div = 3, .val = 3, .flags = RATE_IN_24XX },
722 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
723 { .div = 5, .val = 5, .flags = RATE_IN_24XX },
724 { .div = 6, .val = 6, .flags = RATE_IN_24XX },
725 { .div = 8, .val = 8, .flags = RATE_IN_24XX },
726 { .div = 9, .val = 9, .flags = RATE_IN_24XX },
727 { .div = 12, .val = 12, .flags = RATE_IN_24XX },
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600728 { .div = 16, .val = 16, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200729 { .div = 0 }
730};
731
732static const struct clksel dss1_fck_clksel[] = {
733 { .parent = &sys_ck, .rates = dss1_fck_sys_rates },
734 { .parent = &core_ck, .rates = dss1_fck_core_rates },
735 { .parent = NULL },
736};
737
Tony Lindgren046d6b22005-11-10 14:26:52 +0000738static struct clk dss_ick = { /* Enables both L3,L4 ICLK's */
739 .name = "dss_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700740 .ops = &clkops_omap2_iclk_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000741 .parent = &l4_ck, /* really both l3 and l4 */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300742 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200743 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
744 .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
745 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000746};
747
748static struct clk dss1_fck = {
749 .name = "dss1_fck",
Russell Kingbc51da42008-11-04 18:59:32 +0000750 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000751 .parent = &core_ck, /* Core or sys */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300752 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200753 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
754 .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
755 .init = &omap2_init_clksel_parent,
756 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
757 .clksel_mask = OMAP24XX_CLKSEL_DSS1_MASK,
758 .clksel = dss1_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000759 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200760};
761
762static const struct clksel_rate dss2_fck_sys_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600763 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200764 { .div = 0 }
765};
766
767static const struct clksel_rate dss2_fck_48m_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600768 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200769 { .div = 0 }
770};
771
772static const struct clksel dss2_fck_clksel[] = {
773 { .parent = &sys_ck, .rates = dss2_fck_sys_rates },
774 { .parent = &func_48m_ck, .rates = dss2_fck_48m_rates },
775 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000776};
777
778static struct clk dss2_fck = { /* Alt clk used in power management */
779 .name = "dss2_fck",
Russell Kingbc51da42008-11-04 18:59:32 +0000780 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000781 .parent = &sys_ck, /* fixed at sys_ck or 48MHz */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300782 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200783 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
784 .enable_bit = OMAP24XX_EN_DSS2_SHIFT,
785 .init = &omap2_init_clksel_parent,
786 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
787 .clksel_mask = OMAP24XX_CLKSEL_DSS2_MASK,
788 .clksel = dss2_fck_clksel,
Paul Walmsleyd4521f62010-12-21 21:08:14 -0700789 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000790};
791
792static struct clk dss_54m_fck = { /* Alt clk used in power management */
793 .name = "dss_54m_fck", /* 54m tv clk */
Russell Kingb36ee722008-11-04 17:59:52 +0000794 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000795 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300796 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200797 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
798 .enable_bit = OMAP24XX_EN_TV_SHIFT,
799 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000800};
801
Paul Walmsley19c1c0c2011-02-16 15:38:38 -0700802static struct clk wu_l4_ick = {
803 .name = "wu_l4_ick",
804 .ops = &clkops_null,
805 .parent = &sys_ck,
806 .clkdm_name = "wkup_clkdm",
807 .recalc = &followparent_recalc,
808};
809
Tony Lindgren046d6b22005-11-10 14:26:52 +0000810/*
811 * CORE power domain ICLK & FCLK defines.
812 * Many of the these can have more than one possible parent. Entries
813 * here will likely have an L4 interface parent, and may have multiple
814 * functional clock parents.
815 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200816static const struct clksel_rate gpt_alt_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600817 { .div = 1, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200818 { .div = 0 }
819};
820
821static const struct clksel omap24xx_gpt_clksel[] = {
822 { .parent = &func_32k_ck, .rates = gpt_32k_rates },
823 { .parent = &sys_ck, .rates = gpt_sys_rates },
824 { .parent = &alt_ck, .rates = gpt_alt_rates },
825 { .parent = NULL },
826};
827
Tony Lindgren046d6b22005-11-10 14:26:52 +0000828static struct clk gpt1_ick = {
829 .name = "gpt1_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700830 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -0700831 .parent = &wu_l4_ick,
832 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200833 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
834 .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
835 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000836};
837
838static struct clk gpt1_fck = {
839 .name = "gpt1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000840 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000841 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300842 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200843 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
844 .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
845 .init = &omap2_init_clksel_parent,
846 .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL1),
847 .clksel_mask = OMAP24XX_CLKSEL_GPT1_MASK,
848 .clksel = omap24xx_gpt_clksel,
849 .recalc = &omap2_clksel_recalc,
850 .round_rate = &omap2_clksel_round_rate,
851 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +0000852};
853
854static struct clk gpt2_ick = {
855 .name = "gpt2_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700856 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000857 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300858 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200859 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
860 .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
861 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000862};
863
864static struct clk gpt2_fck = {
865 .name = "gpt2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000866 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000867 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300868 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200869 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
870 .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
871 .init = &omap2_init_clksel_parent,
872 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
873 .clksel_mask = OMAP24XX_CLKSEL_GPT2_MASK,
874 .clksel = omap24xx_gpt_clksel,
875 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000876};
877
878static struct clk gpt3_ick = {
879 .name = "gpt3_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700880 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000881 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300882 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200883 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
884 .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
885 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000886};
887
888static struct clk gpt3_fck = {
889 .name = "gpt3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000890 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000891 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300892 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200893 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
894 .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
895 .init = &omap2_init_clksel_parent,
896 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
897 .clksel_mask = OMAP24XX_CLKSEL_GPT3_MASK,
898 .clksel = omap24xx_gpt_clksel,
899 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000900};
901
902static struct clk gpt4_ick = {
903 .name = "gpt4_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700904 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000905 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300906 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200907 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
908 .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
909 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000910};
911
912static struct clk gpt4_fck = {
913 .name = "gpt4_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000914 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000915 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300916 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200917 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
918 .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
919 .init = &omap2_init_clksel_parent,
920 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
921 .clksel_mask = OMAP24XX_CLKSEL_GPT4_MASK,
922 .clksel = omap24xx_gpt_clksel,
923 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000924};
925
926static struct clk gpt5_ick = {
927 .name = "gpt5_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700928 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000929 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300930 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200931 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
932 .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
933 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000934};
935
936static struct clk gpt5_fck = {
937 .name = "gpt5_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000938 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000939 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300940 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200941 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
942 .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
943 .init = &omap2_init_clksel_parent,
944 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
945 .clksel_mask = OMAP24XX_CLKSEL_GPT5_MASK,
946 .clksel = omap24xx_gpt_clksel,
947 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000948};
949
950static struct clk gpt6_ick = {
951 .name = "gpt6_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700952 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000953 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300954 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200955 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
956 .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
957 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000958};
959
960static struct clk gpt6_fck = {
961 .name = "gpt6_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000962 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000963 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300964 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200965 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
966 .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
967 .init = &omap2_init_clksel_parent,
968 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
969 .clksel_mask = OMAP24XX_CLKSEL_GPT6_MASK,
970 .clksel = omap24xx_gpt_clksel,
971 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000972};
973
974static struct clk gpt7_ick = {
975 .name = "gpt7_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700976 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000977 .parent = &l4_ck,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200978 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
979 .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
980 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000981};
982
983static struct clk gpt7_fck = {
984 .name = "gpt7_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000985 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000986 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300987 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200988 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
989 .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
990 .init = &omap2_init_clksel_parent,
991 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
992 .clksel_mask = OMAP24XX_CLKSEL_GPT7_MASK,
993 .clksel = omap24xx_gpt_clksel,
994 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000995};
996
997static struct clk gpt8_ick = {
998 .name = "gpt8_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700999 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001000 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001001 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001002 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1003 .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
1004 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001005};
1006
1007static struct clk gpt8_fck = {
1008 .name = "gpt8_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001009 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001010 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001011 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001012 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1013 .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
1014 .init = &omap2_init_clksel_parent,
1015 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1016 .clksel_mask = OMAP24XX_CLKSEL_GPT8_MASK,
1017 .clksel = omap24xx_gpt_clksel,
1018 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001019};
1020
1021static struct clk gpt9_ick = {
1022 .name = "gpt9_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001023 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001024 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001025 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001026 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1027 .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
1028 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001029};
1030
1031static struct clk gpt9_fck = {
1032 .name = "gpt9_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001033 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001034 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001035 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001036 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1037 .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
1038 .init = &omap2_init_clksel_parent,
1039 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1040 .clksel_mask = OMAP24XX_CLKSEL_GPT9_MASK,
1041 .clksel = omap24xx_gpt_clksel,
1042 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001043};
1044
1045static struct clk gpt10_ick = {
1046 .name = "gpt10_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001047 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001048 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001049 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001050 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1051 .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
1052 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001053};
1054
1055static struct clk gpt10_fck = {
1056 .name = "gpt10_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001057 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001058 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001059 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001060 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1061 .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
1062 .init = &omap2_init_clksel_parent,
1063 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1064 .clksel_mask = OMAP24XX_CLKSEL_GPT10_MASK,
1065 .clksel = omap24xx_gpt_clksel,
1066 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001067};
1068
1069static struct clk gpt11_ick = {
1070 .name = "gpt11_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001071 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001072 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001073 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001074 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1075 .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
1076 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001077};
1078
1079static struct clk gpt11_fck = {
1080 .name = "gpt11_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001081 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001082 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001083 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001084 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1085 .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
1086 .init = &omap2_init_clksel_parent,
1087 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1088 .clksel_mask = OMAP24XX_CLKSEL_GPT11_MASK,
1089 .clksel = omap24xx_gpt_clksel,
1090 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001091};
1092
1093static struct clk gpt12_ick = {
1094 .name = "gpt12_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001095 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001096 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001097 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001098 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1099 .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
1100 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001101};
1102
1103static struct clk gpt12_fck = {
1104 .name = "gpt12_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001105 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyf2480762009-04-23 21:11:10 -06001106 .parent = &secure_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001107 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001108 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1109 .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
1110 .init = &omap2_init_clksel_parent,
1111 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1112 .clksel_mask = OMAP24XX_CLKSEL_GPT12_MASK,
1113 .clksel = omap24xx_gpt_clksel,
1114 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001115};
1116
1117static struct clk mcbsp1_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001118 .name = "mcbsp1_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001119 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001120 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001121 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001122 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1123 .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
1124 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001125};
1126
Paul Walmsleyb115b742010-10-08 11:40:18 -06001127static const struct clksel_rate common_mcbsp_96m_rates[] = {
1128 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
1129 { .div = 0 }
1130};
1131
1132static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
1133 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
1134 { .div = 0 }
1135};
1136
1137static const struct clksel mcbsp_fck_clksel[] = {
1138 { .parent = &func_96m_ck, .rates = common_mcbsp_96m_rates },
1139 { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
1140 { .parent = NULL }
1141};
1142
Tony Lindgren046d6b22005-11-10 14:26:52 +00001143static struct clk mcbsp1_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001144 .name = "mcbsp1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001145 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001146 .parent = &func_96m_ck,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001147 .init = &omap2_init_clksel_parent,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001148 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001149 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1150 .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001151 .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
1152 .clksel_mask = OMAP2_MCBSP1_CLKS_MASK,
1153 .clksel = mcbsp_fck_clksel,
1154 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001155};
1156
1157static struct clk mcbsp2_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001158 .name = "mcbsp2_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001159 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001160 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001161 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001162 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1163 .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
1164 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001165};
1166
1167static struct clk mcbsp2_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001168 .name = "mcbsp2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001169 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001170 .parent = &func_96m_ck,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001171 .init = &omap2_init_clksel_parent,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001172 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001173 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1174 .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001175 .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
1176 .clksel_mask = OMAP2_MCBSP2_CLKS_MASK,
1177 .clksel = mcbsp_fck_clksel,
1178 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001179};
1180
1181static struct clk mcbsp3_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001182 .name = "mcbsp3_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001183 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001184 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001185 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001186 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1187 .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
1188 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001189};
1190
1191static struct clk mcbsp3_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001192 .name = "mcbsp3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001193 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001194 .parent = &func_96m_ck,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001195 .init = &omap2_init_clksel_parent,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001196 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001197 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1198 .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001199 .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP243X_CONTROL_DEVCONF1),
1200 .clksel_mask = OMAP2_MCBSP3_CLKS_MASK,
1201 .clksel = mcbsp_fck_clksel,
1202 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001203};
1204
1205static struct clk mcbsp4_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001206 .name = "mcbsp4_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001207 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001208 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001209 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001210 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1211 .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
1212 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001213};
1214
1215static struct clk mcbsp4_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001216 .name = "mcbsp4_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001217 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001218 .parent = &func_96m_ck,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001219 .init = &omap2_init_clksel_parent,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001220 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001221 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1222 .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001223 .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP243X_CONTROL_DEVCONF1),
1224 .clksel_mask = OMAP2_MCBSP4_CLKS_MASK,
1225 .clksel = mcbsp_fck_clksel,
1226 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001227};
1228
1229static struct clk mcbsp5_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001230 .name = "mcbsp5_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001231 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001232 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001233 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001234 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1235 .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
1236 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001237};
1238
1239static struct clk mcbsp5_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001240 .name = "mcbsp5_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001241 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001242 .parent = &func_96m_ck,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001243 .init = &omap2_init_clksel_parent,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001244 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001245 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1246 .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001247 .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP243X_CONTROL_DEVCONF1),
1248 .clksel_mask = OMAP2_MCBSP5_CLKS_MASK,
1249 .clksel = mcbsp_fck_clksel,
1250 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001251};
1252
1253static struct clk mcspi1_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001254 .name = "mcspi1_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001255 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001256 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001257 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001258 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1259 .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
1260 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001261};
1262
1263static struct clk mcspi1_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001264 .name = "mcspi1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001265 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001266 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001267 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001268 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1269 .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
1270 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001271};
1272
1273static struct clk mcspi2_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001274 .name = "mcspi2_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001275 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001276 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001277 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001278 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1279 .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
1280 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001281};
1282
1283static struct clk mcspi2_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001284 .name = "mcspi2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001285 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001286 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001287 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001288 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1289 .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
1290 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001291};
1292
1293static struct clk mcspi3_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001294 .name = "mcspi3_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001295 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001296 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001297 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001298 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1299 .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
1300 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001301};
1302
1303static struct clk mcspi3_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001304 .name = "mcspi3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001305 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001306 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001307 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001308 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1309 .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
1310 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001311};
1312
1313static struct clk uart1_ick = {
1314 .name = "uart1_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001315 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001316 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001317 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001318 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1319 .enable_bit = OMAP24XX_EN_UART1_SHIFT,
1320 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001321};
1322
1323static struct clk uart1_fck = {
1324 .name = "uart1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001325 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001326 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001327 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001328 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1329 .enable_bit = OMAP24XX_EN_UART1_SHIFT,
1330 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001331};
1332
1333static struct clk uart2_ick = {
1334 .name = "uart2_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001335 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001336 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001337 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001338 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1339 .enable_bit = OMAP24XX_EN_UART2_SHIFT,
1340 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001341};
1342
1343static struct clk uart2_fck = {
1344 .name = "uart2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001345 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001346 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001347 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001348 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1349 .enable_bit = OMAP24XX_EN_UART2_SHIFT,
1350 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001351};
1352
1353static struct clk uart3_ick = {
1354 .name = "uart3_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001355 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001356 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001357 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001358 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1359 .enable_bit = OMAP24XX_EN_UART3_SHIFT,
1360 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001361};
1362
1363static struct clk uart3_fck = {
1364 .name = "uart3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001365 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001366 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001367 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001368 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1369 .enable_bit = OMAP24XX_EN_UART3_SHIFT,
1370 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001371};
1372
1373static struct clk gpios_ick = {
1374 .name = "gpios_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001375 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001376 .parent = &wu_l4_ick,
1377 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001378 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1379 .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
1380 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001381};
1382
1383static struct clk gpios_fck = {
1384 .name = "gpios_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001385 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001386 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001387 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001388 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
1389 .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
1390 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001391};
1392
1393static struct clk mpu_wdt_ick = {
1394 .name = "mpu_wdt_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001395 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001396 .parent = &wu_l4_ick,
1397 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001398 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1399 .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
1400 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001401};
1402
1403static struct clk mpu_wdt_fck = {
1404 .name = "mpu_wdt_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001405 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001406 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001407 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001408 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
1409 .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
1410 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001411};
1412
1413static struct clk sync_32k_ick = {
1414 .name = "sync_32k_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001415 .ops = &clkops_omap2_iclk_dflt_wait,
Russell King8ad8ff62009-01-19 15:27:29 +00001416 .flags = ENABLE_ON_INIT,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001417 .parent = &wu_l4_ick,
1418 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001419 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1420 .enable_bit = OMAP24XX_EN_32KSYNC_SHIFT,
1421 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001422};
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001423
Tony Lindgren046d6b22005-11-10 14:26:52 +00001424static struct clk wdt1_ick = {
1425 .name = "wdt1_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001426 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001427 .parent = &wu_l4_ick,
1428 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001429 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1430 .enable_bit = OMAP24XX_EN_WDT1_SHIFT,
1431 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001432};
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001433
Tony Lindgren046d6b22005-11-10 14:26:52 +00001434static struct clk omapctrl_ick = {
1435 .name = "omapctrl_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001436 .ops = &clkops_omap2_iclk_dflt_wait,
Russell King8ad8ff62009-01-19 15:27:29 +00001437 .flags = ENABLE_ON_INIT,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001438 .parent = &wu_l4_ick,
1439 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001440 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1441 .enable_bit = OMAP24XX_EN_OMAPCTRL_SHIFT,
1442 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001443};
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001444
Tony Lindgren046d6b22005-11-10 14:26:52 +00001445static struct clk icr_ick = {
1446 .name = "icr_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001447 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001448 .parent = &wu_l4_ick,
1449 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001450 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1451 .enable_bit = OMAP2430_EN_ICR_SHIFT,
1452 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001453};
1454
1455static struct clk cam_ick = {
1456 .name = "cam_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001457 .ops = &clkops_omap2_iclk_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001458 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001459 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001460 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1461 .enable_bit = OMAP24XX_EN_CAM_SHIFT,
1462 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001463};
1464
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001465/*
1466 * cam_fck controls both CAM_MCLK and CAM_FCLK. It should probably be
1467 * split into two separate clocks, since the parent clocks are different
1468 * and the clockdomains are also different.
1469 */
Tony Lindgren046d6b22005-11-10 14:26:52 +00001470static struct clk cam_fck = {
1471 .name = "cam_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00001472 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001473 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001474 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001475 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1476 .enable_bit = OMAP24XX_EN_CAM_SHIFT,
1477 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001478};
1479
1480static struct clk mailboxes_ick = {
1481 .name = "mailboxes_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001482 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001483 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001484 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001485 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1486 .enable_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
1487 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001488};
1489
1490static struct clk wdt4_ick = {
1491 .name = "wdt4_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001492 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001493 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001494 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001495 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1496 .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
1497 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001498};
1499
1500static struct clk wdt4_fck = {
1501 .name = "wdt4_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001502 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001503 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001504 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001505 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1506 .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
1507 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001508};
1509
Tony Lindgren046d6b22005-11-10 14:26:52 +00001510static struct clk mspro_ick = {
1511 .name = "mspro_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001512 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001513 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001514 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001515 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1516 .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
1517 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001518};
1519
1520static struct clk mspro_fck = {
1521 .name = "mspro_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001522 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001523 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001524 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001525 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1526 .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
1527 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001528};
1529
Tony Lindgren046d6b22005-11-10 14:26:52 +00001530static struct clk fac_ick = {
1531 .name = "fac_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001532 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001533 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001534 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001535 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1536 .enable_bit = OMAP24XX_EN_FAC_SHIFT,
1537 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001538};
1539
1540static struct clk fac_fck = {
1541 .name = "fac_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001542 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001543 .parent = &func_12m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001544 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001545 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1546 .enable_bit = OMAP24XX_EN_FAC_SHIFT,
1547 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001548};
1549
Tony Lindgren046d6b22005-11-10 14:26:52 +00001550static struct clk hdq_ick = {
1551 .name = "hdq_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001552 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001553 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001554 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001555 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1556 .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
1557 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001558};
1559
1560static struct clk hdq_fck = {
1561 .name = "hdq_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001562 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001563 .parent = &func_12m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001564 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001565 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1566 .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
1567 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001568};
1569
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001570/*
1571 * XXX This is marked as a 2420-only define, but it claims to be present
1572 * on 2430 also. Double-check.
1573 */
Tony Lindgren046d6b22005-11-10 14:26:52 +00001574static struct clk i2c2_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001575 .name = "i2c2_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001576 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001577 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001578 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001579 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1580 .enable_bit = OMAP2420_EN_I2C2_SHIFT,
1581 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001582};
1583
Tony Lindgren046d6b22005-11-10 14:26:52 +00001584static struct clk i2chs2_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001585 .name = "i2chs2_fck",
Paul Walmsley3dc21972009-07-24 19:44:04 -06001586 .ops = &clkops_omap2430_i2chs_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001587 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001588 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001589 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1590 .enable_bit = OMAP2430_EN_I2CHS2_SHIFT,
1591 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001592};
1593
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001594/*
1595 * XXX This is marked as a 2420-only define, but it claims to be present
1596 * on 2430 also. Double-check.
1597 */
Tony Lindgren046d6b22005-11-10 14:26:52 +00001598static struct clk i2c1_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001599 .name = "i2c1_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001600 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001601 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001602 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001603 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1604 .enable_bit = OMAP2420_EN_I2C1_SHIFT,
1605 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001606};
1607
Tony Lindgren046d6b22005-11-10 14:26:52 +00001608static struct clk i2chs1_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001609 .name = "i2chs1_fck",
Paul Walmsley3dc21972009-07-24 19:44:04 -06001610 .ops = &clkops_omap2430_i2chs_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001611 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001612 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001613 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1614 .enable_bit = OMAP2430_EN_I2CHS1_SHIFT,
1615 .recalc = &followparent_recalc,
1616};
1617
Paul Walmsleya1d55622011-02-25 15:39:30 -07001618/*
1619 * The enable_reg/enable_bit in this clock is only used for CM_AUTOIDLE
1620 * accesses derived from this data.
1621 */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001622static struct clk gpmc_fck = {
1623 .name = "gpmc_fck",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001624 .ops = &clkops_omap2_iclk_idle_only,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001625 .parent = &core_l3_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00001626 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001627 .clkdm_name = "core_l3_clkdm",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001628 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
1629 .enable_bit = OMAP24XX_AUTO_GPMC_SHIFT,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001630 .recalc = &followparent_recalc,
1631};
1632
1633static struct clk sdma_fck = {
1634 .name = "sdma_fck",
Russell King897dcde2008-11-04 16:35:03 +00001635 .ops = &clkops_null, /* RMK: missing? */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001636 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001637 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001638 .recalc = &followparent_recalc,
1639};
1640
Paul Walmsleya1d55622011-02-25 15:39:30 -07001641/*
1642 * The enable_reg/enable_bit in this clock is only used for CM_AUTOIDLE
1643 * accesses derived from this data.
1644 */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001645static struct clk sdma_ick = {
1646 .name = "sdma_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001647 .ops = &clkops_omap2_iclk_idle_only,
Paul Walmsleya1fed572011-02-25 15:51:02 -07001648 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001649 .clkdm_name = "core_l3_clkdm",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001650 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
1651 .enable_bit = OMAP24XX_AUTO_SDMA_SHIFT,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001652 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001653};
1654
Tony Lindgren046d6b22005-11-10 14:26:52 +00001655static struct clk sdrc_ick = {
1656 .name = "sdrc_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001657 .ops = &clkops_omap2_iclk_idle_only,
Paul Walmsleya1fed572011-02-25 15:51:02 -07001658 .parent = &core_l3_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00001659 .flags = ENABLE_ON_INIT,
Paul Walmsleya1fed572011-02-25 15:51:02 -07001660 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001661 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
1662 .enable_bit = OMAP2430_EN_SDRC_SHIFT,
1663 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001664};
1665
1666static struct clk des_ick = {
1667 .name = "des_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001668 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001669 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001670 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001671 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1672 .enable_bit = OMAP24XX_EN_DES_SHIFT,
1673 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001674};
1675
1676static struct clk sha_ick = {
1677 .name = "sha_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001678 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001679 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001680 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001681 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1682 .enable_bit = OMAP24XX_EN_SHA_SHIFT,
1683 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001684};
1685
1686static struct clk rng_ick = {
1687 .name = "rng_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001688 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001689 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001690 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001691 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1692 .enable_bit = OMAP24XX_EN_RNG_SHIFT,
1693 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001694};
1695
1696static struct clk aes_ick = {
1697 .name = "aes_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001698 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001699 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001700 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001701 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1702 .enable_bit = OMAP24XX_EN_AES_SHIFT,
1703 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001704};
1705
1706static struct clk pka_ick = {
1707 .name = "pka_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001708 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001709 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001710 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001711 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1712 .enable_bit = OMAP24XX_EN_PKA_SHIFT,
1713 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001714};
1715
1716static struct clk usb_fck = {
1717 .name = "usb_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001718 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001719 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001720 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001721 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1722 .enable_bit = OMAP24XX_EN_USB_SHIFT,
1723 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001724};
1725
1726static struct clk usbhs_ick = {
1727 .name = "usbhs_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001728 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgrenfde0fd42006-01-17 15:31:18 -08001729 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001730 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001731 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1732 .enable_bit = OMAP2430_EN_USBHS_SHIFT,
1733 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001734};
1735
1736static struct clk mmchs1_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001737 .name = "mmchs1_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001738 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001739 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001740 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001741 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1742 .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
1743 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001744};
1745
1746static struct clk mmchs1_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001747 .name = "mmchs1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001748 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001749 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001750 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001751 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1752 .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
1753 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001754};
1755
1756static struct clk mmchs2_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001757 .name = "mmchs2_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001758 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001759 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001760 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001761 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1762 .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
1763 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001764};
1765
1766static struct clk mmchs2_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001767 .name = "mmchs2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001768 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001769 .parent = &func_96m_ck,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001770 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1771 .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
1772 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001773};
1774
1775static struct clk gpio5_ick = {
1776 .name = "gpio5_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001777 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001778 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001779 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001780 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1781 .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
1782 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001783};
1784
1785static struct clk gpio5_fck = {
1786 .name = "gpio5_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001787 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001788 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001789 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001790 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1791 .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
1792 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001793};
1794
1795static struct clk mdm_intc_ick = {
1796 .name = "mdm_intc_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001797 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001798 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001799 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001800 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1801 .enable_bit = OMAP2430_EN_MDM_INTC_SHIFT,
1802 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001803};
1804
1805static struct clk mmchsdb1_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001806 .name = "mmchsdb1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001807 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001808 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001809 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001810 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1811 .enable_bit = OMAP2430_EN_MMCHSDB1_SHIFT,
1812 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001813};
1814
1815static struct clk mmchsdb2_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001816 .name = "mmchsdb2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001817 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001818 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001819 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001820 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1821 .enable_bit = OMAP2430_EN_MMCHSDB2_SHIFT,
1822 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001823};
Paul Walmsleye32744b2008-03-18 15:47:55 +02001824
Tony Lindgren046d6b22005-11-10 14:26:52 +00001825/*
1826 * This clock is a composite clock which does entire set changes then
1827 * forces a rebalance. It keys on the MPU speed, but it really could
1828 * be any key speed part of a set in the rate table.
1829 *
1830 * to really change a set, you need memory table sets which get changed
1831 * in sram, pre-notifiers & post notifiers, changing the top set, without
1832 * having low level display recalc's won't work... this is why dpm notifiers
1833 * work, isr's off, walk a list of clocks already _off_ and not messing with
1834 * the bus.
1835 *
1836 * This clock should have no parent. It embodies the entire upper level
1837 * active set. A parent will mess up some of the init also.
1838 */
1839static struct clk virt_prcm_set = {
1840 .name = "virt_prcm_set",
Russell King897dcde2008-11-04 16:35:03 +00001841 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001842 .parent = &mpu_ck, /* Indexed by mpu speed, no parent */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001843 .recalc = &omap2_table_mpu_recalc, /* sets are keyed on mpu rate */
Tony Lindgren046d6b22005-11-10 14:26:52 +00001844 .set_rate = &omap2_select_table_rate,
1845 .round_rate = &omap2_round_to_table_rate,
1846};
Paul Walmsleye32744b2008-03-18 15:47:55 +02001847
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001848
1849/*
1850 * clkdev integration
1851 */
1852
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001853static struct omap_clk omap2430_clks[] = {
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001854 /* external root sources */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001855 CLK(NULL, "func_32k_ck", &func_32k_ck, CK_243X),
1856 CLK(NULL, "secure_32k_ck", &secure_32k_ck, CK_243X),
1857 CLK(NULL, "osc_ck", &osc_ck, CK_243X),
1858 CLK(NULL, "sys_ck", &sys_ck, CK_243X),
1859 CLK(NULL, "alt_ck", &alt_ck, CK_243X),
Paul Walmsleyb115b742010-10-08 11:40:18 -06001860 CLK("omap-mcbsp.1", "pad_fck", &mcbsp_clks, CK_243X),
1861 CLK("omap-mcbsp.2", "pad_fck", &mcbsp_clks, CK_243X),
1862 CLK("omap-mcbsp.3", "pad_fck", &mcbsp_clks, CK_243X),
1863 CLK("omap-mcbsp.4", "pad_fck", &mcbsp_clks, CK_243X),
1864 CLK("omap-mcbsp.5", "pad_fck", &mcbsp_clks, CK_243X),
1865 CLK(NULL, "mcbsp_clks", &mcbsp_clks, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001866 /* internal analog sources */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001867 CLK(NULL, "dpll_ck", &dpll_ck, CK_243X),
1868 CLK(NULL, "apll96_ck", &apll96_ck, CK_243X),
1869 CLK(NULL, "apll54_ck", &apll54_ck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001870 /* internal prcm root sources */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001871 CLK(NULL, "func_54m_ck", &func_54m_ck, CK_243X),
1872 CLK(NULL, "core_ck", &core_ck, CK_243X),
Paul Walmsleyb115b742010-10-08 11:40:18 -06001873 CLK("omap-mcbsp.1", "prcm_fck", &func_96m_ck, CK_243X),
1874 CLK("omap-mcbsp.2", "prcm_fck", &func_96m_ck, CK_243X),
1875 CLK("omap-mcbsp.3", "prcm_fck", &func_96m_ck, CK_243X),
1876 CLK("omap-mcbsp.4", "prcm_fck", &func_96m_ck, CK_243X),
1877 CLK("omap-mcbsp.5", "prcm_fck", &func_96m_ck, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001878 CLK(NULL, "func_96m_ck", &func_96m_ck, CK_243X),
1879 CLK(NULL, "func_48m_ck", &func_48m_ck, CK_243X),
1880 CLK(NULL, "func_12m_ck", &func_12m_ck, CK_243X),
1881 CLK(NULL, "ck_wdt1_osc", &wdt1_osc_ck, CK_243X),
1882 CLK(NULL, "sys_clkout_src", &sys_clkout_src, CK_243X),
1883 CLK(NULL, "sys_clkout", &sys_clkout, CK_243X),
1884 CLK(NULL, "emul_ck", &emul_ck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001885 /* mpu domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001886 CLK(NULL, "mpu_ck", &mpu_ck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001887 /* dsp domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001888 CLK(NULL, "dsp_fck", &dsp_fck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001889 CLK(NULL, "iva2_1_ick", &iva2_1_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001890 /* GFX domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001891 CLK(NULL, "gfx_3d_fck", &gfx_3d_fck, CK_243X),
1892 CLK(NULL, "gfx_2d_fck", &gfx_2d_fck, CK_243X),
1893 CLK(NULL, "gfx_ick", &gfx_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001894 /* Modem domain clocks */
1895 CLK(NULL, "mdm_ick", &mdm_ick, CK_243X),
1896 CLK(NULL, "mdm_osc_ck", &mdm_osc_ck, CK_243X),
1897 /* DSS domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001898 CLK("omapdss", "ick", &dss_ick, CK_243X),
1899 CLK("omapdss", "dss1_fck", &dss1_fck, CK_243X),
1900 CLK("omapdss", "dss2_fck", &dss2_fck, CK_243X),
1901 CLK("omapdss", "tv_fck", &dss_54m_fck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001902 /* L3 domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001903 CLK(NULL, "core_l3_ck", &core_l3_ck, CK_243X),
1904 CLK(NULL, "ssi_fck", &ssi_ssr_sst_fck, CK_243X),
1905 CLK(NULL, "usb_l4_ick", &usb_l4_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001906 /* L4 domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001907 CLK(NULL, "l4_ck", &l4_ck, CK_243X),
1908 CLK(NULL, "ssi_l4_ick", &ssi_l4_ick, CK_243X),
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001909 CLK(NULL, "wu_l4_ick", &wu_l4_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001910 /* virtual meta-group clock */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001911 CLK(NULL, "virt_prcm_set", &virt_prcm_set, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001912 /* general l4 interface ck, multi-parent functional clk */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001913 CLK(NULL, "gpt1_ick", &gpt1_ick, CK_243X),
1914 CLK(NULL, "gpt1_fck", &gpt1_fck, CK_243X),
1915 CLK(NULL, "gpt2_ick", &gpt2_ick, CK_243X),
1916 CLK(NULL, "gpt2_fck", &gpt2_fck, CK_243X),
1917 CLK(NULL, "gpt3_ick", &gpt3_ick, CK_243X),
1918 CLK(NULL, "gpt3_fck", &gpt3_fck, CK_243X),
1919 CLK(NULL, "gpt4_ick", &gpt4_ick, CK_243X),
1920 CLK(NULL, "gpt4_fck", &gpt4_fck, CK_243X),
1921 CLK(NULL, "gpt5_ick", &gpt5_ick, CK_243X),
1922 CLK(NULL, "gpt5_fck", &gpt5_fck, CK_243X),
1923 CLK(NULL, "gpt6_ick", &gpt6_ick, CK_243X),
1924 CLK(NULL, "gpt6_fck", &gpt6_fck, CK_243X),
1925 CLK(NULL, "gpt7_ick", &gpt7_ick, CK_243X),
1926 CLK(NULL, "gpt7_fck", &gpt7_fck, CK_243X),
1927 CLK(NULL, "gpt8_ick", &gpt8_ick, CK_243X),
1928 CLK(NULL, "gpt8_fck", &gpt8_fck, CK_243X),
1929 CLK(NULL, "gpt9_ick", &gpt9_ick, CK_243X),
1930 CLK(NULL, "gpt9_fck", &gpt9_fck, CK_243X),
1931 CLK(NULL, "gpt10_ick", &gpt10_ick, CK_243X),
1932 CLK(NULL, "gpt10_fck", &gpt10_fck, CK_243X),
1933 CLK(NULL, "gpt11_ick", &gpt11_ick, CK_243X),
1934 CLK(NULL, "gpt11_fck", &gpt11_fck, CK_243X),
1935 CLK(NULL, "gpt12_ick", &gpt12_ick, CK_243X),
1936 CLK(NULL, "gpt12_fck", &gpt12_fck, CK_243X),
1937 CLK("omap-mcbsp.1", "ick", &mcbsp1_ick, CK_243X),
1938 CLK("omap-mcbsp.1", "fck", &mcbsp1_fck, CK_243X),
1939 CLK("omap-mcbsp.2", "ick", &mcbsp2_ick, CK_243X),
1940 CLK("omap-mcbsp.2", "fck", &mcbsp2_fck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001941 CLK("omap-mcbsp.3", "ick", &mcbsp3_ick, CK_243X),
1942 CLK("omap-mcbsp.3", "fck", &mcbsp3_fck, CK_243X),
1943 CLK("omap-mcbsp.4", "ick", &mcbsp4_ick, CK_243X),
1944 CLK("omap-mcbsp.4", "fck", &mcbsp4_fck, CK_243X),
1945 CLK("omap-mcbsp.5", "ick", &mcbsp5_ick, CK_243X),
1946 CLK("omap-mcbsp.5", "fck", &mcbsp5_fck, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001947 CLK("omap2_mcspi.1", "ick", &mcspi1_ick, CK_243X),
1948 CLK("omap2_mcspi.1", "fck", &mcspi1_fck, CK_243X),
1949 CLK("omap2_mcspi.2", "ick", &mcspi2_ick, CK_243X),
1950 CLK("omap2_mcspi.2", "fck", &mcspi2_fck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001951 CLK("omap2_mcspi.3", "ick", &mcspi3_ick, CK_243X),
1952 CLK("omap2_mcspi.3", "fck", &mcspi3_fck, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001953 CLK(NULL, "uart1_ick", &uart1_ick, CK_243X),
1954 CLK(NULL, "uart1_fck", &uart1_fck, CK_243X),
1955 CLK(NULL, "uart2_ick", &uart2_ick, CK_243X),
1956 CLK(NULL, "uart2_fck", &uart2_fck, CK_243X),
1957 CLK(NULL, "uart3_ick", &uart3_ick, CK_243X),
1958 CLK(NULL, "uart3_fck", &uart3_fck, CK_243X),
1959 CLK(NULL, "gpios_ick", &gpios_ick, CK_243X),
1960 CLK(NULL, "gpios_fck", &gpios_fck, CK_243X),
1961 CLK("omap_wdt", "ick", &mpu_wdt_ick, CK_243X),
1962 CLK("omap_wdt", "fck", &mpu_wdt_fck, CK_243X),
1963 CLK(NULL, "sync_32k_ick", &sync_32k_ick, CK_243X),
1964 CLK(NULL, "wdt1_ick", &wdt1_ick, CK_243X),
1965 CLK(NULL, "omapctrl_ick", &omapctrl_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001966 CLK(NULL, "icr_ick", &icr_ick, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001967 CLK("omap24xxcam", "fck", &cam_fck, CK_243X),
1968 CLK("omap24xxcam", "ick", &cam_ick, CK_243X),
1969 CLK(NULL, "mailboxes_ick", &mailboxes_ick, CK_243X),
1970 CLK(NULL, "wdt4_ick", &wdt4_ick, CK_243X),
1971 CLK(NULL, "wdt4_fck", &wdt4_fck, CK_243X),
1972 CLK(NULL, "mspro_ick", &mspro_ick, CK_243X),
1973 CLK(NULL, "mspro_fck", &mspro_fck, CK_243X),
1974 CLK(NULL, "fac_ick", &fac_ick, CK_243X),
1975 CLK(NULL, "fac_fck", &fac_fck, CK_243X),
1976 CLK("omap_hdq.0", "ick", &hdq_ick, CK_243X),
1977 CLK("omap_hdq.1", "fck", &hdq_fck, CK_243X),
Benoit Coussonf7bb0d92010-12-09 14:24:16 +00001978 CLK("omap_i2c.1", "ick", &i2c1_ick, CK_243X),
1979 CLK("omap_i2c.1", "fck", &i2chs1_fck, CK_243X),
1980 CLK("omap_i2c.2", "ick", &i2c2_ick, CK_243X),
1981 CLK("omap_i2c.2", "fck", &i2chs2_fck, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001982 CLK(NULL, "gpmc_fck", &gpmc_fck, CK_243X),
1983 CLK(NULL, "sdma_fck", &sdma_fck, CK_243X),
1984 CLK(NULL, "sdma_ick", &sdma_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001985 CLK(NULL, "sdrc_ick", &sdrc_ick, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001986 CLK(NULL, "des_ick", &des_ick, CK_243X),
Dmitry Kasatkinee5500c2010-05-03 11:10:03 +08001987 CLK("omap-sham", "ick", &sha_ick, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001988 CLK("omap_rng", "ick", &rng_ick, CK_243X),
Dmitry Kasatkin82a0c142010-08-20 13:44:46 +00001989 CLK("omap-aes", "ick", &aes_ick, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001990 CLK(NULL, "pka_ick", &pka_ick, CK_243X),
1991 CLK(NULL, "usb_fck", &usb_fck, CK_243X),
Felipe Balbi03491762010-12-02 09:57:08 +02001992 CLK("musb-omap2430", "ick", &usbhs_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001993 CLK("mmci-omap-hs.0", "ick", &mmchs1_ick, CK_243X),
1994 CLK("mmci-omap-hs.0", "fck", &mmchs1_fck, CK_243X),
1995 CLK("mmci-omap-hs.1", "ick", &mmchs2_ick, CK_243X),
1996 CLK("mmci-omap-hs.1", "fck", &mmchs2_fck, CK_243X),
1997 CLK(NULL, "gpio5_ick", &gpio5_ick, CK_243X),
1998 CLK(NULL, "gpio5_fck", &gpio5_fck, CK_243X),
1999 CLK(NULL, "mdm_intc_ick", &mdm_intc_ick, CK_243X),
2000 CLK("mmci-omap-hs.0", "mmchsdb_fck", &mmchsdb1_fck, CK_243X),
2001 CLK("mmci-omap-hs.1", "mmchsdb_fck", &mmchsdb2_fck, CK_243X),
2002};
2003
2004/*
2005 * init code
2006 */
2007
Paul Walmsley81b34fb2010-02-22 22:09:22 -07002008int __init omap2430_clk_init(void)
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002009{
2010 const struct prcm_config *prcm;
2011 struct omap_clk *c;
2012 u32 clkrate;
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002013
Paul Walmsley81b34fb2010-02-22 22:09:22 -07002014 prcm_clksrc_ctrl = OMAP2430_PRCM_CLKSRC_CTRL;
2015 cm_idlest_pll = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST);
2016 cpu_mask = RATE_IN_243X;
2017 rate_table = omap2430_rate_table;
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002018
2019 clk_init(&omap2_clk_functions);
2020
Paul Walmsley81b34fb2010-02-22 22:09:22 -07002021 for (c = omap2430_clks; c < omap2430_clks + ARRAY_SIZE(omap2430_clks);
2022 c++)
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002023 clk_preinit(c->lk.clk);
2024
2025 osc_ck.rate = omap2_osc_clk_recalc(&osc_ck);
2026 propagate_rate(&osc_ck);
Paul Walmsley44da0a52010-01-26 20:13:08 -07002027 sys_ck.rate = omap2xxx_sys_clk_recalc(&sys_ck);
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002028 propagate_rate(&sys_ck);
2029
Paul Walmsley81b34fb2010-02-22 22:09:22 -07002030 for (c = omap2430_clks; c < omap2430_clks + ARRAY_SIZE(omap2430_clks);
2031 c++) {
2032 clkdev_add(&c->lk);
2033 clk_register(c->lk.clk);
2034 omap2_init_clk_clkdm(c->lk.clk);
2035 }
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002036
Paul Walmsleyc6461f52011-02-25 15:49:53 -07002037 /* Disable autoidle on all clocks; let the PM code enable it later */
2038 omap_clk_disable_autoidle_all();
2039
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002040 /* Check the MPU rate set by bootloader */
2041 clkrate = omap2xxx_clk_get_core_rate(&dpll_ck);
2042 for (prcm = rate_table; prcm->mpu_speed; prcm++) {
2043 if (!(prcm->flags & cpu_mask))
2044 continue;
2045 if (prcm->xtal_speed != sys_ck.rate)
2046 continue;
2047 if (prcm->dpll_speed <= clkrate)
2048 break;
2049 }
2050 curr_prcm_set = prcm;
2051
2052 recalculate_root_clocks();
2053
Paul Walmsley81b34fb2010-02-22 22:09:22 -07002054 pr_info("Clocking rate (Crystal/DPLL/MPU): %ld.%01ld/%ld/%ld MHz\n",
2055 (sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10,
2056 (dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ;
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002057
2058 /*
2059 * Only enable those clocks we will need, let the drivers
2060 * enable other clocks as necessary
2061 */
2062 clk_enable_init_clocks();
2063
2064 /* Avoid sleeping sleeping during omap2_clk_prepare_for_reboot() */
2065 vclk = clk_get(NULL, "virt_prcm_set");
2066 sclk = clk_get(NULL, "sys_ck");
2067 dclk = clk_get(NULL, "dpll_ck");
2068
2069 return 0;
2070}
Paul Walmsley6b8858a2008-03-18 10:35:15 +02002071