blob: cfe4654838f445423455979bca494d0e8fd1394a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * I/O SAPIC support.
3 *
4 * Copyright (C) 1999 Intel Corp.
5 * Copyright (C) 1999 Asit Mallick <asit.k.mallick@intel.com>
6 * Copyright (C) 2000-2002 J.I. Lee <jung-ik.lee@intel.com>
7 * Copyright (C) 1999-2000, 2002-2003 Hewlett-Packard Co.
8 * David Mosberger-Tang <davidm@hpl.hp.com>
9 * Copyright (C) 1999 VA Linux Systems
10 * Copyright (C) 1999,2000 Walt Drummond <drummond@valinux.com>
11 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090012 * 00/04/19 D. Mosberger Rewritten to mirror more closely the x86 I/O
13 * APIC code. In particular, we now have separate
14 * handlers for edge and level triggered
15 * interrupts.
16 * 00/10/27 Asit Mallick, Goutham Rao <goutham.rao@intel.com> IRQ vector
17 * allocation PCI to vector mapping, shared PCI
18 * interrupts.
19 * 00/10/27 D. Mosberger Document things a bit more to make them more
20 * understandable. Clean up much of the old
21 * IOSAPIC cruft.
22 * 01/07/27 J.I. Lee PCI irq routing, Platform/Legacy interrupts
23 * and fixes for ACPI S5(SoftOff) support.
Linus Torvalds1da177e2005-04-16 15:20:36 -070024 * 02/01/23 J.I. Lee iosapic pgm fixes for PCI irq routing from _PRT
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090025 * 02/01/07 E. Focht <efocht@ess.nec.de> Redirectable interrupt
26 * vectors in iosapic_set_affinity(),
27 * initializations for /proc/irq/#/smp_affinity
Linus Torvalds1da177e2005-04-16 15:20:36 -070028 * 02/04/02 P. Diefenbaugh Cleaned up ACPI PCI IRQ routing.
29 * 02/04/18 J.I. Lee bug fix in iosapic_init_pci_irq
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090030 * 02/04/30 J.I. Lee bug fix in find_iosapic to fix ACPI PCI IRQ to
31 * IOSAPIC mapping error
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 * 02/07/29 T. Kochi Allocate interrupt vectors dynamically
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090033 * 02/08/04 T. Kochi Cleaned up terminology (irq, global system
34 * interrupt, vector, etc.)
35 * 02/09/20 D. Mosberger Simplified by taking advantage of ACPI's
36 * pci_irq code.
Linus Torvalds1da177e2005-04-16 15:20:36 -070037 * 03/02/19 B. Helgaas Make pcat_compat system-wide, not per-IOSAPIC.
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090038 * Remove iosapic_address & gsi_base from
39 * external interfaces. Rationalize
40 * __init/__devinit attributes.
Linus Torvalds1da177e2005-04-16 15:20:36 -070041 * 04/12/04 Ashok Raj <ashok.raj@intel.com> Intel Corporation 2004
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090042 * Updated to work with irq migration necessary
43 * for CPU Hotplug
Linus Torvalds1da177e2005-04-16 15:20:36 -070044 */
45/*
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090046 * Here is what the interrupt logic between a PCI device and the kernel looks
47 * like:
Linus Torvalds1da177e2005-04-16 15:20:36 -070048 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090049 * (1) A PCI device raises one of the four interrupt pins (INTA, INTB, INTC,
50 * INTD). The device is uniquely identified by its bus-, and slot-number
51 * (the function number does not matter here because all functions share
52 * the same interrupt lines).
Linus Torvalds1da177e2005-04-16 15:20:36 -070053 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090054 * (2) The motherboard routes the interrupt line to a pin on a IOSAPIC
55 * controller. Multiple interrupt lines may have to share the same
56 * IOSAPIC pin (if they're level triggered and use the same polarity).
57 * Each interrupt line has a unique Global System Interrupt (GSI) number
58 * which can be calculated as the sum of the controller's base GSI number
59 * and the IOSAPIC pin number to which the line connects.
Linus Torvalds1da177e2005-04-16 15:20:36 -070060 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090061 * (3) The IOSAPIC uses an internal routing table entries (RTEs) to map the
62 * IOSAPIC pin into the IA-64 interrupt vector. This interrupt vector is then
63 * sent to the CPU.
Linus Torvalds1da177e2005-04-16 15:20:36 -070064 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090065 * (4) The kernel recognizes an interrupt as an IRQ. The IRQ interface is
66 * used as architecture-independent interrupt handling mechanism in Linux.
67 * As an IRQ is a number, we have to have
68 * IA-64 interrupt vector number <-> IRQ number mapping. On smaller
69 * systems, we use one-to-one mapping between IA-64 vector and IRQ. A
70 * platform can implement platform_irq_to_vector(irq) and
Linus Torvalds1da177e2005-04-16 15:20:36 -070071 * platform_local_vector_to_irq(vector) APIs to differentiate the mapping.
72 * Please see also include/asm-ia64/hw_irq.h for those APIs.
73 *
74 * To sum up, there are three levels of mappings involved:
75 *
76 * PCI pin -> global system interrupt (GSI) -> IA-64 vector <-> IRQ
77 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090078 * Note: The term "IRQ" is loosely used everywhere in Linux kernel to
79 * describeinterrupts. Now we use "IRQ" only for Linux IRQ's. ISA IRQ
80 * (isa_irq) is the only exception in this source code.
Linus Torvalds1da177e2005-04-16 15:20:36 -070081 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
83#include <linux/acpi.h>
84#include <linux/init.h>
85#include <linux/irq.h>
86#include <linux/kernel.h>
87#include <linux/list.h>
88#include <linux/pci.h>
89#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070090#include <linux/string.h>
Kenji Kaneshige24eeb562005-04-25 13:26:23 -070091#include <linux/bootmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
93#include <asm/delay.h>
94#include <asm/hw_irq.h>
95#include <asm/io.h>
96#include <asm/iosapic.h>
97#include <asm/machvec.h>
98#include <asm/processor.h>
99#include <asm/ptrace.h>
100#include <asm/system.h>
101
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102#undef DEBUG_INTERRUPT_ROUTING
103
104#ifdef DEBUG_INTERRUPT_ROUTING
105#define DBG(fmt...) printk(fmt)
106#else
107#define DBG(fmt...)
108#endif
109
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900110#define NR_PREALLOCATE_RTE_ENTRIES \
111 (PAGE_SIZE / sizeof(struct iosapic_rte_info))
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700112#define RTE_PREALLOCATED (1)
113
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114static DEFINE_SPINLOCK(iosapic_lock);
115
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900116/*
117 * These tables map IA-64 vectors to the IOSAPIC pin that generates this
118 * vector.
119 */
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900120
121#define NO_REF_RTE 0
122
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900123static struct iosapic {
124 char __iomem *addr; /* base address of IOSAPIC */
125 unsigned int gsi_base; /* GSI base */
126 unsigned short num_rte; /* # of RTEs on this IOSAPIC */
127 int rtes_inuse; /* # of RTEs in use on this IOSAPIC */
128#ifdef CONFIG_NUMA
129 unsigned short node; /* numa node association via pxm */
130#endif
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900131 spinlock_t lock; /* lock for indirect reg access */
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900132} iosapic_lists[NR_IOSAPICS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700134struct iosapic_rte_info {
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900135 struct list_head rte_list; /* RTEs sharing the same vector */
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700136 char rte_index; /* IOSAPIC RTE index */
137 int refcnt; /* reference counter */
138 unsigned int flags; /* flags */
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900139 struct iosapic *iosapic;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700140} ____cacheline_aligned;
141
142static struct iosapic_intr_info {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900143 struct list_head rtes; /* RTEs using this vector (empty =>
144 * not an IOSAPIC interrupt) */
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900145 int count; /* # of registered RTEs */
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900146 u32 low32; /* current value of low word of
147 * Redirection table entry */
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700148 unsigned int dest; /* destination CPU physical ID */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149 unsigned char dmode : 3; /* delivery mode (see iosapic.h) */
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900150 unsigned char polarity: 1; /* interrupt polarity
151 * (see iosapic.h) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152 unsigned char trigger : 1; /* trigger mode (see iosapic.h) */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900153} iosapic_intr_info[NR_IRQS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -0700155static unsigned char pcat_compat __devinitdata; /* 8259 compatibility flag */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700157static int iosapic_kmalloc_ok;
158static LIST_HEAD(free_rte_list);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900160static inline void
161iosapic_write(struct iosapic *iosapic, unsigned int reg, u32 val)
162{
163 unsigned long flags;
164
165 spin_lock_irqsave(&iosapic->lock, flags);
166 __iosapic_write(iosapic->addr, reg, val);
167 spin_unlock_irqrestore(&iosapic->lock, flags);
168}
169
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170/*
171 * Find an IOSAPIC associated with a GSI
172 */
173static inline int
174find_iosapic (unsigned int gsi)
175{
176 int i;
177
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -0700178 for (i = 0; i < NR_IOSAPICS; i++) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900179 if ((unsigned) (gsi - iosapic_lists[i].gsi_base) <
180 iosapic_lists[i].num_rte)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 return i;
182 }
183
184 return -1;
185}
186
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900187static inline int __gsi_to_irq(unsigned int gsi)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900189 int irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 struct iosapic_intr_info *info;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700191 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900193 for (irq = 0; irq < NR_IRQS; irq++) {
194 info = &iosapic_intr_info[irq];
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700195 list_for_each_entry(rte, &info->rtes, rte_list)
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900196 if (rte->iosapic->gsi_base + rte->rte_index == gsi)
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900197 return irq;
198 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199 return -1;
200}
201
202/*
203 * Translate GSI number to the corresponding IA-64 interrupt vector. If no
204 * entry exists, return -1.
205 */
206inline int
207gsi_to_vector (unsigned int gsi)
208{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900209 int irq = __gsi_to_irq(gsi);
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900210 if (check_irq_used(irq) < 0)
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900211 return -1;
212 return irq_to_vector(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213}
214
215int
216gsi_to_irq (unsigned int gsi)
217{
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700218 unsigned long flags;
219 int irq;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700220
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900221 spin_lock_irqsave(&iosapic_lock, flags);
222 irq = __gsi_to_irq(gsi);
223 spin_unlock_irqrestore(&iosapic_lock, flags);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700224 return irq;
225}
226
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900227static struct iosapic_rte_info *find_rte(unsigned int irq, unsigned int gsi)
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700228{
229 struct iosapic_rte_info *rte;
230
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900231 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list)
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900232 if (rte->iosapic->gsi_base + rte->rte_index == gsi)
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700233 return rte;
234 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235}
236
237static void
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900238set_rte (unsigned int gsi, unsigned int irq, unsigned int dest, int mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239{
240 unsigned long pol, trigger, dmode;
241 u32 low32, high32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 int rte_index;
243 char redir;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700244 struct iosapic_rte_info *rte;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900245 ia64_vector vector = irq_to_vector(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246
247 DBG(KERN_DEBUG"IOSAPIC: routing vector %d to 0x%x\n", vector, dest);
248
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900249 rte = find_rte(irq, gsi);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700250 if (!rte)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251 return; /* not an IOSAPIC interrupt */
252
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700253 rte_index = rte->rte_index;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900254 pol = iosapic_intr_info[irq].polarity;
255 trigger = iosapic_intr_info[irq].trigger;
256 dmode = iosapic_intr_info[irq].dmode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257
258 redir = (dmode == IOSAPIC_LOWEST_PRIORITY) ? 1 : 0;
259
260#ifdef CONFIG_SMP
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900261 set_irq_affinity_info(irq, (int)(dest & 0xffff), redir);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262#endif
263
264 low32 = ((pol << IOSAPIC_POLARITY_SHIFT) |
265 (trigger << IOSAPIC_TRIGGER_SHIFT) |
266 (dmode << IOSAPIC_DELIVERY_SHIFT) |
267 ((mask ? 1 : 0) << IOSAPIC_MASK_SHIFT) |
268 vector);
269
270 /* dest contains both id and eid */
271 high32 = (dest << IOSAPIC_DEST_SHIFT);
272
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900273 iosapic_write(rte->iosapic, IOSAPIC_RTE_HIGH(rte_index), high32);
274 iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900275 iosapic_intr_info[irq].low32 = low32;
276 iosapic_intr_info[irq].dest = dest;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277}
278
279static void
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900280nop (unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281{
282 /* do nothing... */
283}
284
Zou Nan haia79561132006-12-07 09:51:35 -0800285
286#ifdef CONFIG_KEXEC
287void
288kexec_disable_iosapic(void)
289{
290 struct iosapic_intr_info *info;
291 struct iosapic_rte_info *rte;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900292 ia64_vector vec;
293 int irq;
294
295 for (irq = 0; irq < NR_IRQS; irq++) {
296 info = &iosapic_intr_info[irq];
297 vec = irq_to_vector(irq);
Zou Nan haia79561132006-12-07 09:51:35 -0800298 list_for_each_entry(rte, &info->rtes,
299 rte_list) {
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900300 iosapic_write(rte->iosapic,
Zou Nan haia79561132006-12-07 09:51:35 -0800301 IOSAPIC_RTE_LOW(rte->rte_index),
302 IOSAPIC_MASK|vec);
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900303 iosapic_eoi(rte->iosapic->addr, vec);
Zou Nan haia79561132006-12-07 09:51:35 -0800304 }
305 }
306}
307#endif
308
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309static void
310mask_irq (unsigned int irq)
311{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312 u32 low32;
313 int rte_index;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700314 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900316 if (!iosapic_intr_info[irq].count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 return; /* not an IOSAPIC interrupt! */
318
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900319 /* set only the mask bit */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900320 low32 = iosapic_intr_info[irq].low32 |= IOSAPIC_MASK;
321 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) {
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900322 rte_index = rte->rte_index;
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900323 iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325}
326
327static void
328unmask_irq (unsigned int irq)
329{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330 u32 low32;
331 int rte_index;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700332 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900334 if (!iosapic_intr_info[irq].count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 return; /* not an IOSAPIC interrupt! */
336
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900337 low32 = iosapic_intr_info[irq].low32 &= ~IOSAPIC_MASK;
338 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) {
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900339 rte_index = rte->rte_index;
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900340 iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342}
343
344
345static void
346iosapic_set_affinity (unsigned int irq, cpumask_t mask)
347{
348#ifdef CONFIG_SMP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349 u32 high32, low32;
350 int dest, rte_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 int redir = (irq & IA64_IRQ_REDIRECTED) ? 1 : 0;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700352 struct iosapic_rte_info *rte;
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900353 struct iosapic *iosapic;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354
355 irq &= (~IA64_IRQ_REDIRECTED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900357 cpus_and(mask, mask, cpu_online_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 if (cpus_empty(mask))
359 return;
360
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900361 if (reassign_irq_vector(irq, first_cpu(mask)))
362 return;
363
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 dest = cpu_physical_id(first_cpu(mask));
365
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900366 if (!iosapic_intr_info[irq].count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 return; /* not an IOSAPIC interrupt */
368
369 set_irq_affinity_info(irq, dest, redir);
370
371 /* dest contains both id and eid */
372 high32 = dest << IOSAPIC_DEST_SHIFT;
373
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900374 low32 = iosapic_intr_info[irq].low32 & ~(7 << IOSAPIC_DELIVERY_SHIFT);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900375 if (redir)
376 /* change delivery mode to lowest priority */
377 low32 |= (IOSAPIC_LOWEST_PRIORITY << IOSAPIC_DELIVERY_SHIFT);
378 else
379 /* change delivery mode to fixed */
380 low32 |= (IOSAPIC_FIXED << IOSAPIC_DELIVERY_SHIFT);
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900381 low32 &= IOSAPIC_VECTOR_MASK;
382 low32 |= irq_to_vector(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900384 iosapic_intr_info[irq].low32 = low32;
385 iosapic_intr_info[irq].dest = dest;
386 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) {
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900387 iosapic = rte->iosapic;
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900388 rte_index = rte->rte_index;
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900389 iosapic_write(iosapic, IOSAPIC_RTE_HIGH(rte_index), high32);
390 iosapic_write(iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392#endif
393}
394
395/*
396 * Handlers for level-triggered interrupts.
397 */
398
399static unsigned int
400iosapic_startup_level_irq (unsigned int irq)
401{
402 unmask_irq(irq);
403 return 0;
404}
405
406static void
407iosapic_end_level_irq (unsigned int irq)
408{
409 ia64_vector vec = irq_to_vector(irq);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700410 struct iosapic_rte_info *rte;
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900411 int do_unmask_irq = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900413 if (unlikely(irq_desc[irq].status & IRQ_MOVE_PENDING)) {
414 do_unmask_irq = 1;
415 mask_irq(irq);
416 }
417
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900418 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list)
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900419 iosapic_eoi(rte->iosapic->addr, vec);
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900420
421 if (unlikely(do_unmask_irq)) {
422 move_masked_irq(irq);
423 unmask_irq(irq);
424 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425}
426
427#define iosapic_shutdown_level_irq mask_irq
428#define iosapic_enable_level_irq unmask_irq
429#define iosapic_disable_level_irq mask_irq
430#define iosapic_ack_level_irq nop
431
KAMEZAWA Hiroyukie253eb02007-03-07 14:57:35 -0800432struct irq_chip irq_type_iosapic_level = {
Ingo Molnar06344db2006-11-16 00:43:02 -0800433 .name = "IO-SAPIC-level",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 .startup = iosapic_startup_level_irq,
435 .shutdown = iosapic_shutdown_level_irq,
436 .enable = iosapic_enable_level_irq,
437 .disable = iosapic_disable_level_irq,
438 .ack = iosapic_ack_level_irq,
439 .end = iosapic_end_level_irq,
KAMEZAWA Hiroyukie253eb02007-03-07 14:57:35 -0800440 .mask = mask_irq,
441 .unmask = unmask_irq,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442 .set_affinity = iosapic_set_affinity
443};
444
445/*
446 * Handlers for edge-triggered interrupts.
447 */
448
449static unsigned int
450iosapic_startup_edge_irq (unsigned int irq)
451{
452 unmask_irq(irq);
453 /*
454 * IOSAPIC simply drops interrupts pended while the
455 * corresponding pin was masked, so we can't know if an
456 * interrupt is pending already. Let's hope not...
457 */
458 return 0;
459}
460
461static void
462iosapic_ack_edge_irq (unsigned int irq)
463{
Ingo Molnara8553ac2006-06-29 02:24:38 -0700464 irq_desc_t *idesc = irq_desc + irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465
Chen, Kenneth W41503de2006-05-16 16:29:00 -0700466 move_native_irq(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467 /*
468 * Once we have recorded IRQ_PENDING already, we can mask the
469 * interrupt for real. This prevents IRQ storms from unhandled
470 * devices.
471 */
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900472 if ((idesc->status & (IRQ_PENDING|IRQ_DISABLED)) ==
473 (IRQ_PENDING|IRQ_DISABLED))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474 mask_irq(irq);
475}
476
477#define iosapic_enable_edge_irq unmask_irq
478#define iosapic_disable_edge_irq nop
479#define iosapic_end_edge_irq nop
480
KAMEZAWA Hiroyukie253eb02007-03-07 14:57:35 -0800481struct irq_chip irq_type_iosapic_edge = {
Ingo Molnar06344db2006-11-16 00:43:02 -0800482 .name = "IO-SAPIC-edge",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483 .startup = iosapic_startup_edge_irq,
484 .shutdown = iosapic_disable_edge_irq,
485 .enable = iosapic_enable_edge_irq,
486 .disable = iosapic_disable_edge_irq,
487 .ack = iosapic_ack_edge_irq,
488 .end = iosapic_end_edge_irq,
KAMEZAWA Hiroyukie253eb02007-03-07 14:57:35 -0800489 .mask = mask_irq,
490 .unmask = unmask_irq,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491 .set_affinity = iosapic_set_affinity
492};
493
494unsigned int
495iosapic_version (char __iomem *addr)
496{
497 /*
498 * IOSAPIC Version Register return 32 bit structure like:
499 * {
500 * unsigned int version : 8;
501 * unsigned int reserved1 : 8;
502 * unsigned int max_redir : 8;
503 * unsigned int reserved2 : 8;
504 * }
505 */
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900506 return __iosapic_read(addr, IOSAPIC_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507}
508
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900509static int iosapic_find_sharable_irq(unsigned long trigger, unsigned long pol)
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700510{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900511 int i, irq = -ENOSPC, min_count = -1;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700512 struct iosapic_intr_info *info;
513
514 /*
515 * shared vectors for edge-triggered interrupts are not
516 * supported yet
517 */
518 if (trigger == IOSAPIC_EDGE)
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900519 return -EINVAL;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700520
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900521 for (i = 0; i <= NR_IRQS; i++) {
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700522 info = &iosapic_intr_info[i];
523 if (info->trigger == trigger && info->polarity == pol &&
Yasuaki Ishimatsuf8c087f2007-07-17 21:22:14 +0900524 (info->dmode == IOSAPIC_FIXED ||
525 info->dmode == IOSAPIC_LOWEST_PRIORITY) &&
526 can_request_irq(i, IRQF_SHARED)) {
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700527 if (min_count == -1 || info->count < min_count) {
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900528 irq = i;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700529 min_count = info->count;
530 }
531 }
532 }
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900533 return irq;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700534}
535
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536/*
537 * if the given vector is already owned by other,
538 * assign a new vector for the other and make the vector available
539 */
540static void __init
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900541iosapic_reassign_vector (int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900543 int new_irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900545 if (iosapic_intr_info[irq].count) {
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900546 new_irq = create_irq();
547 if (new_irq < 0)
Kenji Kaneshige3b5cc092005-07-10 21:49:00 -0700548 panic("%s: out of interrupt vectors!\n", __FUNCTION__);
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900549 printk(KERN_INFO "Reassigning vector %d to %d\n",
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900550 irq_to_vector(irq), irq_to_vector(new_irq));
551 memcpy(&iosapic_intr_info[new_irq], &iosapic_intr_info[irq],
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552 sizeof(struct iosapic_intr_info));
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900553 INIT_LIST_HEAD(&iosapic_intr_info[new_irq].rtes);
554 list_move(iosapic_intr_info[irq].rtes.next,
555 &iosapic_intr_info[new_irq].rtes);
556 memset(&iosapic_intr_info[irq], 0,
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900557 sizeof(struct iosapic_intr_info));
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900558 iosapic_intr_info[irq].low32 = IOSAPIC_MASK;
559 INIT_LIST_HEAD(&iosapic_intr_info[irq].rtes);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 }
561}
562
Sam Ravnborg056e6d82007-07-30 22:50:13 +0200563static struct iosapic_rte_info * __init_refok iosapic_alloc_rte (void)
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700564{
565 int i;
566 struct iosapic_rte_info *rte;
567 int preallocated = 0;
568
569 if (!iosapic_kmalloc_ok && list_empty(&free_rte_list)) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900570 rte = alloc_bootmem(sizeof(struct iosapic_rte_info) *
571 NR_PREALLOCATE_RTE_ENTRIES);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700572 if (!rte)
573 return NULL;
574 for (i = 0; i < NR_PREALLOCATE_RTE_ENTRIES; i++, rte++)
575 list_add(&rte->rte_list, &free_rte_list);
576 }
577
578 if (!list_empty(&free_rte_list)) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900579 rte = list_entry(free_rte_list.next, struct iosapic_rte_info,
580 rte_list);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700581 list_del(&rte->rte_list);
582 preallocated++;
583 } else {
584 rte = kmalloc(sizeof(struct iosapic_rte_info), GFP_ATOMIC);
585 if (!rte)
586 return NULL;
587 }
588
589 memset(rte, 0, sizeof(struct iosapic_rte_info));
590 if (preallocated)
591 rte->flags |= RTE_PREALLOCATED;
592
593 return rte;
594}
595
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900596static inline int irq_is_shared (int irq)
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700597{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900598 return (iosapic_intr_info[irq].count > 1);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700599}
600
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400601static int
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900602register_intr (unsigned int gsi, int irq, unsigned char delivery,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603 unsigned long polarity, unsigned long trigger)
604{
605 irq_desc_t *idesc;
606 struct hw_interrupt_type *irq_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607 int index;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700608 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609
610 index = find_iosapic(gsi);
611 if (index < 0) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900612 printk(KERN_WARNING "%s: No IOSAPIC for GSI %u\n",
613 __FUNCTION__, gsi);
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400614 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615 }
616
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900617 rte = find_rte(irq, gsi);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700618 if (!rte) {
619 rte = iosapic_alloc_rte();
620 if (!rte) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900621 printk(KERN_WARNING "%s: cannot allocate memory\n",
622 __FUNCTION__);
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400623 return -ENOMEM;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700624 }
625
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900626 rte->iosapic = &iosapic_lists[index];
627 rte->rte_index = gsi - rte->iosapic->gsi_base;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700628 rte->refcnt++;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900629 list_add_tail(&rte->rte_list, &iosapic_intr_info[irq].rtes);
630 iosapic_intr_info[irq].count++;
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -0700631 iosapic_lists[index].rtes_inuse++;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700632 }
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900633 else if (rte->refcnt == NO_REF_RTE) {
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900634 struct iosapic_intr_info *info = &iosapic_intr_info[irq];
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900635 if (info->count > 0 &&
636 (info->trigger != trigger || info->polarity != polarity)){
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900637 printk (KERN_WARNING
638 "%s: cannot override the interrupt\n",
639 __FUNCTION__);
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400640 return -EINVAL;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700641 }
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900642 rte->refcnt++;
643 iosapic_intr_info[irq].count++;
644 iosapic_lists[index].rtes_inuse++;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700645 }
646
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900647 iosapic_intr_info[irq].polarity = polarity;
648 iosapic_intr_info[irq].dmode = delivery;
649 iosapic_intr_info[irq].trigger = trigger;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650
651 if (trigger == IOSAPIC_EDGE)
652 irq_type = &irq_type_iosapic_edge;
653 else
654 irq_type = &irq_type_iosapic_level;
655
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900656 idesc = irq_desc + irq;
Ingo Molnard1bef4e2006-06-29 02:24:36 -0700657 if (idesc->chip != irq_type) {
658 if (idesc->chip != &no_irq_type)
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900659 printk(KERN_WARNING
660 "%s: changing vector %d from %s to %s\n",
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900661 __FUNCTION__, irq_to_vector(irq),
Andrew Morton351a5832006-11-16 00:42:58 -0800662 idesc->chip->name, irq_type->name);
Ingo Molnard1bef4e2006-06-29 02:24:36 -0700663 idesc->chip = irq_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664 }
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400665 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666}
667
668static unsigned int
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900669get_target_cpu (unsigned int gsi, int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670{
671#ifdef CONFIG_SMP
672 static int cpu = -1;
Ashok Rajff741902005-11-11 14:32:40 -0800673 extern int cpe_vector;
Yasuaki Ishimatsu4994be12007-07-17 21:22:33 +0900674 cpumask_t domain = irq_to_domain(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675
676 /*
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700677 * In case of vector shared by multiple RTEs, all RTEs that
678 * share the vector need to use the same destination CPU.
679 */
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900680 if (iosapic_intr_info[irq].count)
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900681 return iosapic_intr_info[irq].dest;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700682
683 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 * If the platform supports redirection via XTP, let it
685 * distribute interrupts.
686 */
687 if (smp_int_redirect & SMP_IRQ_REDIRECTION)
688 return cpu_physical_id(smp_processor_id());
689
690 /*
691 * Some interrupts (ACPI SCI, for instance) are registered
692 * before the BSP is marked as online.
693 */
694 if (!cpu_online(smp_processor_id()))
695 return cpu_physical_id(smp_processor_id());
696
Ashok Rajff741902005-11-11 14:32:40 -0800697#ifdef CONFIG_ACPI
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900698 if (cpe_vector > 0 && irq_to_vector(irq) == IA64_CPEP_VECTOR)
Ashok Rajb88e9262006-01-19 16:18:47 -0800699 return get_cpei_target_cpu();
Ashok Rajff741902005-11-11 14:32:40 -0800700#endif
701
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702#ifdef CONFIG_NUMA
703 {
704 int num_cpus, cpu_index, iosapic_index, numa_cpu, i = 0;
705 cpumask_t cpu_mask;
706
707 iosapic_index = find_iosapic(gsi);
708 if (iosapic_index < 0 ||
709 iosapic_lists[iosapic_index].node == MAX_NUMNODES)
710 goto skip_numa_setup;
711
712 cpu_mask = node_to_cpumask(iosapic_lists[iosapic_index].node);
Yasuaki Ishimatsu4994be12007-07-17 21:22:33 +0900713 cpus_and(cpu_mask, cpu_mask, domain);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714 for_each_cpu_mask(numa_cpu, cpu_mask) {
715 if (!cpu_online(numa_cpu))
716 cpu_clear(numa_cpu, cpu_mask);
717 }
718
719 num_cpus = cpus_weight(cpu_mask);
720
721 if (!num_cpus)
722 goto skip_numa_setup;
723
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900724 /* Use irq assignment to distribute across cpus in node */
725 cpu_index = irq % num_cpus;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726
727 for (numa_cpu = first_cpu(cpu_mask) ; i < cpu_index ; i++)
728 numa_cpu = next_cpu(numa_cpu, cpu_mask);
729
730 if (numa_cpu != NR_CPUS)
731 return cpu_physical_id(numa_cpu);
732 }
733skip_numa_setup:
734#endif
735 /*
736 * Otherwise, round-robin interrupt vectors across all the
737 * processors. (It'd be nice if we could be smarter in the
738 * case of NUMA.)
739 */
740 do {
741 if (++cpu >= NR_CPUS)
742 cpu = 0;
Yasuaki Ishimatsu4994be12007-07-17 21:22:33 +0900743 } while (!cpu_online(cpu) || !cpu_isset(cpu, domain));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744
745 return cpu_physical_id(cpu);
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900746#else /* CONFIG_SMP */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747 return cpu_physical_id(smp_processor_id());
748#endif
749}
750
751/*
752 * ACPI can describe IOSAPIC interrupts via static tables and namespace
753 * methods. This provides an interface to register those interrupts and
754 * program the IOSAPIC RTE.
755 */
756int
757iosapic_register_intr (unsigned int gsi,
758 unsigned long polarity, unsigned long trigger)
759{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900760 int irq, mask = 1, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761 unsigned int dest;
762 unsigned long flags;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700763 struct iosapic_rte_info *rte;
764 u32 low32;
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900765
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766 /*
767 * If this GSI has already been registered (i.e., it's a
768 * shared interrupt, or we lost a race to register it),
769 * don't touch the RTE.
770 */
771 spin_lock_irqsave(&iosapic_lock, flags);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900772 irq = __gsi_to_irq(gsi);
773 if (irq > 0) {
774 rte = find_rte(irq, gsi);
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900775 if(iosapic_intr_info[irq].count == 0) {
776 assign_irq_vector(irq);
777 dynamic_irq_init(irq);
778 } else if (rte->refcnt != NO_REF_RTE) {
779 rte->refcnt++;
780 goto unlock_iosapic_lock;
781 }
782 } else
783 irq = create_irq();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700785 /* If vector is running out, we try to find a sharable vector */
Yasuaki Ishimatsueb21ab22007-07-17 21:21:48 +0900786 if (irq < 0) {
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900787 irq = iosapic_find_sharable_irq(trigger, polarity);
788 if (irq < 0)
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900789 goto unlock_iosapic_lock;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900790 }
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700791
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900792 spin_lock(&irq_desc[irq].lock);
793 dest = get_target_cpu(gsi, irq);
794 err = register_intr(gsi, irq, IOSAPIC_LOWEST_PRIORITY,
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900795 polarity, trigger);
796 if (err < 0) {
Kenji Kaneshige224685c2007-08-01 21:18:44 +0900797 spin_unlock(&irq_desc[irq].lock);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900798 irq = err;
Kenji Kaneshige224685c2007-08-01 21:18:44 +0900799 goto unlock_iosapic_lock;
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900800 }
801
802 /*
803 * If the vector is shared and already unmasked for other
804 * interrupt sources, don't mask it.
805 */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900806 low32 = iosapic_intr_info[irq].low32;
807 if (irq_is_shared(irq) && !(low32 & IOSAPIC_MASK))
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900808 mask = 0;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900809 set_rte(gsi, irq, dest, mask);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700810
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811 printk(KERN_INFO "GSI %u (%s, %s) -> CPU %d (0x%04x) vector %d\n",
812 gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
813 (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900814 cpu_logical_id(dest), dest, irq_to_vector(irq));
Kenji Kaneshige224685c2007-08-01 21:18:44 +0900815
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900816 spin_unlock(&irq_desc[irq].lock);
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900817 unlock_iosapic_lock:
818 spin_unlock_irqrestore(&iosapic_lock, flags);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900819 return irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820}
821
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822void
823iosapic_unregister_intr (unsigned int gsi)
824{
825 unsigned long flags;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900826 int irq, index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827 irq_desc_t *idesc;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700828 u32 low32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829 unsigned long trigger, polarity;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700830 unsigned int dest;
831 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832
833 /*
834 * If the irq associated with the gsi is not found,
835 * iosapic_unregister_intr() is unbalanced. We need to check
836 * this again after getting locks.
837 */
838 irq = gsi_to_irq(gsi);
839 if (irq < 0) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900840 printk(KERN_ERR "iosapic_unregister_intr(%u) unbalanced\n",
841 gsi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842 WARN_ON(1);
843 return;
844 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900846 spin_lock_irqsave(&iosapic_lock, flags);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900847 if ((rte = find_rte(irq, gsi)) == NULL) {
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900848 printk(KERN_ERR "iosapic_unregister_intr(%u) unbalanced\n",
849 gsi);
850 WARN_ON(1);
851 goto out;
852 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900854 if (--rte->refcnt > 0)
855 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900857 idesc = irq_desc + irq;
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900858 rte->refcnt = NO_REF_RTE;
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900859
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900860 /* Mask the interrupt */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900861 low32 = iosapic_intr_info[irq].low32 | IOSAPIC_MASK;
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900862 iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte->rte_index), low32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900864 iosapic_intr_info[irq].count--;
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900865 index = find_iosapic(gsi);
866 iosapic_lists[index].rtes_inuse--;
867 WARN_ON(iosapic_lists[index].rtes_inuse < 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900869 trigger = iosapic_intr_info[irq].trigger;
870 polarity = iosapic_intr_info[irq].polarity;
871 dest = iosapic_intr_info[irq].dest;
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900872 printk(KERN_INFO
873 "GSI %u (%s, %s) -> CPU %d (0x%04x) vector %d unregistered\n",
874 gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
875 (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900876 cpu_logical_id(dest), dest, irq_to_vector(irq));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900878 if (iosapic_intr_info[irq].count == 0) {
Alex Williamson451fe002007-01-24 22:48:04 -0700879#ifdef CONFIG_SMP
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900880 /* Clear affinity */
881 cpus_setall(idesc->affinity);
Alex Williamson451fe002007-01-24 22:48:04 -0700882#endif
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900883 /* Clear the interrupt information */
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900884 iosapic_intr_info[irq].dest = 0;
885 iosapic_intr_info[irq].dmode = 0;
886 iosapic_intr_info[irq].polarity = 0;
887 iosapic_intr_info[irq].trigger = 0;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900888 iosapic_intr_info[irq].low32 |= IOSAPIC_MASK;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700889
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900890 /* Destroy and reserve IRQ */
891 destroy_and_reserve_irq(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892 }
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700893 out:
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900894 spin_unlock_irqrestore(&iosapic_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896
897/*
898 * ACPI calls this when it finds an entry for a platform interrupt.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899 */
900int __init
901iosapic_register_platform_intr (u32 int_type, unsigned int gsi,
902 int iosapic_vector, u16 eid, u16 id,
903 unsigned long polarity, unsigned long trigger)
904{
905 static const char * const name[] = {"unknown", "PMI", "INIT", "CPEI"};
906 unsigned char delivery;
Yasuaki Ishimatsueb21ab22007-07-17 21:21:48 +0900907 int irq, vector, mask = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908 unsigned int dest = ((id << 8) | eid) & 0xffff;
909
910 switch (int_type) {
911 case ACPI_INTERRUPT_PMI:
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900912 irq = vector = iosapic_vector;
Yasuaki Ishimatsu4994be12007-07-17 21:22:33 +0900913 bind_irq_vector(irq, vector, CPU_MASK_ALL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914 /*
915 * since PMI vector is alloc'd by FW(ACPI) not by kernel,
916 * we need to make sure the vector is available
917 */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900918 iosapic_reassign_vector(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919 delivery = IOSAPIC_PMI;
920 break;
921 case ACPI_INTERRUPT_INIT:
Yasuaki Ishimatsueb21ab22007-07-17 21:21:48 +0900922 irq = create_irq();
923 if (irq < 0)
Kenji Kaneshige3b5cc092005-07-10 21:49:00 -0700924 panic("%s: out of interrupt vectors!\n", __FUNCTION__);
Yasuaki Ishimatsueb21ab22007-07-17 21:21:48 +0900925 vector = irq_to_vector(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926 delivery = IOSAPIC_INIT;
927 break;
928 case ACPI_INTERRUPT_CPEI:
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900929 irq = vector = IA64_CPE_VECTOR;
Yasuaki Ishimatsu4994be12007-07-17 21:22:33 +0900930 BUG_ON(bind_irq_vector(irq, vector, CPU_MASK_ALL));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931 delivery = IOSAPIC_LOWEST_PRIORITY;
932 mask = 1;
933 break;
934 default:
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900935 printk(KERN_ERR "%s: invalid int type 0x%x\n", __FUNCTION__,
936 int_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937 return -1;
938 }
939
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900940 register_intr(gsi, irq, delivery, polarity, trigger);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900942 printk(KERN_INFO
943 "PLATFORM int %s (0x%x): GSI %u (%s, %s) -> CPU %d (0x%04x)"
944 " vector %d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945 int_type < ARRAY_SIZE(name) ? name[int_type] : "unknown",
946 int_type, gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
947 (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
948 cpu_logical_id(dest), dest, vector);
949
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900950 set_rte(gsi, irq, dest, mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951 return vector;
952}
953
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954/*
955 * ACPI calls this when it finds an entry for a legacy ISA IRQ override.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956 */
Tony Luck0f7ac292007-05-07 13:17:00 -0700957void __devinit
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958iosapic_override_isa_irq (unsigned int isa_irq, unsigned int gsi,
959 unsigned long polarity,
960 unsigned long trigger)
961{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900962 int vector, irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700963 unsigned int dest = cpu_physical_id(smp_processor_id());
964
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900965 irq = vector = isa_irq_to_vector(isa_irq);
Yasuaki Ishimatsu4994be12007-07-17 21:22:33 +0900966 BUG_ON(bind_irq_vector(irq, vector, CPU_MASK_ALL));
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900967 register_intr(gsi, irq, IOSAPIC_LOWEST_PRIORITY, polarity, trigger);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968
969 DBG("ISA: IRQ %u -> GSI %u (%s,%s) -> CPU %d (0x%04x) vector %d\n",
970 isa_irq, gsi, trigger == IOSAPIC_EDGE ? "edge" : "level",
971 polarity == IOSAPIC_POL_HIGH ? "high" : "low",
972 cpu_logical_id(dest), dest, vector);
973
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900974 set_rte(gsi, irq, dest, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975}
976
977void __init
978iosapic_system_init (int system_pcat_compat)
979{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900980 int irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900982 for (irq = 0; irq < NR_IRQS; ++irq) {
983 iosapic_intr_info[irq].low32 = IOSAPIC_MASK;
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900984 /* mark as unused */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900985 INIT_LIST_HEAD(&iosapic_intr_info[irq].rtes);
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900986
987 iosapic_intr_info[irq].count = 0;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700988 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989
990 pcat_compat = system_pcat_compat;
991 if (pcat_compat) {
992 /*
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900993 * Disable the compatibility mode interrupts (8259 style),
994 * needs IN/OUT support enabled.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995 */
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900996 printk(KERN_INFO
997 "%s: Disabling PC-AT compatible 8259 interrupts\n",
998 __FUNCTION__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999 outb(0xff, 0xA1);
1000 outb(0xff, 0x21);
1001 }
1002}
1003
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001004static inline int
1005iosapic_alloc (void)
1006{
1007 int index;
1008
1009 for (index = 0; index < NR_IOSAPICS; index++)
1010 if (!iosapic_lists[index].addr)
1011 return index;
1012
1013 printk(KERN_WARNING "%s: failed to allocate iosapic\n", __FUNCTION__);
1014 return -1;
1015}
1016
1017static inline void
1018iosapic_free (int index)
1019{
1020 memset(&iosapic_lists[index], 0, sizeof(iosapic_lists[0]));
1021}
1022
1023static inline int
1024iosapic_check_gsi_range (unsigned int gsi_base, unsigned int ver)
1025{
1026 int index;
1027 unsigned int gsi_end, base, end;
1028
1029 /* check gsi range */
1030 gsi_end = gsi_base + ((ver >> 16) & 0xff);
1031 for (index = 0; index < NR_IOSAPICS; index++) {
1032 if (!iosapic_lists[index].addr)
1033 continue;
1034
1035 base = iosapic_lists[index].gsi_base;
1036 end = base + iosapic_lists[index].num_rte - 1;
1037
Satoru Takeuchie6d1ba52006-03-27 17:13:46 +09001038 if (gsi_end < base || end < gsi_base)
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001039 continue; /* OK */
1040
1041 return -EBUSY;
1042 }
1043 return 0;
1044}
1045
1046int __devinit
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047iosapic_init (unsigned long phys_addr, unsigned int gsi_base)
1048{
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001049 int num_rte, err, index;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050 unsigned int isa_irq, ver;
1051 char __iomem *addr;
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001052 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001054 spin_lock_irqsave(&iosapic_lock, flags);
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +09001055 index = find_iosapic(gsi_base);
1056 if (index >= 0) {
1057 spin_unlock_irqrestore(&iosapic_lock, flags);
1058 return -EBUSY;
1059 }
1060
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001061 addr = ioremap(phys_addr, 0);
1062 ver = iosapic_version(addr);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001063 if ((err = iosapic_check_gsi_range(gsi_base, ver))) {
1064 iounmap(addr);
1065 spin_unlock_irqrestore(&iosapic_lock, flags);
1066 return err;
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001067 }
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001068
1069 /*
1070 * The MAX_REDIR register holds the highest input pin number
1071 * (starting from 0). We add 1 so that we can use it for
1072 * number of pins (= RTEs)
1073 */
1074 num_rte = ((ver >> 16) & 0xff) + 1;
1075
1076 index = iosapic_alloc();
1077 iosapic_lists[index].addr = addr;
1078 iosapic_lists[index].gsi_base = gsi_base;
1079 iosapic_lists[index].num_rte = num_rte;
1080#ifdef CONFIG_NUMA
1081 iosapic_lists[index].node = MAX_NUMNODES;
1082#endif
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +09001083 spin_lock_init(&iosapic_lists[index].lock);
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001084 spin_unlock_irqrestore(&iosapic_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085
1086 if ((gsi_base == 0) && pcat_compat) {
1087 /*
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +09001088 * Map the legacy ISA devices into the IOSAPIC data. Some of
1089 * these may get reprogrammed later on with data from the ACPI
1090 * Interrupt Source Override table.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091 */
1092 for (isa_irq = 0; isa_irq < 16; ++isa_irq)
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +09001093 iosapic_override_isa_irq(isa_irq, isa_irq,
1094 IOSAPIC_POL_HIGH,
1095 IOSAPIC_EDGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096 }
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001097 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098}
1099
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001100#ifdef CONFIG_HOTPLUG
1101int
1102iosapic_remove (unsigned int gsi_base)
1103{
1104 int index, err = 0;
1105 unsigned long flags;
1106
1107 spin_lock_irqsave(&iosapic_lock, flags);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001108 index = find_iosapic(gsi_base);
1109 if (index < 0) {
1110 printk(KERN_WARNING "%s: No IOSAPIC for GSI base %u\n",
1111 __FUNCTION__, gsi_base);
1112 goto out;
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001113 }
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001114
1115 if (iosapic_lists[index].rtes_inuse) {
1116 err = -EBUSY;
1117 printk(KERN_WARNING "%s: IOSAPIC for GSI base %u is busy\n",
1118 __FUNCTION__, gsi_base);
1119 goto out;
1120 }
1121
1122 iounmap(iosapic_lists[index].addr);
1123 iosapic_free(index);
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001124 out:
1125 spin_unlock_irqrestore(&iosapic_lock, flags);
1126 return err;
1127}
1128#endif /* CONFIG_HOTPLUG */
1129
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130#ifdef CONFIG_NUMA
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001131void __devinit
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132map_iosapic_to_node(unsigned int gsi_base, int node)
1133{
1134 int index;
1135
1136 index = find_iosapic(gsi_base);
1137 if (index < 0) {
1138 printk(KERN_WARNING "%s: No IOSAPIC for GSI %u\n",
1139 __FUNCTION__, gsi_base);
1140 return;
1141 }
1142 iosapic_lists[index].node = node;
1143 return;
1144}
1145#endif
Kenji Kaneshige24eeb562005-04-25 13:26:23 -07001146
1147static int __init iosapic_enable_kmalloc (void)
1148{
1149 iosapic_kmalloc_ok = 1;
1150 return 0;
1151}
1152core_initcall (iosapic_enable_kmalloc);