blob: e3956359202c23080e5f751bf5484ba9792a3eb0 [file] [log] [blame]
Erik Gilling3c92db92010-03-15 19:40:06 -07001/*
2 * arch/arm/mach-tegra/gpio.c
3 *
4 * Copyright (c) 2010 Google, Inc
5 *
6 * Author:
7 * Erik Gilling <konkers@google.com>
8 *
9 * This software is licensed under the terms of the GNU General Public
10 * License version 2, as published by the Free Software Foundation, and
11 * may be copied, distributed, and modified under those terms.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 */
19
Thierry Reding641d0342013-01-21 11:09:01 +010020#include <linux/err.h>
Erik Gilling3c92db92010-03-15 19:40:06 -070021#include <linux/init.h>
22#include <linux/irq.h>
Colin Cross2e47b8b2010-04-07 12:59:42 -070023#include <linux/interrupt.h>
Erik Gilling3c92db92010-03-15 19:40:06 -070024#include <linux/io.h>
25#include <linux/gpio.h>
Stephen Warren5c1e2c92012-03-16 17:35:08 -060026#include <linux/of_device.h>
Stephen Warren88d89512011-10-11 16:16:14 -060027#include <linux/platform_device.h>
28#include <linux/module.h>
Stephen Warren6f74dc92012-01-04 08:39:37 +000029#include <linux/irqdomain.h>
Stephen Warren3e215d02012-02-18 01:04:55 -070030#include <linux/pinctrl/consumer.h>
Laxman Dewangan8939ddc2012-11-07 20:31:32 +053031#include <linux/pm.h>
Erik Gilling3c92db92010-03-15 19:40:06 -070032
Will Deacon98022942011-02-21 13:58:10 +000033#include <asm/mach/irq.h>
34
Erik Gilling3c92db92010-03-15 19:40:06 -070035#define GPIO_BANK(x) ((x) >> 5)
36#define GPIO_PORT(x) (((x) >> 3) & 0x3)
37#define GPIO_BIT(x) ((x) & 0x7)
38
Stephen Warren5c1e2c92012-03-16 17:35:08 -060039#define GPIO_REG(x) (GPIO_BANK(x) * tegra_gpio_bank_stride + \
40 GPIO_PORT(x) * 4)
Erik Gilling3c92db92010-03-15 19:40:06 -070041
42#define GPIO_CNF(x) (GPIO_REG(x) + 0x00)
43#define GPIO_OE(x) (GPIO_REG(x) + 0x10)
44#define GPIO_OUT(x) (GPIO_REG(x) + 0X20)
45#define GPIO_IN(x) (GPIO_REG(x) + 0x30)
46#define GPIO_INT_STA(x) (GPIO_REG(x) + 0x40)
47#define GPIO_INT_ENB(x) (GPIO_REG(x) + 0x50)
48#define GPIO_INT_LVL(x) (GPIO_REG(x) + 0x60)
49#define GPIO_INT_CLR(x) (GPIO_REG(x) + 0x70)
50
Stephen Warren5c1e2c92012-03-16 17:35:08 -060051#define GPIO_MSK_CNF(x) (GPIO_REG(x) + tegra_gpio_upper_offset + 0x00)
52#define GPIO_MSK_OE(x) (GPIO_REG(x) + tegra_gpio_upper_offset + 0x10)
53#define GPIO_MSK_OUT(x) (GPIO_REG(x) + tegra_gpio_upper_offset + 0X20)
54#define GPIO_MSK_INT_STA(x) (GPIO_REG(x) + tegra_gpio_upper_offset + 0x40)
55#define GPIO_MSK_INT_ENB(x) (GPIO_REG(x) + tegra_gpio_upper_offset + 0x50)
56#define GPIO_MSK_INT_LVL(x) (GPIO_REG(x) + tegra_gpio_upper_offset + 0x60)
Erik Gilling3c92db92010-03-15 19:40:06 -070057
58#define GPIO_INT_LVL_MASK 0x010101
59#define GPIO_INT_LVL_EDGE_RISING 0x000101
60#define GPIO_INT_LVL_EDGE_FALLING 0x000100
61#define GPIO_INT_LVL_EDGE_BOTH 0x010100
62#define GPIO_INT_LVL_LEVEL_HIGH 0x000001
63#define GPIO_INT_LVL_LEVEL_LOW 0x000000
64
65struct tegra_gpio_bank {
66 int bank;
67 int irq;
68 spinlock_t lvl_lock[4];
Laxman Dewangan8939ddc2012-11-07 20:31:32 +053069#ifdef CONFIG_PM_SLEEP
Colin Cross2e47b8b2010-04-07 12:59:42 -070070 u32 cnf[4];
71 u32 out[4];
72 u32 oe[4];
73 u32 int_enb[4];
74 u32 int_lvl[4];
Joseph Lo203f31c2013-04-03 19:31:44 +080075 u32 wake_enb[4];
Colin Cross2e47b8b2010-04-07 12:59:42 -070076#endif
Erik Gilling3c92db92010-03-15 19:40:06 -070077};
78
Stephen Warrenbdc93a72012-02-13 16:21:15 -070079static struct irq_domain *irq_domain;
Stephen Warren88d89512011-10-11 16:16:14 -060080static void __iomem *regs;
Stephen Warren33918112012-01-19 08:16:35 +000081static u32 tegra_gpio_bank_count;
Stephen Warren5c1e2c92012-03-16 17:35:08 -060082static u32 tegra_gpio_bank_stride;
83static u32 tegra_gpio_upper_offset;
Stephen Warren33918112012-01-19 08:16:35 +000084static struct tegra_gpio_bank *tegra_gpio_banks;
Stephen Warren88d89512011-10-11 16:16:14 -060085
86static inline void tegra_gpio_writel(u32 val, u32 reg)
87{
88 __raw_writel(val, regs + reg);
89}
90
91static inline u32 tegra_gpio_readl(u32 reg)
92{
93 return __raw_readl(regs + reg);
94}
Erik Gilling3c92db92010-03-15 19:40:06 -070095
96static int tegra_gpio_compose(int bank, int port, int bit)
97{
98 return (bank << 5) | ((port & 0x3) << 3) | (bit & 0x7);
99}
100
101static void tegra_gpio_mask_write(u32 reg, int gpio, int value)
102{
103 u32 val;
104
105 val = 0x100 << GPIO_BIT(gpio);
106 if (value)
107 val |= 1 << GPIO_BIT(gpio);
Stephen Warren88d89512011-10-11 16:16:14 -0600108 tegra_gpio_writel(val, reg);
Erik Gilling3c92db92010-03-15 19:40:06 -0700109}
110
Stephen Warren3e215d02012-02-18 01:04:55 -0700111static void tegra_gpio_enable(int gpio)
Erik Gilling3c92db92010-03-15 19:40:06 -0700112{
113 tegra_gpio_mask_write(GPIO_MSK_CNF(gpio), gpio, 1);
114}
115
Stephen Warren3e215d02012-02-18 01:04:55 -0700116static void tegra_gpio_disable(int gpio)
Erik Gilling3c92db92010-03-15 19:40:06 -0700117{
118 tegra_gpio_mask_write(GPIO_MSK_CNF(gpio), gpio, 0);
119}
120
Axel Lin924a0982012-11-08 10:45:24 +0800121static int tegra_gpio_request(struct gpio_chip *chip, unsigned offset)
Stephen Warren3e215d02012-02-18 01:04:55 -0700122{
123 return pinctrl_request_gpio(offset);
124}
125
Axel Lin924a0982012-11-08 10:45:24 +0800126static void tegra_gpio_free(struct gpio_chip *chip, unsigned offset)
Stephen Warren3e215d02012-02-18 01:04:55 -0700127{
128 pinctrl_free_gpio(offset);
129 tegra_gpio_disable(offset);
130}
131
Erik Gilling3c92db92010-03-15 19:40:06 -0700132static void tegra_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
133{
134 tegra_gpio_mask_write(GPIO_MSK_OUT(offset), offset, value);
135}
136
137static int tegra_gpio_get(struct gpio_chip *chip, unsigned offset)
138{
Laxman Dewangan195812e2012-11-09 11:34:20 +0530139 /* If gpio is in output mode then read from the out value */
140 if ((tegra_gpio_readl(GPIO_OE(offset)) >> GPIO_BIT(offset)) & 1)
141 return (tegra_gpio_readl(GPIO_OUT(offset)) >>
142 GPIO_BIT(offset)) & 0x1;
143
Stephen Warren88d89512011-10-11 16:16:14 -0600144 return (tegra_gpio_readl(GPIO_IN(offset)) >> GPIO_BIT(offset)) & 0x1;
Erik Gilling3c92db92010-03-15 19:40:06 -0700145}
146
147static int tegra_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
148{
149 tegra_gpio_mask_write(GPIO_MSK_OE(offset), offset, 0);
Stephen Warren3e215d02012-02-18 01:04:55 -0700150 tegra_gpio_enable(offset);
Erik Gilling3c92db92010-03-15 19:40:06 -0700151 return 0;
152}
153
154static int tegra_gpio_direction_output(struct gpio_chip *chip, unsigned offset,
155 int value)
156{
157 tegra_gpio_set(chip, offset, value);
158 tegra_gpio_mask_write(GPIO_MSK_OE(offset), offset, 1);
Stephen Warren3e215d02012-02-18 01:04:55 -0700159 tegra_gpio_enable(offset);
Erik Gilling3c92db92010-03-15 19:40:06 -0700160 return 0;
161}
162
Stephen Warren438a99c2011-08-23 00:39:56 +0100163static int tegra_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
164{
Stephen Warrenbdc93a72012-02-13 16:21:15 -0700165 return irq_find_mapping(irq_domain, offset);
Stephen Warren438a99c2011-08-23 00:39:56 +0100166}
Erik Gilling3c92db92010-03-15 19:40:06 -0700167
168static struct gpio_chip tegra_gpio_chip = {
169 .label = "tegra-gpio",
Stephen Warren3e215d02012-02-18 01:04:55 -0700170 .request = tegra_gpio_request,
171 .free = tegra_gpio_free,
Erik Gilling3c92db92010-03-15 19:40:06 -0700172 .direction_input = tegra_gpio_direction_input,
173 .get = tegra_gpio_get,
174 .direction_output = tegra_gpio_direction_output,
175 .set = tegra_gpio_set,
Stephen Warren438a99c2011-08-23 00:39:56 +0100176 .to_irq = tegra_gpio_to_irq,
Erik Gilling3c92db92010-03-15 19:40:06 -0700177 .base = 0,
Erik Gilling3c92db92010-03-15 19:40:06 -0700178};
179
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100180static void tegra_gpio_irq_ack(struct irq_data *d)
Erik Gilling3c92db92010-03-15 19:40:06 -0700181{
Stephen Warren6f74dc92012-01-04 08:39:37 +0000182 int gpio = d->hwirq;
Erik Gilling3c92db92010-03-15 19:40:06 -0700183
Stephen Warren88d89512011-10-11 16:16:14 -0600184 tegra_gpio_writel(1 << GPIO_BIT(gpio), GPIO_INT_CLR(gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700185}
186
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100187static void tegra_gpio_irq_mask(struct irq_data *d)
Erik Gilling3c92db92010-03-15 19:40:06 -0700188{
Stephen Warren6f74dc92012-01-04 08:39:37 +0000189 int gpio = d->hwirq;
Erik Gilling3c92db92010-03-15 19:40:06 -0700190
191 tegra_gpio_mask_write(GPIO_MSK_INT_ENB(gpio), gpio, 0);
192}
193
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100194static void tegra_gpio_irq_unmask(struct irq_data *d)
Erik Gilling3c92db92010-03-15 19:40:06 -0700195{
Stephen Warren6f74dc92012-01-04 08:39:37 +0000196 int gpio = d->hwirq;
Erik Gilling3c92db92010-03-15 19:40:06 -0700197
198 tegra_gpio_mask_write(GPIO_MSK_INT_ENB(gpio), gpio, 1);
199}
200
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100201static int tegra_gpio_irq_set_type(struct irq_data *d, unsigned int type)
Erik Gilling3c92db92010-03-15 19:40:06 -0700202{
Stephen Warren6f74dc92012-01-04 08:39:37 +0000203 int gpio = d->hwirq;
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100204 struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
Erik Gilling3c92db92010-03-15 19:40:06 -0700205 int port = GPIO_PORT(gpio);
206 int lvl_type;
207 int val;
208 unsigned long flags;
209
210 switch (type & IRQ_TYPE_SENSE_MASK) {
211 case IRQ_TYPE_EDGE_RISING:
212 lvl_type = GPIO_INT_LVL_EDGE_RISING;
213 break;
214
215 case IRQ_TYPE_EDGE_FALLING:
216 lvl_type = GPIO_INT_LVL_EDGE_FALLING;
217 break;
218
219 case IRQ_TYPE_EDGE_BOTH:
220 lvl_type = GPIO_INT_LVL_EDGE_BOTH;
221 break;
222
223 case IRQ_TYPE_LEVEL_HIGH:
224 lvl_type = GPIO_INT_LVL_LEVEL_HIGH;
225 break;
226
227 case IRQ_TYPE_LEVEL_LOW:
228 lvl_type = GPIO_INT_LVL_LEVEL_LOW;
229 break;
230
231 default:
232 return -EINVAL;
233 }
234
235 spin_lock_irqsave(&bank->lvl_lock[port], flags);
236
Stephen Warren88d89512011-10-11 16:16:14 -0600237 val = tegra_gpio_readl(GPIO_INT_LVL(gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700238 val &= ~(GPIO_INT_LVL_MASK << GPIO_BIT(gpio));
239 val |= lvl_type << GPIO_BIT(gpio);
Stephen Warren88d89512011-10-11 16:16:14 -0600240 tegra_gpio_writel(val, GPIO_INT_LVL(gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700241
242 spin_unlock_irqrestore(&bank->lvl_lock[port], flags);
243
Stephen Warrend9411362012-03-19 10:31:58 -0600244 tegra_gpio_mask_write(GPIO_MSK_OE(gpio), gpio, 0);
245 tegra_gpio_enable(gpio);
246
Erik Gilling3c92db92010-03-15 19:40:06 -0700247 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100248 __irq_set_handler_locked(d->irq, handle_level_irq);
Erik Gilling3c92db92010-03-15 19:40:06 -0700249 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100250 __irq_set_handler_locked(d->irq, handle_edge_irq);
Erik Gilling3c92db92010-03-15 19:40:06 -0700251
252 return 0;
253}
254
255static void tegra_gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
256{
257 struct tegra_gpio_bank *bank;
258 int port;
259 int pin;
260 int unmasked = 0;
Will Deacon98022942011-02-21 13:58:10 +0000261 struct irq_chip *chip = irq_desc_get_chip(desc);
Erik Gilling3c92db92010-03-15 19:40:06 -0700262
Will Deacon98022942011-02-21 13:58:10 +0000263 chained_irq_enter(chip, desc);
Erik Gilling3c92db92010-03-15 19:40:06 -0700264
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100265 bank = irq_get_handler_data(irq);
Erik Gilling3c92db92010-03-15 19:40:06 -0700266
267 for (port = 0; port < 4; port++) {
268 int gpio = tegra_gpio_compose(bank->bank, port, 0);
Stephen Warren88d89512011-10-11 16:16:14 -0600269 unsigned long sta = tegra_gpio_readl(GPIO_INT_STA(gpio)) &
270 tegra_gpio_readl(GPIO_INT_ENB(gpio));
271 u32 lvl = tegra_gpio_readl(GPIO_INT_LVL(gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700272
273 for_each_set_bit(pin, &sta, 8) {
Stephen Warren88d89512011-10-11 16:16:14 -0600274 tegra_gpio_writel(1 << pin, GPIO_INT_CLR(gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700275
276 /* if gpio is edge triggered, clear condition
277 * before executing the hander so that we don't
278 * miss edges
279 */
280 if (lvl & (0x100 << pin)) {
281 unmasked = 1;
Will Deacon98022942011-02-21 13:58:10 +0000282 chained_irq_exit(chip, desc);
Erik Gilling3c92db92010-03-15 19:40:06 -0700283 }
284
285 generic_handle_irq(gpio_to_irq(gpio + pin));
286 }
287 }
288
289 if (!unmasked)
Will Deacon98022942011-02-21 13:58:10 +0000290 chained_irq_exit(chip, desc);
Erik Gilling3c92db92010-03-15 19:40:06 -0700291
292}
293
Laxman Dewangan8939ddc2012-11-07 20:31:32 +0530294#ifdef CONFIG_PM_SLEEP
295static int tegra_gpio_resume(struct device *dev)
Colin Cross2e47b8b2010-04-07 12:59:42 -0700296{
297 unsigned long flags;
Colin Crossc8309ef2011-03-30 00:24:43 -0700298 int b;
299 int p;
Colin Cross2e47b8b2010-04-07 12:59:42 -0700300
301 local_irq_save(flags);
302
Stephen Warren33918112012-01-19 08:16:35 +0000303 for (b = 0; b < tegra_gpio_bank_count; b++) {
Colin Cross2e47b8b2010-04-07 12:59:42 -0700304 struct tegra_gpio_bank *bank = &tegra_gpio_banks[b];
305
306 for (p = 0; p < ARRAY_SIZE(bank->oe); p++) {
307 unsigned int gpio = (b<<5) | (p<<3);
Stephen Warren88d89512011-10-11 16:16:14 -0600308 tegra_gpio_writel(bank->cnf[p], GPIO_CNF(gpio));
309 tegra_gpio_writel(bank->out[p], GPIO_OUT(gpio));
310 tegra_gpio_writel(bank->oe[p], GPIO_OE(gpio));
311 tegra_gpio_writel(bank->int_lvl[p], GPIO_INT_LVL(gpio));
312 tegra_gpio_writel(bank->int_enb[p], GPIO_INT_ENB(gpio));
Colin Cross2e47b8b2010-04-07 12:59:42 -0700313 }
314 }
315
316 local_irq_restore(flags);
Laxman Dewangan8939ddc2012-11-07 20:31:32 +0530317 return 0;
Colin Cross2e47b8b2010-04-07 12:59:42 -0700318}
319
Laxman Dewangan8939ddc2012-11-07 20:31:32 +0530320static int tegra_gpio_suspend(struct device *dev)
Colin Cross2e47b8b2010-04-07 12:59:42 -0700321{
322 unsigned long flags;
Colin Crossc8309ef2011-03-30 00:24:43 -0700323 int b;
324 int p;
Colin Cross2e47b8b2010-04-07 12:59:42 -0700325
Colin Cross2e47b8b2010-04-07 12:59:42 -0700326 local_irq_save(flags);
Stephen Warren33918112012-01-19 08:16:35 +0000327 for (b = 0; b < tegra_gpio_bank_count; b++) {
Colin Cross2e47b8b2010-04-07 12:59:42 -0700328 struct tegra_gpio_bank *bank = &tegra_gpio_banks[b];
329
330 for (p = 0; p < ARRAY_SIZE(bank->oe); p++) {
331 unsigned int gpio = (b<<5) | (p<<3);
Stephen Warren88d89512011-10-11 16:16:14 -0600332 bank->cnf[p] = tegra_gpio_readl(GPIO_CNF(gpio));
333 bank->out[p] = tegra_gpio_readl(GPIO_OUT(gpio));
334 bank->oe[p] = tegra_gpio_readl(GPIO_OE(gpio));
335 bank->int_enb[p] = tegra_gpio_readl(GPIO_INT_ENB(gpio));
336 bank->int_lvl[p] = tegra_gpio_readl(GPIO_INT_LVL(gpio));
Joseph Lo203f31c2013-04-03 19:31:44 +0800337
338 /* Enable gpio irq for wake up source */
339 tegra_gpio_writel(bank->wake_enb[p],
340 GPIO_INT_ENB(gpio));
Colin Cross2e47b8b2010-04-07 12:59:42 -0700341 }
342 }
343 local_irq_restore(flags);
Laxman Dewangan8939ddc2012-11-07 20:31:32 +0530344 return 0;
Colin Cross2e47b8b2010-04-07 12:59:42 -0700345}
346
Joseph Lo203f31c2013-04-03 19:31:44 +0800347static int tegra_gpio_irq_set_wake(struct irq_data *d, unsigned int enable)
Colin Cross2e47b8b2010-04-07 12:59:42 -0700348{
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100349 struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
Joseph Lo203f31c2013-04-03 19:31:44 +0800350 int gpio = d->hwirq;
351 u32 port, bit, mask;
352
353 port = GPIO_PORT(gpio);
354 bit = GPIO_BIT(gpio);
355 mask = BIT(bit);
356
357 if (enable)
358 bank->wake_enb[port] |= mask;
359 else
360 bank->wake_enb[port] &= ~mask;
361
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100362 return irq_set_irq_wake(bank->irq, enable);
Colin Cross2e47b8b2010-04-07 12:59:42 -0700363}
364#endif
Erik Gilling3c92db92010-03-15 19:40:06 -0700365
366static struct irq_chip tegra_gpio_irq_chip = {
367 .name = "GPIO",
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100368 .irq_ack = tegra_gpio_irq_ack,
369 .irq_mask = tegra_gpio_irq_mask,
370 .irq_unmask = tegra_gpio_irq_unmask,
371 .irq_set_type = tegra_gpio_irq_set_type,
Laxman Dewangan8939ddc2012-11-07 20:31:32 +0530372#ifdef CONFIG_PM_SLEEP
Joseph Lo203f31c2013-04-03 19:31:44 +0800373 .irq_set_wake = tegra_gpio_irq_set_wake,
Colin Cross2e47b8b2010-04-07 12:59:42 -0700374#endif
Erik Gilling3c92db92010-03-15 19:40:06 -0700375};
376
Laxman Dewangan8939ddc2012-11-07 20:31:32 +0530377static const struct dev_pm_ops tegra_gpio_pm_ops = {
378 SET_SYSTEM_SLEEP_PM_OPS(tegra_gpio_suspend, tegra_gpio_resume)
379};
380
Stephen Warren5c1e2c92012-03-16 17:35:08 -0600381struct tegra_gpio_soc_config {
382 u32 bank_stride;
383 u32 upper_offset;
384};
385
386static struct tegra_gpio_soc_config tegra20_gpio_config = {
387 .bank_stride = 0x80,
388 .upper_offset = 0x800,
389};
390
391static struct tegra_gpio_soc_config tegra30_gpio_config = {
392 .bank_stride = 0x100,
393 .upper_offset = 0x80,
394};
395
Bill Pembertonaeca8ad2012-11-19 13:24:14 -0500396static struct of_device_id tegra_gpio_of_match[] = {
Stephen Warren5c1e2c92012-03-16 17:35:08 -0600397 { .compatible = "nvidia,tegra30-gpio", .data = &tegra30_gpio_config },
398 { .compatible = "nvidia,tegra20-gpio", .data = &tegra20_gpio_config },
399 { },
400};
Erik Gilling3c92db92010-03-15 19:40:06 -0700401
402/* This lock class tells lockdep that GPIO irqs are in a different
403 * category than their parents, so it won't report false recursion.
404 */
405static struct lock_class_key gpio_lock_class;
406
Bill Pemberton38363092012-11-19 13:22:34 -0500407static int tegra_gpio_probe(struct platform_device *pdev)
Erik Gilling3c92db92010-03-15 19:40:06 -0700408{
Stephen Warren5c1e2c92012-03-16 17:35:08 -0600409 const struct of_device_id *match;
410 struct tegra_gpio_soc_config *config;
Stephen Warren88d89512011-10-11 16:16:14 -0600411 struct resource *res;
Erik Gilling3c92db92010-03-15 19:40:06 -0700412 struct tegra_gpio_bank *bank;
Stephen Warren47008002011-08-23 00:39:55 +0100413 int gpio;
Erik Gilling3c92db92010-03-15 19:40:06 -0700414 int i;
415 int j;
416
Stephen Warren5c1e2c92012-03-16 17:35:08 -0600417 match = of_match_device(tegra_gpio_of_match, &pdev->dev);
418 if (match)
419 config = (struct tegra_gpio_soc_config *)match->data;
420 else
421 config = &tegra20_gpio_config;
422
423 tegra_gpio_bank_stride = config->bank_stride;
424 tegra_gpio_upper_offset = config->upper_offset;
425
Stephen Warren33918112012-01-19 08:16:35 +0000426 for (;;) {
427 res = platform_get_resource(pdev, IORESOURCE_IRQ, tegra_gpio_bank_count);
428 if (!res)
429 break;
430 tegra_gpio_bank_count++;
431 }
432 if (!tegra_gpio_bank_count) {
433 dev_err(&pdev->dev, "Missing IRQ resource\n");
434 return -ENODEV;
435 }
436
437 tegra_gpio_chip.ngpio = tegra_gpio_bank_count * 32;
438
439 tegra_gpio_banks = devm_kzalloc(&pdev->dev,
440 tegra_gpio_bank_count * sizeof(*tegra_gpio_banks),
441 GFP_KERNEL);
442 if (!tegra_gpio_banks) {
443 dev_err(&pdev->dev, "Couldn't allocate bank structure\n");
444 return -ENODEV;
445 }
446
Linus Walleijd0235672012-10-16 21:00:09 +0200447 irq_domain = irq_domain_add_linear(pdev->dev.of_node,
448 tegra_gpio_chip.ngpio,
Stephen Warrenbdc93a72012-02-13 16:21:15 -0700449 &irq_domain_simple_ops, NULL);
Linus Walleijd0235672012-10-16 21:00:09 +0200450 if (!irq_domain)
451 return -ENODEV;
Stephen Warren6f74dc92012-01-04 08:39:37 +0000452
Stephen Warren33918112012-01-19 08:16:35 +0000453 for (i = 0; i < tegra_gpio_bank_count; i++) {
Stephen Warren88d89512011-10-11 16:16:14 -0600454 res = platform_get_resource(pdev, IORESOURCE_IRQ, i);
455 if (!res) {
456 dev_err(&pdev->dev, "Missing IRQ resource\n");
457 return -ENODEV;
458 }
459
460 bank = &tegra_gpio_banks[i];
461 bank->bank = i;
462 bank->irq = res->start;
463 }
464
465 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
466 if (!res) {
467 dev_err(&pdev->dev, "Missing MEM resource\n");
468 return -ENODEV;
469 }
470
Thierry Reding641d0342013-01-21 11:09:01 +0100471 regs = devm_ioremap_resource(&pdev->dev, res);
472 if (IS_ERR(regs))
473 return PTR_ERR(regs);
Stephen Warren88d89512011-10-11 16:16:14 -0600474
Stephen Warren4a3398e2012-03-16 17:37:24 -0600475 for (i = 0; i < tegra_gpio_bank_count; i++) {
Erik Gilling3c92db92010-03-15 19:40:06 -0700476 for (j = 0; j < 4; j++) {
477 int gpio = tegra_gpio_compose(i, j, 0);
Stephen Warren88d89512011-10-11 16:16:14 -0600478 tegra_gpio_writel(0x00, GPIO_INT_ENB(gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700479 }
480 }
481
Grant Likelydf221222011-06-15 14:54:14 -0600482#ifdef CONFIG_OF_GPIO
Stephen Warren88d89512011-10-11 16:16:14 -0600483 tegra_gpio_chip.of_node = pdev->dev.of_node;
484#endif
Grant Likelydf221222011-06-15 14:54:14 -0600485
Erik Gilling3c92db92010-03-15 19:40:06 -0700486 gpiochip_add(&tegra_gpio_chip);
487
Stephen Warren33918112012-01-19 08:16:35 +0000488 for (gpio = 0; gpio < tegra_gpio_chip.ngpio; gpio++) {
Linus Walleijd0235672012-10-16 21:00:09 +0200489 int irq = irq_create_mapping(irq_domain, gpio);
Stephen Warren47008002011-08-23 00:39:55 +0100490 /* No validity check; all Tegra GPIOs are valid IRQs */
Erik Gilling3c92db92010-03-15 19:40:06 -0700491
Stephen Warren47008002011-08-23 00:39:55 +0100492 bank = &tegra_gpio_banks[GPIO_BANK(gpio)];
493
494 irq_set_lockdep_class(irq, &gpio_lock_class);
495 irq_set_chip_data(irq, bank);
496 irq_set_chip_and_handler(irq, &tegra_gpio_irq_chip,
Thomas Gleixnerf38c02f2011-03-24 13:35:09 +0100497 handle_simple_irq);
Stephen Warren47008002011-08-23 00:39:55 +0100498 set_irq_flags(irq, IRQF_VALID);
Erik Gilling3c92db92010-03-15 19:40:06 -0700499 }
500
Stephen Warren33918112012-01-19 08:16:35 +0000501 for (i = 0; i < tegra_gpio_bank_count; i++) {
Erik Gilling3c92db92010-03-15 19:40:06 -0700502 bank = &tegra_gpio_banks[i];
503
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100504 irq_set_chained_handler(bank->irq, tegra_gpio_irq_handler);
505 irq_set_handler_data(bank->irq, bank);
Erik Gilling3c92db92010-03-15 19:40:06 -0700506
507 for (j = 0; j < 4; j++)
508 spin_lock_init(&bank->lvl_lock[j]);
509 }
510
511 return 0;
512}
513
Stephen Warren88d89512011-10-11 16:16:14 -0600514static struct platform_driver tegra_gpio_driver = {
515 .driver = {
516 .name = "tegra-gpio",
517 .owner = THIS_MODULE,
Laxman Dewangan8939ddc2012-11-07 20:31:32 +0530518 .pm = &tegra_gpio_pm_ops,
Stephen Warren88d89512011-10-11 16:16:14 -0600519 .of_match_table = tegra_gpio_of_match,
520 },
521 .probe = tegra_gpio_probe,
522};
523
524static int __init tegra_gpio_init(void)
525{
526 return platform_driver_register(&tegra_gpio_driver);
527}
Erik Gilling3c92db92010-03-15 19:40:06 -0700528postcore_initcall(tegra_gpio_init);
529
530#ifdef CONFIG_DEBUG_FS
531
532#include <linux/debugfs.h>
533#include <linux/seq_file.h>
534
535static int dbg_gpio_show(struct seq_file *s, void *unused)
536{
537 int i;
538 int j;
539
Stephen Warren4a3398e2012-03-16 17:37:24 -0600540 for (i = 0; i < tegra_gpio_bank_count; i++) {
Erik Gilling3c92db92010-03-15 19:40:06 -0700541 for (j = 0; j < 4; j++) {
542 int gpio = tegra_gpio_compose(i, j, 0);
Colin Cross2e47b8b2010-04-07 12:59:42 -0700543 seq_printf(s,
544 "%d:%d %02x %02x %02x %02x %02x %02x %06x\n",
545 i, j,
Stephen Warren88d89512011-10-11 16:16:14 -0600546 tegra_gpio_readl(GPIO_CNF(gpio)),
547 tegra_gpio_readl(GPIO_OE(gpio)),
548 tegra_gpio_readl(GPIO_OUT(gpio)),
549 tegra_gpio_readl(GPIO_IN(gpio)),
550 tegra_gpio_readl(GPIO_INT_STA(gpio)),
551 tegra_gpio_readl(GPIO_INT_ENB(gpio)),
552 tegra_gpio_readl(GPIO_INT_LVL(gpio)));
Erik Gilling3c92db92010-03-15 19:40:06 -0700553 }
554 }
555 return 0;
556}
557
558static int dbg_gpio_open(struct inode *inode, struct file *file)
559{
560 return single_open(file, dbg_gpio_show, &inode->i_private);
561}
562
563static const struct file_operations debug_fops = {
564 .open = dbg_gpio_open,
565 .read = seq_read,
566 .llseek = seq_lseek,
567 .release = single_release,
568};
569
570static int __init tegra_gpio_debuginit(void)
571{
572 (void) debugfs_create_file("tegra_gpio", S_IRUGO,
573 NULL, NULL, &debug_fops);
574 return 0;
575}
576late_initcall(tegra_gpio_debuginit);
577#endif