blob: 2e534f3b7bfe5927f92d541d5493d3caad118195 [file] [log] [blame]
Jayamohan Kallickal6733b392009-09-05 07:36:35 +05301/**
Jayamohan Kallickal255fa9a2011-03-25 14:23:57 -07002 * Copyright (C) 2005 - 2011 Emulex
Jayamohan Kallickal6733b392009-09-05 07:36:35 +05303 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
Jayamohan Kallickal255fa9a2011-03-25 14:23:57 -070010 * Written by: Jayamohan Kallickal (jayamohan.kallickal@emulex.com)
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053011 *
12 * Contact Information:
Jayamohan Kallickal255fa9a2011-03-25 14:23:57 -070013 * linux-drivers@emulex.com
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053014 *
Jayamohan Kallickal255fa9a2011-03-25 14:23:57 -070015 * Emulex
16 * 3333 Susan Street
17 * Costa Mesa, CA 92626
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053018 */
19
20#ifndef _BEISCSI_MAIN_
21#define _BEISCSI_MAIN_
22
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053023#include <linux/kernel.h>
24#include <linux/pci.h>
Randy Dunlap82c57022010-05-04 10:29:52 -070025#include <linux/if_ether.h>
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053026#include <linux/in.h>
John Soni Jose99bc5d52012-08-20 23:00:18 +053027#include <linux/ctype.h>
28#include <linux/module.h>
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053029#include <scsi/scsi.h>
30#include <scsi/scsi_cmnd.h>
31#include <scsi/scsi_device.h>
32#include <scsi/scsi_host.h>
33#include <scsi/iscsi_proto.h>
34#include <scsi/libiscsi.h>
35#include <scsi/scsi_transport_iscsi.h>
36
37#include "be.h"
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053038#define DRV_NAME "be2iscsi"
John Soni Jose06047682012-08-20 23:01:06 +053039#define BUILD_STR "4.4.58.0"
Jayamohan Kallickal2f635882012-04-03 23:41:45 -050040#define BE_NAME "Emulex OneConnect" \
41 "Open-iSCSI Driver version" BUILD_STR
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053042#define DRV_DESC BE_NAME " " "Driver"
43
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +053044#define BE_VENDOR_ID 0x19A2
John Soni Jose139a1b12012-10-20 04:43:20 +053045#define ELX_VENDOR_ID 0x10DF
Jayamohan Kallickalf98c96b2010-02-11 05:11:15 +053046/* DEVICE ID's for BE2 */
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053047#define BE_DEVICE_ID1 0x212
48#define OC_DEVICE_ID1 0x702
49#define OC_DEVICE_ID2 0x703
Jayamohan Kallickalf98c96b2010-02-11 05:11:15 +053050
51/* DEVICE ID's for BE3 */
52#define BE_DEVICE_ID2 0x222
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +053053#define OC_DEVICE_ID3 0x712
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053054
John Soni Jose139a1b12012-10-20 04:43:20 +053055/* DEVICE ID for SKH */
56#define OC_SKH_ID1 0x722
57
Jayamohan Kallickal7da50872010-01-05 05:04:12 +053058#define BE2_IO_DEPTH 1024
59#define BE2_MAX_SESSIONS 256
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053060#define BE2_CMDS_PER_CXN 128
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053061#define BE2_TMFS 16
62#define BE2_NOPOUT_REQ 16
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053063#define BE2_SGE 32
64#define BE2_DEFPDU_HDR_SZ 64
65#define BE2_DEFPDU_DATA_SZ 8192
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053066
John Soni Jose22abeef2012-10-20 04:43:32 +053067#define MAX_CPUS 64
68#define BEISCSI_MAX_NUM_CPUS 7
69#define OC_SKH_MAX_NUM_CPUS 63
70
71
Jayamohan Kallickalaa359032010-01-07 01:51:04 +053072#define BEISCSI_SGLIST_ELEMENTS 30
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053073
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053074#define BEISCSI_CMD_PER_LUN 128 /* scsi_host->cmd_per_lun */
Jayamohan Kallickale919dee2010-07-22 04:30:32 +053075#define BEISCSI_MAX_SECTORS 2048 /* scsi_host->max_sectors */
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053076
77#define BEISCSI_MAX_CMD_LEN 16 /* scsi_host->max_cmd_len */
78#define BEISCSI_NUM_MAX_LUN 256 /* scsi_host->max_lun */
79#define BEISCSI_NUM_DEVICES_SUPPORTED 0x01
80#define BEISCSI_MAX_FRAGS_INIT 192
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +053081#define BE_NUM_MSIX_ENTRIES 1
Jayamohan Kallickale9b91192010-07-22 04:24:53 +053082
83#define MPU_EP_CONTROL 0
84#define MPU_EP_SEMAPHORE 0xac
85#define BE2_SOFT_RESET 0x5c
86#define BE2_PCI_ONLINE0 0xb0
87#define BE2_PCI_ONLINE1 0xb4
88#define BE2_SET_RESET 0x80
89#define BE2_MPU_IRAM_ONLINE 0x00000080
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053090
91#define BE_SENSE_INFO_SIZE 258
92#define BE_ISCSI_PDU_HEADER_SIZE 64
93#define BE_MIN_MEM_SIZE 16384
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +053094#define MAX_CMD_SZ 65536
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053095#define IIOC_SCSI_DATA 0x05 /* Write Operation */
96
John Soni Jose9aef4202012-08-20 23:00:08 +053097#define INVALID_SESS_HANDLE 0xFFFFFFFF
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053098
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +053099#define BE_ADAPTER_UP 0x00000000
100#define BE_ADAPTER_LINK_DOWN 0x00000001
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530101/**
102 * hardware needs the async PDU buffers to be posted in multiples of 8
103 * So have atleast 8 of them by default
104 */
105
106#define HWI_GET_ASYNC_PDU_CTX(phwi) (phwi->phwi_ctxt->pasync_ctx)
107
108/********* Memory BAR register ************/
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +0530109#define PCICFG_MEMBAR_CTRL_INT_CTRL_OFFSET 0xfc
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530110/**
111 * Host Interrupt Enable, if set interrupts are enabled although "PCI Interrupt
112 * Disable" may still globally block interrupts in addition to individual
113 * interrupt masks; a mechanism for the device driver to block all interrupts
114 * atomically without having to arbitrate for the PCI Interrupt Disable bit
115 * with the OS.
116 */
117#define MEMBAR_CTRL_INT_CTRL_HOSTINTR_MASK (1 << 29) /* bit 29 */
118
119/********* ISR0 Register offset **********/
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +0530120#define CEV_ISR0_OFFSET 0xC18
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530121#define CEV_ISR_SIZE 4
122
123/**
124 * Macros for reading/writing a protection domain or CSR registers
125 * in BladeEngine.
126 */
127
128#define DB_TXULP0_OFFSET 0x40
129#define DB_RXULP0_OFFSET 0xA0
130/********* Event Q door bell *************/
131#define DB_EQ_OFFSET DB_CQ_OFFSET
132#define DB_EQ_RING_ID_MASK 0x1FF /* bits 0 - 8 */
133/* Clear the interrupt for this eq */
134#define DB_EQ_CLR_SHIFT (9) /* bit 9 */
135/* Must be 1 */
136#define DB_EQ_EVNT_SHIFT (10) /* bit 10 */
137/* Number of event entries processed */
138#define DB_EQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
139/* Rearm bit */
140#define DB_EQ_REARM_SHIFT (29) /* bit 29 */
141
142/********* Compl Q door bell *************/
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +0530143#define DB_CQ_OFFSET 0x120
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530144#define DB_CQ_RING_ID_MASK 0x3FF /* bits 0 - 9 */
145/* Number of event entries processed */
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +0530146#define DB_CQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530147/* Rearm bit */
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +0530148#define DB_CQ_REARM_SHIFT (29) /* bit 29 */
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530149
150#define GET_HWI_CONTROLLER_WS(pc) (pc->phwi_ctrlr)
151#define HWI_GET_DEF_BUFQ_ID(pc) (((struct hwi_controller *)\
152 (GET_HWI_CONTROLLER_WS(pc)))->default_pdu_data.id)
153#define HWI_GET_DEF_HDRQ_ID(pc) (((struct hwi_controller *)\
154 (GET_HWI_CONTROLLER_WS(pc)))->default_pdu_hdr.id)
155
156#define PAGES_REQUIRED(x) \
157 ((x < PAGE_SIZE) ? 1 : ((x + PAGE_SIZE - 1) / PAGE_SIZE))
158
Jayamohan Kallickal8fcfb212011-08-24 16:05:30 -0700159#define BEISCSI_MSI_NAME 20 /* size of msi_name string */
160
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530161enum be_mem_enum {
162 HWI_MEM_ADDN_CONTEXT,
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530163 HWI_MEM_WRB,
164 HWI_MEM_WRBH,
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530165 HWI_MEM_SGLH,
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530166 HWI_MEM_SGE,
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +0530167 HWI_MEM_ASYNC_HEADER_BUF, /* 5 */
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530168 HWI_MEM_ASYNC_DATA_BUF,
169 HWI_MEM_ASYNC_HEADER_RING,
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530170 HWI_MEM_ASYNC_DATA_RING,
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530171 HWI_MEM_ASYNC_HEADER_HANDLE,
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +0530172 HWI_MEM_ASYNC_DATA_HANDLE, /* 10 */
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530173 HWI_MEM_ASYNC_PDU_CONTEXT,
174 ISCSI_MEM_GLOBAL_HEADER,
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530175 SE_MEM_MAX
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530176};
177
178struct be_bus_address32 {
179 unsigned int address_lo;
180 unsigned int address_hi;
181};
182
183struct be_bus_address64 {
184 unsigned long long address;
185};
186
187struct be_bus_address {
188 union {
189 struct be_bus_address32 a32;
190 struct be_bus_address64 a64;
191 } u;
192};
193
194struct mem_array {
195 struct be_bus_address bus_address; /* Bus address of location */
196 void *virtual_address; /* virtual address to the location */
197 unsigned int size; /* Size required by memory block */
198};
199
200struct be_mem_descriptor {
201 unsigned int index; /* Index of this memory parameter */
202 unsigned int category; /* type indicates cached/non-cached */
203 unsigned int num_elements; /* number of elements in this
204 * descriptor
205 */
206 unsigned int alignment_mask; /* Alignment mask for this block */
207 unsigned int size_in_bytes; /* Size required by memory block */
208 struct mem_array *mem_array;
209};
210
211struct sgl_handle {
212 unsigned int sgl_index;
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530213 unsigned int type;
214 unsigned int cid;
215 struct iscsi_task *task;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530216 struct iscsi_sge *pfrag;
217};
218
219struct hba_parameters {
220 unsigned int ios_per_ctrl;
221 unsigned int cxns_per_ctrl;
222 unsigned int asyncpdus_per_ctrl;
223 unsigned int icds_per_ctrl;
224 unsigned int num_sge_per_io;
225 unsigned int defpdu_hdr_sz;
226 unsigned int defpdu_data_sz;
227 unsigned int num_cq_entries;
228 unsigned int num_eq_entries;
229 unsigned int wrbs_per_cxn;
230 unsigned int crashmode;
231 unsigned int hba_num;
232
233 unsigned int mgmt_ws_sz;
234 unsigned int hwi_ws_sz;
235
236 unsigned int eto;
237 unsigned int ldto;
238
239 unsigned int dbg_flags;
240 unsigned int num_cxn;
241
242 unsigned int eq_timer;
243 /**
244 * These are calculated from other params. They're here
245 * for debug purposes
246 */
247 unsigned int num_mcc_pages;
248 unsigned int num_mcc_cq_pages;
249 unsigned int num_cq_pages;
250 unsigned int num_eq_pages;
251
252 unsigned int num_async_pdu_buf_pages;
253 unsigned int num_async_pdu_buf_sgl_pages;
254 unsigned int num_async_pdu_buf_cq_pages;
255
256 unsigned int num_async_pdu_hdr_pages;
257 unsigned int num_async_pdu_hdr_sgl_pages;
258 unsigned int num_async_pdu_hdr_cq_pages;
259
260 unsigned int num_sge;
261};
262
Jayamohan Kallickal41831222010-02-20 08:02:39 +0530263struct invalidate_command_table {
264 unsigned short icd;
265 unsigned short cid;
266} __packed;
267
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530268struct beiscsi_hba {
269 struct hba_parameters params;
270 struct hwi_controller *phwi_ctrlr;
271 unsigned int mem_req[SE_MEM_MAX];
272 /* PCI BAR mapped addresses */
273 u8 __iomem *csr_va; /* CSR */
274 u8 __iomem *db_va; /* Door Bell */
275 u8 __iomem *pci_va; /* PCI Config */
276 struct be_bus_address csr_pa; /* CSR */
277 struct be_bus_address db_pa; /* CSR */
278 struct be_bus_address pci_pa; /* CSR */
279 /* PCI representation of our HBA */
280 struct pci_dev *pcidev;
281 unsigned int state;
282 unsigned short asic_revision;
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530283 unsigned int num_cpus;
284 unsigned int nxt_cqid;
John Soni Jose22abeef2012-10-20 04:43:32 +0530285 struct msix_entry msix_entries[MAX_CPUS];
286 char *msi_name[MAX_CPUS];
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530287 bool msix_enabled;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530288 struct be_mem_descriptor *init_mem;
289
290 unsigned short io_sgl_alloc_index;
291 unsigned short io_sgl_free_index;
292 unsigned short io_sgl_hndl_avbl;
293 struct sgl_handle **io_sgl_hndl_base;
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530294 struct sgl_handle **sgl_hndl_array;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530295
296 unsigned short eh_sgl_alloc_index;
297 unsigned short eh_sgl_free_index;
298 unsigned short eh_sgl_hndl_avbl;
299 struct sgl_handle **eh_sgl_hndl_base;
300 spinlock_t io_sgl_lock;
301 spinlock_t mgmt_sgl_lock;
302 spinlock_t isr_lock;
303 unsigned int age;
304 unsigned short avlbl_cids;
305 unsigned short cid_alloc;
306 unsigned short cid_free;
307 struct beiscsi_conn *conn_table[BE2_MAX_SESSIONS * 2];
308 struct list_head hba_queue;
309 unsigned short *cid_array;
310 struct iscsi_endpoint **ep_array;
Jayamohan Kallickalc7acc5b2010-07-22 04:29:18 +0530311 struct iscsi_boot_kset *boot_kset;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530312 struct Scsi_Host *shost;
Mike Christie0e438952012-04-03 23:41:51 -0500313 struct iscsi_iface *ipv4_iface;
314 struct iscsi_iface *ipv6_iface;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530315 struct {
316 /**
317 * group together since they are used most frequently
318 * for cid to cri conversion
319 */
320 unsigned int iscsi_cid_start;
321 unsigned int phys_port;
322
323 unsigned int isr_offset;
324 unsigned int iscsi_icd_start;
325 unsigned int iscsi_cid_count;
326 unsigned int iscsi_icd_count;
327 unsigned int pci_function;
328
329 unsigned short cid_alloc;
330 unsigned short cid_free;
331 unsigned short avlbl_cids;
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530332 unsigned short iscsi_features;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530333 spinlock_t cid_lock;
334 } fw_config;
335
336 u8 mac_address[ETH_ALEN];
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530337 char wq_name[20];
338 struct workqueue_struct *wq; /* The actuak work queue */
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530339 struct be_ctrl_info ctrl;
Jayamohan Kallickalf98c96b2010-02-11 05:11:15 +0530340 unsigned int generation;
Mike Christie0e438952012-04-03 23:41:51 -0500341 unsigned int interface_handle;
Jayamohan Kallickalc7acc5b2010-07-22 04:29:18 +0530342 struct mgmt_session_info boot_sess;
Jayamohan Kallickal41831222010-02-20 08:02:39 +0530343 struct invalidate_command_table inv_tbl[128];
344
John Soni Jose99bc5d52012-08-20 23:00:18 +0530345 unsigned int attr_log_enable;
346
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530347};
348
Jayamohan Kallickalb8b9e1b82009-09-22 08:21:22 +0530349struct beiscsi_session {
350 struct pci_pool *bhs_pool;
351};
352
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530353/**
354 * struct beiscsi_conn - iscsi connection structure
355 */
356struct beiscsi_conn {
357 struct iscsi_conn *conn;
358 struct beiscsi_hba *phba;
359 u32 exp_statsn;
360 u32 beiscsi_conn_cid;
361 struct beiscsi_endpoint *ep;
362 unsigned short login_in_progress;
Jayamohan Kallickald2cecf02010-07-22 04:25:40 +0530363 struct wrb_handle *plogin_wrb_handle;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530364 struct sgl_handle *plogin_sgl_handle;
Jayamohan Kallickalb8b9e1b82009-09-22 08:21:22 +0530365 struct beiscsi_session *beiscsi_sess;
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530366 struct iscsi_task *task;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530367};
368
369/* This structure is used by the chip */
370struct pdu_data_out {
371 u32 dw[12];
372};
373/**
374 * Pseudo amap definition in which each bit of the actual structure is defined
375 * as a byte: used to calculate offset/shift/mask of each field
376 */
377struct amap_pdu_data_out {
378 u8 opcode[6]; /* opcode */
379 u8 rsvd0[2]; /* should be 0 */
380 u8 rsvd1[7];
381 u8 final_bit; /* F bit */
382 u8 rsvd2[16];
383 u8 ahs_length[8]; /* no AHS */
384 u8 data_len_hi[8];
385 u8 data_len_lo[16]; /* DataSegmentLength */
386 u8 lun[64];
387 u8 itt[32]; /* ITT; initiator task tag */
388 u8 ttt[32]; /* TTT; valid for R2T or 0xffffffff */
389 u8 rsvd3[32];
390 u8 exp_stat_sn[32];
391 u8 rsvd4[32];
392 u8 data_sn[32];
393 u8 buffer_offset[32];
394 u8 rsvd5[32];
395};
396
397struct be_cmd_bhs {
Nicholas Bellinger12352182011-05-27 11:16:33 +0000398 struct iscsi_scsi_req iscsi_hdr;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530399 unsigned char pad1[16];
400 struct pdu_data_out iscsi_data_pdu;
401 unsigned char pad2[BE_SENSE_INFO_SIZE -
402 sizeof(struct pdu_data_out)];
403};
404
405struct beiscsi_io_task {
406 struct wrb_handle *pwrb_handle;
407 struct sgl_handle *psgl_handle;
408 struct beiscsi_conn *conn;
409 struct scsi_cmnd *scsi_cmnd;
410 unsigned int cmd_sn;
411 unsigned int flags;
412 unsigned short cid;
413 unsigned short header_len;
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530414 itt_t libiscsi_itt;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530415 struct be_cmd_bhs *cmd_bhs;
416 struct be_bus_address bhs_pa;
417 unsigned short bhs_len;
John Soni Josed629c472012-10-20 04:42:00 +0530418 dma_addr_t mtask_addr;
419 uint32_t mtask_data_count;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530420};
421
422struct be_nonio_bhs {
423 struct iscsi_hdr iscsi_hdr;
424 unsigned char pad1[16];
425 struct pdu_data_out iscsi_data_pdu;
426 unsigned char pad2[BE_SENSE_INFO_SIZE -
427 sizeof(struct pdu_data_out)];
428};
429
430struct be_status_bhs {
Nicholas Bellinger12352182011-05-27 11:16:33 +0000431 struct iscsi_scsi_req iscsi_hdr;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530432 unsigned char pad1[16];
433 /**
434 * The plus 2 below is to hold the sense info length that gets
435 * DMA'ed by RxULP
436 */
437 unsigned char sense_info[BE_SENSE_INFO_SIZE];
438};
439
440struct iscsi_sge {
441 u32 dw[4];
442};
443
444/**
445 * Pseudo amap definition in which each bit of the actual structure is defined
446 * as a byte: used to calculate offset/shift/mask of each field
447 */
448struct amap_iscsi_sge {
449 u8 addr_hi[32];
450 u8 addr_lo[32];
451 u8 sge_offset[22]; /* DWORD 2 */
452 u8 rsvd0[9]; /* DWORD 2 */
453 u8 last_sge; /* DWORD 2 */
454 u8 len[17]; /* DWORD 3 */
455 u8 rsvd1[15]; /* DWORD 3 */
456};
457
458struct beiscsi_offload_params {
459 u32 dw[5];
460};
461
462#define OFFLD_PARAMS_ERL 0x00000003
463#define OFFLD_PARAMS_DDE 0x00000004
464#define OFFLD_PARAMS_HDE 0x00000008
465#define OFFLD_PARAMS_IR2T 0x00000010
466#define OFFLD_PARAMS_IMD 0x00000020
467
468/**
469 * Pseudo amap definition in which each bit of the actual structure is defined
470 * as a byte: used to calculate offset/shift/mask of each field
471 */
472struct amap_beiscsi_offload_params {
473 u8 max_burst_length[32];
474 u8 max_send_data_segment_length[32];
475 u8 first_burst_length[32];
476 u8 erl[2];
477 u8 dde[1];
478 u8 hde[1];
479 u8 ir2t[1];
480 u8 imd[1];
481 u8 pad[26];
482 u8 exp_statsn[32];
483};
484
485/* void hwi_complete_drvr_msgs(struct beiscsi_conn *beiscsi_conn,
486 struct beiscsi_hba *phba, struct sol_cqe *psol);*/
487
488struct async_pdu_handle {
489 struct list_head link;
490 struct be_bus_address pa;
491 void *pbuffer;
492 unsigned int consumed;
493 unsigned char index;
494 unsigned char is_header;
495 unsigned short cri;
496 unsigned long buffer_len;
497};
498
499struct hwi_async_entry {
500 struct {
501 unsigned char hdr_received;
502 unsigned char hdr_len;
503 unsigned short bytes_received;
504 unsigned int bytes_needed;
505 struct list_head list;
506 } wait_queue;
507
508 struct list_head header_busy_list;
509 struct list_head data_busy_list;
510};
511
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530512struct hwi_async_pdu_context {
513 struct {
514 struct be_bus_address pa_base;
515 void *va_base;
516 void *ring_base;
517 struct async_pdu_handle *handle_base;
518
519 unsigned int host_write_ptr;
520 unsigned int ep_read_ptr;
521 unsigned int writables;
522
523 unsigned int free_entries;
524 unsigned int busy_entries;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530525
526 struct list_head free_list;
527 } async_header;
528
529 struct {
530 struct be_bus_address pa_base;
531 void *va_base;
532 void *ring_base;
533 struct async_pdu_handle *handle_base;
534
535 unsigned int host_write_ptr;
536 unsigned int ep_read_ptr;
537 unsigned int writables;
538
539 unsigned int free_entries;
540 unsigned int busy_entries;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530541 struct list_head free_list;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530542 } async_data;
543
Jayamohan Kallickaldc63aac2012-04-03 23:41:36 -0500544 unsigned int buffer_size;
545 unsigned int num_entries;
546
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530547 /**
548 * This is a varying size list! Do not add anything
549 * after this entry!!
550 */
Jayamohan Kallickaled58ea22010-02-20 08:05:07 +0530551 struct hwi_async_entry async_entry[BE2_MAX_SESSIONS * 2];
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530552};
553
554#define PDUCQE_CODE_MASK 0x0000003F
555#define PDUCQE_DPL_MASK 0xFFFF0000
556#define PDUCQE_INDEX_MASK 0x0000FFFF
557
558struct i_t_dpdu_cqe {
559 u32 dw[4];
560} __packed;
561
562/**
563 * Pseudo amap definition in which each bit of the actual structure is defined
564 * as a byte: used to calculate offset/shift/mask of each field
565 */
566struct amap_i_t_dpdu_cqe {
567 u8 db_addr_hi[32];
568 u8 db_addr_lo[32];
569 u8 code[6];
570 u8 cid[10];
571 u8 dpl[16];
572 u8 index[16];
573 u8 num_cons[10];
574 u8 rsvd0[4];
575 u8 final;
576 u8 valid;
577} __packed;
578
579#define CQE_VALID_MASK 0x80000000
580#define CQE_CODE_MASK 0x0000003F
581#define CQE_CID_MASK 0x0000FFC0
582
583#define EQE_VALID_MASK 0x00000001
584#define EQE_MAJORCODE_MASK 0x0000000E
585#define EQE_RESID_MASK 0xFFFF0000
586
587struct be_eq_entry {
588 u32 dw[1];
589} __packed;
590
591/**
592 * Pseudo amap definition in which each bit of the actual structure is defined
593 * as a byte: used to calculate offset/shift/mask of each field
594 */
595struct amap_eq_entry {
596 u8 valid; /* DWORD 0 */
597 u8 major_code[3]; /* DWORD 0 */
598 u8 minor_code[12]; /* DWORD 0 */
599 u8 resource_id[16]; /* DWORD 0 */
600
601} __packed;
602
603struct cq_db {
604 u32 dw[1];
605} __packed;
606
607/**
608 * Pseudo amap definition in which each bit of the actual structure is defined
609 * as a byte: used to calculate offset/shift/mask of each field
610 */
611struct amap_cq_db {
612 u8 qid[10];
613 u8 event[1];
614 u8 rsvd0[5];
615 u8 num_popped[13];
616 u8 rearm[1];
617 u8 rsvd1[2];
618} __packed;
619
620void beiscsi_process_eq(struct beiscsi_hba *phba);
621
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530622struct iscsi_wrb {
623 u32 dw[16];
624} __packed;
625
626#define WRB_TYPE_MASK 0xF0000000
627
628/**
629 * Pseudo amap definition in which each bit of the actual structure is defined
630 * as a byte: used to calculate offset/shift/mask of each field
631 */
632struct amap_iscsi_wrb {
633 u8 lun[14]; /* DWORD 0 */
634 u8 lt; /* DWORD 0 */
635 u8 invld; /* DWORD 0 */
636 u8 wrb_idx[8]; /* DWORD 0 */
637 u8 dsp; /* DWORD 0 */
638 u8 dmsg; /* DWORD 0 */
639 u8 undr_run; /* DWORD 0 */
640 u8 over_run; /* DWORD 0 */
641 u8 type[4]; /* DWORD 0 */
642 u8 ptr2nextwrb[8]; /* DWORD 1 */
643 u8 r2t_exp_dtl[24]; /* DWORD 1 */
644 u8 sgl_icd_idx[12]; /* DWORD 2 */
645 u8 rsvd0[20]; /* DWORD 2 */
646 u8 exp_data_sn[32]; /* DWORD 3 */
647 u8 iscsi_bhs_addr_hi[32]; /* DWORD 4 */
648 u8 iscsi_bhs_addr_lo[32]; /* DWORD 5 */
649 u8 cmdsn_itt[32]; /* DWORD 6 */
650 u8 dif_ref_tag[32]; /* DWORD 7 */
651 u8 sge0_addr_hi[32]; /* DWORD 8 */
652 u8 sge0_addr_lo[32]; /* DWORD 9 */
653 u8 sge0_offset[22]; /* DWORD 10 */
654 u8 pbs; /* DWORD 10 */
655 u8 dif_mode[2]; /* DWORD 10 */
656 u8 rsvd1[6]; /* DWORD 10 */
657 u8 sge0_last; /* DWORD 10 */
658 u8 sge0_len[17]; /* DWORD 11 */
659 u8 dif_meta_tag[14]; /* DWORD 11 */
660 u8 sge0_in_ddr; /* DWORD 11 */
661 u8 sge1_addr_hi[32]; /* DWORD 12 */
662 u8 sge1_addr_lo[32]; /* DWORD 13 */
663 u8 sge1_r2t_offset[22]; /* DWORD 14 */
664 u8 rsvd2[9]; /* DWORD 14 */
665 u8 sge1_last; /* DWORD 14 */
666 u8 sge1_len[17]; /* DWORD 15 */
667 u8 ref_sgl_icd_idx[12]; /* DWORD 15 */
668 u8 rsvd3[2]; /* DWORD 15 */
669 u8 sge1_in_ddr; /* DWORD 15 */
670
671} __packed;
672
Jayamohan Kallickald5431482010-01-05 05:06:21 +0530673struct wrb_handle *alloc_wrb_handle(struct beiscsi_hba *phba, unsigned int cid);
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530674void
675free_mgmt_sgl_handle(struct beiscsi_hba *phba, struct sgl_handle *psgl_handle);
676
Jayamohan Kallickal756d29c2010-01-05 05:10:46 +0530677void beiscsi_process_all_cqs(struct work_struct *work);
678
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530679struct pdu_nop_out {
680 u32 dw[12];
681};
682
683/**
684 * Pseudo amap definition in which each bit of the actual structure is defined
685 * as a byte: used to calculate offset/shift/mask of each field
686 */
687struct amap_pdu_nop_out {
688 u8 opcode[6]; /* opcode 0x00 */
689 u8 i_bit; /* I Bit */
690 u8 x_bit; /* reserved; should be 0 */
691 u8 fp_bit_filler1[7];
692 u8 f_bit; /* always 1 */
693 u8 reserved1[16];
694 u8 ahs_length[8]; /* no AHS */
695 u8 data_len_hi[8];
696 u8 data_len_lo[16]; /* DataSegmentLength */
697 u8 lun[64];
698 u8 itt[32]; /* initiator id for ping or 0xffffffff */
699 u8 ttt[32]; /* target id for ping or 0xffffffff */
700 u8 cmd_sn[32];
701 u8 exp_stat_sn[32];
702 u8 reserved5[128];
703};
704
705#define PDUBASE_OPCODE_MASK 0x0000003F
706#define PDUBASE_DATALENHI_MASK 0x0000FF00
707#define PDUBASE_DATALENLO_MASK 0xFFFF0000
708
709struct pdu_base {
710 u32 dw[16];
711} __packed;
712
713/**
714 * Pseudo amap definition in which each bit of the actual structure is defined
715 * as a byte: used to calculate offset/shift/mask of each field
716 */
717struct amap_pdu_base {
718 u8 opcode[6];
719 u8 i_bit; /* immediate bit */
720 u8 x_bit; /* reserved, always 0 */
721 u8 reserved1[24]; /* opcode-specific fields */
722 u8 ahs_length[8]; /* length units is 4 byte words */
723 u8 data_len_hi[8];
724 u8 data_len_lo[16]; /* DatasegmentLength */
725 u8 lun[64]; /* lun or opcode-specific fields */
726 u8 itt[32]; /* initiator task tag */
727 u8 reserved4[224];
728};
729
730struct iscsi_target_context_update_wrb {
731 u32 dw[16];
732} __packed;
733
734/**
735 * Pseudo amap definition in which each bit of the actual structure is defined
736 * as a byte: used to calculate offset/shift/mask of each field
737 */
738struct amap_iscsi_target_context_update_wrb {
739 u8 lun[14]; /* DWORD 0 */
740 u8 lt; /* DWORD 0 */
741 u8 invld; /* DWORD 0 */
742 u8 wrb_idx[8]; /* DWORD 0 */
743 u8 dsp; /* DWORD 0 */
744 u8 dmsg; /* DWORD 0 */
745 u8 undr_run; /* DWORD 0 */
746 u8 over_run; /* DWORD 0 */
747 u8 type[4]; /* DWORD 0 */
748 u8 ptr2nextwrb[8]; /* DWORD 1 */
749 u8 max_burst_length[19]; /* DWORD 1 */
750 u8 rsvd0[5]; /* DWORD 1 */
751 u8 rsvd1[15]; /* DWORD 2 */
752 u8 max_send_data_segment_length[17]; /* DWORD 2 */
753 u8 first_burst_length[14]; /* DWORD 3 */
754 u8 rsvd2[2]; /* DWORD 3 */
755 u8 tx_wrbindex_drv_msg[8]; /* DWORD 3 */
756 u8 rsvd3[5]; /* DWORD 3 */
757 u8 session_state[3]; /* DWORD 3 */
758 u8 rsvd4[16]; /* DWORD 4 */
759 u8 tx_jumbo; /* DWORD 4 */
760 u8 hde; /* DWORD 4 */
761 u8 dde; /* DWORD 4 */
762 u8 erl[2]; /* DWORD 4 */
763 u8 domain_id[5]; /* DWORD 4 */
764 u8 mode; /* DWORD 4 */
765 u8 imd; /* DWORD 4 */
766 u8 ir2t; /* DWORD 4 */
767 u8 notpredblq[2]; /* DWORD 4 */
768 u8 compltonack; /* DWORD 4 */
769 u8 stat_sn[32]; /* DWORD 5 */
770 u8 pad_buffer_addr_hi[32]; /* DWORD 6 */
771 u8 pad_buffer_addr_lo[32]; /* DWORD 7 */
772 u8 pad_addr_hi[32]; /* DWORD 8 */
773 u8 pad_addr_lo[32]; /* DWORD 9 */
774 u8 rsvd5[32]; /* DWORD 10 */
775 u8 rsvd6[32]; /* DWORD 11 */
776 u8 rsvd7[32]; /* DWORD 12 */
777 u8 rsvd8[32]; /* DWORD 13 */
778 u8 rsvd9[32]; /* DWORD 14 */
779 u8 rsvd10[32]; /* DWORD 15 */
780
781} __packed;
782
783struct be_ring {
784 u32 pages; /* queue size in pages */
785 u32 id; /* queue id assigned by beklib */
786 u32 num; /* number of elements in queue */
787 u32 cidx; /* consumer index */
788 u32 pidx; /* producer index -- not used by most rings */
789 u32 item_size; /* size in bytes of one object */
790
791 void *va; /* The virtual address of the ring. This
792 * should be last to allow 32 & 64 bit debugger
793 * extensions to work.
794 */
795};
796
797struct hwi_wrb_context {
798 struct list_head wrb_handle_list;
799 struct list_head wrb_handle_drvr_list;
800 struct wrb_handle **pwrb_handle_base;
801 struct wrb_handle **pwrb_handle_basestd;
802 struct iscsi_wrb *plast_wrb;
803 unsigned short alloc_index;
804 unsigned short free_index;
805 unsigned short wrb_handles_available;
806 unsigned short cid;
807};
808
809struct hwi_controller {
810 struct list_head io_sgl_list;
811 struct list_head eh_sgl_list;
812 struct sgl_handle *psgl_handle_base;
813 unsigned int wrb_mem_index;
814
815 struct hwi_wrb_context wrb_context[BE2_MAX_SESSIONS * 2];
816 struct mcc_wrb *pmcc_wrb_base;
817 struct be_ring default_pdu_hdr;
818 struct be_ring default_pdu_data;
819 struct hwi_context_memory *phwi_ctxt;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530820};
821
822enum hwh_type_enum {
823 HWH_TYPE_IO = 1,
824 HWH_TYPE_LOGOUT = 2,
825 HWH_TYPE_TMF = 3,
826 HWH_TYPE_NOP = 4,
827 HWH_TYPE_IO_RD = 5,
828 HWH_TYPE_LOGIN = 11,
829 HWH_TYPE_INVALID = 0xFFFFFFFF
830};
831
832struct wrb_handle {
833 enum hwh_type_enum type;
834 unsigned short wrb_index;
835 unsigned short nxt_wrb_index;
836
837 struct iscsi_task *pio_handle;
838 struct iscsi_wrb *pwrb;
839};
840
841struct hwi_context_memory {
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530842 /* Adaptive interrupt coalescing (AIC) info */
843 u16 min_eqd; /* in usecs */
844 u16 max_eqd; /* in usecs */
845 u16 cur_eqd; /* in usecs */
846 struct be_eq_obj be_eq[MAX_CPUS];
John Soni Jose22abeef2012-10-20 04:43:32 +0530847 struct be_queue_info be_cq[MAX_CPUS - 1];
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530848
849 struct be_queue_info be_def_hdrq;
850 struct be_queue_info be_def_dataq;
851
852 struct be_queue_info be_wrbq[BE2_MAX_SESSIONS];
853 struct be_mcc_wrb_context *pbe_mcc_context;
854
855 struct hwi_async_pdu_context *pasync_ctx;
856};
857
John Soni Jose99bc5d52012-08-20 23:00:18 +0530858/* Logging related definitions */
859#define BEISCSI_LOG_INIT 0x0001 /* Initialization events */
860#define BEISCSI_LOG_MBOX 0x0002 /* Mailbox Events */
861#define BEISCSI_LOG_MISC 0x0004 /* Miscllaneous Events */
862#define BEISCSI_LOG_EH 0x0008 /* Error Handler */
863#define BEISCSI_LOG_IO 0x0010 /* IO Code Path */
864#define BEISCSI_LOG_CONFIG 0x0020 /* CONFIG Code Path */
865
866#define beiscsi_log(phba, level, mask, fmt, arg...) \
867do { \
868 uint32_t log_value = phba->attr_log_enable; \
869 if (((mask) & log_value) || (level[1] <= '3')) \
870 shost_printk(level, phba->shost, \
871 fmt, __LINE__, ##arg); \
872} while (0)
873
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530874#endif