blob: 2ca3bb8abbfedc11e4f46ac7f050831ad1857add [file] [log] [blame]
Joseph Chanac6c97e2008-10-15 22:03:25 -07001/*
2 * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
3 * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
4
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public
7 * License as published by the Free Software Foundation;
8 * either version 2, or (at your option) any later version.
9
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTIES OR REPRESENTATIONS; without even
12 * the implied warranty of MERCHANTABILITY or FITNESS FOR
13 * A PARTICULAR PURPOSE.See the GNU General Public License
14 * for more details.
15
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc.,
19 * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
20 */
Jonathan Corbetec668412010-05-05 14:44:55 -060021#include <linux/via-core.h>
22#include <linux/via_i2c.h>
Joseph Chanac6c97e2008-10-15 22:03:25 -070023#include "global.h"
Joseph Chanac6c97e2008-10-15 22:03:25 -070024
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -080025#define viafb_compact_res(x, y) (((x)<<16)|(y))
26
Florian Tobias Schandinat91336712010-08-07 18:47:01 +000027/* CLE266 Software Power Sequence */
28/* {Mask}, {Data}, {Delay} */
Stephen Hemminger23e5abd2011-03-03 10:00:08 -080029static const int PowerSequenceOn[3][3] = {
30 {0x10, 0x08, 0x06}, {0x10, 0x08, 0x06}, {0x19, 0x1FE, 0x01}
31};
32static const int PowerSequenceOff[3][3] = {
33 {0x06, 0x08, 0x10}, {0x00, 0x00, 0x00}, {0xD2, 0x19, 0x01}
34};
Florian Tobias Schandinat91336712010-08-07 18:47:01 +000035
Joseph Chanac6c97e2008-10-15 22:03:25 -070036static struct _lcd_scaling_factor lcd_scaling_factor = {
37 /* LCD Horizontal Scaling Factor Register */
38 {LCD_HOR_SCALING_FACTOR_REG_NUM,
39 {{CR9F, 0, 1}, {CR77, 0, 7}, {CR79, 4, 5} } },
40 /* LCD Vertical Scaling Factor Register */
41 {LCD_VER_SCALING_FACTOR_REG_NUM,
42 {{CR79, 3, 3}, {CR78, 0, 7}, {CR79, 6, 7} } }
43};
44static struct _lcd_scaling_factor lcd_scaling_factor_CLE = {
45 /* LCD Horizontal Scaling Factor Register */
46 {LCD_HOR_SCALING_FACTOR_REG_NUM_CLE, {{CR77, 0, 7}, {CR79, 4, 5} } },
47 /* LCD Vertical Scaling Factor Register */
48 {LCD_VER_SCALING_FACTOR_REG_NUM_CLE, {{CR78, 0, 7}, {CR79, 6, 7} } }
49};
50
51static int check_lvds_chip(int device_id_subaddr, int device_id);
52static bool lvds_identify_integratedlvds(void);
Florian Tobias Schandinatf4ab2f7a2010-08-09 01:34:27 +000053static void __devinit fp_id_to_vindex(int panel_id);
Joseph Chanac6c97e2008-10-15 22:03:25 -070054static int lvds_register_read(int index);
55static void load_lcd_scaling(int set_hres, int set_vres, int panel_hres,
56 int panel_vres);
Joseph Chanac6c97e2008-10-15 22:03:25 -070057static void via_pitch_alignment_patch_lcd(
58 struct lvds_setting_information *plvds_setting_info,
59 struct lvds_chip_information
60 *plvds_chip_info);
61static void lcd_patch_skew_dvp0(struct lvds_setting_information
62 *plvds_setting_info,
63 struct lvds_chip_information *plvds_chip_info);
64static void lcd_patch_skew_dvp1(struct lvds_setting_information
65 *plvds_setting_info,
66 struct lvds_chip_information *plvds_chip_info);
67static void lcd_patch_skew(struct lvds_setting_information
68 *plvds_setting_info, struct lvds_chip_information *plvds_chip_info);
69
70static void integrated_lvds_disable(struct lvds_setting_information
71 *plvds_setting_info,
72 struct lvds_chip_information *plvds_chip_info);
73static void integrated_lvds_enable(struct lvds_setting_information
74 *plvds_setting_info,
75 struct lvds_chip_information *plvds_chip_info);
76static void lcd_powersequence_off(void);
77static void lcd_powersequence_on(void);
78static void fill_lcd_format(void);
79static void check_diport_of_integrated_lvds(
80 struct lvds_chip_information *plvds_chip_info,
81 struct lvds_setting_information
82 *plvds_setting_info);
83static struct display_timing lcd_centering_timging(struct display_timing
84 mode_crt_reg,
85 struct display_timing panel_crt_reg);
Joseph Chanac6c97e2008-10-15 22:03:25 -070086
87static int check_lvds_chip(int device_id_subaddr, int device_id)
88{
89 if (lvds_register_read(device_id_subaddr) == device_id)
90 return OK;
91 else
92 return FAIL;
93}
94
Florian Tobias Schandinatf4ab2f7a2010-08-09 01:34:27 +000095void __devinit viafb_init_lcd_size(void)
Joseph Chanac6c97e2008-10-15 22:03:25 -070096{
97 DEBUG_MSG(KERN_INFO "viafb_init_lcd_size()\n");
Joseph Chanac6c97e2008-10-15 22:03:25 -070098
Florian Tobias Schandinatcc3fd672010-06-02 19:41:23 +000099 fp_id_to_vindex(viafb_lcd_panel_id);
Joseph Chanac6c97e2008-10-15 22:03:25 -0700100 viaparinfo->lvds_setting_info2->lcd_panel_id =
101 viaparinfo->lvds_setting_info->lcd_panel_id;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700102 viaparinfo->lvds_setting_info2->lcd_panel_hres =
103 viaparinfo->lvds_setting_info->lcd_panel_hres;
104 viaparinfo->lvds_setting_info2->lcd_panel_vres =
105 viaparinfo->lvds_setting_info->lcd_panel_vres;
106 viaparinfo->lvds_setting_info2->device_lcd_dualedge =
107 viaparinfo->lvds_setting_info->device_lcd_dualedge;
108 viaparinfo->lvds_setting_info2->LCDDithering =
109 viaparinfo->lvds_setting_info->LCDDithering;
110}
111
112static bool lvds_identify_integratedlvds(void)
113{
114 if (viafb_display_hardware_layout == HW_LAYOUT_LCD_EXTERNAL_LCD2) {
115 /* Two dual channel LCD (Internal LVDS + External LVDS): */
116 /* If we have an external LVDS, such as VT1636, we should
117 have its chip ID already. */
118 if (viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
119 viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name =
120 INTEGRATED_LVDS;
Joe Perches2c0e0c82010-03-10 15:21:48 -0800121 DEBUG_MSG(KERN_INFO "Support two dual channel LVDS! "
122 "(Internal LVDS + External LVDS)\n");
Joseph Chanac6c97e2008-10-15 22:03:25 -0700123 } else {
124 viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
125 INTEGRATED_LVDS;
Joe Perches2c0e0c82010-03-10 15:21:48 -0800126 DEBUG_MSG(KERN_INFO "Not found external LVDS, "
127 "so can't support two dual channel LVDS!\n");
Joseph Chanac6c97e2008-10-15 22:03:25 -0700128 }
129 } else if (viafb_display_hardware_layout == HW_LAYOUT_LCD1_LCD2) {
130 /* Two single channel LCD (Internal LVDS + Internal LVDS): */
131 viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
132 INTEGRATED_LVDS;
133 viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name =
134 INTEGRATED_LVDS;
Joe Perches2c0e0c82010-03-10 15:21:48 -0800135 DEBUG_MSG(KERN_INFO "Support two single channel LVDS! "
136 "(Internal LVDS + Internal LVDS)\n");
Joseph Chanac6c97e2008-10-15 22:03:25 -0700137 } else if (viafb_display_hardware_layout != HW_LAYOUT_DVI_ONLY) {
138 /* If we have found external LVDS, just use it,
139 otherwise, we will use internal LVDS as default. */
140 if (!viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
141 viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
142 INTEGRATED_LVDS;
143 DEBUG_MSG(KERN_INFO "Found Integrated LVDS!\n");
144 }
145 } else {
146 viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
147 NON_LVDS_TRANSMITTER;
148 DEBUG_MSG(KERN_INFO "Do not support LVDS!\n");
149 return false;
150 }
151
152 return true;
153}
154
Florian Tobias Schandinatf4ab2f7a2010-08-09 01:34:27 +0000155int __devinit viafb_lvds_trasmitter_identify(void)
Joseph Chanac6c97e2008-10-15 22:03:25 -0700156{
Jonathan Corbetf045f772009-12-01 20:29:39 -0700157 if (viafb_lvds_identify_vt1636(VIA_PORT_31)) {
158 viaparinfo->chip_info->lvds_chip_info.i2c_port = VIA_PORT_31;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700159 DEBUG_MSG(KERN_INFO
Harald Welte277d32a2009-05-23 00:35:39 +0800160 "Found VIA VT1636 LVDS on port i2c 0x31\n");
Joseph Chanac6c97e2008-10-15 22:03:25 -0700161 } else {
Jonathan Corbetf045f772009-12-01 20:29:39 -0700162 if (viafb_lvds_identify_vt1636(VIA_PORT_2C)) {
Joseph Chanac6c97e2008-10-15 22:03:25 -0700163 viaparinfo->chip_info->lvds_chip_info.i2c_port =
Jonathan Corbetf045f772009-12-01 20:29:39 -0700164 VIA_PORT_2C;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700165 DEBUG_MSG(KERN_INFO
Harald Welte277d32a2009-05-23 00:35:39 +0800166 "Found VIA VT1636 LVDS on port gpio 0x2c\n");
Joseph Chanac6c97e2008-10-15 22:03:25 -0700167 }
168 }
169
170 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700)
171 lvds_identify_integratedlvds();
172
173 if (viaparinfo->chip_info->lvds_chip_info.lvds_chip_name)
174 return true;
175 /* Check for VT1631: */
176 viaparinfo->chip_info->lvds_chip_info.lvds_chip_name = VT1631_LVDS;
177 viaparinfo->chip_info->lvds_chip_info.lvds_chip_slave_addr =
178 VT1631_LVDS_I2C_ADDR;
179
180 if (check_lvds_chip(VT1631_DEVICE_ID_REG, VT1631_DEVICE_ID) != FAIL) {
181 DEBUG_MSG(KERN_INFO "\n VT1631 LVDS ! \n");
182 DEBUG_MSG(KERN_INFO "\n %2d",
183 viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
184 DEBUG_MSG(KERN_INFO "\n %2d",
185 viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
186 return OK;
187 }
188
189 viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
190 NON_LVDS_TRANSMITTER;
191 viaparinfo->chip_info->lvds_chip_info.lvds_chip_slave_addr =
192 VT1631_LVDS_I2C_ADDR;
193 return FAIL;
194}
195
Florian Tobias Schandinatf4ab2f7a2010-08-09 01:34:27 +0000196static void __devinit fp_id_to_vindex(int panel_id)
Joseph Chanac6c97e2008-10-15 22:03:25 -0700197{
198 DEBUG_MSG(KERN_INFO "fp_get_panel_id()\n");
199
200 if (panel_id > LCD_PANEL_ID_MAXIMUM)
201 viafb_lcd_panel_id = panel_id =
202 viafb_read_reg(VIACR, CR3F) & 0x0F;
203
204 switch (panel_id) {
205 case 0x0:
206 viaparinfo->lvds_setting_info->lcd_panel_hres = 640;
207 viaparinfo->lvds_setting_info->lcd_panel_vres = 480;
208 viaparinfo->lvds_setting_info->lcd_panel_id =
209 LCD_PANEL_ID0_640X480;
210 viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
211 viaparinfo->lvds_setting_info->LCDDithering = 1;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700212 break;
213 case 0x1:
214 viaparinfo->lvds_setting_info->lcd_panel_hres = 800;
215 viaparinfo->lvds_setting_info->lcd_panel_vres = 600;
216 viaparinfo->lvds_setting_info->lcd_panel_id =
217 LCD_PANEL_ID1_800X600;
218 viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
219 viaparinfo->lvds_setting_info->LCDDithering = 1;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700220 break;
221 case 0x2:
222 viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
223 viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
224 viaparinfo->lvds_setting_info->lcd_panel_id =
225 LCD_PANEL_ID2_1024X768;
226 viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
227 viaparinfo->lvds_setting_info->LCDDithering = 1;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700228 break;
229 case 0x3:
230 viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
231 viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
232 viaparinfo->lvds_setting_info->lcd_panel_id =
233 LCD_PANEL_ID3_1280X768;
234 viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
235 viaparinfo->lvds_setting_info->LCDDithering = 1;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700236 break;
237 case 0x4:
238 viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
239 viaparinfo->lvds_setting_info->lcd_panel_vres = 1024;
240 viaparinfo->lvds_setting_info->lcd_panel_id =
241 LCD_PANEL_ID4_1280X1024;
242 viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
243 viaparinfo->lvds_setting_info->LCDDithering = 1;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700244 break;
245 case 0x5:
246 viaparinfo->lvds_setting_info->lcd_panel_hres = 1400;
247 viaparinfo->lvds_setting_info->lcd_panel_vres = 1050;
248 viaparinfo->lvds_setting_info->lcd_panel_id =
249 LCD_PANEL_ID5_1400X1050;
250 viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
251 viaparinfo->lvds_setting_info->LCDDithering = 1;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700252 break;
253 case 0x6:
254 viaparinfo->lvds_setting_info->lcd_panel_hres = 1600;
255 viaparinfo->lvds_setting_info->lcd_panel_vres = 1200;
256 viaparinfo->lvds_setting_info->lcd_panel_id =
257 LCD_PANEL_ID6_1600X1200;
258 viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
259 viaparinfo->lvds_setting_info->LCDDithering = 1;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700260 break;
261 case 0x8:
262 viaparinfo->lvds_setting_info->lcd_panel_hres = 800;
263 viaparinfo->lvds_setting_info->lcd_panel_vres = 480;
264 viaparinfo->lvds_setting_info->lcd_panel_id =
265 LCD_PANEL_IDA_800X480;
266 viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
267 viaparinfo->lvds_setting_info->LCDDithering = 1;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700268 break;
269 case 0x9:
270 viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
271 viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
272 viaparinfo->lvds_setting_info->lcd_panel_id =
273 LCD_PANEL_ID2_1024X768;
274 viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
275 viaparinfo->lvds_setting_info->LCDDithering = 1;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700276 break;
277 case 0xA:
278 viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
279 viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
280 viaparinfo->lvds_setting_info->lcd_panel_id =
281 LCD_PANEL_ID2_1024X768;
282 viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
283 viaparinfo->lvds_setting_info->LCDDithering = 0;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700284 break;
285 case 0xB:
286 viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
287 viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
288 viaparinfo->lvds_setting_info->lcd_panel_id =
289 LCD_PANEL_ID2_1024X768;
290 viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
291 viaparinfo->lvds_setting_info->LCDDithering = 0;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700292 break;
293 case 0xC:
294 viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
295 viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
296 viaparinfo->lvds_setting_info->lcd_panel_id =
297 LCD_PANEL_ID3_1280X768;
298 viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
299 viaparinfo->lvds_setting_info->LCDDithering = 0;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700300 break;
301 case 0xD:
302 viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
303 viaparinfo->lvds_setting_info->lcd_panel_vres = 1024;
304 viaparinfo->lvds_setting_info->lcd_panel_id =
305 LCD_PANEL_ID4_1280X1024;
306 viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
307 viaparinfo->lvds_setting_info->LCDDithering = 0;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700308 break;
309 case 0xE:
310 viaparinfo->lvds_setting_info->lcd_panel_hres = 1400;
311 viaparinfo->lvds_setting_info->lcd_panel_vres = 1050;
312 viaparinfo->lvds_setting_info->lcd_panel_id =
313 LCD_PANEL_ID5_1400X1050;
314 viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
315 viaparinfo->lvds_setting_info->LCDDithering = 0;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700316 break;
317 case 0xF:
318 viaparinfo->lvds_setting_info->lcd_panel_hres = 1600;
319 viaparinfo->lvds_setting_info->lcd_panel_vres = 1200;
320 viaparinfo->lvds_setting_info->lcd_panel_id =
321 LCD_PANEL_ID6_1600X1200;
322 viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
323 viaparinfo->lvds_setting_info->LCDDithering = 0;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700324 break;
325 case 0x10:
326 viaparinfo->lvds_setting_info->lcd_panel_hres = 1366;
327 viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
328 viaparinfo->lvds_setting_info->lcd_panel_id =
329 LCD_PANEL_ID7_1366X768;
330 viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
331 viaparinfo->lvds_setting_info->LCDDithering = 0;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700332 break;
333 case 0x11:
334 viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
335 viaparinfo->lvds_setting_info->lcd_panel_vres = 600;
336 viaparinfo->lvds_setting_info->lcd_panel_id =
337 LCD_PANEL_ID8_1024X600;
338 viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
339 viaparinfo->lvds_setting_info->LCDDithering = 1;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700340 break;
341 case 0x12:
342 viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
343 viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
344 viaparinfo->lvds_setting_info->lcd_panel_id =
345 LCD_PANEL_ID3_1280X768;
346 viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
347 viaparinfo->lvds_setting_info->LCDDithering = 1;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700348 break;
349 case 0x13:
350 viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
351 viaparinfo->lvds_setting_info->lcd_panel_vres = 800;
352 viaparinfo->lvds_setting_info->lcd_panel_id =
353 LCD_PANEL_ID9_1280X800;
354 viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
355 viaparinfo->lvds_setting_info->LCDDithering = 1;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700356 break;
357 case 0x14:
358 viaparinfo->lvds_setting_info->lcd_panel_hres = 1360;
359 viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
360 viaparinfo->lvds_setting_info->lcd_panel_id =
361 LCD_PANEL_IDB_1360X768;
362 viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
363 viaparinfo->lvds_setting_info->LCDDithering = 0;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700364 break;
365 case 0x15:
366 viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
367 viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
368 viaparinfo->lvds_setting_info->lcd_panel_id =
369 LCD_PANEL_ID3_1280X768;
370 viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
371 viaparinfo->lvds_setting_info->LCDDithering = 0;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700372 break;
373 case 0x16:
374 viaparinfo->lvds_setting_info->lcd_panel_hres = 480;
375 viaparinfo->lvds_setting_info->lcd_panel_vres = 640;
376 viaparinfo->lvds_setting_info->lcd_panel_id =
377 LCD_PANEL_IDC_480X640;
378 viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
379 viaparinfo->lvds_setting_info->LCDDithering = 1;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700380 break;
Chris Ballc205d932009-06-07 13:59:51 -0400381 case 0x17:
382 /* OLPC XO-1.5 panel */
383 viaparinfo->lvds_setting_info->lcd_panel_hres = 1200;
384 viaparinfo->lvds_setting_info->lcd_panel_vres = 900;
385 viaparinfo->lvds_setting_info->lcd_panel_id =
386 LCD_PANEL_IDD_1200X900;
387 viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
388 viaparinfo->lvds_setting_info->LCDDithering = 0;
389 break;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700390 default:
391 viaparinfo->lvds_setting_info->lcd_panel_hres = 800;
392 viaparinfo->lvds_setting_info->lcd_panel_vres = 600;
393 viaparinfo->lvds_setting_info->lcd_panel_id =
394 LCD_PANEL_ID1_800X600;
395 viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
396 viaparinfo->lvds_setting_info->LCDDithering = 1;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700397 }
398}
399
400static int lvds_register_read(int index)
401{
402 u8 data;
403
Jonathan Corbetf045f772009-12-01 20:29:39 -0700404 viafb_i2c_readbyte(VIA_PORT_2C,
Harald Welte277d32a2009-05-23 00:35:39 +0800405 (u8) viaparinfo->chip_info->lvds_chip_info.lvds_chip_slave_addr,
Joseph Chanac6c97e2008-10-15 22:03:25 -0700406 (u8) index, &data);
407 return data;
408}
409
410static void load_lcd_scaling(int set_hres, int set_vres, int panel_hres,
411 int panel_vres)
412{
413 int reg_value = 0;
414 int viafb_load_reg_num;
415 struct io_register *reg = NULL;
416
417 DEBUG_MSG(KERN_INFO "load_lcd_scaling()!!\n");
418
419 /* LCD Scaling Enable */
420 viafb_write_reg_mask(CR79, VIACR, 0x07, BIT0 + BIT1 + BIT2);
Joseph Chanac6c97e2008-10-15 22:03:25 -0700421
422 /* Check if expansion for horizontal */
Florian Tobias Schandinat119b9532010-05-22 21:32:32 +0000423 if (set_hres < panel_hres) {
Joseph Chanac6c97e2008-10-15 22:03:25 -0700424 /* Load Horizontal Scaling Factor */
425 switch (viaparinfo->chip_info->gfx_chip_name) {
426 case UNICHROME_CLE266:
427 case UNICHROME_K400:
428 reg_value =
429 CLE266_LCD_HOR_SCF_FORMULA(set_hres, panel_hres);
430 viafb_load_reg_num =
431 lcd_scaling_factor_CLE.lcd_hor_scaling_factor.
432 reg_num;
433 reg = lcd_scaling_factor_CLE.lcd_hor_scaling_factor.reg;
434 viafb_load_reg(reg_value,
435 viafb_load_reg_num, reg, VIACR);
436 break;
437 case UNICHROME_K800:
438 case UNICHROME_PM800:
439 case UNICHROME_CN700:
440 case UNICHROME_CX700:
441 case UNICHROME_K8M890:
442 case UNICHROME_P4M890:
Florian Tobias Schandinat4a73d702010-05-22 21:22:36 +0000443 case UNICHROME_P4M900:
Florian Tobias Schandinatf1ad7522010-05-22 22:32:57 +0000444 case UNICHROME_CN750:
445 case UNICHROME_VX800:
446 case UNICHROME_VX855:
Florian Tobias Schandinat51f43322010-10-24 04:02:14 +0000447 case UNICHROME_VX900:
Joseph Chanac6c97e2008-10-15 22:03:25 -0700448 reg_value =
449 K800_LCD_HOR_SCF_FORMULA(set_hres, panel_hres);
450 /* Horizontal scaling enabled */
451 viafb_write_reg_mask(CRA2, VIACR, 0xC0, BIT7 + BIT6);
452 viafb_load_reg_num =
453 lcd_scaling_factor.lcd_hor_scaling_factor.reg_num;
454 reg = lcd_scaling_factor.lcd_hor_scaling_factor.reg;
455 viafb_load_reg(reg_value,
456 viafb_load_reg_num, reg, VIACR);
457 break;
458 }
459
460 DEBUG_MSG(KERN_INFO "Horizontal Scaling value = %d", reg_value);
461 } else {
462 /* Horizontal scaling disabled */
463 viafb_write_reg_mask(CRA2, VIACR, 0x00, BIT7);
464 }
465
466 /* Check if expansion for vertical */
Florian Tobias Schandinat119b9532010-05-22 21:32:32 +0000467 if (set_vres < panel_vres) {
Joseph Chanac6c97e2008-10-15 22:03:25 -0700468 /* Load Vertical Scaling Factor */
469 switch (viaparinfo->chip_info->gfx_chip_name) {
470 case UNICHROME_CLE266:
471 case UNICHROME_K400:
472 reg_value =
473 CLE266_LCD_VER_SCF_FORMULA(set_vres, panel_vres);
474 viafb_load_reg_num =
475 lcd_scaling_factor_CLE.lcd_ver_scaling_factor.
476 reg_num;
477 reg = lcd_scaling_factor_CLE.lcd_ver_scaling_factor.reg;
478 viafb_load_reg(reg_value,
479 viafb_load_reg_num, reg, VIACR);
480 break;
481 case UNICHROME_K800:
482 case UNICHROME_PM800:
483 case UNICHROME_CN700:
484 case UNICHROME_CX700:
485 case UNICHROME_K8M890:
486 case UNICHROME_P4M890:
Florian Tobias Schandinat4a73d702010-05-22 21:22:36 +0000487 case UNICHROME_P4M900:
Florian Tobias Schandinatf1ad7522010-05-22 22:32:57 +0000488 case UNICHROME_CN750:
489 case UNICHROME_VX800:
490 case UNICHROME_VX855:
Florian Tobias Schandinat51f43322010-10-24 04:02:14 +0000491 case UNICHROME_VX900:
Joseph Chanac6c97e2008-10-15 22:03:25 -0700492 reg_value =
493 K800_LCD_VER_SCF_FORMULA(set_vres, panel_vres);
494 /* Vertical scaling enabled */
495 viafb_write_reg_mask(CRA2, VIACR, 0x08, BIT3);
496 viafb_load_reg_num =
497 lcd_scaling_factor.lcd_ver_scaling_factor.reg_num;
498 reg = lcd_scaling_factor.lcd_ver_scaling_factor.reg;
499 viafb_load_reg(reg_value,
500 viafb_load_reg_num, reg, VIACR);
501 break;
502 }
503
504 DEBUG_MSG(KERN_INFO "Vertical Scaling value = %d", reg_value);
505 } else {
506 /* Vertical scaling disabled */
507 viafb_write_reg_mask(CRA2, VIACR, 0x00, BIT3);
508 }
509}
510
Joseph Chanac6c97e2008-10-15 22:03:25 -0700511static void via_pitch_alignment_patch_lcd(
512 struct lvds_setting_information *plvds_setting_info,
513 struct lvds_chip_information
514 *plvds_chip_info)
515{
516 unsigned char cr13, cr35, cr65, cr66, cr67;
517 unsigned long dwScreenPitch = 0;
518 unsigned long dwPitch;
519
520 dwPitch = plvds_setting_info->h_active * (plvds_setting_info->bpp >> 3);
521 if (dwPitch & 0x1F) {
522 dwScreenPitch = ((dwPitch + 31) & ~31) >> 3;
523 if (plvds_setting_info->iga_path == IGA2) {
524 if (plvds_setting_info->bpp > 8) {
525 cr66 = (unsigned char)(dwScreenPitch & 0xFF);
526 viafb_write_reg(CR66, VIACR, cr66);
527 cr67 = viafb_read_reg(VIACR, CR67) & 0xFC;
528 cr67 |=
529 (unsigned
530 char)((dwScreenPitch & 0x300) >> 8);
531 viafb_write_reg(CR67, VIACR, cr67);
532 }
533
534 /* Fetch Count */
535 cr67 = viafb_read_reg(VIACR, CR67) & 0xF3;
536 cr67 |= (unsigned char)((dwScreenPitch & 0x600) >> 7);
537 viafb_write_reg(CR67, VIACR, cr67);
538 cr65 = (unsigned char)((dwScreenPitch >> 1) & 0xFF);
539 cr65 += 2;
540 viafb_write_reg(CR65, VIACR, cr65);
541 } else {
542 if (plvds_setting_info->bpp > 8) {
543 cr13 = (unsigned char)(dwScreenPitch & 0xFF);
544 viafb_write_reg(CR13, VIACR, cr13);
545 cr35 = viafb_read_reg(VIACR, CR35) & 0x1F;
546 cr35 |=
547 (unsigned
548 char)((dwScreenPitch & 0x700) >> 3);
549 viafb_write_reg(CR35, VIACR, cr35);
550 }
551 }
552 }
553}
554static void lcd_patch_skew_dvp0(struct lvds_setting_information
555 *plvds_setting_info,
556 struct lvds_chip_information *plvds_chip_info)
557{
558 if (VT1636_LVDS == plvds_chip_info->lvds_chip_name) {
559 switch (viaparinfo->chip_info->gfx_chip_name) {
560 case UNICHROME_P4M900:
561 viafb_vt1636_patch_skew_on_vt3364(plvds_setting_info,
562 plvds_chip_info);
563 break;
564 case UNICHROME_P4M890:
565 viafb_vt1636_patch_skew_on_vt3327(plvds_setting_info,
566 plvds_chip_info);
567 break;
568 }
569 }
570}
571static void lcd_patch_skew_dvp1(struct lvds_setting_information
572 *plvds_setting_info,
573 struct lvds_chip_information *plvds_chip_info)
574{
575 if (VT1636_LVDS == plvds_chip_info->lvds_chip_name) {
576 switch (viaparinfo->chip_info->gfx_chip_name) {
577 case UNICHROME_CX700:
578 viafb_vt1636_patch_skew_on_vt3324(plvds_setting_info,
579 plvds_chip_info);
580 break;
581 }
582 }
583}
584static void lcd_patch_skew(struct lvds_setting_information
585 *plvds_setting_info, struct lvds_chip_information *plvds_chip_info)
586{
587 DEBUG_MSG(KERN_INFO "lcd_patch_skew\n");
588 switch (plvds_chip_info->output_interface) {
589 case INTERFACE_DVP0:
590 lcd_patch_skew_dvp0(plvds_setting_info, plvds_chip_info);
591 break;
592 case INTERFACE_DVP1:
593 lcd_patch_skew_dvp1(plvds_setting_info, plvds_chip_info);
594 break;
595 case INTERFACE_DFP_LOW:
596 if (UNICHROME_P4M900 == viaparinfo->chip_info->gfx_chip_name) {
597 viafb_write_reg_mask(CR99, VIACR, 0x08,
598 BIT0 + BIT1 + BIT2 + BIT3);
599 }
600 break;
601 }
602}
603
604/* LCD Set Mode */
605void viafb_lcd_set_mode(struct crt_mode_table *mode_crt_table,
606 struct lvds_setting_information *plvds_setting_info,
607 struct lvds_chip_information *plvds_chip_info)
608{
Joseph Chanac6c97e2008-10-15 22:03:25 -0700609 int set_iga = plvds_setting_info->iga_path;
610 int mode_bpp = plvds_setting_info->bpp;
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -0800611 int set_hres = plvds_setting_info->h_active;
612 int set_vres = plvds_setting_info->v_active;
613 int panel_hres = plvds_setting_info->lcd_panel_hres;
614 int panel_vres = plvds_setting_info->lcd_panel_vres;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700615 u32 pll_D_N;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700616 struct display_timing mode_crt_reg, panel_crt_reg;
617 struct crt_mode_table *panel_crt_table = NULL;
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -0800618 struct VideoModeTable *vmode_tbl = viafb_get_mode(panel_hres,
619 panel_vres);
Joseph Chanac6c97e2008-10-15 22:03:25 -0700620
621 DEBUG_MSG(KERN_INFO "viafb_lcd_set_mode!!\n");
622 /* Get mode table */
623 mode_crt_reg = mode_crt_table->crtc;
624 /* Get panel table Pointer */
Joseph Chanac6c97e2008-10-15 22:03:25 -0700625 panel_crt_table = vmode_tbl->crtc;
626 panel_crt_reg = panel_crt_table->crtc;
627 DEBUG_MSG(KERN_INFO "bellow viafb_lcd_set_mode!!\n");
Joseph Chanac6c97e2008-10-15 22:03:25 -0700628 if (VT1636_LVDS == plvds_chip_info->lvds_chip_name)
629 viafb_init_lvds_vt1636(plvds_setting_info, plvds_chip_info);
630 plvds_setting_info->vclk = panel_crt_table->clk;
631 if (set_iga == IGA1) {
632 /* IGA1 doesn't have LCD scaling, so set it as centering. */
633 viafb_load_crtc_timing(lcd_centering_timging
634 (mode_crt_reg, panel_crt_reg), IGA1);
635 } else {
636 /* Expansion */
Florian Tobias Schandinat119b9532010-05-22 21:32:32 +0000637 if (plvds_setting_info->display_method == LCD_EXPANDSION
638 && (set_hres < panel_hres || set_vres < panel_vres)) {
Joseph Chanac6c97e2008-10-15 22:03:25 -0700639 /* expansion timing IGA2 loaded panel set timing*/
640 viafb_load_crtc_timing(panel_crt_reg, IGA2);
641 DEBUG_MSG(KERN_INFO "viafb_load_crtc_timing!!\n");
642 load_lcd_scaling(set_hres, set_vres, panel_hres,
643 panel_vres);
644 DEBUG_MSG(KERN_INFO "load_lcd_scaling!!\n");
645 } else { /* Centering */
646 /* centering timing IGA2 always loaded panel
647 and mode releative timing */
648 viafb_load_crtc_timing(lcd_centering_timging
649 (mode_crt_reg, panel_crt_reg), IGA2);
650 viafb_write_reg_mask(CR79, VIACR, 0x00,
651 BIT0 + BIT1 + BIT2);
652 /* LCD scaling disabled */
653 }
654 }
655
Florian Tobias Schandinat4bbac052010-03-10 15:21:36 -0800656 /* Fetch count for IGA2 only */
657 viafb_load_fetch_count_reg(set_hres, mode_bpp / 8, set_iga);
Joseph Chanac6c97e2008-10-15 22:03:25 -0700658
Florian Tobias Schandinat4bbac052010-03-10 15:21:36 -0800659 if ((viaparinfo->chip_info->gfx_chip_name != UNICHROME_CLE266)
660 && (viaparinfo->chip_info->gfx_chip_name != UNICHROME_K400))
661 viafb_load_FIFO_reg(set_iga, set_hres, set_vres);
Joseph Chanac6c97e2008-10-15 22:03:25 -0700662
663 fill_lcd_format();
664
665 pll_D_N = viafb_get_clk_value(panel_crt_table[0].clk);
666 DEBUG_MSG(KERN_INFO "PLL=0x%x", pll_D_N);
667 viafb_set_vclock(pll_D_N, set_iga);
Joseph Chanac6c97e2008-10-15 22:03:25 -0700668 lcd_patch_skew(plvds_setting_info, plvds_chip_info);
669
670 /* If K8M800, enable LCD Prefetch Mode. */
671 if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800)
672 || (UNICHROME_K8M890 == viaparinfo->chip_info->gfx_chip_name))
673 viafb_write_reg_mask(CR6A, VIACR, 0x01, BIT0);
674
Joseph Chanac6c97e2008-10-15 22:03:25 -0700675 /* Patch for non 32bit alignment mode */
676 via_pitch_alignment_patch_lcd(plvds_setting_info, plvds_chip_info);
677}
678
679static void integrated_lvds_disable(struct lvds_setting_information
680 *plvds_setting_info,
681 struct lvds_chip_information *plvds_chip_info)
682{
683 bool turn_off_first_powersequence = false;
684 bool turn_off_second_powersequence = false;
685 if (INTERFACE_LVDS0LVDS1 == plvds_chip_info->output_interface)
686 turn_off_first_powersequence = true;
687 if (INTERFACE_LVDS0 == plvds_chip_info->output_interface)
688 turn_off_first_powersequence = true;
689 if (INTERFACE_LVDS1 == plvds_chip_info->output_interface)
690 turn_off_second_powersequence = true;
691 if (turn_off_second_powersequence) {
692 /* Use second power sequence control: */
693
694 /* Turn off power sequence. */
695 viafb_write_reg_mask(CRD4, VIACR, 0, BIT1);
696
697 /* Turn off back light. */
698 viafb_write_reg_mask(CRD3, VIACR, 0xC0, BIT6 + BIT7);
699 }
700 if (turn_off_first_powersequence) {
701 /* Use first power sequence control: */
702
703 /* Turn off power sequence. */
704 viafb_write_reg_mask(CR6A, VIACR, 0, BIT3);
705
706 /* Turn off back light. */
707 viafb_write_reg_mask(CR91, VIACR, 0xC0, BIT6 + BIT7);
708 }
709
Joseph Chanac6c97e2008-10-15 22:03:25 -0700710 /* Power off LVDS channel. */
711 switch (plvds_chip_info->output_interface) {
712 case INTERFACE_LVDS0:
713 {
714 viafb_write_reg_mask(CRD2, VIACR, 0x80, BIT7);
715 break;
716 }
717
718 case INTERFACE_LVDS1:
719 {
720 viafb_write_reg_mask(CRD2, VIACR, 0x40, BIT6);
721 break;
722 }
723
724 case INTERFACE_LVDS0LVDS1:
725 {
726 viafb_write_reg_mask(CRD2, VIACR, 0xC0, BIT6 + BIT7);
727 break;
728 }
729 }
730}
731
732static void integrated_lvds_enable(struct lvds_setting_information
733 *plvds_setting_info,
734 struct lvds_chip_information *plvds_chip_info)
735{
Joseph Chanac6c97e2008-10-15 22:03:25 -0700736 DEBUG_MSG(KERN_INFO "integrated_lvds_enable, out_interface:%d\n",
737 plvds_chip_info->output_interface);
738 if (plvds_setting_info->lcd_mode == LCD_SPWG)
739 viafb_write_reg_mask(CRD2, VIACR, 0x00, BIT0 + BIT1);
Harald Weltee6bf0d22009-12-15 16:46:44 -0800740 else
Joseph Chanac6c97e2008-10-15 22:03:25 -0700741 viafb_write_reg_mask(CRD2, VIACR, 0x03, BIT0 + BIT1);
Joseph Chanac6c97e2008-10-15 22:03:25 -0700742
Harald Weltee6bf0d22009-12-15 16:46:44 -0800743 switch (plvds_chip_info->output_interface) {
744 case INTERFACE_LVDS0LVDS1:
745 case INTERFACE_LVDS0:
Joseph Chanac6c97e2008-10-15 22:03:25 -0700746 /* Use first power sequence control: */
Joseph Chanac6c97e2008-10-15 22:03:25 -0700747 /* Use hardware control power sequence. */
748 viafb_write_reg_mask(CR91, VIACR, 0, BIT0);
Joseph Chanac6c97e2008-10-15 22:03:25 -0700749 /* Turn on back light. */
750 viafb_write_reg_mask(CR91, VIACR, 0, BIT6 + BIT7);
Joseph Chanac6c97e2008-10-15 22:03:25 -0700751 /* Turn on hardware power sequence. */
752 viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
Harald Weltee6bf0d22009-12-15 16:46:44 -0800753 break;
754 case INTERFACE_LVDS1:
755 /* Use second power sequence control: */
756 /* Use hardware control power sequence. */
757 viafb_write_reg_mask(CRD3, VIACR, 0, BIT0);
758 /* Turn on back light. */
759 viafb_write_reg_mask(CRD3, VIACR, 0, BIT6 + BIT7);
760 /* Turn on hardware power sequence. */
761 viafb_write_reg_mask(CRD4, VIACR, 0x02, BIT1);
762 break;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700763 }
764
Joseph Chanac6c97e2008-10-15 22:03:25 -0700765 /* Power on LVDS channel. */
766 switch (plvds_chip_info->output_interface) {
767 case INTERFACE_LVDS0:
768 {
769 viafb_write_reg_mask(CRD2, VIACR, 0, BIT7);
770 break;
771 }
772
773 case INTERFACE_LVDS1:
774 {
775 viafb_write_reg_mask(CRD2, VIACR, 0, BIT6);
776 break;
777 }
778
779 case INTERFACE_LVDS0LVDS1:
780 {
781 viafb_write_reg_mask(CRD2, VIACR, 0, BIT6 + BIT7);
782 break;
783 }
784 }
785}
786
787void viafb_lcd_disable(void)
788{
789
790 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
791 lcd_powersequence_off();
792 /* DI1 pad off */
793 viafb_write_reg_mask(SR1E, VIASR, 0x00, 0x30);
794 } else if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
795 if (viafb_LCD2_ON
796 && (INTEGRATED_LVDS ==
797 viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name))
798 integrated_lvds_disable(viaparinfo->lvds_setting_info,
799 &viaparinfo->chip_info->lvds_chip_info2);
800 if (INTEGRATED_LVDS ==
801 viaparinfo->chip_info->lvds_chip_info.lvds_chip_name)
802 integrated_lvds_disable(viaparinfo->lvds_setting_info,
803 &viaparinfo->chip_info->lvds_chip_info);
804 if (VT1636_LVDS == viaparinfo->chip_info->
805 lvds_chip_info.lvds_chip_name)
806 viafb_disable_lvds_vt1636(viaparinfo->lvds_setting_info,
807 &viaparinfo->chip_info->lvds_chip_info);
808 } else if (VT1636_LVDS ==
809 viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
810 viafb_disable_lvds_vt1636(viaparinfo->lvds_setting_info,
811 &viaparinfo->chip_info->lvds_chip_info);
812 } else {
Joseph Chanac6c97e2008-10-15 22:03:25 -0700813 /* Backlight off */
814 viafb_write_reg_mask(SR3D, VIASR, 0x00, 0x20);
815 /* 24 bit DI data paht off */
816 viafb_write_reg_mask(CR91, VIACR, 0x80, 0x80);
Joseph Chanac6c97e2008-10-15 22:03:25 -0700817 }
818
819 /* Disable expansion bit */
820 viafb_write_reg_mask(CR79, VIACR, 0x00, 0x01);
Joseph Chanac6c97e2008-10-15 22:03:25 -0700821 /* Simultaneout disabled */
822 viafb_write_reg_mask(CR6B, VIACR, 0x00, 0x08);
Joseph Chanac6c97e2008-10-15 22:03:25 -0700823}
824
Florian Tobias Schandinatcd7e9102010-08-11 22:22:54 +0000825static void set_lcd_output_path(int set_iga, int output_interface)
826{
827 switch (output_interface) {
828 case INTERFACE_DFP:
829 if ((UNICHROME_K8M890 == viaparinfo->chip_info->gfx_chip_name)
830 || (UNICHROME_P4M890 ==
831 viaparinfo->chip_info->gfx_chip_name))
832 viafb_write_reg_mask(CR97, VIACR, 0x84,
833 BIT7 + BIT2 + BIT1 + BIT0);
834 case INTERFACE_DVP0:
835 case INTERFACE_DVP1:
836 case INTERFACE_DFP_HIGH:
837 case INTERFACE_DFP_LOW:
838 if (set_iga == IGA2)
839 viafb_write_reg(CR91, VIACR, 0x00);
840 break;
841 }
842}
843
Joseph Chanac6c97e2008-10-15 22:03:25 -0700844void viafb_lcd_enable(void)
845{
Florian Tobias Schandinatcd7e9102010-08-11 22:22:54 +0000846 viafb_write_reg_mask(CR6B, VIACR, 0x00, BIT3);
847 viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
848 set_lcd_output_path(viaparinfo->lvds_setting_info->iga_path,
849 viaparinfo->chip_info->lvds_chip_info.output_interface);
850 if (viafb_LCD2_ON)
851 set_lcd_output_path(viaparinfo->lvds_setting_info2->iga_path,
852 viaparinfo->chip_info->
853 lvds_chip_info2.output_interface);
854
Joseph Chanac6c97e2008-10-15 22:03:25 -0700855 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
856 /* DI1 pad on */
857 viafb_write_reg_mask(SR1E, VIASR, 0x30, 0x30);
858 lcd_powersequence_on();
859 } else if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
860 if (viafb_LCD2_ON && (INTEGRATED_LVDS ==
861 viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name))
862 integrated_lvds_enable(viaparinfo->lvds_setting_info2, \
863 &viaparinfo->chip_info->lvds_chip_info2);
864 if (INTEGRATED_LVDS ==
865 viaparinfo->chip_info->lvds_chip_info.lvds_chip_name)
866 integrated_lvds_enable(viaparinfo->lvds_setting_info,
867 &viaparinfo->chip_info->lvds_chip_info);
868 if (VT1636_LVDS == viaparinfo->chip_info->
869 lvds_chip_info.lvds_chip_name)
870 viafb_enable_lvds_vt1636(viaparinfo->
871 lvds_setting_info, &viaparinfo->chip_info->
872 lvds_chip_info);
873 } else if (VT1636_LVDS ==
874 viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
875 viafb_enable_lvds_vt1636(viaparinfo->lvds_setting_info,
876 &viaparinfo->chip_info->lvds_chip_info);
877 } else {
Joseph Chanac6c97e2008-10-15 22:03:25 -0700878 /* Backlight on */
879 viafb_write_reg_mask(SR3D, VIASR, 0x20, 0x20);
880 /* 24 bit DI data paht on */
881 viafb_write_reg_mask(CR91, VIACR, 0x00, 0x80);
Joseph Chanac6c97e2008-10-15 22:03:25 -0700882 /* LCD enabled */
883 viafb_write_reg_mask(CR6A, VIACR, 0x48, 0x48);
884 }
Joseph Chanac6c97e2008-10-15 22:03:25 -0700885}
886
887static void lcd_powersequence_off(void)
888{
889 int i, mask, data;
890
891 /* Software control power sequence */
892 viafb_write_reg_mask(CR91, VIACR, 0x11, 0x11);
893
894 for (i = 0; i < 3; i++) {
895 mask = PowerSequenceOff[0][i];
896 data = PowerSequenceOff[1][i] & mask;
897 viafb_write_reg_mask(CR91, VIACR, (u8) data, (u8) mask);
898 udelay(PowerSequenceOff[2][i]);
899 }
900
901 /* Disable LCD */
902 viafb_write_reg_mask(CR6A, VIACR, 0x00, 0x08);
903}
904
905static void lcd_powersequence_on(void)
906{
907 int i, mask, data;
908
909 /* Software control power sequence */
910 viafb_write_reg_mask(CR91, VIACR, 0x11, 0x11);
911
912 /* Enable LCD */
913 viafb_write_reg_mask(CR6A, VIACR, 0x08, 0x08);
914
915 for (i = 0; i < 3; i++) {
916 mask = PowerSequenceOn[0][i];
917 data = PowerSequenceOn[1][i] & mask;
918 viafb_write_reg_mask(CR91, VIACR, (u8) data, (u8) mask);
919 udelay(PowerSequenceOn[2][i]);
920 }
921
922 udelay(1);
923}
924
925static void fill_lcd_format(void)
926{
927 u8 bdithering = 0, bdual = 0;
928
929 if (viaparinfo->lvds_setting_info->device_lcd_dualedge)
930 bdual = BIT4;
931 if (viaparinfo->lvds_setting_info->LCDDithering)
932 bdithering = BIT0;
933 /* Dual & Dithering */
934 viafb_write_reg_mask(CR88, VIACR, (bdithering | bdual), BIT4 + BIT0);
935}
936
937static void check_diport_of_integrated_lvds(
938 struct lvds_chip_information *plvds_chip_info,
939 struct lvds_setting_information
940 *plvds_setting_info)
941{
942 /* Determine LCD DI Port by hardware layout. */
943 switch (viafb_display_hardware_layout) {
944 case HW_LAYOUT_LCD_ONLY:
945 {
946 if (plvds_setting_info->device_lcd_dualedge) {
947 plvds_chip_info->output_interface =
948 INTERFACE_LVDS0LVDS1;
949 } else {
950 plvds_chip_info->output_interface =
951 INTERFACE_LVDS0;
952 }
953
954 break;
955 }
956
957 case HW_LAYOUT_DVI_ONLY:
958 {
959 plvds_chip_info->output_interface = INTERFACE_NONE;
960 break;
961 }
962
963 case HW_LAYOUT_LCD1_LCD2:
964 case HW_LAYOUT_LCD_EXTERNAL_LCD2:
965 {
966 plvds_chip_info->output_interface =
967 INTERFACE_LVDS0LVDS1;
968 break;
969 }
970
971 case HW_LAYOUT_LCD_DVI:
972 {
973 plvds_chip_info->output_interface = INTERFACE_LVDS1;
974 break;
975 }
976
977 default:
978 {
979 plvds_chip_info->output_interface = INTERFACE_LVDS1;
980 break;
981 }
982 }
983
984 DEBUG_MSG(KERN_INFO
985 "Display Hardware Layout: 0x%x, LCD DI Port: 0x%x\n",
986 viafb_display_hardware_layout,
987 plvds_chip_info->output_interface);
988}
989
Florian Tobias Schandinatf4ab2f7a2010-08-09 01:34:27 +0000990void __devinit viafb_init_lvds_output_interface(struct lvds_chip_information
Joseph Chanac6c97e2008-10-15 22:03:25 -0700991 *plvds_chip_info,
992 struct lvds_setting_information
993 *plvds_setting_info)
994{
995 if (INTERFACE_NONE != plvds_chip_info->output_interface) {
996 /*Do nothing, lcd port is specified by module parameter */
997 return;
998 }
999
1000 switch (plvds_chip_info->lvds_chip_name) {
1001
1002 case VT1636_LVDS:
1003 switch (viaparinfo->chip_info->gfx_chip_name) {
1004 case UNICHROME_CX700:
1005 plvds_chip_info->output_interface = INTERFACE_DVP1;
1006 break;
1007 case UNICHROME_CN700:
1008 plvds_chip_info->output_interface = INTERFACE_DFP_LOW;
1009 break;
1010 default:
1011 plvds_chip_info->output_interface = INTERFACE_DVP0;
1012 break;
1013 }
1014 break;
1015
1016 case INTEGRATED_LVDS:
1017 check_diport_of_integrated_lvds(plvds_chip_info,
1018 plvds_setting_info);
1019 break;
1020
1021 default:
1022 switch (viaparinfo->chip_info->gfx_chip_name) {
1023 case UNICHROME_K8M890:
1024 case UNICHROME_P4M900:
1025 case UNICHROME_P4M890:
1026 plvds_chip_info->output_interface = INTERFACE_DFP_LOW;
1027 break;
1028 default:
1029 plvds_chip_info->output_interface = INTERFACE_DFP;
1030 break;
1031 }
1032 break;
1033 }
1034}
1035
1036static struct display_timing lcd_centering_timging(struct display_timing
1037 mode_crt_reg,
1038 struct display_timing panel_crt_reg)
1039{
1040 struct display_timing crt_reg;
1041
1042 crt_reg.hor_total = panel_crt_reg.hor_total;
1043 crt_reg.hor_addr = mode_crt_reg.hor_addr;
1044 crt_reg.hor_blank_start =
1045 (panel_crt_reg.hor_addr - mode_crt_reg.hor_addr) / 2 +
1046 crt_reg.hor_addr;
1047 crt_reg.hor_blank_end = panel_crt_reg.hor_blank_end;
1048 crt_reg.hor_sync_start =
1049 (panel_crt_reg.hor_sync_start -
1050 panel_crt_reg.hor_blank_start) + crt_reg.hor_blank_start;
1051 crt_reg.hor_sync_end = panel_crt_reg.hor_sync_end;
1052
1053 crt_reg.ver_total = panel_crt_reg.ver_total;
1054 crt_reg.ver_addr = mode_crt_reg.ver_addr;
1055 crt_reg.ver_blank_start =
1056 (panel_crt_reg.ver_addr - mode_crt_reg.ver_addr) / 2 +
1057 crt_reg.ver_addr;
1058 crt_reg.ver_blank_end = panel_crt_reg.ver_blank_end;
1059 crt_reg.ver_sync_start =
1060 (panel_crt_reg.ver_sync_start -
1061 panel_crt_reg.ver_blank_start) + crt_reg.ver_blank_start;
1062 crt_reg.ver_sync_end = panel_crt_reg.ver_sync_end;
1063
1064 return crt_reg;
1065}
1066
Joseph Chanac6c97e2008-10-15 22:03:25 -07001067bool viafb_lcd_get_mobile_state(bool *mobile)
1068{
Stephen Hemmingerb65d6042011-03-03 09:59:01 -08001069 unsigned char __iomem *romptr, *tableptr, *biosptr;
Joseph Chanac6c97e2008-10-15 22:03:25 -07001070 u8 core_base;
Joseph Chanac6c97e2008-10-15 22:03:25 -07001071 /* Rom address */
Stephen Hemmingerb65d6042011-03-03 09:59:01 -08001072 const u32 romaddr = 0x000C0000;
1073 u16 start_pattern;
Joseph Chanac6c97e2008-10-15 22:03:25 -07001074
1075 biosptr = ioremap(romaddr, 0x10000);
Stephen Hemmingerb65d6042011-03-03 09:59:01 -08001076 start_pattern = readw(biosptr);
Joseph Chanac6c97e2008-10-15 22:03:25 -07001077
Joseph Chanac6c97e2008-10-15 22:03:25 -07001078 /* Compare pattern */
1079 if (start_pattern == 0xAA55) {
1080 /* Get the start of Table */
1081 /* 0x1B means BIOS offset position */
1082 romptr = biosptr + 0x1B;
Stephen Hemmingerb65d6042011-03-03 09:59:01 -08001083 tableptr = biosptr + readw(romptr);
Joseph Chanac6c97e2008-10-15 22:03:25 -07001084
1085 /* Get the start of biosver structure */
1086 /* 18 means BIOS version position. */
1087 romptr = tableptr + 18;
Stephen Hemmingerb65d6042011-03-03 09:59:01 -08001088 romptr = biosptr + readw(romptr);
Joseph Chanac6c97e2008-10-15 22:03:25 -07001089
1090 /* The offset should be 44, but the
1091 actual image is less three char. */
1092 /* pRom += 44; */
1093 romptr += 41;
1094
Stephen Hemmingerb65d6042011-03-03 09:59:01 -08001095 core_base = readb(romptr);
Joseph Chanac6c97e2008-10-15 22:03:25 -07001096
1097 if (core_base & 0x8)
1098 *mobile = false;
1099 else
1100 *mobile = true;
1101 /* release memory */
1102 iounmap(biosptr);
1103
1104 return true;
1105 } else {
1106 iounmap(biosptr);
1107 return false;
1108 }
1109}