blob: 8ab8c18586723c7cc555058caf67d8adb1d1f4c2 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Local APIC handling, local APIC timers
3 *
4 * (c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
5 *
6 * Fixes
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
9 * and Rolf G. Tews
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
13 * Pavel Machek and
14 * Mikael Pettersson : PM converted to driver model.
15 */
16
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/init.h>
18
19#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/delay.h>
21#include <linux/bootmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/interrupt.h>
23#include <linux/mc146818rtc.h>
24#include <linux/kernel_stat.h>
25#include <linux/sysdev.h>
Aaron Durbin39928722006-12-07 02:14:01 +010026#include <linux/ioport.h>
Yinghai Lu773763d2008-08-24 02:01:52 -070027#include <linux/cpu.h>
Thomas Gleixnerba7eda42007-10-12 23:04:07 +020028#include <linux/clockchips.h>
Thomas Gleixner70a20022008-01-30 13:30:18 +010029#include <linux/acpi_pmtmr.h>
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +010030#include <linux/module.h>
Yinghai Lu773763d2008-08-24 02:01:52 -070031#include <linux/dmi.h>
Suresh Siddha6e1cb382008-07-10 11:16:58 -070032#include <linux/dmar.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033
Ingo Molnar241771e2008-12-03 10:39:53 +010034#include <asm/intel_arch_perfmon.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include <asm/atomic.h>
36#include <asm/smp.h>
37#include <asm/mtrr.h>
38#include <asm/mpspec.h>
Yinghai Luefa25592008-08-19 20:50:36 -070039#include <asm/desc.h>
Yinghai Lu773763d2008-08-24 02:01:52 -070040#include <asm/arch_hooks.h>
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +010041#include <asm/hpet.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <asm/pgalloc.h>
Yinghai Lu773763d2008-08-24 02:01:52 -070043#include <asm/i8253.h>
Andi Kleen75152112005-05-16 21:53:34 -070044#include <asm/nmi.h>
Andi Kleen95833c82006-01-11 22:44:36 +010045#include <asm/idle.h>
Andi Kleen73dea472006-02-03 21:50:50 +010046#include <asm/proto.h>
47#include <asm/timex.h>
Andi Kleen2c8c0e62006-09-26 10:52:32 +020048#include <asm/apic.h>
Suresh Siddha6e1cb382008-07-10 11:16:58 -070049#include <asm/i8259.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
Glauber Costadd46e3c2008-03-25 18:10:46 -030051#include <mach_apic.h>
Yinghai Lu773763d2008-08-24 02:01:52 -070052#include <mach_apicdef.h>
53#include <mach_ipi.h>
Glauber Costa5af55732008-03-25 13:28:56 -030054
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070055/*
56 * Sanity check
57 */
58#if ((SPURIOUS_APIC_VECTOR & 0x0F) != 0x0F)
59# error SPURIOUS_APIC_VECTOR definition error
60#endif
61
Yinghai Lub3c51172008-08-24 02:01:46 -070062#ifdef CONFIG_X86_32
63/*
64 * Knob to control our willingness to enable the local APIC.
65 *
66 * +1=force-enable
67 */
68static int force_enable_local_apic;
69/*
70 * APIC command line parameters
71 */
72static int __init parse_lapic(char *arg)
73{
74 force_enable_local_apic = 1;
75 return 0;
76}
77early_param("lapic", parse_lapic);
Yinghai Luf28c0ae2008-08-24 02:01:49 -070078/* Local APIC was disabled by the BIOS and enabled by the kernel */
79static int enabled_via_apicbase;
80
Yinghai Lub3c51172008-08-24 02:01:46 -070081#endif
82
83#ifdef CONFIG_X86_64
Chris Wrightbc1d99c2007-10-12 23:04:23 +020084static int apic_calibrate_pmtmr __initdata;
Yinghai Lub3c51172008-08-24 02:01:46 -070085static __init int setup_apicpmtimer(char *s)
86{
87 apic_calibrate_pmtmr = 1;
88 notsc_setup(NULL);
89 return 0;
90}
91__setup("apicpmtimer", setup_apicpmtimer);
92#endif
93
Yinghai Lu49899ea2008-08-24 02:01:47 -070094#ifdef CONFIG_X86_64
95#define HAVE_X2APIC
96#endif
97
98#ifdef HAVE_X2APIC
Suresh Siddha89027d32008-07-10 11:16:56 -070099int x2apic;
Suresh Siddha6e1cb382008-07-10 11:16:58 -0700100/* x2apic enabled before OS handover */
101int x2apic_preenabled;
Yinghai Lu49899ea2008-08-24 02:01:47 -0700102int disable_x2apic;
103static __init int setup_nox2apic(char *str)
104{
105 disable_x2apic = 1;
106 setup_clear_cpu_cap(X86_FEATURE_X2APIC);
107 return 0;
108}
109early_param("nox2apic", setup_nox2apic);
110#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111
Yinghai Lub3c51172008-08-24 02:01:46 -0700112unsigned long mp_lapic_addr;
113int disable_apic;
114/* Disable local APIC timer from the kernel commandline or via dmi quirk */
115static int disable_apic_timer __cpuinitdata;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100116/* Local APIC timer works in C2 */
Linus Torvalds2e7c2832007-03-23 11:32:31 -0700117int local_apic_timer_c2_ok;
118EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
119
Yinghai Luefa25592008-08-19 20:50:36 -0700120int first_system_vector = 0xfe;
121
122char system_vectors[NR_VECTORS] = { [0 ... NR_VECTORS-1] = SYS_VECTOR_FREE};
123
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100124/*
125 * Debug level, exported for io_apic.c
126 */
Maciej W. Rozyckibaa13182008-07-14 18:44:51 +0100127unsigned int apic_verbosity;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100128
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -0700129int pic_mode;
130
Alexey Starikovskiybab4b272008-05-19 19:47:03 +0400131/* Have we found an MP table */
132int smp_found_config;
133
Aaron Durbin39928722006-12-07 02:14:01 +0100134static struct resource lapic_resource = {
135 .name = "Local APIC",
136 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
137};
138
Thomas Gleixnerd03030e2007-10-12 23:04:06 +0200139static unsigned int calibration_result;
140
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200141static int lapic_next_event(unsigned long delta,
142 struct clock_event_device *evt);
143static void lapic_timer_setup(enum clock_event_mode mode,
144 struct clock_event_device *evt);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200145static void lapic_timer_broadcast(cpumask_t mask);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100146static void apic_pm_activate(void);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200147
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400148/*
149 * The local apic timer can be used for any function which is CPU local.
150 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200151static struct clock_event_device lapic_clockevent = {
152 .name = "lapic",
153 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
154 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
155 .shift = 32,
156 .set_mode = lapic_timer_setup,
157 .set_next_event = lapic_next_event,
158 .broadcast = lapic_timer_broadcast,
159 .rating = 100,
160 .irq = -1,
161};
162static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
163
Andi Kleend3432892008-01-30 13:33:17 +0100164static unsigned long apic_phys;
165
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100166/*
167 * Get the LAPIC version
168 */
169static inline int lapic_get_version(void)
170{
171 return GET_APIC_VERSION(apic_read(APIC_LVR));
172}
173
174/*
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400175 * Check, if the APIC is integrated or a separate chip
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100176 */
177static inline int lapic_is_integrated(void)
178{
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400179#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100180 return 1;
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400181#else
182 return APIC_INTEGRATED(lapic_get_version());
183#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100184}
185
186/*
187 * Check, whether this is a modern or a first generation APIC
188 */
189static int modern_apic(void)
190{
191 /* AMD systems use old APIC versions, so check the CPU */
192 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
193 boot_cpu_data.x86 >= 0xf)
194 return 1;
195 return lapic_get_version() >= 0x14;
196}
197
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400198/*
199 * Paravirt kernels also might be using these below ops. So we still
200 * use generic apic_read()/apic_write(), which might be pointing to different
201 * ops in PARAVIRT case.
202 */
Suresh Siddha1b374e42008-07-10 11:16:49 -0700203void xapic_wait_icr_idle(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100204{
205 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
206 cpu_relax();
207}
208
Suresh Siddha1b374e42008-07-10 11:16:49 -0700209u32 safe_xapic_wait_icr_idle(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100210{
211 u32 send_status;
212 int timeout;
213
214 timeout = 0;
215 do {
216 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
217 if (!send_status)
218 break;
219 udelay(100);
220 } while (timeout++ < 1000);
221
222 return send_status;
223}
224
Suresh Siddha1b374e42008-07-10 11:16:49 -0700225void xapic_icr_write(u32 low, u32 id)
226{
Cyrill Gorcunoved4e5ec2008-08-15 13:51:20 +0200227 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
Suresh Siddha1b374e42008-07-10 11:16:49 -0700228 apic_write(APIC_ICR, low);
229}
230
231u64 xapic_icr_read(void)
232{
233 u32 icr1, icr2;
234
235 icr2 = apic_read(APIC_ICR2);
236 icr1 = apic_read(APIC_ICR);
237
Cyrill Gorcunovcf9768d72008-08-16 23:21:55 +0400238 return icr1 | ((u64)icr2 << 32);
Suresh Siddha1b374e42008-07-10 11:16:49 -0700239}
240
241static struct apic_ops xapic_ops = {
242 .read = native_apic_mem_read,
243 .write = native_apic_mem_write,
Suresh Siddha1b374e42008-07-10 11:16:49 -0700244 .icr_read = xapic_icr_read,
245 .icr_write = xapic_icr_write,
246 .wait_icr_idle = xapic_wait_icr_idle,
247 .safe_wait_icr_idle = safe_xapic_wait_icr_idle,
248};
249
250struct apic_ops __read_mostly *apic_ops = &xapic_ops;
Suresh Siddha1b374e42008-07-10 11:16:49 -0700251EXPORT_SYMBOL_GPL(apic_ops);
252
Yinghai Lu49899ea2008-08-24 02:01:47 -0700253#ifdef HAVE_X2APIC
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700254static void x2apic_wait_icr_idle(void)
255{
256 /* no need to wait for icr idle in x2apic */
257 return;
258}
259
260static u32 safe_x2apic_wait_icr_idle(void)
261{
262 /* no need to wait for icr idle in x2apic */
263 return 0;
264}
265
266void x2apic_icr_write(u32 low, u32 id)
267{
268 wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
269}
270
271u64 x2apic_icr_read(void)
272{
273 unsigned long val;
274
275 rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
276 return val;
277}
278
279static struct apic_ops x2apic_ops = {
280 .read = native_apic_msr_read,
281 .write = native_apic_msr_write,
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700282 .icr_read = x2apic_icr_read,
283 .icr_write = x2apic_icr_write,
284 .wait_icr_idle = x2apic_wait_icr_idle,
285 .safe_wait_icr_idle = safe_x2apic_wait_icr_idle,
286};
Yinghai Lu49899ea2008-08-24 02:01:47 -0700287#endif
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700288
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100289/**
290 * enable_NMI_through_LVT0 - enable NMI through local vector table 0
291 */
Jan Beuliche9427102008-01-30 13:31:24 +0100292void __cpuinit enable_NMI_through_LVT0(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100293{
294 unsigned int v;
295
296 /* unmask and set to NMI */
297 v = APIC_DM_NMI;
Cyrill Gorcunovd4c63ec2008-07-24 13:52:29 +0200298
299 /* Level triggered for 82489DX (32bit mode) */
300 if (!lapic_is_integrated())
301 v |= APIC_LVT_LEVEL_TRIGGER;
302
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100303 apic_write(APIC_LVT0, v);
304}
305
Cyrill Gorcunov7c37e482008-08-24 02:01:40 -0700306#ifdef CONFIG_X86_32
307/**
308 * get_physical_broadcast - Get number of physical broadcast IDs
309 */
310int get_physical_broadcast(void)
311{
312 return modern_apic() ? 0xff : 0xf;
313}
314#endif
315
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100316/**
317 * lapic_get_maxlvt - get the maximum number of local vector table entries
318 */
319int lapic_get_maxlvt(void)
320{
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200321 unsigned int v;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100322
323 v = apic_read(APIC_LVR);
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200324 /*
325 * - we always have APIC integrated on 64bit mode
326 * - 82489DXs do not report # of LVT entries
327 */
328 return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100329}
330
331/*
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400332 * Local APIC timer
333 */
334
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400335/* Clock divisor */
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400336#define APIC_DIVISOR 16
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200337
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100338/*
339 * This function sets up the local APIC timer, with a timeout of
340 * 'clocks' APIC bus clock. During calibration we actually call
341 * this function twice on the boot CPU, once with a bogus timeout
342 * value, second time for real. The other (noncalibrating) CPUs
343 * call this function only once, with the real, calibrated value.
344 *
345 * We do reads before writes even if unnecessary, to get around the
346 * P5 APIC double write bug.
347 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100348static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
349{
350 unsigned int lvtt_value, tmp_value;
351
352 lvtt_value = LOCAL_TIMER_VECTOR;
353 if (!oneshot)
354 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200355 if (!lapic_is_integrated())
356 lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
357
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100358 if (!irqen)
359 lvtt_value |= APIC_LVT_MASKED;
360
361 apic_write(APIC_LVTT, lvtt_value);
362
363 /*
364 * Divide PICLK by 16
365 */
366 tmp_value = apic_read(APIC_TDCR);
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400367 apic_write(APIC_TDCR,
368 (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
369 APIC_TDR_DIV_16);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100370
371 if (!oneshot)
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200372 apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100373}
374
375/*
Robert Richter7b83dae2008-01-30 13:30:40 +0100376 * Setup extended LVT, AMD specific (K8, family 10h)
377 *
378 * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
379 * MCE interrupts are supported. Thus MCE offset must be set to 0.
Robert Richter286f5712008-07-22 21:08:46 +0200380 *
381 * If mask=1, the LVT entry does not generate interrupts while mask=0
382 * enables the vector. See also the BKDGs.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100383 */
Robert Richter7b83dae2008-01-30 13:30:40 +0100384
385#define APIC_EILVT_LVTOFF_MCE 0
386#define APIC_EILVT_LVTOFF_IBS 1
387
388static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100389{
Robert Richter7b83dae2008-01-30 13:30:40 +0100390 unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100391 unsigned int v = (mask << 16) | (msg_type << 8) | vector;
392
393 apic_write(reg, v);
394}
395
Robert Richter7b83dae2008-01-30 13:30:40 +0100396u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
397{
398 setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
399 return APIC_EILVT_LVTOFF_MCE;
400}
401
402u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
403{
404 setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
405 return APIC_EILVT_LVTOFF_IBS;
406}
Robert Richter6aa360e2008-07-23 15:28:14 +0200407EXPORT_SYMBOL_GPL(setup_APIC_eilvt_ibs);
Robert Richter7b83dae2008-01-30 13:30:40 +0100408
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100409/*
410 * Program the next event, relative to now
411 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200412static int lapic_next_event(unsigned long delta,
413 struct clock_event_device *evt)
414{
415 apic_write(APIC_TMICT, delta);
416 return 0;
417}
418
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100419/*
420 * Setup the lapic timer in periodic or oneshot mode
421 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200422static void lapic_timer_setup(enum clock_event_mode mode,
423 struct clock_event_device *evt)
424{
425 unsigned long flags;
426 unsigned int v;
427
428 /* Lapic used as dummy for broadcast ? */
429 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
430 return;
431
432 local_irq_save(flags);
433
434 switch (mode) {
435 case CLOCK_EVT_MODE_PERIODIC:
436 case CLOCK_EVT_MODE_ONESHOT:
437 __setup_APIC_LVTT(calibration_result,
438 mode != CLOCK_EVT_MODE_PERIODIC, 1);
439 break;
440 case CLOCK_EVT_MODE_UNUSED:
441 case CLOCK_EVT_MODE_SHUTDOWN:
442 v = apic_read(APIC_LVTT);
443 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
444 apic_write(APIC_LVTT, v);
445 break;
446 case CLOCK_EVT_MODE_RESUME:
447 /* Nothing to do here */
448 break;
449 }
450
451 local_irq_restore(flags);
452}
453
454/*
455 * Local APIC timer broadcast function
456 */
457static void lapic_timer_broadcast(cpumask_t mask)
458{
459#ifdef CONFIG_SMP
460 send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
461#endif
462}
463
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100464/*
465 * Setup the local APIC timer for this CPU. Copy the initilized values
466 * of the boot CPU and register the clock event in the framework.
467 */
Cyrill Gorcunovdb4b5522008-08-24 02:01:39 -0700468static void __cpuinit setup_APIC_timer(void)
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200469{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100470 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
471
472 memcpy(levt, &lapic_clockevent, sizeof(*levt));
473 levt->cpumask = cpumask_of_cpu(smp_processor_id());
474
475 clockevents_register_device(levt);
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200476}
477
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700478/*
479 * In this functions we calibrate APIC bus clocks to the external timer.
480 *
481 * We want to do the calibration only once since we want to have local timer
482 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
483 * frequency.
484 *
485 * This was previously done by reading the PIT/HPET and waiting for a wrap
486 * around to find out, that a tick has elapsed. I have a box, where the PIT
487 * readout is broken, so it never gets out of the wait loop again. This was
488 * also reported by others.
489 *
490 * Monitoring the jiffies value is inaccurate and the clockevents
491 * infrastructure allows us to do a simple substitution of the interrupt
492 * handler.
493 *
494 * The calibration routine also uses the pm_timer when possible, as the PIT
495 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
496 * back to normal later in the boot process).
497 */
498
499#define LAPIC_CAL_LOOPS (HZ/10)
500
501static __initdata int lapic_cal_loops = -1;
502static __initdata long lapic_cal_t1, lapic_cal_t2;
503static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
504static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
505static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
506
507/*
508 * Temporary interrupt handler.
509 */
510static void __init lapic_cal_handler(struct clock_event_device *dev)
511{
512 unsigned long long tsc = 0;
513 long tapic = apic_read(APIC_TMCCT);
514 unsigned long pm = acpi_pm_read_early();
515
516 if (cpu_has_tsc)
517 rdtscll(tsc);
518
519 switch (lapic_cal_loops++) {
520 case 0:
521 lapic_cal_t1 = tapic;
522 lapic_cal_tsc1 = tsc;
523 lapic_cal_pm1 = pm;
524 lapic_cal_j1 = jiffies;
525 break;
526
527 case LAPIC_CAL_LOOPS:
528 lapic_cal_t2 = tapic;
529 lapic_cal_tsc2 = tsc;
530 if (pm < lapic_cal_pm1)
531 pm += ACPI_PM_OVRRUN;
532 lapic_cal_pm2 = pm;
533 lapic_cal_j2 = jiffies;
534 break;
535 }
536}
537
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400538static int __init calibrate_by_pmtimer(long deltapm, long *delta)
539{
540 const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
541 const long pm_thresh = pm_100ms / 100;
542 unsigned long mult;
543 u64 res;
544
545#ifndef CONFIG_X86_PM_TIMER
546 return -1;
547#endif
548
549 apic_printk(APIC_VERBOSE, "... PM timer delta = %ld\n", deltapm);
550
551 /* Check, if the PM timer is available */
552 if (!deltapm)
553 return -1;
554
555 mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
556
557 if (deltapm > (pm_100ms - pm_thresh) &&
558 deltapm < (pm_100ms + pm_thresh)) {
559 apic_printk(APIC_VERBOSE, "... PM timer result ok\n");
560 } else {
561 res = (((u64)deltapm) * mult) >> 22;
562 do_div(res, 1000000);
563 printk(KERN_WARNING "APIC calibration not consistent "
564 "with PM Timer: %ldms instead of 100ms\n",
565 (long)res);
566 /* Correct the lapic counter value */
567 res = (((u64)(*delta)) * pm_100ms);
568 do_div(res, deltapm);
569 printk(KERN_INFO "APIC delta adjusted to PM-Timer: "
570 "%lu (%ld)\n", (unsigned long)res, *delta);
571 *delta = (long)res;
572 }
573
574 return 0;
575}
576
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700577static int __init calibrate_APIC_clock(void)
578{
579 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700580 void (*real_handler)(struct clock_event_device *dev);
581 unsigned long deltaj;
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400582 long delta;
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700583 int pm_referenced = 0;
584
585 local_irq_disable();
586
587 /* Replace the global interrupt handler */
588 real_handler = global_clock_event->event_handler;
589 global_clock_event->event_handler = lapic_cal_handler;
590
591 /*
Cyrill Gorcunov81608f32008-10-10 19:00:17 +0400592 * Setup the APIC counter to maximum. There is no way the lapic
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700593 * can underflow in the 100ms detection time frame
594 */
Cyrill Gorcunov81608f32008-10-10 19:00:17 +0400595 __setup_APIC_LVTT(0xffffffff, 0, 0);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700596
597 /* Let the interrupts run */
598 local_irq_enable();
599
600 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
601 cpu_relax();
602
603 local_irq_disable();
604
605 /* Restore the real event handler */
606 global_clock_event->event_handler = real_handler;
607
608 /* Build delta t1-t2 as apic timer counts down */
609 delta = lapic_cal_t1 - lapic_cal_t2;
610 apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
611
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400612 /* we trust the PM based calibration if possible */
613 pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
614 &delta);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700615
616 /* Calculate the scaled math multiplication factor */
617 lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
618 lapic_clockevent.shift);
619 lapic_clockevent.max_delta_ns =
620 clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
621 lapic_clockevent.min_delta_ns =
622 clockevent_delta2ns(0xF, &lapic_clockevent);
623
624 calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
625
626 apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
627 apic_printk(APIC_VERBOSE, "..... mult: %ld\n", lapic_clockevent.mult);
628 apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
629 calibration_result);
630
631 if (cpu_has_tsc) {
632 delta = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
633 apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
634 "%ld.%04ld MHz.\n",
635 (delta / LAPIC_CAL_LOOPS) / (1000000 / HZ),
636 (delta / LAPIC_CAL_LOOPS) % (1000000 / HZ));
637 }
638
639 apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
640 "%u.%04u MHz.\n",
641 calibration_result / (1000000 / HZ),
642 calibration_result % (1000000 / HZ));
643
644 /*
645 * Do a sanity check on the APIC calibration result
646 */
647 if (calibration_result < (1000000 / HZ)) {
648 local_irq_enable();
649 printk(KERN_WARNING
650 "APIC frequency too slow, disabling apic timer\n");
651 return -1;
652 }
653
654 levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
655
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400656 /*
657 * PM timer calibration failed or not turned on
658 * so lets try APIC timer based calibration
659 */
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700660 if (!pm_referenced) {
661 apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
662
663 /*
664 * Setup the apic timer manually
665 */
666 levt->event_handler = lapic_cal_handler;
667 lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
668 lapic_cal_loops = -1;
669
670 /* Let the interrupts run */
671 local_irq_enable();
672
673 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
674 cpu_relax();
675
676 local_irq_disable();
677
678 /* Stop the lapic timer */
679 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
680
681 local_irq_enable();
682
683 /* Jiffies delta */
684 deltaj = lapic_cal_j2 - lapic_cal_j1;
685 apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
686
687 /* Check, if the jiffies result is consistent */
688 if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
689 apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
690 else
691 levt->features |= CLOCK_EVT_FEAT_DUMMY;
692 } else
693 local_irq_enable();
694
695 if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
696 printk(KERN_WARNING
697 "APIC timer disabled due to verification failure.\n");
698 return -1;
699 }
700
701 return 0;
702}
703
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100704/*
705 * Setup the boot APIC
706 *
707 * Calibrate and verify the result.
708 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100709void __init setup_boot_APIC_clock(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100711 /*
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400712 * The local apic timer can be disabled via the kernel
713 * commandline or from the CPU detection code. Register the lapic
714 * timer as a dummy clock event source on SMP systems, so the
715 * broadcast mechanism is used. On UP systems simply ignore it.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100716 */
717 if (disable_apic_timer) {
718 printk(KERN_INFO "Disabling APIC timer\n");
719 /* No broadcast on UP ! */
Thomas Gleixner9d099512008-01-30 13:33:04 +0100720 if (num_possible_cpus() > 1) {
721 lapic_clockevent.mult = 1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100722 setup_APIC_timer();
Thomas Gleixner9d099512008-01-30 13:33:04 +0100723 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100724 return;
725 }
Thomas Gleixner6935d1f2007-07-21 17:10:17 +0200726
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400727 apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
728 "calibrating APIC timer ...\n");
729
Cyrill Gorcunov89b3b1f2008-07-15 21:02:54 +0400730 if (calibrate_APIC_clock()) {
Thomas Gleixnerc2b84b32008-01-30 13:33:04 +0100731 /* No broadcast on UP ! */
732 if (num_possible_cpus() > 1)
733 setup_APIC_timer();
734 return;
735 }
736
737 /*
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100738 * If nmi_watchdog is set to IO_APIC, we need the
739 * PIT/HPET going. Otherwise register lapic as a dummy
740 * device.
741 */
742 if (nmi_watchdog != NMI_IO_APIC)
743 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
744 else
745 printk(KERN_WARNING "APIC timer registered as dummy,"
Cyrill Gorcunov116f5702008-06-24 22:52:04 +0200746 " due to nmi_watchdog=%d!\n", nmi_watchdog);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100747
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400748 /* Setup the lapic or request the broadcast */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100749 setup_APIC_timer();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750}
751
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100752void __cpuinit setup_secondary_APIC_clock(void)
753{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100754 setup_APIC_timer();
755}
756
757/*
758 * The guts of the apic timer interrupt
759 */
760static void local_apic_timer_interrupt(void)
761{
762 int cpu = smp_processor_id();
763 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
764
765 /*
766 * Normally we should not be here till LAPIC has been initialized but
767 * in some cases like kdump, its possible that there is a pending LAPIC
768 * timer interrupt from previous kernel's context and is delivered in
769 * new kernel the moment interrupts are enabled.
770 *
771 * Interrupts are enabled early and LAPIC is setup much later, hence
772 * its possible that when we get here evt->event_handler is NULL.
773 * Check for event_handler being NULL and discard the interrupt as
774 * spurious.
775 */
776 if (!evt->event_handler) {
777 printk(KERN_WARNING
778 "Spurious LAPIC timer interrupt on cpu %d\n", cpu);
779 /* Switch it off */
780 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
781 return;
782 }
783
784 /*
785 * the NMI deadlock-detector uses this.
786 */
Cyrill Gorcunov0b23e8c2008-08-18 20:45:59 +0400787#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100788 add_pda(apic_timer_irqs, 1);
Cyrill Gorcunov0b23e8c2008-08-18 20:45:59 +0400789#else
790 per_cpu(irq_stat, cpu).apic_timer_irqs++;
791#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100792
793 evt->event_handler(evt);
794}
795
796/*
797 * Local APIC timer interrupt. This is the most natural way for doing
798 * local interrupts, but local timer interrupts can be emulated by
799 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
800 *
801 * [ if a single-CPU system runs an SMP kernel then we call the local
802 * interrupt as well. Thus we cannot inline the local irq ... ]
803 */
804void smp_apic_timer_interrupt(struct pt_regs *regs)
805{
806 struct pt_regs *old_regs = set_irq_regs(regs);
807
808 /*
809 * NOTE! We'd better ACK the irq immediately,
810 * because timer handling can be slow.
811 */
812 ack_APIC_irq();
813 /*
814 * update_process_times() expects us to have done irq_enter().
815 * Besides, if we don't timer interrupts ignore the global
816 * interrupt lock, which is the WrongThing (tm) to do.
817 */
Cyrill Gorcunov6460bc72008-08-24 02:01:45 -0700818#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100819 exit_idle();
Cyrill Gorcunov6460bc72008-08-24 02:01:45 -0700820#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100821 irq_enter();
822 local_apic_timer_interrupt();
823 irq_exit();
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400824
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100825 set_irq_regs(old_regs);
826}
827
828int setup_profiling_timer(unsigned int multiplier)
829{
830 return -EINVAL;
831}
832
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100833/*
834 * Local APIC start and shutdown
835 */
836
837/**
838 * clear_local_APIC - shutdown the local APIC
839 *
840 * This is called, when a CPU is disabled and before rebooting, so the state of
841 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
842 * leftovers during boot.
843 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844void clear_local_APIC(void)
845{
Chuck Ebbert2584a822008-05-20 18:18:12 -0400846 int maxlvt;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100847 u32 v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848
Andi Kleend3432892008-01-30 13:33:17 +0100849 /* APIC hasn't been mapped yet */
850 if (!apic_phys)
851 return;
852
853 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854 /*
Siddha, Suresh B704fc592006-06-26 13:59:53 +0200855 * Masking an LVT entry can trigger a local APIC error
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856 * if the vector is zero. Mask LVTERR first to prevent this.
857 */
858 if (maxlvt >= 3) {
859 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
Andi Kleen11a8e772006-01-11 22:46:51 +0100860 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861 }
862 /*
863 * Careful: we have to set masks only first to deassert
864 * any level-triggered sources.
865 */
866 v = apic_read(APIC_LVTT);
Andi Kleen11a8e772006-01-11 22:46:51 +0100867 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868 v = apic_read(APIC_LVT0);
Andi Kleen11a8e772006-01-11 22:46:51 +0100869 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870 v = apic_read(APIC_LVT1);
Andi Kleen11a8e772006-01-11 22:46:51 +0100871 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872 if (maxlvt >= 4) {
873 v = apic_read(APIC_LVTPC);
Andi Kleen11a8e772006-01-11 22:46:51 +0100874 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875 }
876
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400877 /* lets not touch this if we didn't frob it */
878#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(X86_MCE_INTEL)
879 if (maxlvt >= 5) {
880 v = apic_read(APIC_LVTTHMR);
881 apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
882 }
883#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884 /*
885 * Clean APIC state for other OSs:
886 */
Andi Kleen11a8e772006-01-11 22:46:51 +0100887 apic_write(APIC_LVTT, APIC_LVT_MASKED);
888 apic_write(APIC_LVT0, APIC_LVT_MASKED);
889 apic_write(APIC_LVT1, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890 if (maxlvt >= 3)
Andi Kleen11a8e772006-01-11 22:46:51 +0100891 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892 if (maxlvt >= 4)
Andi Kleen11a8e772006-01-11 22:46:51 +0100893 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400894
895 /* Integrated APIC (!82489DX) ? */
896 if (lapic_is_integrated()) {
897 if (maxlvt > 3)
898 /* Clear ESR due to Pentium errata 3AP and 11AP */
899 apic_write(APIC_ESR, 0);
900 apic_read(APIC_ESR);
901 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902}
903
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100904/**
905 * disable_local_APIC - clear and disable the local APIC
906 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907void disable_local_APIC(void)
908{
909 unsigned int value;
910
911 clear_local_APIC();
912
913 /*
914 * Disable APIC (implies clearing of registers
915 * for 82489DX!).
916 */
917 value = apic_read(APIC_SPIV);
918 value &= ~APIC_SPIV_APIC_ENABLED;
Andi Kleen11a8e772006-01-11 22:46:51 +0100919 apic_write(APIC_SPIV, value);
Cyrill Gorcunov990b1832008-08-18 20:45:51 +0400920
921#ifdef CONFIG_X86_32
922 /*
923 * When LAPIC was disabled by the BIOS and enabled by the kernel,
924 * restore the disabled state.
925 */
926 if (enabled_via_apicbase) {
927 unsigned int l, h;
928
929 rdmsr(MSR_IA32_APICBASE, l, h);
930 l &= ~MSR_IA32_APICBASE_ENABLE;
931 wrmsr(MSR_IA32_APICBASE, l, h);
932 }
933#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934}
935
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +0400936/*
937 * If Linux enabled the LAPIC against the BIOS default disable it down before
938 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
939 * not power-off. Additionally clear all LVT entries before disable_local_APIC
940 * for the case where Linux didn't enable the LAPIC.
941 */
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -0700942void lapic_shutdown(void)
943{
944 unsigned long flags;
945
946 if (!cpu_has_apic)
947 return;
948
949 local_irq_save(flags);
950
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +0400951#ifdef CONFIG_X86_32
952 if (!enabled_via_apicbase)
953 clear_local_APIC();
954 else
955#endif
956 disable_local_APIC();
957
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -0700958
959 local_irq_restore(flags);
960}
961
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962/*
963 * This is to verify that we're looking at a real local APIC.
964 * Check these against your board if the CPUs aren't getting
965 * started for no apparent reason.
966 */
967int __init verify_local_APIC(void)
968{
969 unsigned int reg0, reg1;
970
971 /*
972 * The version register is read-only in a real APIC.
973 */
974 reg0 = apic_read(APIC_LVR);
975 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
976 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
977 reg1 = apic_read(APIC_LVR);
978 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
979
980 /*
981 * The two version reads above should print the same
982 * numbers. If the second one is different, then we
983 * poke at a non-APIC.
984 */
985 if (reg1 != reg0)
986 return 0;
987
988 /*
989 * Check if the version looks reasonably.
990 */
991 reg1 = GET_APIC_VERSION(reg0);
992 if (reg1 == 0x00 || reg1 == 0xff)
993 return 0;
Thomas Gleixner37e650c2008-01-30 13:30:14 +0100994 reg1 = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995 if (reg1 < 0x02 || reg1 == 0xff)
996 return 0;
997
998 /*
999 * The ID register is read/write in a real APIC.
1000 */
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07001001 reg0 = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
1003 apic_write(APIC_ID, reg0 ^ APIC_ID_MASK);
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07001004 reg1 = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
1006 apic_write(APIC_ID, reg0);
1007 if (reg1 != (reg0 ^ APIC_ID_MASK))
1008 return 0;
1009
1010 /*
1011 * The next two are just to see if we have sane values.
1012 * They're only really relevant if we're in Virtual Wire
1013 * compatibility mode, but most boxes are anymore.
1014 */
1015 reg0 = apic_read(APIC_LVT0);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001016 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017 reg1 = apic_read(APIC_LVT1);
1018 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
1019
1020 return 1;
1021}
1022
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001023/**
1024 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
1025 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026void __init sync_Arb_IDs(void)
1027{
Cyrill Gorcunov296cb952008-08-15 13:51:23 +02001028 /*
1029 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
1030 * needed on AMD.
1031 */
1032 if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033 return;
1034
1035 /*
1036 * Wait for idle.
1037 */
1038 apic_wait_icr_idle();
1039
1040 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
Cyrill Gorcunov6f6da972008-08-15 23:05:19 +04001041 apic_write(APIC_ICR, APIC_DEST_ALLINC |
1042 APIC_INT_LEVELTRIG | APIC_DM_INIT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043}
1044
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045/*
1046 * An initial setup of the virtual wire mode.
1047 */
1048void __init init_bsp_APIC(void)
1049{
Andi Kleen11a8e772006-01-11 22:46:51 +01001050 unsigned int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051
1052 /*
1053 * Don't do the setup now if we have a SMP BIOS as the
1054 * through-I/O-APIC virtual wire mode might be active.
1055 */
1056 if (smp_found_config || !cpu_has_apic)
1057 return;
1058
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059 /*
1060 * Do not trust the local APIC being empty at bootup.
1061 */
1062 clear_local_APIC();
1063
1064 /*
1065 * Enable APIC.
1066 */
1067 value = apic_read(APIC_SPIV);
1068 value &= ~APIC_VECTOR_MASK;
1069 value |= APIC_SPIV_APIC_ENABLED;
Cyrill Gorcunov638c0412008-08-15 23:05:18 +04001070
1071#ifdef CONFIG_X86_32
1072 /* This bit is reserved on P4/Xeon and should be cleared */
1073 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
1074 (boot_cpu_data.x86 == 15))
1075 value &= ~APIC_SPIV_FOCUS_DISABLED;
1076 else
1077#endif
1078 value |= APIC_SPIV_FOCUS_DISABLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +01001080 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081
1082 /*
1083 * Set up the virtual wire mode.
1084 */
Andi Kleen11a8e772006-01-11 22:46:51 +01001085 apic_write(APIC_LVT0, APIC_DM_EXTINT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086 value = APIC_DM_NMI;
Cyrill Gorcunov638c0412008-08-15 23:05:18 +04001087 if (!lapic_is_integrated()) /* 82489DX */
1088 value |= APIC_LVT_LEVEL_TRIGGER;
Andi Kleen11a8e772006-01-11 22:46:51 +01001089 apic_write(APIC_LVT1, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090}
1091
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001092static void __cpuinit lapic_setup_esr(void)
1093{
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001094 unsigned int oldvalue, value, maxlvt;
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001095
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001096 if (!lapic_is_integrated()) {
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001097 printk(KERN_INFO "No ESR for 82489DX.\n");
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001098 return;
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001099 }
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001100
1101 if (esr_disable) {
1102 /*
1103 * Something untraceable is creating bad interrupts on
1104 * secondary quads ... for the moment, just leave the
1105 * ESR disabled - we can't do anything useful with the
1106 * errors anyway - mbligh
1107 */
1108 printk(KERN_INFO "Leaving ESR disabled.\n");
1109 return;
1110 }
1111
1112 maxlvt = lapic_get_maxlvt();
1113 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1114 apic_write(APIC_ESR, 0);
1115 oldvalue = apic_read(APIC_ESR);
1116
1117 /* enables sending errors */
1118 value = ERROR_APIC_VECTOR;
1119 apic_write(APIC_LVTERR, value);
1120
1121 /*
1122 * spec says clear errors after enabling vector.
1123 */
1124 if (maxlvt > 3)
1125 apic_write(APIC_ESR, 0);
1126 value = apic_read(APIC_ESR);
1127 if (value != oldvalue)
1128 apic_printk(APIC_VERBOSE, "ESR value before enabling "
1129 "vector: 0x%08x after: 0x%08x\n",
1130 oldvalue, value);
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001131}
1132
1133
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001134/**
1135 * setup_local_APIC - setup the local APIC
1136 */
1137void __cpuinit setup_local_APIC(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138{
Andi Kleen739f33b2008-01-30 13:30:40 +01001139 unsigned int value;
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001140 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001142#ifdef CONFIG_X86_32
1143 /* Pound the ESR really hard over the head with a big hammer - mbligh */
Cyrill Gorcunov08ad7762008-09-14 11:55:38 +04001144 if (lapic_is_integrated() && esr_disable) {
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001145 apic_write(APIC_ESR, 0);
1146 apic_write(APIC_ESR, 0);
1147 apic_write(APIC_ESR, 0);
1148 apic_write(APIC_ESR, 0);
1149 }
1150#endif
Ingo Molnar241771e2008-12-03 10:39:53 +01001151 perf_counters_lapic_init(0);
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001152
Jack Steinerac23d4e2008-03-28 14:12:16 -05001153 preempt_disable();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001154
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155 /*
1156 * Double-check whether this APIC is really registered.
1157 * This is meaningless in clustered apic mode, so we skip it.
1158 */
1159 if (!apic_id_registered())
1160 BUG();
1161
1162 /*
1163 * Intel recommends to set DFR, LDR and TPR before enabling
1164 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
1165 * document number 292116). So here it goes...
1166 */
1167 init_apic_ldr();
1168
1169 /*
1170 * Set Task Priority to 'accept all'. We never change this
1171 * later on.
1172 */
1173 value = apic_read(APIC_TASKPRI);
1174 value &= ~APIC_TPRI_MASK;
Andi Kleen11a8e772006-01-11 22:46:51 +01001175 apic_write(APIC_TASKPRI, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176
1177 /*
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001178 * After a crash, we no longer service the interrupts and a pending
1179 * interrupt from previous kernel might still have ISR bit set.
1180 *
1181 * Most probably by now CPU has serviced that pending interrupt and
1182 * it might not have done the ack_APIC_irq() because it thought,
1183 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1184 * does not clear the ISR bit and cpu thinks it has already serivced
1185 * the interrupt. Hence a vector might get locked. It was noticed
1186 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1187 */
1188 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
1189 value = apic_read(APIC_ISR + i*0x10);
1190 for (j = 31; j >= 0; j--) {
1191 if (value & (1<<j))
1192 ack_APIC_irq();
1193 }
1194 }
1195
1196 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001197 * Now that we are all set up, enable the APIC
1198 */
1199 value = apic_read(APIC_SPIV);
1200 value &= ~APIC_VECTOR_MASK;
1201 /*
1202 * Enable APIC
1203 */
1204 value |= APIC_SPIV_APIC_ENABLED;
1205
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001206#ifdef CONFIG_X86_32
1207 /*
1208 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1209 * certain networking cards. If high frequency interrupts are
1210 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1211 * entry is masked/unmasked at a high rate as well then sooner or
1212 * later IOAPIC line gets 'stuck', no more interrupts are received
1213 * from the device. If focus CPU is disabled then the hang goes
1214 * away, oh well :-(
1215 *
1216 * [ This bug can be reproduced easily with a level-triggered
1217 * PCI Ne2000 networking cards and PII/PIII processors, dual
1218 * BX chipset. ]
1219 */
1220 /*
1221 * Actually disabling the focus CPU check just makes the hang less
1222 * frequent as it makes the interrupt distributon model be more
1223 * like LRU than MRU (the short-term load is more even across CPUs).
1224 * See also the comment in end_level_ioapic_irq(). --macro
1225 */
1226
1227 /*
1228 * - enable focus processor (bit==0)
1229 * - 64bit mode always use processor focus
1230 * so no need to set it
1231 */
1232 value &= ~APIC_SPIV_FOCUS_DISABLED;
1233#endif
Andi Kleen3f14c742006-09-26 10:52:29 +02001234
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235 /*
1236 * Set spurious IRQ vector
1237 */
1238 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +01001239 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240
1241 /*
1242 * Set up LVT0, LVT1:
1243 *
1244 * set up through-local-APIC on the BP's LINT0. This is not
1245 * strictly necessary in pure symmetric-IO mode, but sometimes
1246 * we delegate interrupts to the 8259A.
1247 */
1248 /*
1249 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1250 */
1251 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001252 if (!smp_processor_id() && (pic_mode || !value)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253 value = APIC_DM_EXTINT;
Chris Wrightbc1d99c2007-10-12 23:04:23 +02001254 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001255 smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256 } else {
1257 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
Chris Wrightbc1d99c2007-10-12 23:04:23 +02001258 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001259 smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260 }
Andi Kleen11a8e772006-01-11 22:46:51 +01001261 apic_write(APIC_LVT0, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262
1263 /*
1264 * only the BP should see the LINT1 NMI signal, obviously.
1265 */
1266 if (!smp_processor_id())
1267 value = APIC_DM_NMI;
1268 else
1269 value = APIC_DM_NMI | APIC_LVT_MASKED;
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001270 if (!lapic_is_integrated()) /* 82489DX */
1271 value |= APIC_LVT_LEVEL_TRIGGER;
Andi Kleen11a8e772006-01-11 22:46:51 +01001272 apic_write(APIC_LVT1, value);
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001273
Jack Steinerac23d4e2008-03-28 14:12:16 -05001274 preempt_enable();
Andi Kleen739f33b2008-01-30 13:30:40 +01001275}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276
Andi Kleen739f33b2008-01-30 13:30:40 +01001277void __cpuinit end_local_APIC_setup(void)
1278{
1279 lapic_setup_esr();
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001280
1281#ifdef CONFIG_X86_32
Cyrill Gorcunov1b4ee4e2008-08-18 23:12:33 +04001282 {
1283 unsigned int value;
1284 /* Disable the local apic timer */
1285 value = apic_read(APIC_LVTT);
1286 value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
1287 apic_write(APIC_LVTT, value);
1288 }
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001289#endif
1290
Don Zickusf2802e72006-09-26 10:52:26 +02001291 setup_apic_nmi_watchdog(NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292 apic_pm_activate();
1293}
1294
Yinghai Lu49899ea2008-08-24 02:01:47 -07001295#ifdef HAVE_X2APIC
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001296void check_x2apic(void)
1297{
1298 int msr, msr2;
1299
1300 rdmsr(MSR_IA32_APICBASE, msr, msr2);
1301
1302 if (msr & X2APIC_ENABLE) {
1303 printk("x2apic enabled by BIOS, switching to x2apic ops\n");
1304 x2apic_preenabled = x2apic = 1;
1305 apic_ops = &x2apic_ops;
1306 }
1307}
1308
1309void enable_x2apic(void)
1310{
1311 int msr, msr2;
1312
1313 rdmsr(MSR_IA32_APICBASE, msr, msr2);
1314 if (!(msr & X2APIC_ENABLE)) {
1315 printk("Enabling x2apic\n");
1316 wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
1317 }
1318}
1319
Al Viro2236d252008-11-22 17:37:34 +00001320void __init enable_IR_x2apic(void)
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001321{
1322#ifdef CONFIG_INTR_REMAP
1323 int ret;
1324 unsigned long flags;
1325
1326 if (!cpu_has_x2apic)
1327 return;
1328
1329 if (!x2apic_preenabled && disable_x2apic) {
1330 printk(KERN_INFO
1331 "Skipped enabling x2apic and Interrupt-remapping "
1332 "because of nox2apic\n");
1333 return;
1334 }
1335
1336 if (x2apic_preenabled && disable_x2apic)
1337 panic("Bios already enabled x2apic, can't enforce nox2apic");
1338
1339 if (!x2apic_preenabled && skip_ioapic_setup) {
1340 printk(KERN_INFO
1341 "Skipped enabling x2apic and Interrupt-remapping "
1342 "because of skipping io-apic setup\n");
1343 return;
1344 }
1345
1346 ret = dmar_table_init();
1347 if (ret) {
1348 printk(KERN_INFO
1349 "dmar_table_init() failed with %d:\n", ret);
1350
1351 if (x2apic_preenabled)
1352 panic("x2apic enabled by bios. But IR enabling failed");
1353 else
1354 printk(KERN_INFO
1355 "Not enabling x2apic,Intr-remapping\n");
1356 return;
1357 }
1358
1359 local_irq_save(flags);
1360 mask_8259A();
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001361
1362 ret = save_mask_IO_APIC_setup();
1363 if (ret) {
1364 printk(KERN_INFO "Saving IO-APIC state failed: %d\n", ret);
1365 goto end;
1366 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001367
1368 ret = enable_intr_remapping(1);
1369
1370 if (ret && x2apic_preenabled) {
1371 local_irq_restore(flags);
1372 panic("x2apic enabled by bios. But IR enabling failed");
1373 }
1374
1375 if (ret)
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001376 goto end_restore;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001377
1378 if (!x2apic) {
1379 x2apic = 1;
1380 apic_ops = &x2apic_ops;
1381 enable_x2apic();
1382 }
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001383
1384end_restore:
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001385 if (ret)
1386 /*
1387 * IR enabling failed
1388 */
1389 restore_IO_APIC_setup();
1390 else
1391 reinit_intr_remapped_IO_APIC(x2apic_preenabled);
1392
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001393end:
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001394 unmask_8259A();
1395 local_irq_restore(flags);
1396
1397 if (!ret) {
1398 if (!x2apic_preenabled)
1399 printk(KERN_INFO
1400 "Enabled x2apic and interrupt-remapping\n");
1401 else
1402 printk(KERN_INFO
1403 "Enabled Interrupt-remapping\n");
1404 } else
1405 printk(KERN_ERR
1406 "Failed to enable Interrupt-remapping and x2apic\n");
1407#else
1408 if (!cpu_has_x2apic)
1409 return;
1410
1411 if (x2apic_preenabled)
1412 panic("x2apic enabled prior OS handover,"
1413 " enable CONFIG_INTR_REMAP");
1414
1415 printk(KERN_INFO "Enable CONFIG_INTR_REMAP for enabling intr-remapping "
1416 " and x2apic\n");
1417#endif
1418
1419 return;
1420}
Yinghai Lu49899ea2008-08-24 02:01:47 -07001421#endif /* HAVE_X2APIC */
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001422
Yinghai Lube7a6562008-08-24 02:01:51 -07001423#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001424/*
1425 * Detect and enable local APICs on non-SMP boards.
1426 * Original code written by Keir Fraser.
1427 * On AMD64 we trust the BIOS - if it says no APIC it is likely
1428 * not correctly set up (usually the APIC timer won't work etc.)
1429 */
1430static int __init detect_init_APIC(void)
1431{
1432 if (!cpu_has_apic) {
1433 printk(KERN_INFO "No local APIC present\n");
1434 return -1;
1435 }
1436
1437 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
Glauber de Oliveira Costac70dcb72008-03-19 14:25:58 -03001438 boot_cpu_physical_apicid = 0;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001439 return 0;
1440}
Yinghai Lube7a6562008-08-24 02:01:51 -07001441#else
1442/*
1443 * Detect and initialize APIC
1444 */
1445static int __init detect_init_APIC(void)
1446{
1447 u32 h, l, features;
1448
1449 /* Disabled by kernel option? */
1450 if (disable_apic)
1451 return -1;
1452
1453 switch (boot_cpu_data.x86_vendor) {
1454 case X86_VENDOR_AMD:
1455 if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
1456 (boot_cpu_data.x86 == 15))
1457 break;
1458 goto no_apic;
1459 case X86_VENDOR_INTEL:
1460 if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
1461 (boot_cpu_data.x86 == 5 && cpu_has_apic))
1462 break;
1463 goto no_apic;
1464 default:
1465 goto no_apic;
1466 }
1467
1468 if (!cpu_has_apic) {
1469 /*
1470 * Over-ride BIOS and try to enable the local APIC only if
1471 * "lapic" specified.
1472 */
1473 if (!force_enable_local_apic) {
1474 printk(KERN_INFO "Local APIC disabled by BIOS -- "
1475 "you can enable it with \"lapic\"\n");
1476 return -1;
1477 }
1478 /*
1479 * Some BIOSes disable the local APIC in the APIC_BASE
1480 * MSR. This can only be done in software for Intel P6 or later
1481 * and AMD K7 (Model > 1) or later.
1482 */
1483 rdmsr(MSR_IA32_APICBASE, l, h);
1484 if (!(l & MSR_IA32_APICBASE_ENABLE)) {
1485 printk(KERN_INFO
1486 "Local APIC disabled by BIOS -- reenabling.\n");
1487 l &= ~MSR_IA32_APICBASE_BASE;
1488 l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
1489 wrmsr(MSR_IA32_APICBASE, l, h);
1490 enabled_via_apicbase = 1;
1491 }
1492 }
1493 /*
1494 * The APIC feature bit should now be enabled
1495 * in `cpuid'
1496 */
1497 features = cpuid_edx(1);
1498 if (!(features & (1 << X86_FEATURE_APIC))) {
1499 printk(KERN_WARNING "Could not enable APIC!\n");
1500 return -1;
1501 }
1502 set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1503 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1504
1505 /* The BIOS may have set up the APIC at some other address */
1506 rdmsr(MSR_IA32_APICBASE, l, h);
1507 if (l & MSR_IA32_APICBASE_ENABLE)
1508 mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
1509
1510 printk(KERN_INFO "Found and enabled local APIC!\n");
1511
1512 apic_pm_activate();
1513
1514 return 0;
1515
1516no_apic:
1517 printk(KERN_INFO "No local APIC present or hardware disabled\n");
1518 return -1;
1519}
1520#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001521
Yinghai Luf28c0ae2008-08-24 02:01:49 -07001522#ifdef CONFIG_X86_64
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001523void __init early_init_lapic_mapping(void)
1524{
Thomas Gleixner431ee792008-05-12 15:43:35 +02001525 unsigned long phys_addr;
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001526
1527 /*
1528 * If no local APIC can be found then go out
1529 * : it means there is no mpatable and MADT
1530 */
1531 if (!smp_found_config)
1532 return;
1533
Thomas Gleixner431ee792008-05-12 15:43:35 +02001534 phys_addr = mp_lapic_addr;
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001535
Thomas Gleixner431ee792008-05-12 15:43:35 +02001536 set_fixmap_nocache(FIX_APIC_BASE, phys_addr);
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001537 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
Thomas Gleixner431ee792008-05-12 15:43:35 +02001538 APIC_BASE, phys_addr);
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001539
1540 /*
1541 * Fetch the APIC ID of the BSP in case we have a
1542 * default configuration (or the MP table is broken).
1543 */
Yinghai Lu4c9961d2008-07-11 18:44:16 -07001544 boot_cpu_physical_apicid = read_apic_id();
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001545}
Yinghai Luf28c0ae2008-08-24 02:01:49 -07001546#endif
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001547
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001548/**
1549 * init_apic_mappings - initialize APIC mappings
1550 */
1551void __init init_apic_mappings(void)
1552{
Yinghai Lu49899ea2008-08-24 02:01:47 -07001553#ifdef HAVE_X2APIC
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001554 if (x2apic) {
Yinghai Lu4c9961d2008-07-11 18:44:16 -07001555 boot_cpu_physical_apicid = read_apic_id();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001556 return;
1557 }
Yinghai Lu49899ea2008-08-24 02:01:47 -07001558#endif
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001559
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001560 /*
1561 * If no local APIC can be found then set up a fake all
1562 * zeroes page to simulate the local APIC and another
1563 * one for the IO-APIC.
1564 */
1565 if (!smp_found_config && detect_init_APIC()) {
1566 apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
1567 apic_phys = __pa(apic_phys);
1568 } else
1569 apic_phys = mp_lapic_addr;
1570
1571 set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
Yinghai Lu79c09692008-09-07 17:58:57 -07001572 apic_printk(APIC_VERBOSE, "mapped APIC to %08lx (%08lx)\n",
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001573 APIC_BASE, apic_phys);
1574
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001575 /*
1576 * Fetch the APIC ID of the BSP in case we have a
1577 * default configuration (or the MP table is broken).
1578 */
Yinghai Luf28c0ae2008-08-24 02:01:49 -07001579 if (boot_cpu_physical_apicid == -1U)
1580 boot_cpu_physical_apicid = read_apic_id();
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001581}
1582
1583/*
1584 * This initializes the IO-APIC and APIC hardware if this is
1585 * a UP kernel.
1586 */
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001587int apic_version[MAX_APICS];
1588
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001589int __init APIC_init_uniprocessor(void)
1590{
Yinghai Lufa2bd352008-08-24 02:01:50 -07001591#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001592 if (disable_apic) {
1593 printk(KERN_INFO "Apic disabled\n");
1594 return -1;
1595 }
1596 if (!cpu_has_apic) {
1597 disable_apic = 1;
1598 printk(KERN_INFO "Apic disabled by BIOS\n");
1599 return -1;
1600 }
Yinghai Lufa2bd352008-08-24 02:01:50 -07001601#else
1602 if (!smp_found_config && !cpu_has_apic)
1603 return -1;
1604
1605 /*
1606 * Complain if the BIOS pretends there is one.
1607 */
1608 if (!cpu_has_apic &&
1609 APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
Yinghai Lu823b2592008-09-10 21:56:46 -07001610 printk(KERN_ERR "BIOS bug, local APIC 0x%x not detected!...\n",
Yinghai Lufa2bd352008-08-24 02:01:50 -07001611 boot_cpu_physical_apicid);
1612 clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1613 return -1;
1614 }
1615#endif
1616
Yinghai Lu49899ea2008-08-24 02:01:47 -07001617#ifdef HAVE_X2APIC
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001618 enable_IR_x2apic();
Yinghai Lu49899ea2008-08-24 02:01:47 -07001619#endif
Yinghai Lufa2bd352008-08-24 02:01:50 -07001620#ifdef CONFIG_X86_64
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001621 setup_apic_routing();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001622#endif
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001623
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001624 verify_local_APIC();
Glauber Costab5841762008-05-28 13:38:28 -03001625 connect_bsp_APIC();
1626
Yinghai Lufa2bd352008-08-24 02:01:50 -07001627#ifdef CONFIG_X86_64
Glauber de Oliveira Costac70dcb72008-03-19 14:25:58 -03001628 apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
Yinghai Lufa2bd352008-08-24 02:01:50 -07001629#else
1630 /*
1631 * Hack: In case of kdump, after a crash, kernel might be booting
1632 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1633 * might be zero if read from MP tables. Get it from LAPIC.
1634 */
1635# ifdef CONFIG_CRASH_DUMP
1636 boot_cpu_physical_apicid = read_apic_id();
1637# endif
1638#endif
1639 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001640 setup_local_APIC();
1641
Yinghai Lufa2bd352008-08-24 02:01:50 -07001642#ifdef CONFIG_X86_64
Andi Kleen739f33b2008-01-30 13:30:40 +01001643 /*
1644 * Now enable IO-APICs, actually call clear_IO_APIC
1645 * We need clear_IO_APIC before enabling vector on BP
1646 */
1647 if (!skip_ioapic_setup && nr_ioapics)
1648 enable_IO_APIC();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001649#endif
Andi Kleen739f33b2008-01-30 13:30:40 +01001650
Yinghai Lufa2bd352008-08-24 02:01:50 -07001651#ifdef CONFIG_X86_IO_APIC
Maciej W. Rozyckiacae7d92008-06-06 03:27:49 +01001652 if (!smp_found_config || skip_ioapic_setup || !nr_ioapics)
Yinghai Lufa2bd352008-08-24 02:01:50 -07001653#endif
Maciej W. Rozyckiacae7d92008-06-06 03:27:49 +01001654 localise_nmi_watchdog();
Andi Kleen739f33b2008-01-30 13:30:40 +01001655 end_local_APIC_setup();
1656
Yinghai Lufa2bd352008-08-24 02:01:50 -07001657#ifdef CONFIG_X86_IO_APIC
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001658 if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1659 setup_IO_APIC();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001660# ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001661 else
1662 nr_ioapics = 0;
Yinghai Lufa2bd352008-08-24 02:01:50 -07001663# endif
1664#endif
1665
1666#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001667 setup_boot_APIC_clock();
1668 check_nmi_watchdog();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001669#else
1670 setup_boot_clock();
1671#endif
1672
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001673 return 0;
1674}
1675
1676/*
1677 * Local APIC interrupts
1678 */
1679
1680/*
1681 * This interrupt should _never_ happen with our APIC/SMP architecture
1682 */
Yinghai Ludc1528d2008-08-24 02:01:53 -07001683void smp_spurious_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001684{
Yinghai Ludc1528d2008-08-24 02:01:53 -07001685 u32 v;
1686
1687#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001688 exit_idle();
Yinghai Ludc1528d2008-08-24 02:01:53 -07001689#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001690 irq_enter();
1691 /*
1692 * Check if this really is a spurious interrupt and ACK it
1693 * if it is a vectored one. Just in case...
1694 * Spurious interrupts should not be ACKed.
1695 */
1696 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1697 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1698 ack_APIC_irq();
1699
Yinghai Ludc1528d2008-08-24 02:01:53 -07001700#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001701 add_pda(irq_spurious_count, 1);
Yinghai Ludc1528d2008-08-24 02:01:53 -07001702#else
1703 /* see sw-dev-man vol 3, chapter 7.4.13.5 */
1704 printk(KERN_INFO "spurious APIC interrupt on CPU#%d, "
1705 "should never happen.\n", smp_processor_id());
1706 __get_cpu_var(irq_stat).irq_spurious_count++;
1707#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001708 irq_exit();
1709}
1710
1711/*
1712 * This interrupt should never happen with our APIC/SMP architecture
1713 */
Yinghai Ludc1528d2008-08-24 02:01:53 -07001714void smp_error_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001715{
Yinghai Ludc1528d2008-08-24 02:01:53 -07001716 u32 v, v1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001717
Yinghai Ludc1528d2008-08-24 02:01:53 -07001718#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001719 exit_idle();
Yinghai Ludc1528d2008-08-24 02:01:53 -07001720#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001721 irq_enter();
1722 /* First tickle the hardware, only then report what went on. -- REW */
1723 v = apic_read(APIC_ESR);
1724 apic_write(APIC_ESR, 0);
1725 v1 = apic_read(APIC_ESR);
1726 ack_APIC_irq();
1727 atomic_inc(&irq_err_count);
1728
1729 /* Here is what the APIC error bits mean:
1730 0: Send CS error
1731 1: Receive CS error
1732 2: Send accept error
1733 3: Receive accept error
1734 4: Reserved
1735 5: Send illegal vector
1736 6: Received illegal vector
1737 7: Illegal register address
1738 */
1739 printk(KERN_DEBUG "APIC error on CPU%d: %02x(%02x)\n",
1740 smp_processor_id(), v , v1);
1741 irq_exit();
1742}
1743
Glauber Costab5841762008-05-28 13:38:28 -03001744/**
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001745 * connect_bsp_APIC - attach the APIC to the interrupt system
1746 */
Glauber Costab5841762008-05-28 13:38:28 -03001747void __init connect_bsp_APIC(void)
1748{
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001749#ifdef CONFIG_X86_32
1750 if (pic_mode) {
1751 /*
1752 * Do not trust the local APIC being empty at bootup.
1753 */
1754 clear_local_APIC();
1755 /*
1756 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
1757 * local APIC to INT and NMI lines.
1758 */
1759 apic_printk(APIC_VERBOSE, "leaving PIC mode, "
1760 "enabling APIC mode.\n");
1761 outb(0x70, 0x22);
1762 outb(0x01, 0x23);
1763 }
1764#endif
Glauber Costab5841762008-05-28 13:38:28 -03001765 enable_apic_mode();
1766}
1767
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04001768/**
1769 * disconnect_bsp_APIC - detach the APIC from the interrupt system
1770 * @virt_wire_setup: indicates, whether virtual wire mode is selected
1771 *
1772 * Virtual wire mode is necessary to deliver legacy interrupts even when the
1773 * APIC is disabled.
1774 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001775void disconnect_bsp_APIC(int virt_wire_setup)
1776{
Cyrill Gorcunov1b4ee4e2008-08-18 23:12:33 +04001777 unsigned int value;
1778
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001779#ifdef CONFIG_X86_32
1780 if (pic_mode) {
1781 /*
1782 * Put the board back into PIC mode (has an effect only on
1783 * certain older boards). Note that APIC interrupts, including
1784 * IPIs, won't work beyond this point! The only exception are
1785 * INIT IPIs.
1786 */
1787 apic_printk(APIC_VERBOSE, "disabling APIC mode, "
1788 "entering PIC mode.\n");
1789 outb(0x70, 0x22);
1790 outb(0x00, 0x23);
1791 return;
1792 }
1793#endif
1794
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001795 /* Go back to Virtual Wire compatibility mode */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001796
1797 /* For the spurious interrupt use vector F, and enable it */
1798 value = apic_read(APIC_SPIV);
1799 value &= ~APIC_VECTOR_MASK;
1800 value |= APIC_SPIV_APIC_ENABLED;
1801 value |= 0xf;
1802 apic_write(APIC_SPIV, value);
1803
1804 if (!virt_wire_setup) {
1805 /*
1806 * For LVT0 make it edge triggered, active high,
1807 * external and enabled
1808 */
1809 value = apic_read(APIC_LVT0);
1810 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1811 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1812 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1813 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1814 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
1815 apic_write(APIC_LVT0, value);
1816 } else {
1817 /* Disable LVT0 */
1818 apic_write(APIC_LVT0, APIC_LVT_MASKED);
1819 }
1820
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001821 /*
1822 * For LVT1 make it edge triggered, active high,
1823 * nmi and enabled
1824 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001825 value = apic_read(APIC_LVT1);
1826 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1827 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1828 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1829 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1830 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
1831 apic_write(APIC_LVT1, value);
1832}
1833
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001834void __cpuinit generic_processor_info(int apicid, int version)
1835{
1836 int cpu;
1837 cpumask_t tmp_map;
1838
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001839 /*
1840 * Validate version
1841 */
1842 if (version == 0x0) {
1843 printk(KERN_WARNING "BIOS bug, APIC version is 0 for CPU#%d! "
1844 "fixing up to 0x10. (tell your hw vendor)\n",
1845 version);
1846 version = 0x10;
1847 }
1848 apic_version[apicid] = version;
1849
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001850 if (num_processors >= NR_CPUS) {
1851 printk(KERN_WARNING "WARNING: NR_CPUS limit of %i reached."
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001852 " Processor ignored.\n", NR_CPUS);
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001853 return;
1854 }
1855
1856 num_processors++;
1857 cpus_complement(tmp_map, cpu_present_map);
1858 cpu = first_cpu(tmp_map);
1859
1860 physid_set(apicid, phys_cpu_present_map);
1861 if (apicid == boot_cpu_physical_apicid) {
1862 /*
1863 * x86_bios_cpu_apicid is required to have processors listed
1864 * in same order as logical cpu numbers. Hence the first
1865 * entry is BSP, and so on.
1866 */
1867 cpu = 0;
1868 }
Yinghai Lue0da3362008-06-08 18:29:22 -07001869 if (apicid > max_physical_apicid)
1870 max_physical_apicid = apicid;
1871
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001872#ifdef CONFIG_X86_32
1873 /*
1874 * Would be preferable to switch to bigsmp when CONFIG_HOTPLUG_CPU=y
1875 * but we need to work other dependencies like SMP_SUSPEND etc
1876 * before this can be done without some confusion.
1877 * if (CPU_HOTPLUG_ENABLED || num_processors > 8)
1878 * - Ashok Raj <ashok.raj@intel.com>
1879 */
1880 if (max_physical_apicid >= 8) {
1881 switch (boot_cpu_data.x86_vendor) {
1882 case X86_VENDOR_INTEL:
1883 if (!APIC_XAPIC(version)) {
1884 def_to_bigsmp = 0;
1885 break;
1886 }
1887 /* If P4 and above fall through */
1888 case X86_VENDOR_AMD:
1889 def_to_bigsmp = 1;
1890 }
1891 }
1892#endif
1893
1894#if defined(CONFIG_X86_SMP) || defined(CONFIG_X86_64)
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001895 /* are we being called early in kernel startup? */
Mike Travis23ca4bb2008-05-12 21:21:12 +02001896 if (early_per_cpu_ptr(x86_cpu_to_apicid)) {
1897 u16 *cpu_to_apicid = early_per_cpu_ptr(x86_cpu_to_apicid);
1898 u16 *bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001899
1900 cpu_to_apicid[cpu] = apicid;
1901 bios_cpu_apicid[cpu] = apicid;
1902 } else {
1903 per_cpu(x86_cpu_to_apicid, cpu) = apicid;
1904 per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
1905 }
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001906#endif
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001907
1908 cpu_set(cpu, cpu_possible_map);
1909 cpu_set(cpu, cpu_present_map);
1910}
1911
Yinghai Lu34919982008-08-24 02:01:48 -07001912#ifdef CONFIG_X86_64
Suresh Siddha0c81c742008-07-10 11:16:48 -07001913int hard_smp_processor_id(void)
1914{
1915 return read_apic_id();
1916}
Yinghai Lu34919982008-08-24 02:01:48 -07001917#endif
Suresh Siddha0c81c742008-07-10 11:16:48 -07001918
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001919/*
1920 * Power management
1921 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001922#ifdef CONFIG_PM
1923
1924static struct {
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04001925 /*
1926 * 'active' is true if the local APIC was enabled by us and
1927 * not the BIOS; this signifies that we are also responsible
1928 * for disabling it before entering apm/acpi suspend
1929 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001930 int active;
1931 /* r/w apic fields */
1932 unsigned int apic_id;
1933 unsigned int apic_taskpri;
1934 unsigned int apic_ldr;
1935 unsigned int apic_dfr;
1936 unsigned int apic_spiv;
1937 unsigned int apic_lvtt;
1938 unsigned int apic_lvtpc;
1939 unsigned int apic_lvt0;
1940 unsigned int apic_lvt1;
1941 unsigned int apic_lvterr;
1942 unsigned int apic_tmict;
1943 unsigned int apic_tdcr;
1944 unsigned int apic_thmr;
1945} apic_pm_state;
1946
Pavel Machek0b9c33a2005-04-16 15:25:31 -07001947static int lapic_suspend(struct sys_device *dev, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001948{
1949 unsigned long flags;
Karsten Wiesef990fff2006-12-07 02:14:11 +01001950 int maxlvt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001951
1952 if (!apic_pm_state.active)
1953 return 0;
1954
Thomas Gleixner37e650c2008-01-30 13:30:14 +01001955 maxlvt = lapic_get_maxlvt();
Karsten Wiesef990fff2006-12-07 02:14:11 +01001956
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07001957 apic_pm_state.apic_id = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001958 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
1959 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
1960 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
1961 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
1962 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
Karsten Wiesef990fff2006-12-07 02:14:11 +01001963 if (maxlvt >= 4)
1964 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001965 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
1966 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
1967 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
1968 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
1969 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
Cyrill Gorcunov24968cf2008-08-16 23:21:52 +04001970#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
Karsten Wiesef990fff2006-12-07 02:14:11 +01001971 if (maxlvt >= 5)
1972 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
1973#endif
Cyrill Gorcunov24968cf2008-08-16 23:21:52 +04001974
Fernando Luis Vázquez Cao2b94ab22006-09-26 10:52:33 +02001975 local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001976 disable_local_APIC();
1977 local_irq_restore(flags);
1978 return 0;
1979}
1980
1981static int lapic_resume(struct sys_device *dev)
1982{
1983 unsigned int l, h;
1984 unsigned long flags;
Karsten Wiesef990fff2006-12-07 02:14:11 +01001985 int maxlvt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001986
1987 if (!apic_pm_state.active)
1988 return 0;
1989
Thomas Gleixner37e650c2008-01-30 13:30:14 +01001990 maxlvt = lapic_get_maxlvt();
Karsten Wiesef990fff2006-12-07 02:14:11 +01001991
Linus Torvalds1da177e2005-04-16 15:20:36 -07001992 local_irq_save(flags);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04001993
Yinghai Lu49899ea2008-08-24 02:01:47 -07001994#ifdef HAVE_X2APIC
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04001995 if (x2apic)
1996 enable_x2apic();
1997 else
1998#endif
Yinghai Lud5e629a2008-08-17 21:12:27 -07001999 {
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002000 /*
2001 * Make sure the APICBASE points to the right address
2002 *
2003 * FIXME! This will be wrong if we ever support suspend on
2004 * SMP! We'll need to do this as part of the CPU restore!
2005 */
Suresh Siddha6e1cb382008-07-10 11:16:58 -07002006 rdmsr(MSR_IA32_APICBASE, l, h);
2007 l &= ~MSR_IA32_APICBASE_BASE;
2008 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
2009 wrmsr(MSR_IA32_APICBASE, l, h);
Yinghai Lud5e629a2008-08-17 21:12:27 -07002010 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07002011
Linus Torvalds1da177e2005-04-16 15:20:36 -07002012 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
2013 apic_write(APIC_ID, apic_pm_state.apic_id);
2014 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
2015 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
2016 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
2017 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
2018 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
2019 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002020#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
Karsten Wiesef990fff2006-12-07 02:14:11 +01002021 if (maxlvt >= 5)
2022 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
2023#endif
2024 if (maxlvt >= 4)
2025 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002026 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
2027 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
2028 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
2029 apic_write(APIC_ESR, 0);
2030 apic_read(APIC_ESR);
2031 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
2032 apic_write(APIC_ESR, 0);
2033 apic_read(APIC_ESR);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002034
Linus Torvalds1da177e2005-04-16 15:20:36 -07002035 local_irq_restore(flags);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002036
Linus Torvalds1da177e2005-04-16 15:20:36 -07002037 return 0;
2038}
2039
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04002040/*
2041 * This device has no shutdown method - fully functioning local APICs
2042 * are needed on every CPU up until machine_halt/restart/poweroff.
2043 */
2044
Linus Torvalds1da177e2005-04-16 15:20:36 -07002045static struct sysdev_class lapic_sysclass = {
Kay Sieversaf5ca3f2007-12-20 02:09:39 +01002046 .name = "lapic",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002047 .resume = lapic_resume,
2048 .suspend = lapic_suspend,
2049};
2050
2051static struct sys_device device_lapic = {
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002052 .id = 0,
2053 .cls = &lapic_sysclass,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002054};
2055
Ashok Raje6982c62005-06-25 14:54:58 -07002056static void __cpuinit apic_pm_activate(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002057{
2058 apic_pm_state.active = 1;
2059}
2060
2061static int __init init_lapic_sysfs(void)
2062{
2063 int error;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002064
Linus Torvalds1da177e2005-04-16 15:20:36 -07002065 if (!cpu_has_apic)
2066 return 0;
2067 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002068
Linus Torvalds1da177e2005-04-16 15:20:36 -07002069 error = sysdev_class_register(&lapic_sysclass);
2070 if (!error)
2071 error = sysdev_register(&device_lapic);
2072 return error;
2073}
2074device_initcall(init_lapic_sysfs);
2075
2076#else /* CONFIG_PM */
2077
2078static void apic_pm_activate(void) { }
2079
2080#endif /* CONFIG_PM */
2081
Yinghai Luf28c0ae2008-08-24 02:01:49 -07002082#ifdef CONFIG_X86_64
Linus Torvalds1da177e2005-04-16 15:20:36 -07002083/*
Vojtech Pavlikf8bf3c62006-06-26 13:58:23 +02002084 * apic_is_clustered_box() -- Check if we can expect good TSC
Linus Torvalds1da177e2005-04-16 15:20:36 -07002085 *
2086 * Thus far, the major user of this is IBM's Summit2 series:
2087 *
Linus Torvalds637029c2006-02-27 20:41:56 -08002088 * Clustered boxes may have unsynced TSC problems if they are
Linus Torvalds1da177e2005-04-16 15:20:36 -07002089 * multi-chassis. Use available data to take a good guess.
2090 * If in doubt, go HPET.
2091 */
Vojtech Pavlikf8bf3c62006-06-26 13:58:23 +02002092__cpuinit int apic_is_clustered_box(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002093{
2094 int i, clusters, zeros;
2095 unsigned id;
Yinghai Lu322850a2008-02-23 21:48:42 -08002096 u16 *bios_cpu_apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002097 DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
2098
Yinghai Lu322850a2008-02-23 21:48:42 -08002099 /*
2100 * there is not this kind of box with AMD CPU yet.
2101 * Some AMD box with quadcore cpu and 8 sockets apicid
2102 * will be [4, 0x23] or [8, 0x27] could be thought to
Yinghai Luf8fffa42008-02-24 21:36:28 -08002103 * vsmp box still need checking...
Yinghai Lu322850a2008-02-23 21:48:42 -08002104 */
Ravikiran G Thirumalai1cb68482008-03-20 00:45:08 -07002105 if ((boot_cpu_data.x86_vendor == X86_VENDOR_AMD) && !is_vsmp_box())
Yinghai Lu322850a2008-02-23 21:48:42 -08002106 return 0;
2107
Mike Travis23ca4bb2008-05-12 21:21:12 +02002108 bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
Suresh Siddha376ec332005-05-16 21:53:32 -07002109 bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002110
2111 for (i = 0; i < NR_CPUS; i++) {
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002112 /* are we being called early in kernel startup? */
Mike Travis693e3c52008-01-30 13:33:14 +01002113 if (bios_cpu_apicid) {
2114 id = bios_cpu_apicid[i];
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002115 }
2116 else if (i < nr_cpu_ids) {
2117 if (cpu_present(i))
2118 id = per_cpu(x86_bios_cpu_apicid, i);
2119 else
2120 continue;
2121 }
2122 else
2123 break;
2124
Linus Torvalds1da177e2005-04-16 15:20:36 -07002125 if (id != BAD_APICID)
2126 __set_bit(APIC_CLUSTERID(id), clustermap);
2127 }
2128
2129 /* Problem: Partially populated chassis may not have CPUs in some of
2130 * the APIC clusters they have been allocated. Only present CPUs have
travis@sgi.com602a54a2008-01-30 13:33:21 +01002131 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
2132 * Since clusters are allocated sequentially, count zeros only if
2133 * they are bounded by ones.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002134 */
2135 clusters = 0;
2136 zeros = 0;
2137 for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
2138 if (test_bit(i, clustermap)) {
2139 clusters += 1 + zeros;
2140 zeros = 0;
2141 } else
2142 ++zeros;
2143 }
2144
Ravikiran G Thirumalai1cb68482008-03-20 00:45:08 -07002145 /* ScaleMP vSMPowered boxes have one cluster per board and TSCs are
2146 * not guaranteed to be synced between boards
2147 */
2148 if (is_vsmp_box() && clusters > 1)
2149 return 1;
2150
Linus Torvalds1da177e2005-04-16 15:20:36 -07002151 /*
Vojtech Pavlikf8bf3c62006-06-26 13:58:23 +02002152 * If clusters > 2, then should be multi-chassis.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002153 * May have to revisit this when multi-core + hyperthreaded CPUs come
2154 * out, but AFAIK this will work even for them.
2155 */
2156 return (clusters > 2);
2157}
Yinghai Luf28c0ae2008-08-24 02:01:49 -07002158#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002159
2160/*
Thomas Gleixner0e078e22008-01-30 13:30:20 +01002161 * APIC command line parameters
Linus Torvalds1da177e2005-04-16 15:20:36 -07002162 */
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002163static int __init setup_disableapic(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002164{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002165 disable_apic = 1;
Yinghai Lu9175fc02008-07-21 01:38:14 -07002166 setup_clear_cpu_cap(X86_FEATURE_APIC);
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002167 return 0;
2168}
2169early_param("disableapic", setup_disableapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002170
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002171/* same as disableapic, for compatibility */
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002172static int __init setup_nolapic(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002173{
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002174 return setup_disableapic(arg);
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002175}
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002176early_param("nolapic", setup_nolapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002177
Linus Torvalds2e7c2832007-03-23 11:32:31 -07002178static int __init parse_lapic_timer_c2_ok(char *arg)
2179{
2180 local_apic_timer_c2_ok = 1;
2181 return 0;
2182}
2183early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
2184
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002185static int __init parse_disable_apic_timer(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002186{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002187 disable_apic_timer = 1;
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002188 return 0;
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002189}
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002190early_param("noapictimer", parse_disable_apic_timer);
2191
2192static int __init parse_nolapic_timer(char *arg)
2193{
2194 disable_apic_timer = 1;
2195 return 0;
2196}
2197early_param("nolapic_timer", parse_nolapic_timer);
Andi Kleen73dea472006-02-03 21:50:50 +01002198
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002199static int __init apic_set_verbosity(char *arg)
2200{
2201 if (!arg) {
2202#ifdef CONFIG_X86_64
2203 skip_ioapic_setup = 0;
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002204 return 0;
2205#endif
2206 return -EINVAL;
2207 }
2208
2209 if (strcmp("debug", arg) == 0)
2210 apic_verbosity = APIC_DEBUG;
2211 else if (strcmp("verbose", arg) == 0)
2212 apic_verbosity = APIC_VERBOSE;
2213 else {
2214 printk(KERN_WARNING "APIC Verbosity level %s not recognised"
2215 " use apic=verbose or apic=debug\n", arg);
2216 return -EINVAL;
2217 }
2218
2219 return 0;
2220}
2221early_param("apic", apic_set_verbosity);
2222
Yinghai Lu1e934dd2008-02-22 13:37:26 -08002223static int __init lapic_insert_resource(void)
2224{
2225 if (!apic_phys)
2226 return -1;
2227
2228 /* Put local APIC into the resource map. */
2229 lapic_resource.start = apic_phys;
2230 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
2231 insert_resource(&iomem_resource, &lapic_resource);
2232
2233 return 0;
2234}
2235
2236/*
2237 * need call insert after e820_reserve_resources()
2238 * that is using request_resource
2239 */
2240late_initcall(lapic_insert_resource);