Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * linux/arch/arm/kernel/entry-armv.S |
| 3 | * |
| 4 | * Copyright (C) 1996,1997,1998 Russell King. |
| 5 | * ARM700 fix by Matthew Godbolt (linux-user@willothewisp.demon.co.uk) |
Hyok S. Choi | afeb90c | 2006-01-13 21:05:25 +0000 | [diff] [blame] | 6 | * nommu support by Hyok S. Choi (hyok.choi@samsung.com) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 7 | * |
| 8 | * This program is free software; you can redistribute it and/or modify |
| 9 | * it under the terms of the GNU General Public License version 2 as |
| 10 | * published by the Free Software Foundation. |
| 11 | * |
| 12 | * Low-level vector interface routines |
| 13 | * |
Nicolas Pitre | 70b6f2b | 2007-12-04 14:33:33 +0100 | [diff] [blame] | 14 | * Note: there is a StrongARM bug in the STMIA rn, {regs}^ instruction |
| 15 | * that causes it to save wrong values... Be aware! |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 16 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 17 | |
Nicolas Pitre | f09b997 | 2005-10-29 21:44:55 +0100 | [diff] [blame] | 18 | #include <asm/memory.h> |
Russell King | 753790e | 2011-02-06 15:32:24 +0000 | [diff] [blame] | 19 | #include <asm/glue-df.h> |
| 20 | #include <asm/glue-pf.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 21 | #include <asm/vfpmacros.h> |
Rob Herring | 243c865 | 2012-02-08 18:26:34 -0600 | [diff] [blame^] | 22 | #ifndef CONFIG_MULTI_IRQ_HANDLER |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 23 | #include <mach/entry-macro.S> |
Rob Herring | 243c865 | 2012-02-08 18:26:34 -0600 | [diff] [blame^] | 24 | #endif |
Russell King | d6551e8 | 2006-06-21 13:31:52 +0100 | [diff] [blame] | 25 | #include <asm/thread_notify.h> |
Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 26 | #include <asm/unwind.h> |
Russell King | cc20d42 | 2009-11-09 23:53:29 +0000 | [diff] [blame] | 27 | #include <asm/unistd.h> |
Tony Lindgren | f159f4e | 2010-07-05 14:53:10 +0100 | [diff] [blame] | 28 | #include <asm/tls.h> |
Dave Martin | ef4c536 | 2011-08-19 18:00:08 +0100 | [diff] [blame] | 29 | #include <asm/system.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 30 | |
| 31 | #include "entry-header.S" |
Magnus Damm | cd544ce | 2010-12-22 13:20:08 +0100 | [diff] [blame] | 32 | #include <asm/entry-macro-multi.S> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 33 | |
| 34 | /* |
Russell King | d9600c9 | 2011-06-26 10:34:02 +0100 | [diff] [blame] | 35 | * Interrupt handling. |
Russell King | 187a51a | 2005-05-21 18:14:44 +0100 | [diff] [blame] | 36 | */ |
| 37 | .macro irq_handler |
eric miao | 5210864 | 2010-12-13 09:42:34 +0100 | [diff] [blame] | 38 | #ifdef CONFIG_MULTI_IRQ_HANDLER |
Russell King | d9600c9 | 2011-06-26 10:34:02 +0100 | [diff] [blame] | 39 | ldr r1, =handle_arch_irq |
eric miao | 5210864 | 2010-12-13 09:42:34 +0100 | [diff] [blame] | 40 | mov r0, sp |
eric miao | 5210864 | 2010-12-13 09:42:34 +0100 | [diff] [blame] | 41 | adr lr, BSYM(9997f) |
Marc Zyngier | abeb24a | 2011-09-06 09:23:26 +0100 | [diff] [blame] | 42 | ldr pc, [r1] |
| 43 | #else |
Magnus Damm | cd544ce | 2010-12-22 13:20:08 +0100 | [diff] [blame] | 44 | arch_irq_handler_default |
Marc Zyngier | abeb24a | 2011-09-06 09:23:26 +0100 | [diff] [blame] | 45 | #endif |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 46 | 9997: |
Russell King | 187a51a | 2005-05-21 18:14:44 +0100 | [diff] [blame] | 47 | .endm |
| 48 | |
Russell King | ac8b9c1 | 2011-06-26 10:22:08 +0100 | [diff] [blame] | 49 | .macro pabt_helper |
Russell King | 8dfe7ac | 2011-06-26 12:37:35 +0100 | [diff] [blame] | 50 | @ PABORT handler takes pt_regs in r2, fault address in r4 and psr in r5 |
Russell King | ac8b9c1 | 2011-06-26 10:22:08 +0100 | [diff] [blame] | 51 | #ifdef MULTI_PABORT |
Russell King | 0402bec | 2011-06-25 15:46:08 +0100 | [diff] [blame] | 52 | ldr ip, .LCprocfns |
Russell King | ac8b9c1 | 2011-06-26 10:22:08 +0100 | [diff] [blame] | 53 | mov lr, pc |
Russell King | 0402bec | 2011-06-25 15:46:08 +0100 | [diff] [blame] | 54 | ldr pc, [ip, #PROCESSOR_PABT_FUNC] |
Russell King | ac8b9c1 | 2011-06-26 10:22:08 +0100 | [diff] [blame] | 55 | #else |
| 56 | bl CPU_PABORT_HANDLER |
| 57 | #endif |
| 58 | .endm |
| 59 | |
| 60 | .macro dabt_helper |
| 61 | |
| 62 | @ |
| 63 | @ Call the processor-specific abort handler: |
| 64 | @ |
Russell King | da74047 | 2011-06-26 16:01:26 +0100 | [diff] [blame] | 65 | @ r2 - pt_regs |
Russell King | 3e287be | 2011-06-26 14:35:07 +0100 | [diff] [blame] | 66 | @ r4 - aborted context pc |
| 67 | @ r5 - aborted context psr |
Russell King | ac8b9c1 | 2011-06-26 10:22:08 +0100 | [diff] [blame] | 68 | @ |
| 69 | @ The abort handler must return the aborted address in r0, and |
| 70 | @ the fault status register in r1. r9 must be preserved. |
| 71 | @ |
| 72 | #ifdef MULTI_DABORT |
Russell King | 0402bec | 2011-06-25 15:46:08 +0100 | [diff] [blame] | 73 | ldr ip, .LCprocfns |
Russell King | ac8b9c1 | 2011-06-26 10:22:08 +0100 | [diff] [blame] | 74 | mov lr, pc |
Russell King | 0402bec | 2011-06-25 15:46:08 +0100 | [diff] [blame] | 75 | ldr pc, [ip, #PROCESSOR_DABT_FUNC] |
Russell King | ac8b9c1 | 2011-06-26 10:22:08 +0100 | [diff] [blame] | 76 | #else |
| 77 | bl CPU_DABORT_HANDLER |
| 78 | #endif |
| 79 | .endm |
| 80 | |
Nicolas Pitre | 785d3cd | 2007-12-03 15:27:56 -0500 | [diff] [blame] | 81 | #ifdef CONFIG_KPROBES |
| 82 | .section .kprobes.text,"ax",%progbits |
| 83 | #else |
| 84 | .text |
| 85 | #endif |
| 86 | |
Russell King | 187a51a | 2005-05-21 18:14:44 +0100 | [diff] [blame] | 87 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 88 | * Invalid mode handlers |
| 89 | */ |
Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 90 | .macro inv_entry, reason |
| 91 | sub sp, sp, #S_FRAME_SIZE |
Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 92 | ARM( stmib sp, {r1 - lr} ) |
| 93 | THUMB( stmia sp, {r0 - r12} ) |
| 94 | THUMB( str sp, [sp, #S_SP] ) |
| 95 | THUMB( str lr, [sp, #S_LR] ) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 96 | mov r1, #\reason |
| 97 | .endm |
| 98 | |
| 99 | __pabt_invalid: |
Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 100 | inv_entry BAD_PREFETCH |
| 101 | b common_invalid |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 102 | ENDPROC(__pabt_invalid) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 103 | |
| 104 | __dabt_invalid: |
Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 105 | inv_entry BAD_DATA |
| 106 | b common_invalid |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 107 | ENDPROC(__dabt_invalid) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 108 | |
| 109 | __irq_invalid: |
Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 110 | inv_entry BAD_IRQ |
| 111 | b common_invalid |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 112 | ENDPROC(__irq_invalid) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 113 | |
| 114 | __und_invalid: |
Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 115 | inv_entry BAD_UNDEFINSTR |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 116 | |
Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 117 | @ |
| 118 | @ XXX fall through to common_invalid |
| 119 | @ |
| 120 | |
| 121 | @ |
| 122 | @ common_invalid - generic code for failed exception (re-entrant version of handlers) |
| 123 | @ |
| 124 | common_invalid: |
| 125 | zero_fp |
| 126 | |
| 127 | ldmia r0, {r4 - r6} |
| 128 | add r0, sp, #S_PC @ here for interlock avoidance |
| 129 | mov r7, #-1 @ "" "" "" "" |
| 130 | str r4, [sp] @ save preserved r0 |
| 131 | stmia r0, {r5 - r7} @ lr_<exception>, |
| 132 | @ cpsr_<exception>, "old_r0" |
| 133 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 134 | mov r0, sp |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 135 | b bad_mode |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 136 | ENDPROC(__und_invalid) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 137 | |
| 138 | /* |
| 139 | * SVC mode handlers |
| 140 | */ |
Nicolas Pitre | 2dede2d | 2006-01-14 16:18:08 +0000 | [diff] [blame] | 141 | |
| 142 | #if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) |
| 143 | #define SPFIX(code...) code |
| 144 | #else |
| 145 | #define SPFIX(code...) |
| 146 | #endif |
| 147 | |
Nicolas Pitre | d30a0c8 | 2007-12-14 15:56:01 -0500 | [diff] [blame] | 148 | .macro svc_entry, stack_hole=0 |
Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 149 | UNWIND(.fnstart ) |
| 150 | UNWIND(.save {r0 - pc} ) |
Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 151 | sub sp, sp, #(S_FRAME_SIZE + \stack_hole - 4) |
| 152 | #ifdef CONFIG_THUMB2_KERNEL |
| 153 | SPFIX( str r0, [sp] ) @ temporarily saved |
| 154 | SPFIX( mov r0, sp ) |
| 155 | SPFIX( tst r0, #4 ) @ test original stack alignment |
| 156 | SPFIX( ldr r0, [sp] ) @ restored |
| 157 | #else |
Nicolas Pitre | 2dede2d | 2006-01-14 16:18:08 +0000 | [diff] [blame] | 158 | SPFIX( tst sp, #4 ) |
Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 159 | #endif |
| 160 | SPFIX( subeq sp, sp, #4 ) |
| 161 | stmia sp, {r1 - r12} |
Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 162 | |
Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 163 | ldmia r0, {r3 - r5} |
| 164 | add r7, sp, #S_SP - 4 @ here for interlock avoidance |
| 165 | mov r6, #-1 @ "" "" "" "" |
| 166 | add r2, sp, #(S_FRAME_SIZE + \stack_hole - 4) |
| 167 | SPFIX( addeq r2, r2, #4 ) |
| 168 | str r3, [sp, #-4]! @ save the "real" r0 copied |
Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 169 | @ from the exception stack |
| 170 | |
Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 171 | mov r3, lr |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 172 | |
| 173 | @ |
| 174 | @ We are now ready to fill in the remaining blanks on the stack: |
| 175 | @ |
Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 176 | @ r2 - sp_svc |
| 177 | @ r3 - lr_svc |
| 178 | @ r4 - lr_<exception>, already fixed up for correct return/restart |
| 179 | @ r5 - spsr_<exception> |
| 180 | @ r6 - orig_r0 (see pt_regs definition in ptrace.h) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 181 | @ |
Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 182 | stmia r7, {r2 - r6} |
Russell King | f2741b7 | 2011-06-25 17:35:19 +0100 | [diff] [blame] | 183 | |
| 184 | #ifdef CONFIG_TRACE_IRQFLAGS |
| 185 | bl trace_hardirqs_off |
| 186 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 187 | .endm |
| 188 | |
| 189 | .align 5 |
| 190 | __dabt_svc: |
Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 191 | svc_entry |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 192 | mov r2, sp |
Russell King | da74047 | 2011-06-26 16:01:26 +0100 | [diff] [blame] | 193 | dabt_helper |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 194 | |
| 195 | @ |
| 196 | @ IRQs off again before pulling preserved data off the stack |
| 197 | @ |
Russell King | ac78884 | 2010-07-10 10:10:18 +0100 | [diff] [blame] | 198 | disable_irq_notrace |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 199 | |
Russell King | 02fe284 | 2011-06-25 11:44:06 +0100 | [diff] [blame] | 200 | #ifdef CONFIG_TRACE_IRQFLAGS |
| 201 | tst r5, #PSR_I_BIT |
| 202 | bleq trace_hardirqs_on |
| 203 | tst r5, #PSR_I_BIT |
| 204 | blne trace_hardirqs_off |
| 205 | #endif |
Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 206 | svc_exit r5 @ return from exception |
Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 207 | UNWIND(.fnend ) |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 208 | ENDPROC(__dabt_svc) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 209 | |
| 210 | .align 5 |
| 211 | __irq_svc: |
Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 212 | svc_entry |
Russell King | 1613cc1 | 2011-06-25 10:57:57 +0100 | [diff] [blame] | 213 | irq_handler |
| 214 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 215 | #ifdef CONFIG_PREEMPT |
Russell King | 706fdd9 | 2005-05-21 18:15:45 +0100 | [diff] [blame] | 216 | get_thread_info tsk |
| 217 | ldr r8, [tsk, #TI_PREEMPT] @ get preempt count |
Russell King | 706fdd9 | 2005-05-21 18:15:45 +0100 | [diff] [blame] | 218 | ldr r0, [tsk, #TI_FLAGS] @ get flags |
Russell King | 28fab1a | 2008-04-13 17:47:35 +0100 | [diff] [blame] | 219 | teq r8, #0 @ if preempt count != 0 |
| 220 | movne r0, #0 @ force flags to 0 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 221 | tst r0, #_TIF_NEED_RESCHED |
| 222 | blne svc_preempt |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 223 | #endif |
Russell King | 30891c9 | 2011-06-26 12:47:08 +0100 | [diff] [blame] | 224 | |
Russell King | 7ad1bcb | 2006-08-27 12:07:02 +0100 | [diff] [blame] | 225 | #ifdef CONFIG_TRACE_IRQFLAGS |
Russell King | fbab1c8 | 2011-06-25 16:57:50 +0100 | [diff] [blame] | 226 | @ The parent context IRQs must have been enabled to get here in |
| 227 | @ the first place, so there's no point checking the PSR I bit. |
| 228 | bl trace_hardirqs_on |
Russell King | 7ad1bcb | 2006-08-27 12:07:02 +0100 | [diff] [blame] | 229 | #endif |
Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 230 | svc_exit r5 @ return from exception |
Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 231 | UNWIND(.fnend ) |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 232 | ENDPROC(__irq_svc) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 233 | |
| 234 | .ltorg |
| 235 | |
| 236 | #ifdef CONFIG_PREEMPT |
| 237 | svc_preempt: |
Russell King | 28fab1a | 2008-04-13 17:47:35 +0100 | [diff] [blame] | 238 | mov r8, lr |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 239 | 1: bl preempt_schedule_irq @ irq en/disable is done inside |
Russell King | 706fdd9 | 2005-05-21 18:15:45 +0100 | [diff] [blame] | 240 | ldr r0, [tsk, #TI_FLAGS] @ get new tasks TI_FLAGS |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 241 | tst r0, #_TIF_NEED_RESCHED |
Russell King | 28fab1a | 2008-04-13 17:47:35 +0100 | [diff] [blame] | 242 | moveq pc, r8 @ go again |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 243 | b 1b |
| 244 | #endif |
| 245 | |
| 246 | .align 5 |
| 247 | __und_svc: |
Nicolas Pitre | d30a0c8 | 2007-12-14 15:56:01 -0500 | [diff] [blame] | 248 | #ifdef CONFIG_KPROBES |
| 249 | @ If a kprobe is about to simulate a "stmdb sp..." instruction, |
| 250 | @ it obviously needs free stack space which then will belong to |
| 251 | @ the saved context. |
| 252 | svc_entry 64 |
| 253 | #else |
Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 254 | svc_entry |
Nicolas Pitre | d30a0c8 | 2007-12-14 15:56:01 -0500 | [diff] [blame] | 255 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 256 | @ |
| 257 | @ call emulation code, which returns using r9 if it has emulated |
| 258 | @ the instruction, or the more conventional lr if we are to treat |
| 259 | @ this as a real undefined instruction |
| 260 | @ |
| 261 | @ r0 - instruction |
| 262 | @ |
Catalin Marinas | 83e686e | 2009-09-18 23:27:07 +0100 | [diff] [blame] | 263 | #ifndef CONFIG_THUMB2_KERNEL |
Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 264 | ldr r0, [r4, #-4] |
Catalin Marinas | 83e686e | 2009-09-18 23:27:07 +0100 | [diff] [blame] | 265 | #else |
Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 266 | ldrh r0, [r4, #-2] @ Thumb instruction at LR - 2 |
Dave Martin | 8551918 | 2011-08-19 17:59:27 +0100 | [diff] [blame] | 267 | cmp r0, #0xe800 @ 32-bit instruction if xx >= 0 |
Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 268 | ldrhhs r9, [r4] @ bottom 16 bits |
Catalin Marinas | 83e686e | 2009-09-18 23:27:07 +0100 | [diff] [blame] | 269 | orrhs r0, r9, r0, lsl #16 |
| 270 | #endif |
Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 271 | adr r9, BSYM(1f) |
Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 272 | mov r2, r4 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 273 | bl call_fpe |
| 274 | |
| 275 | mov r0, sp @ struct pt_regs *regs |
| 276 | bl do_undefinstr |
| 277 | |
| 278 | @ |
| 279 | @ IRQs off again before pulling preserved data off the stack |
| 280 | @ |
Russell King | ac78884 | 2010-07-10 10:10:18 +0100 | [diff] [blame] | 281 | 1: disable_irq_notrace |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 282 | |
| 283 | @ |
| 284 | @ restore SPSR and restart the instruction |
| 285 | @ |
Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 286 | ldr r5, [sp, #S_PSR] @ Get SVC cpsr |
Russell King | df295df | 2011-06-25 16:55:58 +0100 | [diff] [blame] | 287 | #ifdef CONFIG_TRACE_IRQFLAGS |
| 288 | tst r5, #PSR_I_BIT |
| 289 | bleq trace_hardirqs_on |
| 290 | tst r5, #PSR_I_BIT |
| 291 | blne trace_hardirqs_off |
| 292 | #endif |
Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 293 | svc_exit r5 @ return from exception |
Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 294 | UNWIND(.fnend ) |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 295 | ENDPROC(__und_svc) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 296 | |
| 297 | .align 5 |
| 298 | __pabt_svc: |
Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 299 | svc_entry |
Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 300 | mov r2, sp @ regs |
Russell King | 8dfe7ac | 2011-06-26 12:37:35 +0100 | [diff] [blame] | 301 | pabt_helper |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 302 | |
| 303 | @ |
| 304 | @ IRQs off again before pulling preserved data off the stack |
| 305 | @ |
Russell King | ac78884 | 2010-07-10 10:10:18 +0100 | [diff] [blame] | 306 | disable_irq_notrace |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 307 | |
Russell King | 02fe284 | 2011-06-25 11:44:06 +0100 | [diff] [blame] | 308 | #ifdef CONFIG_TRACE_IRQFLAGS |
| 309 | tst r5, #PSR_I_BIT |
| 310 | bleq trace_hardirqs_on |
| 311 | tst r5, #PSR_I_BIT |
| 312 | blne trace_hardirqs_off |
| 313 | #endif |
Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 314 | svc_exit r5 @ return from exception |
Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 315 | UNWIND(.fnend ) |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 316 | ENDPROC(__pabt_svc) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 317 | |
| 318 | .align 5 |
Russell King | 49f680e | 2005-05-31 18:02:00 +0100 | [diff] [blame] | 319 | .LCcralign: |
| 320 | .word cr_alignment |
Paul Brook | 48d7927 | 2008-04-18 22:43:07 +0100 | [diff] [blame] | 321 | #ifdef MULTI_DABORT |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 322 | .LCprocfns: |
| 323 | .word processor |
| 324 | #endif |
| 325 | .LCfp: |
| 326 | .word fp_enter |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 327 | |
| 328 | /* |
| 329 | * User mode handlers |
Nicolas Pitre | 2dede2d | 2006-01-14 16:18:08 +0000 | [diff] [blame] | 330 | * |
| 331 | * EABI note: sp_svc is always 64-bit aligned here, so should S_FRAME_SIZE |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 332 | */ |
Nicolas Pitre | 2dede2d | 2006-01-14 16:18:08 +0000 | [diff] [blame] | 333 | |
| 334 | #if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) && (S_FRAME_SIZE & 7) |
| 335 | #error "sizeof(struct pt_regs) must be a multiple of 8" |
| 336 | #endif |
| 337 | |
Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 338 | .macro usr_entry |
Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 339 | UNWIND(.fnstart ) |
| 340 | UNWIND(.cantunwind ) @ don't unwind the user space |
Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 341 | sub sp, sp, #S_FRAME_SIZE |
Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 342 | ARM( stmib sp, {r1 - r12} ) |
| 343 | THUMB( stmia sp, {r0 - r12} ) |
Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 344 | |
Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 345 | ldmia r0, {r3 - r5} |
Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 346 | add r0, sp, #S_PC @ here for interlock avoidance |
Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 347 | mov r6, #-1 @ "" "" "" "" |
Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 348 | |
Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 349 | str r3, [sp] @ save the "real" r0 copied |
Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 350 | @ from the exception stack |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 351 | |
| 352 | @ |
| 353 | @ We are now ready to fill in the remaining blanks on the stack: |
| 354 | @ |
Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 355 | @ r4 - lr_<exception>, already fixed up for correct return/restart |
| 356 | @ r5 - spsr_<exception> |
| 357 | @ r6 - orig_r0 (see pt_regs definition in ptrace.h) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 358 | @ |
| 359 | @ Also, separately save sp_usr and lr_usr |
| 360 | @ |
Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 361 | stmia r0, {r4 - r6} |
Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 362 | ARM( stmdb r0, {sp, lr}^ ) |
| 363 | THUMB( store_user_sp_lr r0, r1, S_SP - S_PC ) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 364 | |
| 365 | @ |
| 366 | @ Enable the alignment trap while in kernel mode |
| 367 | @ |
Russell King | 49f680e | 2005-05-31 18:02:00 +0100 | [diff] [blame] | 368 | alignment_trap r0 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 369 | |
| 370 | @ |
| 371 | @ Clear FP to mark the first stack frame |
| 372 | @ |
| 373 | zero_fp |
Russell King | f2741b7 | 2011-06-25 17:35:19 +0100 | [diff] [blame] | 374 | |
| 375 | #ifdef CONFIG_IRQSOFF_TRACER |
| 376 | bl trace_hardirqs_off |
| 377 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 378 | .endm |
| 379 | |
Nicolas Pitre | b49c0f2 | 2007-11-20 17:20:29 +0100 | [diff] [blame] | 380 | .macro kuser_cmpxchg_check |
Nicolas Pitre | 40fb79c | 2011-06-19 23:36:03 -0400 | [diff] [blame] | 381 | #if !defined(CONFIG_CPU_32v6K) && !defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG) |
Nicolas Pitre | b49c0f2 | 2007-11-20 17:20:29 +0100 | [diff] [blame] | 382 | #ifndef CONFIG_MMU |
| 383 | #warning "NPTL on non MMU needs fixing" |
| 384 | #else |
| 385 | @ Make sure our user space atomic helper is restarted |
| 386 | @ if it was interrupted in a critical region. Here we |
| 387 | @ perform a quick test inline since it should be false |
| 388 | @ 99.9999% of the time. The rest is done out of line. |
Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 389 | cmp r4, #TASK_SIZE |
Nicolas Pitre | 40fb79c | 2011-06-19 23:36:03 -0400 | [diff] [blame] | 390 | blhs kuser_cmpxchg64_fixup |
Nicolas Pitre | b49c0f2 | 2007-11-20 17:20:29 +0100 | [diff] [blame] | 391 | #endif |
| 392 | #endif |
| 393 | .endm |
| 394 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 395 | .align 5 |
| 396 | __dabt_usr: |
Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 397 | usr_entry |
Nicolas Pitre | b49c0f2 | 2007-11-20 17:20:29 +0100 | [diff] [blame] | 398 | kuser_cmpxchg_check |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 399 | mov r2, sp |
Russell King | da74047 | 2011-06-26 16:01:26 +0100 | [diff] [blame] | 400 | dabt_helper |
| 401 | b ret_from_exception |
Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 402 | UNWIND(.fnend ) |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 403 | ENDPROC(__dabt_usr) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 404 | |
| 405 | .align 5 |
| 406 | __irq_usr: |
Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 407 | usr_entry |
Russell King | bc08960 | 2011-06-25 18:28:19 +0100 | [diff] [blame] | 408 | kuser_cmpxchg_check |
Russell King | 187a51a | 2005-05-21 18:14:44 +0100 | [diff] [blame] | 409 | irq_handler |
Russell King | 1613cc1 | 2011-06-25 10:57:57 +0100 | [diff] [blame] | 410 | get_thread_info tsk |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 411 | mov why, #0 |
Ming Lei | 9fc2552 | 2011-06-05 02:24:58 +0100 | [diff] [blame] | 412 | b ret_to_user_from_irq |
Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 413 | UNWIND(.fnend ) |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 414 | ENDPROC(__irq_usr) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 415 | |
| 416 | .ltorg |
| 417 | |
| 418 | .align 5 |
| 419 | __und_usr: |
Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 420 | usr_entry |
Russell King | bc08960 | 2011-06-25 18:28:19 +0100 | [diff] [blame] | 421 | |
Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 422 | mov r2, r4 |
| 423 | mov r3, r5 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 424 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 425 | @ |
| 426 | @ fall through to the emulation code, which returns using r9 if |
| 427 | @ it has emulated the instruction, or the more conventional lr |
| 428 | @ if we are to treat this as a real undefined instruction |
| 429 | @ |
| 430 | @ r0 - instruction |
| 431 | @ |
Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 432 | adr r9, BSYM(ret_from_exception) |
| 433 | adr lr, BSYM(__und_usr_unknown) |
Paul Brook | cb170a4 | 2008-04-18 22:43:08 +0100 | [diff] [blame] | 434 | tst r3, #PSR_T_BIT @ Thumb mode? |
Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 435 | itet eq @ explicit IT needed for the 1f label |
Paul Brook | cb170a4 | 2008-04-18 22:43:08 +0100 | [diff] [blame] | 436 | subeq r4, r2, #4 @ ARM instr at LR - 4 |
| 437 | subne r4, r2, #2 @ Thumb instr at LR - 2 |
| 438 | 1: ldreqt r0, [r4] |
Catalin Marinas | 2658485 | 2009-05-30 14:00:18 +0100 | [diff] [blame] | 439 | #ifdef CONFIG_CPU_ENDIAN_BE8 |
| 440 | reveq r0, r0 @ little endian instruction |
| 441 | #endif |
Paul Brook | cb170a4 | 2008-04-18 22:43:08 +0100 | [diff] [blame] | 442 | beq call_fpe |
| 443 | @ Thumb instruction |
Dave Martin | ef4c536 | 2011-08-19 18:00:08 +0100 | [diff] [blame] | 444 | #if CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7 |
| 445 | /* |
| 446 | * Thumb-2 instruction handling. Note that because pre-v6 and >= v6 platforms |
| 447 | * can never be supported in a single kernel, this code is not applicable at |
| 448 | * all when __LINUX_ARM_ARCH__ < 6. This allows simplifying assumptions to be |
| 449 | * made about .arch directives. |
| 450 | */ |
| 451 | #if __LINUX_ARM_ARCH__ < 7 |
| 452 | /* If the target CPU may not be Thumb-2-capable, a run-time check is needed: */ |
| 453 | #define NEED_CPU_ARCHITECTURE |
| 454 | ldr r5, .LCcpu_architecture |
| 455 | ldr r5, [r5] |
| 456 | cmp r5, #CPU_ARCH_ARMv7 |
| 457 | blo __und_usr_unknown |
| 458 | /* |
| 459 | * The following code won't get run unless the running CPU really is v7, so |
| 460 | * coding round the lack of ldrht on older arches is pointless. Temporarily |
| 461 | * override the assembler target arch with the minimum required instead: |
| 462 | */ |
| 463 | .arch armv6t2 |
| 464 | #endif |
Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 465 | 2: |
| 466 | ARM( ldrht r5, [r4], #2 ) |
| 467 | THUMB( ldrht r5, [r4] ) |
| 468 | THUMB( add r4, r4, #2 ) |
Dave Martin | 8551918 | 2011-08-19 17:59:27 +0100 | [diff] [blame] | 469 | cmp r5, #0xe800 @ 32bit instruction if xx != 0 |
Paul Brook | cb170a4 | 2008-04-18 22:43:08 +0100 | [diff] [blame] | 470 | blo __und_usr_unknown |
| 471 | 3: ldrht r0, [r4] |
| 472 | add r2, r2, #2 @ r2 is PC + 2, make it PC + 4 |
| 473 | orr r0, r0, r5, lsl #16 |
Dave Martin | ef4c536 | 2011-08-19 18:00:08 +0100 | [diff] [blame] | 474 | |
| 475 | #if __LINUX_ARM_ARCH__ < 7 |
| 476 | /* If the target arch was overridden, change it back: */ |
| 477 | #ifdef CONFIG_CPU_32v6K |
| 478 | .arch armv6k |
Paul Brook | cb170a4 | 2008-04-18 22:43:08 +0100 | [diff] [blame] | 479 | #else |
Dave Martin | ef4c536 | 2011-08-19 18:00:08 +0100 | [diff] [blame] | 480 | .arch armv6 |
| 481 | #endif |
| 482 | #endif /* __LINUX_ARM_ARCH__ < 7 */ |
| 483 | #else /* !(CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7) */ |
Paul Brook | cb170a4 | 2008-04-18 22:43:08 +0100 | [diff] [blame] | 484 | b __und_usr_unknown |
| 485 | #endif |
Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 486 | UNWIND(.fnend ) |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 487 | ENDPROC(__und_usr) |
Paul Brook | cb170a4 | 2008-04-18 22:43:08 +0100 | [diff] [blame] | 488 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 489 | @ |
| 490 | @ fallthrough to call_fpe |
| 491 | @ |
| 492 | |
| 493 | /* |
| 494 | * The out of line fixup for the ldrt above. |
| 495 | */ |
Russell King | 4260415 | 2010-04-19 10:15:03 +0100 | [diff] [blame] | 496 | .pushsection .fixup, "ax" |
Paul Brook | cb170a4 | 2008-04-18 22:43:08 +0100 | [diff] [blame] | 497 | 4: mov pc, r9 |
Russell King | 4260415 | 2010-04-19 10:15:03 +0100 | [diff] [blame] | 498 | .popsection |
| 499 | .pushsection __ex_table,"a" |
Paul Brook | cb170a4 | 2008-04-18 22:43:08 +0100 | [diff] [blame] | 500 | .long 1b, 4b |
Guennadi Liakhovetski | c89cefe | 2011-11-22 23:42:12 +0100 | [diff] [blame] | 501 | #if CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7 |
Paul Brook | cb170a4 | 2008-04-18 22:43:08 +0100 | [diff] [blame] | 502 | .long 2b, 4b |
| 503 | .long 3b, 4b |
| 504 | #endif |
Russell King | 4260415 | 2010-04-19 10:15:03 +0100 | [diff] [blame] | 505 | .popsection |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 506 | |
| 507 | /* |
| 508 | * Check whether the instruction is a co-processor instruction. |
| 509 | * If yes, we need to call the relevant co-processor handler. |
| 510 | * |
| 511 | * Note that we don't do a full check here for the co-processor |
| 512 | * instructions; all instructions with bit 27 set are well |
| 513 | * defined. The only instructions that should fault are the |
| 514 | * co-processor instructions. However, we have to watch out |
| 515 | * for the ARM6/ARM7 SWI bug. |
| 516 | * |
Catalin Marinas | b5872db | 2008-01-10 19:16:17 +0100 | [diff] [blame] | 517 | * NEON is a special case that has to be handled here. Not all |
| 518 | * NEON instructions are co-processor instructions, so we have |
| 519 | * to make a special case of checking for them. Plus, there's |
| 520 | * five groups of them, so we have a table of mask/opcode pairs |
| 521 | * to check against, and if any match then we branch off into the |
| 522 | * NEON handler code. |
| 523 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 524 | * Emulators may wish to make use of the following registers: |
| 525 | * r0 = instruction opcode. |
| 526 | * r2 = PC+4 |
Russell King | db6ccbb | 2007-01-06 22:53:48 +0000 | [diff] [blame] | 527 | * r9 = normal "successful" return address |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 528 | * r10 = this threads thread_info structure. |
Russell King | db6ccbb | 2007-01-06 22:53:48 +0000 | [diff] [blame] | 529 | * lr = unrecognised instruction return address |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 530 | */ |
Paul Brook | cb170a4 | 2008-04-18 22:43:08 +0100 | [diff] [blame] | 531 | @ |
| 532 | @ Fall-through from Thumb-2 __und_usr |
| 533 | @ |
| 534 | #ifdef CONFIG_NEON |
| 535 | adr r6, .LCneon_thumb_opcodes |
| 536 | b 2f |
| 537 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 538 | call_fpe: |
Catalin Marinas | b5872db | 2008-01-10 19:16:17 +0100 | [diff] [blame] | 539 | #ifdef CONFIG_NEON |
Paul Brook | cb170a4 | 2008-04-18 22:43:08 +0100 | [diff] [blame] | 540 | adr r6, .LCneon_arm_opcodes |
Catalin Marinas | b5872db | 2008-01-10 19:16:17 +0100 | [diff] [blame] | 541 | 2: |
| 542 | ldr r7, [r6], #4 @ mask value |
| 543 | cmp r7, #0 @ end mask? |
| 544 | beq 1f |
| 545 | and r8, r0, r7 |
| 546 | ldr r7, [r6], #4 @ opcode bits matching in mask |
| 547 | cmp r8, r7 @ NEON instruction? |
| 548 | bne 2b |
| 549 | get_thread_info r10 |
| 550 | mov r7, #1 |
| 551 | strb r7, [r10, #TI_USED_CP + 10] @ mark CP#10 as used |
| 552 | strb r7, [r10, #TI_USED_CP + 11] @ mark CP#11 as used |
| 553 | b do_vfp @ let VFP handler handle this |
| 554 | 1: |
| 555 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 556 | tst r0, #0x08000000 @ only CDP/CPRT/LDC/STC have bit 27 |
Paul Brook | cb170a4 | 2008-04-18 22:43:08 +0100 | [diff] [blame] | 557 | tstne r0, #0x04000000 @ bit 26 set on both ARM and Thumb-2 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 558 | #if defined(CONFIG_CPU_ARM610) || defined(CONFIG_CPU_ARM710) |
| 559 | and r8, r0, #0x0f000000 @ mask out op-code bits |
| 560 | teqne r8, #0x0f000000 @ SWI (ARM6/7 bug)? |
| 561 | #endif |
| 562 | moveq pc, lr |
| 563 | get_thread_info r10 @ get current thread |
| 564 | and r8, r0, #0x00000f00 @ mask out CP number |
Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 565 | THUMB( lsr r8, r8, #8 ) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 566 | mov r7, #1 |
| 567 | add r6, r10, #TI_USED_CP |
Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 568 | ARM( strb r7, [r6, r8, lsr #8] ) @ set appropriate used_cp[] |
| 569 | THUMB( strb r7, [r6, r8] ) @ set appropriate used_cp[] |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 570 | #ifdef CONFIG_IWMMXT |
| 571 | @ Test if we need to give access to iWMMXt coprocessors |
| 572 | ldr r5, [r10, #TI_FLAGS] |
| 573 | rsbs r7, r8, #(1 << 8) @ CP 0 or 1 only |
| 574 | movcss r7, r5, lsr #(TIF_USING_IWMMXT + 1) |
| 575 | bcs iwmmxt_task_enable |
| 576 | #endif |
Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 577 | ARM( add pc, pc, r8, lsr #6 ) |
| 578 | THUMB( lsl r8, r8, #2 ) |
| 579 | THUMB( add pc, r8 ) |
| 580 | nop |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 581 | |
Catalin Marinas | a771fe6 | 2009-10-12 17:31:20 +0100 | [diff] [blame] | 582 | movw_pc lr @ CP#0 |
Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 583 | W(b) do_fpe @ CP#1 (FPE) |
| 584 | W(b) do_fpe @ CP#2 (FPE) |
Catalin Marinas | a771fe6 | 2009-10-12 17:31:20 +0100 | [diff] [blame] | 585 | movw_pc lr @ CP#3 |
Lennert Buytenhek | c17fad1 | 2006-06-27 23:03:03 +0100 | [diff] [blame] | 586 | #ifdef CONFIG_CRUNCH |
| 587 | b crunch_task_enable @ CP#4 (MaverickCrunch) |
| 588 | b crunch_task_enable @ CP#5 (MaverickCrunch) |
| 589 | b crunch_task_enable @ CP#6 (MaverickCrunch) |
| 590 | #else |
Catalin Marinas | a771fe6 | 2009-10-12 17:31:20 +0100 | [diff] [blame] | 591 | movw_pc lr @ CP#4 |
| 592 | movw_pc lr @ CP#5 |
| 593 | movw_pc lr @ CP#6 |
Lennert Buytenhek | c17fad1 | 2006-06-27 23:03:03 +0100 | [diff] [blame] | 594 | #endif |
Catalin Marinas | a771fe6 | 2009-10-12 17:31:20 +0100 | [diff] [blame] | 595 | movw_pc lr @ CP#7 |
| 596 | movw_pc lr @ CP#8 |
| 597 | movw_pc lr @ CP#9 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 598 | #ifdef CONFIG_VFP |
Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 599 | W(b) do_vfp @ CP#10 (VFP) |
| 600 | W(b) do_vfp @ CP#11 (VFP) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 601 | #else |
Catalin Marinas | a771fe6 | 2009-10-12 17:31:20 +0100 | [diff] [blame] | 602 | movw_pc lr @ CP#10 (VFP) |
| 603 | movw_pc lr @ CP#11 (VFP) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 604 | #endif |
Catalin Marinas | a771fe6 | 2009-10-12 17:31:20 +0100 | [diff] [blame] | 605 | movw_pc lr @ CP#12 |
| 606 | movw_pc lr @ CP#13 |
| 607 | movw_pc lr @ CP#14 (Debug) |
| 608 | movw_pc lr @ CP#15 (Control) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 609 | |
Dave Martin | ef4c536 | 2011-08-19 18:00:08 +0100 | [diff] [blame] | 610 | #ifdef NEED_CPU_ARCHITECTURE |
| 611 | .align 2 |
| 612 | .LCcpu_architecture: |
| 613 | .word __cpu_architecture |
| 614 | #endif |
| 615 | |
Catalin Marinas | b5872db | 2008-01-10 19:16:17 +0100 | [diff] [blame] | 616 | #ifdef CONFIG_NEON |
| 617 | .align 6 |
| 618 | |
Paul Brook | cb170a4 | 2008-04-18 22:43:08 +0100 | [diff] [blame] | 619 | .LCneon_arm_opcodes: |
Catalin Marinas | b5872db | 2008-01-10 19:16:17 +0100 | [diff] [blame] | 620 | .word 0xfe000000 @ mask |
| 621 | .word 0xf2000000 @ opcode |
| 622 | |
| 623 | .word 0xff100000 @ mask |
| 624 | .word 0xf4000000 @ opcode |
| 625 | |
| 626 | .word 0x00000000 @ mask |
| 627 | .word 0x00000000 @ opcode |
Paul Brook | cb170a4 | 2008-04-18 22:43:08 +0100 | [diff] [blame] | 628 | |
| 629 | .LCneon_thumb_opcodes: |
| 630 | .word 0xef000000 @ mask |
| 631 | .word 0xef000000 @ opcode |
| 632 | |
| 633 | .word 0xff100000 @ mask |
| 634 | .word 0xf9000000 @ opcode |
| 635 | |
| 636 | .word 0x00000000 @ mask |
| 637 | .word 0x00000000 @ opcode |
Catalin Marinas | b5872db | 2008-01-10 19:16:17 +0100 | [diff] [blame] | 638 | #endif |
| 639 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 640 | do_fpe: |
Russell King | 5d25ac0 | 2006-03-15 12:33:43 +0000 | [diff] [blame] | 641 | enable_irq |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 642 | ldr r4, .LCfp |
| 643 | add r10, r10, #TI_FPSTATE @ r10 = workspace |
| 644 | ldr pc, [r4] @ Call FP module USR entry point |
| 645 | |
| 646 | /* |
| 647 | * The FP module is called with these registers set: |
| 648 | * r0 = instruction |
| 649 | * r2 = PC+4 |
| 650 | * r9 = normal "successful" return address |
| 651 | * r10 = FP workspace |
| 652 | * lr = unrecognised FP instruction return address |
| 653 | */ |
| 654 | |
Santosh Shilimkar | 124efc2 | 2010-04-30 10:45:46 +0100 | [diff] [blame] | 655 | .pushsection .data |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 656 | ENTRY(fp_enter) |
Russell King | db6ccbb | 2007-01-06 22:53:48 +0000 | [diff] [blame] | 657 | .word no_fp |
Santosh Shilimkar | 124efc2 | 2010-04-30 10:45:46 +0100 | [diff] [blame] | 658 | .popsection |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 659 | |
Catalin Marinas | 83e686e | 2009-09-18 23:27:07 +0100 | [diff] [blame] | 660 | ENTRY(no_fp) |
| 661 | mov pc, lr |
| 662 | ENDPROC(no_fp) |
Russell King | db6ccbb | 2007-01-06 22:53:48 +0000 | [diff] [blame] | 663 | |
| 664 | __und_usr_unknown: |
Russell King | ecbab71 | 2009-01-27 23:20:00 +0000 | [diff] [blame] | 665 | enable_irq |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 666 | mov r0, sp |
Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 667 | adr lr, BSYM(ret_from_exception) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 668 | b do_undefinstr |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 669 | ENDPROC(__und_usr_unknown) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 670 | |
| 671 | .align 5 |
| 672 | __pabt_usr: |
Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 673 | usr_entry |
Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 674 | mov r2, sp @ regs |
Russell King | 8dfe7ac | 2011-06-26 12:37:35 +0100 | [diff] [blame] | 675 | pabt_helper |
Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 676 | UNWIND(.fnend ) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 677 | /* fall through */ |
| 678 | /* |
| 679 | * This is the return code to user mode for abort handlers |
| 680 | */ |
| 681 | ENTRY(ret_from_exception) |
Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 682 | UNWIND(.fnstart ) |
| 683 | UNWIND(.cantunwind ) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 684 | get_thread_info tsk |
| 685 | mov why, #0 |
| 686 | b ret_to_user |
Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 687 | UNWIND(.fnend ) |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 688 | ENDPROC(__pabt_usr) |
| 689 | ENDPROC(ret_from_exception) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 690 | |
| 691 | /* |
| 692 | * Register switch for ARMv3 and ARMv4 processors |
| 693 | * r0 = previous task_struct, r1 = previous thread_info, r2 = next thread_info |
| 694 | * previous and next are guaranteed not to be the same. |
| 695 | */ |
| 696 | ENTRY(__switch_to) |
Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 697 | UNWIND(.fnstart ) |
| 698 | UNWIND(.cantunwind ) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 699 | add ip, r1, #TI_CPU_SAVE |
| 700 | ldr r3, [r2, #TI_TP_VALUE] |
Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 701 | ARM( stmia ip!, {r4 - sl, fp, sp, lr} ) @ Store most regs on stack |
| 702 | THUMB( stmia ip!, {r4 - sl, fp} ) @ Store most regs on stack |
| 703 | THUMB( str sp, [ip], #4 ) |
| 704 | THUMB( str lr, [ip], #4 ) |
Catalin Marinas | 247055a | 2010-09-13 16:03:21 +0100 | [diff] [blame] | 705 | #ifdef CONFIG_CPU_USE_DOMAINS |
Russell King | d6551e8 | 2006-06-21 13:31:52 +0100 | [diff] [blame] | 706 | ldr r6, [r2, #TI_CPU_DOMAIN] |
Hyok S. Choi | afeb90c | 2006-01-13 21:05:25 +0000 | [diff] [blame] | 707 | #endif |
Tony Lindgren | f159f4e | 2010-07-05 14:53:10 +0100 | [diff] [blame] | 708 | set_tls r3, r4, r5 |
Nicolas Pitre | df0698b | 2010-06-07 21:50:33 -0400 | [diff] [blame] | 709 | #if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP) |
| 710 | ldr r7, [r2, #TI_TASK] |
| 711 | ldr r8, =__stack_chk_guard |
| 712 | ldr r7, [r7, #TSK_STACK_CANARY] |
| 713 | #endif |
Catalin Marinas | 247055a | 2010-09-13 16:03:21 +0100 | [diff] [blame] | 714 | #ifdef CONFIG_CPU_USE_DOMAINS |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 715 | mcr p15, 0, r6, c3, c0, 0 @ Set domain register |
Hyok S. Choi | afeb90c | 2006-01-13 21:05:25 +0000 | [diff] [blame] | 716 | #endif |
Russell King | d6551e8 | 2006-06-21 13:31:52 +0100 | [diff] [blame] | 717 | mov r5, r0 |
| 718 | add r4, r2, #TI_CPU_SAVE |
| 719 | ldr r0, =thread_notify_head |
| 720 | mov r1, #THREAD_NOTIFY_SWITCH |
| 721 | bl atomic_notifier_call_chain |
Nicolas Pitre | df0698b | 2010-06-07 21:50:33 -0400 | [diff] [blame] | 722 | #if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP) |
| 723 | str r7, [r8] |
| 724 | #endif |
Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 725 | THUMB( mov ip, r4 ) |
Russell King | d6551e8 | 2006-06-21 13:31:52 +0100 | [diff] [blame] | 726 | mov r0, r5 |
Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 727 | ARM( ldmia r4, {r4 - sl, fp, sp, pc} ) @ Load all regs saved previously |
| 728 | THUMB( ldmia ip!, {r4 - sl, fp} ) @ Load all regs saved previously |
| 729 | THUMB( ldr sp, [ip], #4 ) |
| 730 | THUMB( ldr pc, [ip] ) |
Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 731 | UNWIND(.fnend ) |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 732 | ENDPROC(__switch_to) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 733 | |
| 734 | __INIT |
Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 735 | |
| 736 | /* |
| 737 | * User helpers. |
| 738 | * |
Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 739 | * Each segment is 32-byte aligned and will be moved to the top of the high |
| 740 | * vector page. New segments (if ever needed) must be added in front of |
| 741 | * existing ones. This mechanism should be used only for things that are |
| 742 | * really small and justified, and not be abused freely. |
| 743 | * |
Nicolas Pitre | 37b8304 | 2011-06-19 23:36:03 -0400 | [diff] [blame] | 744 | * See Documentation/arm/kernel_user_helpers.txt for formal definitions. |
Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 745 | */ |
Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 746 | THUMB( .arm ) |
Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 747 | |
Nicolas Pitre | ba9b5d7 | 2006-08-18 17:20:15 +0100 | [diff] [blame] | 748 | .macro usr_ret, reg |
| 749 | #ifdef CONFIG_ARM_THUMB |
| 750 | bx \reg |
| 751 | #else |
| 752 | mov pc, \reg |
| 753 | #endif |
| 754 | .endm |
| 755 | |
Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 756 | .align 5 |
| 757 | .globl __kuser_helper_start |
| 758 | __kuser_helper_start: |
| 759 | |
| 760 | /* |
Nicolas Pitre | 40fb79c | 2011-06-19 23:36:03 -0400 | [diff] [blame] | 761 | * Due to the length of some sequences, __kuser_cmpxchg64 spans 2 regular |
| 762 | * kuser "slots", therefore 0xffff0f80 is not used as a valid entry point. |
Nicolas Pitre | 7c612bf | 2005-12-19 22:20:51 +0000 | [diff] [blame] | 763 | */ |
| 764 | |
Nicolas Pitre | 40fb79c | 2011-06-19 23:36:03 -0400 | [diff] [blame] | 765 | __kuser_cmpxchg64: @ 0xffff0f60 |
| 766 | |
| 767 | #if defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG) |
| 768 | |
| 769 | /* |
| 770 | * Poor you. No fast solution possible... |
| 771 | * The kernel itself must perform the operation. |
| 772 | * A special ghost syscall is used for that (see traps.c). |
| 773 | */ |
| 774 | stmfd sp!, {r7, lr} |
| 775 | ldr r7, 1f @ it's 20 bits |
| 776 | swi __ARM_NR_cmpxchg64 |
| 777 | ldmfd sp!, {r7, pc} |
| 778 | 1: .word __ARM_NR_cmpxchg64 |
| 779 | |
| 780 | #elif defined(CONFIG_CPU_32v6K) |
| 781 | |
| 782 | stmfd sp!, {r4, r5, r6, r7} |
| 783 | ldrd r4, r5, [r0] @ load old val |
| 784 | ldrd r6, r7, [r1] @ load new val |
| 785 | smp_dmb arm |
| 786 | 1: ldrexd r0, r1, [r2] @ load current val |
| 787 | eors r3, r0, r4 @ compare with oldval (1) |
| 788 | eoreqs r3, r1, r5 @ compare with oldval (2) |
| 789 | strexdeq r3, r6, r7, [r2] @ store newval if eq |
| 790 | teqeq r3, #1 @ success? |
| 791 | beq 1b @ if no then retry |
| 792 | smp_dmb arm |
| 793 | rsbs r0, r3, #0 @ set returned val and C flag |
| 794 | ldmfd sp!, {r4, r5, r6, r7} |
Will Deacon | 5a97d0a | 2012-02-03 11:08:05 +0100 | [diff] [blame] | 795 | usr_ret lr |
Nicolas Pitre | 40fb79c | 2011-06-19 23:36:03 -0400 | [diff] [blame] | 796 | |
| 797 | #elif !defined(CONFIG_SMP) |
| 798 | |
| 799 | #ifdef CONFIG_MMU |
| 800 | |
| 801 | /* |
| 802 | * The only thing that can break atomicity in this cmpxchg64 |
| 803 | * implementation is either an IRQ or a data abort exception |
| 804 | * causing another process/thread to be scheduled in the middle of |
| 805 | * the critical sequence. The same strategy as for cmpxchg is used. |
| 806 | */ |
| 807 | stmfd sp!, {r4, r5, r6, lr} |
| 808 | ldmia r0, {r4, r5} @ load old val |
| 809 | ldmia r1, {r6, lr} @ load new val |
| 810 | 1: ldmia r2, {r0, r1} @ load current val |
| 811 | eors r3, r0, r4 @ compare with oldval (1) |
| 812 | eoreqs r3, r1, r5 @ compare with oldval (2) |
| 813 | 2: stmeqia r2, {r6, lr} @ store newval if eq |
| 814 | rsbs r0, r3, #0 @ set return val and C flag |
| 815 | ldmfd sp!, {r4, r5, r6, pc} |
| 816 | |
| 817 | .text |
| 818 | kuser_cmpxchg64_fixup: |
| 819 | @ Called from kuser_cmpxchg_fixup. |
Russell King | 3ad5515 | 2011-07-22 23:09:07 +0100 | [diff] [blame] | 820 | @ r4 = address of interrupted insn (must be preserved). |
Nicolas Pitre | 40fb79c | 2011-06-19 23:36:03 -0400 | [diff] [blame] | 821 | @ sp = saved regs. r7 and r8 are clobbered. |
| 822 | @ 1b = first critical insn, 2b = last critical insn. |
Russell King | 3ad5515 | 2011-07-22 23:09:07 +0100 | [diff] [blame] | 823 | @ If r4 >= 1b and r4 <= 2b then saved pc_usr is set to 1b. |
Nicolas Pitre | 40fb79c | 2011-06-19 23:36:03 -0400 | [diff] [blame] | 824 | mov r7, #0xffff0fff |
| 825 | sub r7, r7, #(0xffff0fff - (0xffff0f60 + (1b - __kuser_cmpxchg64))) |
Russell King | 3ad5515 | 2011-07-22 23:09:07 +0100 | [diff] [blame] | 826 | subs r8, r4, r7 |
Nicolas Pitre | 40fb79c | 2011-06-19 23:36:03 -0400 | [diff] [blame] | 827 | rsbcss r8, r8, #(2b - 1b) |
| 828 | strcs r7, [sp, #S_PC] |
| 829 | #if __LINUX_ARM_ARCH__ < 6 |
| 830 | bcc kuser_cmpxchg32_fixup |
| 831 | #endif |
| 832 | mov pc, lr |
| 833 | .previous |
| 834 | |
| 835 | #else |
| 836 | #warning "NPTL on non MMU needs fixing" |
| 837 | mov r0, #-1 |
| 838 | adds r0, r0, #0 |
| 839 | usr_ret lr |
| 840 | #endif |
| 841 | |
| 842 | #else |
| 843 | #error "incoherent kernel configuration" |
| 844 | #endif |
| 845 | |
| 846 | /* pad to next slot */ |
| 847 | .rept (16 - (. - __kuser_cmpxchg64)/4) |
| 848 | .word 0 |
| 849 | .endr |
| 850 | |
| 851 | .align 5 |
| 852 | |
Nicolas Pitre | 7c612bf | 2005-12-19 22:20:51 +0000 | [diff] [blame] | 853 | __kuser_memory_barrier: @ 0xffff0fa0 |
Dave Martin | ed3768a | 2010-12-01 15:39:23 +0100 | [diff] [blame] | 854 | smp_dmb arm |
Nicolas Pitre | ba9b5d7 | 2006-08-18 17:20:15 +0100 | [diff] [blame] | 855 | usr_ret lr |
Nicolas Pitre | 7c612bf | 2005-12-19 22:20:51 +0000 | [diff] [blame] | 856 | |
| 857 | .align 5 |
| 858 | |
Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 859 | __kuser_cmpxchg: @ 0xffff0fc0 |
| 860 | |
Nicolas Pitre | dcef1f6 | 2005-06-08 19:00:47 +0100 | [diff] [blame] | 861 | #if defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG) |
Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 862 | |
Nicolas Pitre | dcef1f6 | 2005-06-08 19:00:47 +0100 | [diff] [blame] | 863 | /* |
| 864 | * Poor you. No fast solution possible... |
| 865 | * The kernel itself must perform the operation. |
| 866 | * A special ghost syscall is used for that (see traps.c). |
| 867 | */ |
Nicolas Pitre | 5e09744 | 2006-01-18 22:38:49 +0000 | [diff] [blame] | 868 | stmfd sp!, {r7, lr} |
Dave Martin | 55afd26 | 2010-12-01 18:12:43 +0100 | [diff] [blame] | 869 | ldr r7, 1f @ it's 20 bits |
Russell King | cc20d42 | 2009-11-09 23:53:29 +0000 | [diff] [blame] | 870 | swi __ARM_NR_cmpxchg |
Nicolas Pitre | 5e09744 | 2006-01-18 22:38:49 +0000 | [diff] [blame] | 871 | ldmfd sp!, {r7, pc} |
Russell King | cc20d42 | 2009-11-09 23:53:29 +0000 | [diff] [blame] | 872 | 1: .word __ARM_NR_cmpxchg |
Nicolas Pitre | dcef1f6 | 2005-06-08 19:00:47 +0100 | [diff] [blame] | 873 | |
| 874 | #elif __LINUX_ARM_ARCH__ < 6 |
Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 875 | |
Nicolas Pitre | 49bca4c | 2006-02-08 21:19:37 +0000 | [diff] [blame] | 876 | #ifdef CONFIG_MMU |
Nicolas Pitre | b49c0f2 | 2007-11-20 17:20:29 +0100 | [diff] [blame] | 877 | |
| 878 | /* |
| 879 | * The only thing that can break atomicity in this cmpxchg |
| 880 | * implementation is either an IRQ or a data abort exception |
| 881 | * causing another process/thread to be scheduled in the middle |
| 882 | * of the critical sequence. To prevent this, code is added to |
| 883 | * the IRQ and data abort exception handlers to set the pc back |
| 884 | * to the beginning of the critical section if it is found to be |
| 885 | * within that critical section (see kuser_cmpxchg_fixup). |
| 886 | */ |
| 887 | 1: ldr r3, [r2] @ load current val |
| 888 | subs r3, r3, r0 @ compare with oldval |
| 889 | 2: streq r1, [r2] @ store newval if eq |
| 890 | rsbs r0, r3, #0 @ set return val and C flag |
| 891 | usr_ret lr |
| 892 | |
| 893 | .text |
Nicolas Pitre | 40fb79c | 2011-06-19 23:36:03 -0400 | [diff] [blame] | 894 | kuser_cmpxchg32_fixup: |
Nicolas Pitre | b49c0f2 | 2007-11-20 17:20:29 +0100 | [diff] [blame] | 895 | @ Called from kuser_cmpxchg_check macro. |
Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 896 | @ r4 = address of interrupted insn (must be preserved). |
Nicolas Pitre | b49c0f2 | 2007-11-20 17:20:29 +0100 | [diff] [blame] | 897 | @ sp = saved regs. r7 and r8 are clobbered. |
| 898 | @ 1b = first critical insn, 2b = last critical insn. |
Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 899 | @ If r4 >= 1b and r4 <= 2b then saved pc_usr is set to 1b. |
Nicolas Pitre | b49c0f2 | 2007-11-20 17:20:29 +0100 | [diff] [blame] | 900 | mov r7, #0xffff0fff |
| 901 | sub r7, r7, #(0xffff0fff - (0xffff0fc0 + (1b - __kuser_cmpxchg))) |
Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 902 | subs r8, r4, r7 |
Nicolas Pitre | b49c0f2 | 2007-11-20 17:20:29 +0100 | [diff] [blame] | 903 | rsbcss r8, r8, #(2b - 1b) |
| 904 | strcs r7, [sp, #S_PC] |
| 905 | mov pc, lr |
| 906 | .previous |
| 907 | |
Nicolas Pitre | 49bca4c | 2006-02-08 21:19:37 +0000 | [diff] [blame] | 908 | #else |
| 909 | #warning "NPTL on non MMU needs fixing" |
| 910 | mov r0, #-1 |
| 911 | adds r0, r0, #0 |
Nicolas Pitre | ba9b5d7 | 2006-08-18 17:20:15 +0100 | [diff] [blame] | 912 | usr_ret lr |
Nicolas Pitre | b49c0f2 | 2007-11-20 17:20:29 +0100 | [diff] [blame] | 913 | #endif |
Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 914 | |
| 915 | #else |
| 916 | |
Dave Martin | ed3768a | 2010-12-01 15:39:23 +0100 | [diff] [blame] | 917 | smp_dmb arm |
Nicolas Pitre | b49c0f2 | 2007-11-20 17:20:29 +0100 | [diff] [blame] | 918 | 1: ldrex r3, [r2] |
Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 919 | subs r3, r3, r0 |
| 920 | strexeq r3, r1, [r2] |
Nicolas Pitre | b49c0f2 | 2007-11-20 17:20:29 +0100 | [diff] [blame] | 921 | teqeq r3, #1 |
| 922 | beq 1b |
Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 923 | rsbs r0, r3, #0 |
Nicolas Pitre | b49c0f2 | 2007-11-20 17:20:29 +0100 | [diff] [blame] | 924 | /* beware -- each __kuser slot must be 8 instructions max */ |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 925 | ALT_SMP(b __kuser_memory_barrier) |
| 926 | ALT_UP(usr_ret lr) |
Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 927 | |
| 928 | #endif |
| 929 | |
| 930 | .align 5 |
| 931 | |
Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 932 | __kuser_get_tls: @ 0xffff0fe0 |
Tony Lindgren | f159f4e | 2010-07-05 14:53:10 +0100 | [diff] [blame] | 933 | ldr r0, [pc, #(16 - 8)] @ read TLS, set in kuser_get_tls_init |
Nicolas Pitre | ba9b5d7 | 2006-08-18 17:20:15 +0100 | [diff] [blame] | 934 | usr_ret lr |
Tony Lindgren | f159f4e | 2010-07-05 14:53:10 +0100 | [diff] [blame] | 935 | mrc p15, 0, r0, c13, c0, 3 @ 0xffff0fe8 hardware TLS code |
| 936 | .rep 4 |
| 937 | .word 0 @ 0xffff0ff0 software TLS value, then |
| 938 | .endr @ pad up to __kuser_helper_version |
Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 939 | |
Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 940 | __kuser_helper_version: @ 0xffff0ffc |
| 941 | .word ((__kuser_helper_end - __kuser_helper_start) >> 5) |
| 942 | |
| 943 | .globl __kuser_helper_end |
| 944 | __kuser_helper_end: |
| 945 | |
Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 946 | THUMB( .thumb ) |
Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 947 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 948 | /* |
| 949 | * Vector stubs. |
| 950 | * |
Russell King | 7933523 | 2005-04-26 15:17:42 +0100 | [diff] [blame] | 951 | * This code is copied to 0xffff0200 so we can use branches in the |
| 952 | * vectors, rather than ldr's. Note that this code must not |
| 953 | * exceed 0x300 bytes. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 954 | * |
| 955 | * Common stub entry macro: |
| 956 | * Enter in IRQ mode, spsr = SVC/USR CPSR, lr = SVC/USR PC |
Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 957 | * |
| 958 | * SP points to a minimal amount of processor-private memory, the address |
| 959 | * of which is copied into r0 for the mode specific abort handler. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 960 | */ |
Nicolas Pitre | b7ec479 | 2005-11-06 14:42:37 +0000 | [diff] [blame] | 961 | .macro vector_stub, name, mode, correction=0 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 962 | .align 5 |
| 963 | |
| 964 | vector_\name: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 965 | .if \correction |
| 966 | sub lr, lr, #\correction |
| 967 | .endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 968 | |
Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 969 | @ |
| 970 | @ Save r0, lr_<exception> (parent PC) and spsr_<exception> |
| 971 | @ (parent CPSR) |
| 972 | @ |
| 973 | stmia sp, {r0, lr} @ save r0, lr |
| 974 | mrs lr, spsr |
| 975 | str lr, [sp, #8] @ save spsr |
| 976 | |
| 977 | @ |
| 978 | @ Prepare for SVC32 mode. IRQs remain disabled. |
| 979 | @ |
| 980 | mrs r0, cpsr |
Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 981 | eor r0, r0, #(\mode ^ SVC_MODE | PSR_ISETSTATE) |
Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 982 | msr spsr_cxsf, r0 |
| 983 | |
| 984 | @ |
| 985 | @ the branch table must immediately follow this code |
| 986 | @ |
Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 987 | and lr, lr, #0x0f |
Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 988 | THUMB( adr r0, 1f ) |
| 989 | THUMB( ldr lr, [r0, lr, lsl #2] ) |
Nicolas Pitre | b7ec479 | 2005-11-06 14:42:37 +0000 | [diff] [blame] | 990 | mov r0, sp |
Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 991 | ARM( ldr lr, [pc, lr, lsl #2] ) |
Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 992 | movs pc, lr @ branch to handler in SVC mode |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 993 | ENDPROC(vector_\name) |
Catalin Marinas | 88987ef | 2009-07-24 12:32:52 +0100 | [diff] [blame] | 994 | |
| 995 | .align 2 |
| 996 | @ handler addresses follow this label |
| 997 | 1: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 998 | .endm |
| 999 | |
Russell King | 7933523 | 2005-04-26 15:17:42 +0100 | [diff] [blame] | 1000 | .globl __stubs_start |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1001 | __stubs_start: |
| 1002 | /* |
| 1003 | * Interrupt dispatcher |
| 1004 | */ |
Nicolas Pitre | b7ec479 | 2005-11-06 14:42:37 +0000 | [diff] [blame] | 1005 | vector_stub irq, IRQ_MODE, 4 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1006 | |
| 1007 | .long __irq_usr @ 0 (USR_26 / USR_32) |
| 1008 | .long __irq_invalid @ 1 (FIQ_26 / FIQ_32) |
| 1009 | .long __irq_invalid @ 2 (IRQ_26 / IRQ_32) |
| 1010 | .long __irq_svc @ 3 (SVC_26 / SVC_32) |
| 1011 | .long __irq_invalid @ 4 |
| 1012 | .long __irq_invalid @ 5 |
| 1013 | .long __irq_invalid @ 6 |
| 1014 | .long __irq_invalid @ 7 |
| 1015 | .long __irq_invalid @ 8 |
| 1016 | .long __irq_invalid @ 9 |
| 1017 | .long __irq_invalid @ a |
| 1018 | .long __irq_invalid @ b |
| 1019 | .long __irq_invalid @ c |
| 1020 | .long __irq_invalid @ d |
| 1021 | .long __irq_invalid @ e |
| 1022 | .long __irq_invalid @ f |
| 1023 | |
| 1024 | /* |
| 1025 | * Data abort dispatcher |
| 1026 | * Enter in ABT mode, spsr = USR CPSR, lr = USR PC |
| 1027 | */ |
Nicolas Pitre | b7ec479 | 2005-11-06 14:42:37 +0000 | [diff] [blame] | 1028 | vector_stub dabt, ABT_MODE, 8 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1029 | |
| 1030 | .long __dabt_usr @ 0 (USR_26 / USR_32) |
| 1031 | .long __dabt_invalid @ 1 (FIQ_26 / FIQ_32) |
| 1032 | .long __dabt_invalid @ 2 (IRQ_26 / IRQ_32) |
| 1033 | .long __dabt_svc @ 3 (SVC_26 / SVC_32) |
| 1034 | .long __dabt_invalid @ 4 |
| 1035 | .long __dabt_invalid @ 5 |
| 1036 | .long __dabt_invalid @ 6 |
| 1037 | .long __dabt_invalid @ 7 |
| 1038 | .long __dabt_invalid @ 8 |
| 1039 | .long __dabt_invalid @ 9 |
| 1040 | .long __dabt_invalid @ a |
| 1041 | .long __dabt_invalid @ b |
| 1042 | .long __dabt_invalid @ c |
| 1043 | .long __dabt_invalid @ d |
| 1044 | .long __dabt_invalid @ e |
| 1045 | .long __dabt_invalid @ f |
| 1046 | |
| 1047 | /* |
| 1048 | * Prefetch abort dispatcher |
| 1049 | * Enter in ABT mode, spsr = USR CPSR, lr = USR PC |
| 1050 | */ |
Nicolas Pitre | b7ec479 | 2005-11-06 14:42:37 +0000 | [diff] [blame] | 1051 | vector_stub pabt, ABT_MODE, 4 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1052 | |
| 1053 | .long __pabt_usr @ 0 (USR_26 / USR_32) |
| 1054 | .long __pabt_invalid @ 1 (FIQ_26 / FIQ_32) |
| 1055 | .long __pabt_invalid @ 2 (IRQ_26 / IRQ_32) |
| 1056 | .long __pabt_svc @ 3 (SVC_26 / SVC_32) |
| 1057 | .long __pabt_invalid @ 4 |
| 1058 | .long __pabt_invalid @ 5 |
| 1059 | .long __pabt_invalid @ 6 |
| 1060 | .long __pabt_invalid @ 7 |
| 1061 | .long __pabt_invalid @ 8 |
| 1062 | .long __pabt_invalid @ 9 |
| 1063 | .long __pabt_invalid @ a |
| 1064 | .long __pabt_invalid @ b |
| 1065 | .long __pabt_invalid @ c |
| 1066 | .long __pabt_invalid @ d |
| 1067 | .long __pabt_invalid @ e |
| 1068 | .long __pabt_invalid @ f |
| 1069 | |
| 1070 | /* |
| 1071 | * Undef instr entry dispatcher |
| 1072 | * Enter in UND mode, spsr = SVC/USR CPSR, lr = SVC/USR PC |
| 1073 | */ |
Nicolas Pitre | b7ec479 | 2005-11-06 14:42:37 +0000 | [diff] [blame] | 1074 | vector_stub und, UND_MODE |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1075 | |
| 1076 | .long __und_usr @ 0 (USR_26 / USR_32) |
| 1077 | .long __und_invalid @ 1 (FIQ_26 / FIQ_32) |
| 1078 | .long __und_invalid @ 2 (IRQ_26 / IRQ_32) |
| 1079 | .long __und_svc @ 3 (SVC_26 / SVC_32) |
| 1080 | .long __und_invalid @ 4 |
| 1081 | .long __und_invalid @ 5 |
| 1082 | .long __und_invalid @ 6 |
| 1083 | .long __und_invalid @ 7 |
| 1084 | .long __und_invalid @ 8 |
| 1085 | .long __und_invalid @ 9 |
| 1086 | .long __und_invalid @ a |
| 1087 | .long __und_invalid @ b |
| 1088 | .long __und_invalid @ c |
| 1089 | .long __und_invalid @ d |
| 1090 | .long __und_invalid @ e |
| 1091 | .long __und_invalid @ f |
| 1092 | |
| 1093 | .align 5 |
| 1094 | |
| 1095 | /*============================================================================= |
| 1096 | * Undefined FIQs |
| 1097 | *----------------------------------------------------------------------------- |
| 1098 | * Enter in FIQ mode, spsr = ANY CPSR, lr = ANY PC |
| 1099 | * MUST PRESERVE SVC SPSR, but need to switch to SVC mode to show our msg. |
| 1100 | * Basically to switch modes, we *HAVE* to clobber one register... brain |
| 1101 | * damage alert! I don't think that we can execute any code in here in any |
| 1102 | * other mode than FIQ... Ok you can switch to another mode, but you can't |
| 1103 | * get out of that mode without clobbering one register. |
| 1104 | */ |
| 1105 | vector_fiq: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1106 | subs pc, lr, #4 |
| 1107 | |
| 1108 | /*============================================================================= |
| 1109 | * Address exception handler |
| 1110 | *----------------------------------------------------------------------------- |
| 1111 | * These aren't too critical. |
| 1112 | * (they're not supposed to happen, and won't happen in 32-bit data mode). |
| 1113 | */ |
| 1114 | |
| 1115 | vector_addrexcptn: |
| 1116 | b vector_addrexcptn |
| 1117 | |
| 1118 | /* |
| 1119 | * We group all the following data together to optimise |
| 1120 | * for CPUs with separate I & D caches. |
| 1121 | */ |
| 1122 | .align 5 |
| 1123 | |
| 1124 | .LCvswi: |
| 1125 | .word vector_swi |
| 1126 | |
Russell King | 7933523 | 2005-04-26 15:17:42 +0100 | [diff] [blame] | 1127 | .globl __stubs_end |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1128 | __stubs_end: |
| 1129 | |
Russell King | 7933523 | 2005-04-26 15:17:42 +0100 | [diff] [blame] | 1130 | .equ stubs_offset, __vectors_start + 0x200 - __stubs_start |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1131 | |
Russell King | 7933523 | 2005-04-26 15:17:42 +0100 | [diff] [blame] | 1132 | .globl __vectors_start |
| 1133 | __vectors_start: |
Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 1134 | ARM( swi SYS_ERROR0 ) |
| 1135 | THUMB( svc #0 ) |
| 1136 | THUMB( nop ) |
| 1137 | W(b) vector_und + stubs_offset |
| 1138 | W(ldr) pc, .LCvswi + stubs_offset |
| 1139 | W(b) vector_pabt + stubs_offset |
| 1140 | W(b) vector_dabt + stubs_offset |
| 1141 | W(b) vector_addrexcptn + stubs_offset |
| 1142 | W(b) vector_irq + stubs_offset |
| 1143 | W(b) vector_fiq + stubs_offset |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1144 | |
Russell King | 7933523 | 2005-04-26 15:17:42 +0100 | [diff] [blame] | 1145 | .globl __vectors_end |
| 1146 | __vectors_end: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1147 | |
| 1148 | .data |
| 1149 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1150 | .globl cr_alignment |
| 1151 | .globl cr_no_alignment |
| 1152 | cr_alignment: |
| 1153 | .space 4 |
| 1154 | cr_no_alignment: |
| 1155 | .space 4 |
eric miao | 5210864 | 2010-12-13 09:42:34 +0100 | [diff] [blame] | 1156 | |
| 1157 | #ifdef CONFIG_MULTI_IRQ_HANDLER |
| 1158 | .globl handle_arch_irq |
| 1159 | handle_arch_irq: |
| 1160 | .space 4 |
| 1161 | #endif |