blob: 22f0ed324f370b904279a349167ceba3a5ec8c5a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/kernel/entry-armv.S
3 *
4 * Copyright (C) 1996,1997,1998 Russell King.
5 * ARM700 fix by Matthew Godbolt (linux-user@willothewisp.demon.co.uk)
Hyok S. Choiafeb90c2006-01-13 21:05:25 +00006 * nommu support by Hyok S. Choi (hyok.choi@samsung.com)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * Low-level vector interface routines
13 *
Nicolas Pitre70b6f2b2007-12-04 14:33:33 +010014 * Note: there is a StrongARM bug in the STMIA rn, {regs}^ instruction
15 * that causes it to save wrong values... Be aware!
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
Nicolas Pitref09b9972005-10-29 21:44:55 +010018#include <asm/memory.h>
Russell King753790e2011-02-06 15:32:24 +000019#include <asm/glue-df.h>
20#include <asm/glue-pf.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <asm/vfpmacros.h>
Rob Herring243c8652012-02-08 18:26:34 -060022#ifndef CONFIG_MULTI_IRQ_HANDLER
Russell Kinga09e64f2008-08-05 16:14:15 +010023#include <mach/entry-macro.S>
Rob Herring243c8652012-02-08 18:26:34 -060024#endif
Russell Kingd6551e82006-06-21 13:31:52 +010025#include <asm/thread_notify.h>
Catalin Marinasc4c57162009-02-16 11:42:09 +010026#include <asm/unwind.h>
Russell Kingcc20d422009-11-09 23:53:29 +000027#include <asm/unistd.h>
Tony Lindgrenf159f4e2010-07-05 14:53:10 +010028#include <asm/tls.h>
Dave Martinef4c5362011-08-19 18:00:08 +010029#include <asm/system.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
31#include "entry-header.S"
Magnus Dammcd544ce2010-12-22 13:20:08 +010032#include <asm/entry-macro-multi.S>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033
34/*
Russell Kingd9600c92011-06-26 10:34:02 +010035 * Interrupt handling.
Russell King187a51a2005-05-21 18:14:44 +010036 */
37 .macro irq_handler
eric miao52108642010-12-13 09:42:34 +010038#ifdef CONFIG_MULTI_IRQ_HANDLER
Russell Kingd9600c92011-06-26 10:34:02 +010039 ldr r1, =handle_arch_irq
eric miao52108642010-12-13 09:42:34 +010040 mov r0, sp
eric miao52108642010-12-13 09:42:34 +010041 adr lr, BSYM(9997f)
Marc Zyngierabeb24a2011-09-06 09:23:26 +010042 ldr pc, [r1]
43#else
Magnus Dammcd544ce2010-12-22 13:20:08 +010044 arch_irq_handler_default
Marc Zyngierabeb24a2011-09-06 09:23:26 +010045#endif
Russell Kingf00ec482010-09-04 10:47:48 +0100469997:
Russell King187a51a2005-05-21 18:14:44 +010047 .endm
48
Russell Kingac8b9c12011-06-26 10:22:08 +010049 .macro pabt_helper
Russell King8dfe7ac2011-06-26 12:37:35 +010050 @ PABORT handler takes pt_regs in r2, fault address in r4 and psr in r5
Russell Kingac8b9c12011-06-26 10:22:08 +010051#ifdef MULTI_PABORT
Russell King0402bec2011-06-25 15:46:08 +010052 ldr ip, .LCprocfns
Russell Kingac8b9c12011-06-26 10:22:08 +010053 mov lr, pc
Russell King0402bec2011-06-25 15:46:08 +010054 ldr pc, [ip, #PROCESSOR_PABT_FUNC]
Russell Kingac8b9c12011-06-26 10:22:08 +010055#else
56 bl CPU_PABORT_HANDLER
57#endif
58 .endm
59
60 .macro dabt_helper
61
62 @
63 @ Call the processor-specific abort handler:
64 @
Russell Kingda740472011-06-26 16:01:26 +010065 @ r2 - pt_regs
Russell King3e287be2011-06-26 14:35:07 +010066 @ r4 - aborted context pc
67 @ r5 - aborted context psr
Russell Kingac8b9c12011-06-26 10:22:08 +010068 @
69 @ The abort handler must return the aborted address in r0, and
70 @ the fault status register in r1. r9 must be preserved.
71 @
72#ifdef MULTI_DABORT
Russell King0402bec2011-06-25 15:46:08 +010073 ldr ip, .LCprocfns
Russell Kingac8b9c12011-06-26 10:22:08 +010074 mov lr, pc
Russell King0402bec2011-06-25 15:46:08 +010075 ldr pc, [ip, #PROCESSOR_DABT_FUNC]
Russell Kingac8b9c12011-06-26 10:22:08 +010076#else
77 bl CPU_DABORT_HANDLER
78#endif
79 .endm
80
Nicolas Pitre785d3cd2007-12-03 15:27:56 -050081#ifdef CONFIG_KPROBES
82 .section .kprobes.text,"ax",%progbits
83#else
84 .text
85#endif
86
Russell King187a51a2005-05-21 18:14:44 +010087/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070088 * Invalid mode handlers
89 */
Russell Kingccea7a12005-05-31 22:22:32 +010090 .macro inv_entry, reason
91 sub sp, sp, #S_FRAME_SIZE
Catalin Marinasb86040a2009-07-24 12:32:54 +010092 ARM( stmib sp, {r1 - lr} )
93 THUMB( stmia sp, {r0 - r12} )
94 THUMB( str sp, [sp, #S_SP] )
95 THUMB( str lr, [sp, #S_LR] )
Linus Torvalds1da177e2005-04-16 15:20:36 -070096 mov r1, #\reason
97 .endm
98
99__pabt_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +0100100 inv_entry BAD_PREFETCH
101 b common_invalid
Catalin Marinas93ed3972008-08-28 11:22:32 +0100102ENDPROC(__pabt_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103
104__dabt_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +0100105 inv_entry BAD_DATA
106 b common_invalid
Catalin Marinas93ed3972008-08-28 11:22:32 +0100107ENDPROC(__dabt_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108
109__irq_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +0100110 inv_entry BAD_IRQ
111 b common_invalid
Catalin Marinas93ed3972008-08-28 11:22:32 +0100112ENDPROC(__irq_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113
114__und_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +0100115 inv_entry BAD_UNDEFINSTR
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116
Russell Kingccea7a12005-05-31 22:22:32 +0100117 @
118 @ XXX fall through to common_invalid
119 @
120
121@
122@ common_invalid - generic code for failed exception (re-entrant version of handlers)
123@
124common_invalid:
125 zero_fp
126
127 ldmia r0, {r4 - r6}
128 add r0, sp, #S_PC @ here for interlock avoidance
129 mov r7, #-1 @ "" "" "" ""
130 str r4, [sp] @ save preserved r0
131 stmia r0, {r5 - r7} @ lr_<exception>,
132 @ cpsr_<exception>, "old_r0"
133
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 mov r0, sp
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135 b bad_mode
Catalin Marinas93ed3972008-08-28 11:22:32 +0100136ENDPROC(__und_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137
138/*
139 * SVC mode handlers
140 */
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000141
142#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5)
143#define SPFIX(code...) code
144#else
145#define SPFIX(code...)
146#endif
147
Nicolas Pitred30a0c82007-12-14 15:56:01 -0500148 .macro svc_entry, stack_hole=0
Catalin Marinasc4c57162009-02-16 11:42:09 +0100149 UNWIND(.fnstart )
150 UNWIND(.save {r0 - pc} )
Catalin Marinasb86040a2009-07-24 12:32:54 +0100151 sub sp, sp, #(S_FRAME_SIZE + \stack_hole - 4)
152#ifdef CONFIG_THUMB2_KERNEL
153 SPFIX( str r0, [sp] ) @ temporarily saved
154 SPFIX( mov r0, sp )
155 SPFIX( tst r0, #4 ) @ test original stack alignment
156 SPFIX( ldr r0, [sp] ) @ restored
157#else
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000158 SPFIX( tst sp, #4 )
Catalin Marinasb86040a2009-07-24 12:32:54 +0100159#endif
160 SPFIX( subeq sp, sp, #4 )
161 stmia sp, {r1 - r12}
Russell Kingccea7a12005-05-31 22:22:32 +0100162
Russell Kingb059bdc2011-06-25 15:44:20 +0100163 ldmia r0, {r3 - r5}
164 add r7, sp, #S_SP - 4 @ here for interlock avoidance
165 mov r6, #-1 @ "" "" "" ""
166 add r2, sp, #(S_FRAME_SIZE + \stack_hole - 4)
167 SPFIX( addeq r2, r2, #4 )
168 str r3, [sp, #-4]! @ save the "real" r0 copied
Russell Kingccea7a12005-05-31 22:22:32 +0100169 @ from the exception stack
170
Russell Kingb059bdc2011-06-25 15:44:20 +0100171 mov r3, lr
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172
173 @
174 @ We are now ready to fill in the remaining blanks on the stack:
175 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100176 @ r2 - sp_svc
177 @ r3 - lr_svc
178 @ r4 - lr_<exception>, already fixed up for correct return/restart
179 @ r5 - spsr_<exception>
180 @ r6 - orig_r0 (see pt_regs definition in ptrace.h)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100182 stmia r7, {r2 - r6}
Russell Kingf2741b72011-06-25 17:35:19 +0100183
184#ifdef CONFIG_TRACE_IRQFLAGS
185 bl trace_hardirqs_off
186#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187 .endm
188
189 .align 5
190__dabt_svc:
Russell Kingccea7a12005-05-31 22:22:32 +0100191 svc_entry
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 mov r2, sp
Russell Kingda740472011-06-26 16:01:26 +0100193 dabt_helper
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194
195 @
196 @ IRQs off again before pulling preserved data off the stack
197 @
Russell Kingac788842010-07-10 10:10:18 +0100198 disable_irq_notrace
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199
Russell King02fe2842011-06-25 11:44:06 +0100200#ifdef CONFIG_TRACE_IRQFLAGS
201 tst r5, #PSR_I_BIT
202 bleq trace_hardirqs_on
203 tst r5, #PSR_I_BIT
204 blne trace_hardirqs_off
205#endif
Russell Kingb059bdc2011-06-25 15:44:20 +0100206 svc_exit r5 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100207 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100208ENDPROC(__dabt_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209
210 .align 5
211__irq_svc:
Russell Kingccea7a12005-05-31 22:22:32 +0100212 svc_entry
Russell King1613cc12011-06-25 10:57:57 +0100213 irq_handler
214
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215#ifdef CONFIG_PREEMPT
Russell King706fdd92005-05-21 18:15:45 +0100216 get_thread_info tsk
217 ldr r8, [tsk, #TI_PREEMPT] @ get preempt count
Russell King706fdd92005-05-21 18:15:45 +0100218 ldr r0, [tsk, #TI_FLAGS] @ get flags
Russell King28fab1a2008-04-13 17:47:35 +0100219 teq r8, #0 @ if preempt count != 0
220 movne r0, #0 @ force flags to 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221 tst r0, #_TIF_NEED_RESCHED
222 blne svc_preempt
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223#endif
Russell King30891c92011-06-26 12:47:08 +0100224
Russell King7ad1bcb2006-08-27 12:07:02 +0100225#ifdef CONFIG_TRACE_IRQFLAGS
Russell Kingfbab1c82011-06-25 16:57:50 +0100226 @ The parent context IRQs must have been enabled to get here in
227 @ the first place, so there's no point checking the PSR I bit.
228 bl trace_hardirqs_on
Russell King7ad1bcb2006-08-27 12:07:02 +0100229#endif
Russell Kingb059bdc2011-06-25 15:44:20 +0100230 svc_exit r5 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100231 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100232ENDPROC(__irq_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233
234 .ltorg
235
236#ifdef CONFIG_PREEMPT
237svc_preempt:
Russell King28fab1a2008-04-13 17:47:35 +0100238 mov r8, lr
Linus Torvalds1da177e2005-04-16 15:20:36 -07002391: bl preempt_schedule_irq @ irq en/disable is done inside
Russell King706fdd92005-05-21 18:15:45 +0100240 ldr r0, [tsk, #TI_FLAGS] @ get new tasks TI_FLAGS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 tst r0, #_TIF_NEED_RESCHED
Russell King28fab1a2008-04-13 17:47:35 +0100242 moveq pc, r8 @ go again
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243 b 1b
244#endif
245
246 .align 5
247__und_svc:
Nicolas Pitred30a0c82007-12-14 15:56:01 -0500248#ifdef CONFIG_KPROBES
249 @ If a kprobe is about to simulate a "stmdb sp..." instruction,
250 @ it obviously needs free stack space which then will belong to
251 @ the saved context.
252 svc_entry 64
253#else
Russell Kingccea7a12005-05-31 22:22:32 +0100254 svc_entry
Nicolas Pitred30a0c82007-12-14 15:56:01 -0500255#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256 @
257 @ call emulation code, which returns using r9 if it has emulated
258 @ the instruction, or the more conventional lr if we are to treat
259 @ this as a real undefined instruction
260 @
261 @ r0 - instruction
262 @
Catalin Marinas83e686e2009-09-18 23:27:07 +0100263#ifndef CONFIG_THUMB2_KERNEL
Russell Kingb059bdc2011-06-25 15:44:20 +0100264 ldr r0, [r4, #-4]
Catalin Marinas83e686e2009-09-18 23:27:07 +0100265#else
Russell Kingb059bdc2011-06-25 15:44:20 +0100266 ldrh r0, [r4, #-2] @ Thumb instruction at LR - 2
Dave Martin85519182011-08-19 17:59:27 +0100267 cmp r0, #0xe800 @ 32-bit instruction if xx >= 0
Russell Kingb059bdc2011-06-25 15:44:20 +0100268 ldrhhs r9, [r4] @ bottom 16 bits
Catalin Marinas83e686e2009-09-18 23:27:07 +0100269 orrhs r0, r9, r0, lsl #16
270#endif
Catalin Marinasb86040a2009-07-24 12:32:54 +0100271 adr r9, BSYM(1f)
Russell Kingb059bdc2011-06-25 15:44:20 +0100272 mov r2, r4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273 bl call_fpe
274
275 mov r0, sp @ struct pt_regs *regs
276 bl do_undefinstr
277
278 @
279 @ IRQs off again before pulling preserved data off the stack
280 @
Russell Kingac788842010-07-10 10:10:18 +01002811: disable_irq_notrace
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282
283 @
284 @ restore SPSR and restart the instruction
285 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100286 ldr r5, [sp, #S_PSR] @ Get SVC cpsr
Russell Kingdf295df2011-06-25 16:55:58 +0100287#ifdef CONFIG_TRACE_IRQFLAGS
288 tst r5, #PSR_I_BIT
289 bleq trace_hardirqs_on
290 tst r5, #PSR_I_BIT
291 blne trace_hardirqs_off
292#endif
Russell Kingb059bdc2011-06-25 15:44:20 +0100293 svc_exit r5 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100294 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100295ENDPROC(__und_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296
297 .align 5
298__pabt_svc:
Russell Kingccea7a12005-05-31 22:22:32 +0100299 svc_entry
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100300 mov r2, sp @ regs
Russell King8dfe7ac2011-06-26 12:37:35 +0100301 pabt_helper
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302
303 @
304 @ IRQs off again before pulling preserved data off the stack
305 @
Russell Kingac788842010-07-10 10:10:18 +0100306 disable_irq_notrace
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307
Russell King02fe2842011-06-25 11:44:06 +0100308#ifdef CONFIG_TRACE_IRQFLAGS
309 tst r5, #PSR_I_BIT
310 bleq trace_hardirqs_on
311 tst r5, #PSR_I_BIT
312 blne trace_hardirqs_off
313#endif
Russell Kingb059bdc2011-06-25 15:44:20 +0100314 svc_exit r5 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100315 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100316ENDPROC(__pabt_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317
318 .align 5
Russell King49f680e2005-05-31 18:02:00 +0100319.LCcralign:
320 .word cr_alignment
Paul Brook48d79272008-04-18 22:43:07 +0100321#ifdef MULTI_DABORT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322.LCprocfns:
323 .word processor
324#endif
325.LCfp:
326 .word fp_enter
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327
328/*
329 * User mode handlers
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000330 *
331 * EABI note: sp_svc is always 64-bit aligned here, so should S_FRAME_SIZE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 */
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000333
334#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) && (S_FRAME_SIZE & 7)
335#error "sizeof(struct pt_regs) must be a multiple of 8"
336#endif
337
Russell Kingccea7a12005-05-31 22:22:32 +0100338 .macro usr_entry
Catalin Marinasc4c57162009-02-16 11:42:09 +0100339 UNWIND(.fnstart )
340 UNWIND(.cantunwind ) @ don't unwind the user space
Russell Kingccea7a12005-05-31 22:22:32 +0100341 sub sp, sp, #S_FRAME_SIZE
Catalin Marinasb86040a2009-07-24 12:32:54 +0100342 ARM( stmib sp, {r1 - r12} )
343 THUMB( stmia sp, {r0 - r12} )
Russell Kingccea7a12005-05-31 22:22:32 +0100344
Russell Kingb059bdc2011-06-25 15:44:20 +0100345 ldmia r0, {r3 - r5}
Russell Kingccea7a12005-05-31 22:22:32 +0100346 add r0, sp, #S_PC @ here for interlock avoidance
Russell Kingb059bdc2011-06-25 15:44:20 +0100347 mov r6, #-1 @ "" "" "" ""
Russell Kingccea7a12005-05-31 22:22:32 +0100348
Russell Kingb059bdc2011-06-25 15:44:20 +0100349 str r3, [sp] @ save the "real" r0 copied
Russell Kingccea7a12005-05-31 22:22:32 +0100350 @ from the exception stack
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351
352 @
353 @ We are now ready to fill in the remaining blanks on the stack:
354 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100355 @ r4 - lr_<exception>, already fixed up for correct return/restart
356 @ r5 - spsr_<exception>
357 @ r6 - orig_r0 (see pt_regs definition in ptrace.h)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 @
359 @ Also, separately save sp_usr and lr_usr
360 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100361 stmia r0, {r4 - r6}
Catalin Marinasb86040a2009-07-24 12:32:54 +0100362 ARM( stmdb r0, {sp, lr}^ )
363 THUMB( store_user_sp_lr r0, r1, S_SP - S_PC )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364
365 @
366 @ Enable the alignment trap while in kernel mode
367 @
Russell King49f680e2005-05-31 18:02:00 +0100368 alignment_trap r0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369
370 @
371 @ Clear FP to mark the first stack frame
372 @
373 zero_fp
Russell Kingf2741b72011-06-25 17:35:19 +0100374
375#ifdef CONFIG_IRQSOFF_TRACER
376 bl trace_hardirqs_off
377#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378 .endm
379
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100380 .macro kuser_cmpxchg_check
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400381#if !defined(CONFIG_CPU_32v6K) && !defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100382#ifndef CONFIG_MMU
383#warning "NPTL on non MMU needs fixing"
384#else
385 @ Make sure our user space atomic helper is restarted
386 @ if it was interrupted in a critical region. Here we
387 @ perform a quick test inline since it should be false
388 @ 99.9999% of the time. The rest is done out of line.
Russell Kingb059bdc2011-06-25 15:44:20 +0100389 cmp r4, #TASK_SIZE
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400390 blhs kuser_cmpxchg64_fixup
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100391#endif
392#endif
393 .endm
394
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395 .align 5
396__dabt_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100397 usr_entry
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100398 kuser_cmpxchg_check
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399 mov r2, sp
Russell Kingda740472011-06-26 16:01:26 +0100400 dabt_helper
401 b ret_from_exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100402 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100403ENDPROC(__dabt_usr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404
405 .align 5
406__irq_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100407 usr_entry
Russell Kingbc089602011-06-25 18:28:19 +0100408 kuser_cmpxchg_check
Russell King187a51a2005-05-21 18:14:44 +0100409 irq_handler
Russell King1613cc12011-06-25 10:57:57 +0100410 get_thread_info tsk
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 mov why, #0
Ming Lei9fc25522011-06-05 02:24:58 +0100412 b ret_to_user_from_irq
Catalin Marinasc4c57162009-02-16 11:42:09 +0100413 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100414ENDPROC(__irq_usr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415
416 .ltorg
417
418 .align 5
419__und_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100420 usr_entry
Russell Kingbc089602011-06-25 18:28:19 +0100421
Russell Kingb059bdc2011-06-25 15:44:20 +0100422 mov r2, r4
423 mov r3, r5
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 @
426 @ fall through to the emulation code, which returns using r9 if
427 @ it has emulated the instruction, or the more conventional lr
428 @ if we are to treat this as a real undefined instruction
429 @
430 @ r0 - instruction
431 @
Catalin Marinasb86040a2009-07-24 12:32:54 +0100432 adr r9, BSYM(ret_from_exception)
433 adr lr, BSYM(__und_usr_unknown)
Paul Brookcb170a42008-04-18 22:43:08 +0100434 tst r3, #PSR_T_BIT @ Thumb mode?
Catalin Marinasb86040a2009-07-24 12:32:54 +0100435 itet eq @ explicit IT needed for the 1f label
Paul Brookcb170a42008-04-18 22:43:08 +0100436 subeq r4, r2, #4 @ ARM instr at LR - 4
437 subne r4, r2, #2 @ Thumb instr at LR - 2
4381: ldreqt r0, [r4]
Catalin Marinas26584852009-05-30 14:00:18 +0100439#ifdef CONFIG_CPU_ENDIAN_BE8
440 reveq r0, r0 @ little endian instruction
441#endif
Paul Brookcb170a42008-04-18 22:43:08 +0100442 beq call_fpe
443 @ Thumb instruction
Dave Martinef4c5362011-08-19 18:00:08 +0100444#if CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7
445/*
446 * Thumb-2 instruction handling. Note that because pre-v6 and >= v6 platforms
447 * can never be supported in a single kernel, this code is not applicable at
448 * all when __LINUX_ARM_ARCH__ < 6. This allows simplifying assumptions to be
449 * made about .arch directives.
450 */
451#if __LINUX_ARM_ARCH__ < 7
452/* If the target CPU may not be Thumb-2-capable, a run-time check is needed: */
453#define NEED_CPU_ARCHITECTURE
454 ldr r5, .LCcpu_architecture
455 ldr r5, [r5]
456 cmp r5, #CPU_ARCH_ARMv7
457 blo __und_usr_unknown
458/*
459 * The following code won't get run unless the running CPU really is v7, so
460 * coding round the lack of ldrht on older arches is pointless. Temporarily
461 * override the assembler target arch with the minimum required instead:
462 */
463 .arch armv6t2
464#endif
Catalin Marinasb86040a2009-07-24 12:32:54 +01004652:
466 ARM( ldrht r5, [r4], #2 )
467 THUMB( ldrht r5, [r4] )
468 THUMB( add r4, r4, #2 )
Dave Martin85519182011-08-19 17:59:27 +0100469 cmp r5, #0xe800 @ 32bit instruction if xx != 0
Paul Brookcb170a42008-04-18 22:43:08 +0100470 blo __und_usr_unknown
4713: ldrht r0, [r4]
472 add r2, r2, #2 @ r2 is PC + 2, make it PC + 4
473 orr r0, r0, r5, lsl #16
Dave Martinef4c5362011-08-19 18:00:08 +0100474
475#if __LINUX_ARM_ARCH__ < 7
476/* If the target arch was overridden, change it back: */
477#ifdef CONFIG_CPU_32v6K
478 .arch armv6k
Paul Brookcb170a42008-04-18 22:43:08 +0100479#else
Dave Martinef4c5362011-08-19 18:00:08 +0100480 .arch armv6
481#endif
482#endif /* __LINUX_ARM_ARCH__ < 7 */
483#else /* !(CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7) */
Paul Brookcb170a42008-04-18 22:43:08 +0100484 b __und_usr_unknown
485#endif
Catalin Marinasc4c57162009-02-16 11:42:09 +0100486 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100487ENDPROC(__und_usr)
Paul Brookcb170a42008-04-18 22:43:08 +0100488
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489 @
490 @ fallthrough to call_fpe
491 @
492
493/*
494 * The out of line fixup for the ldrt above.
495 */
Russell King42604152010-04-19 10:15:03 +0100496 .pushsection .fixup, "ax"
Paul Brookcb170a42008-04-18 22:43:08 +01004974: mov pc, r9
Russell King42604152010-04-19 10:15:03 +0100498 .popsection
499 .pushsection __ex_table,"a"
Paul Brookcb170a42008-04-18 22:43:08 +0100500 .long 1b, 4b
Guennadi Liakhovetskic89cefe2011-11-22 23:42:12 +0100501#if CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7
Paul Brookcb170a42008-04-18 22:43:08 +0100502 .long 2b, 4b
503 .long 3b, 4b
504#endif
Russell King42604152010-04-19 10:15:03 +0100505 .popsection
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506
507/*
508 * Check whether the instruction is a co-processor instruction.
509 * If yes, we need to call the relevant co-processor handler.
510 *
511 * Note that we don't do a full check here for the co-processor
512 * instructions; all instructions with bit 27 set are well
513 * defined. The only instructions that should fault are the
514 * co-processor instructions. However, we have to watch out
515 * for the ARM6/ARM7 SWI bug.
516 *
Catalin Marinasb5872db2008-01-10 19:16:17 +0100517 * NEON is a special case that has to be handled here. Not all
518 * NEON instructions are co-processor instructions, so we have
519 * to make a special case of checking for them. Plus, there's
520 * five groups of them, so we have a table of mask/opcode pairs
521 * to check against, and if any match then we branch off into the
522 * NEON handler code.
523 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524 * Emulators may wish to make use of the following registers:
525 * r0 = instruction opcode.
526 * r2 = PC+4
Russell Kingdb6ccbb2007-01-06 22:53:48 +0000527 * r9 = normal "successful" return address
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528 * r10 = this threads thread_info structure.
Russell Kingdb6ccbb2007-01-06 22:53:48 +0000529 * lr = unrecognised instruction return address
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530 */
Paul Brookcb170a42008-04-18 22:43:08 +0100531 @
532 @ Fall-through from Thumb-2 __und_usr
533 @
534#ifdef CONFIG_NEON
535 adr r6, .LCneon_thumb_opcodes
536 b 2f
537#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538call_fpe:
Catalin Marinasb5872db2008-01-10 19:16:17 +0100539#ifdef CONFIG_NEON
Paul Brookcb170a42008-04-18 22:43:08 +0100540 adr r6, .LCneon_arm_opcodes
Catalin Marinasb5872db2008-01-10 19:16:17 +01005412:
542 ldr r7, [r6], #4 @ mask value
543 cmp r7, #0 @ end mask?
544 beq 1f
545 and r8, r0, r7
546 ldr r7, [r6], #4 @ opcode bits matching in mask
547 cmp r8, r7 @ NEON instruction?
548 bne 2b
549 get_thread_info r10
550 mov r7, #1
551 strb r7, [r10, #TI_USED_CP + 10] @ mark CP#10 as used
552 strb r7, [r10, #TI_USED_CP + 11] @ mark CP#11 as used
553 b do_vfp @ let VFP handler handle this
5541:
555#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556 tst r0, #0x08000000 @ only CDP/CPRT/LDC/STC have bit 27
Paul Brookcb170a42008-04-18 22:43:08 +0100557 tstne r0, #0x04000000 @ bit 26 set on both ARM and Thumb-2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558#if defined(CONFIG_CPU_ARM610) || defined(CONFIG_CPU_ARM710)
559 and r8, r0, #0x0f000000 @ mask out op-code bits
560 teqne r8, #0x0f000000 @ SWI (ARM6/7 bug)?
561#endif
562 moveq pc, lr
563 get_thread_info r10 @ get current thread
564 and r8, r0, #0x00000f00 @ mask out CP number
Catalin Marinasb86040a2009-07-24 12:32:54 +0100565 THUMB( lsr r8, r8, #8 )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566 mov r7, #1
567 add r6, r10, #TI_USED_CP
Catalin Marinasb86040a2009-07-24 12:32:54 +0100568 ARM( strb r7, [r6, r8, lsr #8] ) @ set appropriate used_cp[]
569 THUMB( strb r7, [r6, r8] ) @ set appropriate used_cp[]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570#ifdef CONFIG_IWMMXT
571 @ Test if we need to give access to iWMMXt coprocessors
572 ldr r5, [r10, #TI_FLAGS]
573 rsbs r7, r8, #(1 << 8) @ CP 0 or 1 only
574 movcss r7, r5, lsr #(TIF_USING_IWMMXT + 1)
575 bcs iwmmxt_task_enable
576#endif
Catalin Marinasb86040a2009-07-24 12:32:54 +0100577 ARM( add pc, pc, r8, lsr #6 )
578 THUMB( lsl r8, r8, #2 )
579 THUMB( add pc, r8 )
580 nop
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581
Catalin Marinasa771fe62009-10-12 17:31:20 +0100582 movw_pc lr @ CP#0
Catalin Marinasb86040a2009-07-24 12:32:54 +0100583 W(b) do_fpe @ CP#1 (FPE)
584 W(b) do_fpe @ CP#2 (FPE)
Catalin Marinasa771fe62009-10-12 17:31:20 +0100585 movw_pc lr @ CP#3
Lennert Buytenhekc17fad12006-06-27 23:03:03 +0100586#ifdef CONFIG_CRUNCH
587 b crunch_task_enable @ CP#4 (MaverickCrunch)
588 b crunch_task_enable @ CP#5 (MaverickCrunch)
589 b crunch_task_enable @ CP#6 (MaverickCrunch)
590#else
Catalin Marinasa771fe62009-10-12 17:31:20 +0100591 movw_pc lr @ CP#4
592 movw_pc lr @ CP#5
593 movw_pc lr @ CP#6
Lennert Buytenhekc17fad12006-06-27 23:03:03 +0100594#endif
Catalin Marinasa771fe62009-10-12 17:31:20 +0100595 movw_pc lr @ CP#7
596 movw_pc lr @ CP#8
597 movw_pc lr @ CP#9
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598#ifdef CONFIG_VFP
Catalin Marinasb86040a2009-07-24 12:32:54 +0100599 W(b) do_vfp @ CP#10 (VFP)
600 W(b) do_vfp @ CP#11 (VFP)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601#else
Catalin Marinasa771fe62009-10-12 17:31:20 +0100602 movw_pc lr @ CP#10 (VFP)
603 movw_pc lr @ CP#11 (VFP)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700604#endif
Catalin Marinasa771fe62009-10-12 17:31:20 +0100605 movw_pc lr @ CP#12
606 movw_pc lr @ CP#13
607 movw_pc lr @ CP#14 (Debug)
608 movw_pc lr @ CP#15 (Control)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609
Dave Martinef4c5362011-08-19 18:00:08 +0100610#ifdef NEED_CPU_ARCHITECTURE
611 .align 2
612.LCcpu_architecture:
613 .word __cpu_architecture
614#endif
615
Catalin Marinasb5872db2008-01-10 19:16:17 +0100616#ifdef CONFIG_NEON
617 .align 6
618
Paul Brookcb170a42008-04-18 22:43:08 +0100619.LCneon_arm_opcodes:
Catalin Marinasb5872db2008-01-10 19:16:17 +0100620 .word 0xfe000000 @ mask
621 .word 0xf2000000 @ opcode
622
623 .word 0xff100000 @ mask
624 .word 0xf4000000 @ opcode
625
626 .word 0x00000000 @ mask
627 .word 0x00000000 @ opcode
Paul Brookcb170a42008-04-18 22:43:08 +0100628
629.LCneon_thumb_opcodes:
630 .word 0xef000000 @ mask
631 .word 0xef000000 @ opcode
632
633 .word 0xff100000 @ mask
634 .word 0xf9000000 @ opcode
635
636 .word 0x00000000 @ mask
637 .word 0x00000000 @ opcode
Catalin Marinasb5872db2008-01-10 19:16:17 +0100638#endif
639
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640do_fpe:
Russell King5d25ac02006-03-15 12:33:43 +0000641 enable_irq
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 ldr r4, .LCfp
643 add r10, r10, #TI_FPSTATE @ r10 = workspace
644 ldr pc, [r4] @ Call FP module USR entry point
645
646/*
647 * The FP module is called with these registers set:
648 * r0 = instruction
649 * r2 = PC+4
650 * r9 = normal "successful" return address
651 * r10 = FP workspace
652 * lr = unrecognised FP instruction return address
653 */
654
Santosh Shilimkar124efc22010-04-30 10:45:46 +0100655 .pushsection .data
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656ENTRY(fp_enter)
Russell Kingdb6ccbb2007-01-06 22:53:48 +0000657 .word no_fp
Santosh Shilimkar124efc22010-04-30 10:45:46 +0100658 .popsection
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659
Catalin Marinas83e686e2009-09-18 23:27:07 +0100660ENTRY(no_fp)
661 mov pc, lr
662ENDPROC(no_fp)
Russell Kingdb6ccbb2007-01-06 22:53:48 +0000663
664__und_usr_unknown:
Russell Kingecbab712009-01-27 23:20:00 +0000665 enable_irq
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666 mov r0, sp
Catalin Marinasb86040a2009-07-24 12:32:54 +0100667 adr lr, BSYM(ret_from_exception)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668 b do_undefinstr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100669ENDPROC(__und_usr_unknown)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670
671 .align 5
672__pabt_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100673 usr_entry
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100674 mov r2, sp @ regs
Russell King8dfe7ac2011-06-26 12:37:35 +0100675 pabt_helper
Catalin Marinasc4c57162009-02-16 11:42:09 +0100676 UNWIND(.fnend )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 /* fall through */
678/*
679 * This is the return code to user mode for abort handlers
680 */
681ENTRY(ret_from_exception)
Catalin Marinasc4c57162009-02-16 11:42:09 +0100682 UNWIND(.fnstart )
683 UNWIND(.cantunwind )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 get_thread_info tsk
685 mov why, #0
686 b ret_to_user
Catalin Marinasc4c57162009-02-16 11:42:09 +0100687 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100688ENDPROC(__pabt_usr)
689ENDPROC(ret_from_exception)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690
691/*
692 * Register switch for ARMv3 and ARMv4 processors
693 * r0 = previous task_struct, r1 = previous thread_info, r2 = next thread_info
694 * previous and next are guaranteed not to be the same.
695 */
696ENTRY(__switch_to)
Catalin Marinasc4c57162009-02-16 11:42:09 +0100697 UNWIND(.fnstart )
698 UNWIND(.cantunwind )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699 add ip, r1, #TI_CPU_SAVE
700 ldr r3, [r2, #TI_TP_VALUE]
Catalin Marinasb86040a2009-07-24 12:32:54 +0100701 ARM( stmia ip!, {r4 - sl, fp, sp, lr} ) @ Store most regs on stack
702 THUMB( stmia ip!, {r4 - sl, fp} ) @ Store most regs on stack
703 THUMB( str sp, [ip], #4 )
704 THUMB( str lr, [ip], #4 )
Catalin Marinas247055a2010-09-13 16:03:21 +0100705#ifdef CONFIG_CPU_USE_DOMAINS
Russell Kingd6551e82006-06-21 13:31:52 +0100706 ldr r6, [r2, #TI_CPU_DOMAIN]
Hyok S. Choiafeb90c2006-01-13 21:05:25 +0000707#endif
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100708 set_tls r3, r4, r5
Nicolas Pitredf0698b2010-06-07 21:50:33 -0400709#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
710 ldr r7, [r2, #TI_TASK]
711 ldr r8, =__stack_chk_guard
712 ldr r7, [r7, #TSK_STACK_CANARY]
713#endif
Catalin Marinas247055a2010-09-13 16:03:21 +0100714#ifdef CONFIG_CPU_USE_DOMAINS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715 mcr p15, 0, r6, c3, c0, 0 @ Set domain register
Hyok S. Choiafeb90c2006-01-13 21:05:25 +0000716#endif
Russell Kingd6551e82006-06-21 13:31:52 +0100717 mov r5, r0
718 add r4, r2, #TI_CPU_SAVE
719 ldr r0, =thread_notify_head
720 mov r1, #THREAD_NOTIFY_SWITCH
721 bl atomic_notifier_call_chain
Nicolas Pitredf0698b2010-06-07 21:50:33 -0400722#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
723 str r7, [r8]
724#endif
Catalin Marinasb86040a2009-07-24 12:32:54 +0100725 THUMB( mov ip, r4 )
Russell Kingd6551e82006-06-21 13:31:52 +0100726 mov r0, r5
Catalin Marinasb86040a2009-07-24 12:32:54 +0100727 ARM( ldmia r4, {r4 - sl, fp, sp, pc} ) @ Load all regs saved previously
728 THUMB( ldmia ip!, {r4 - sl, fp} ) @ Load all regs saved previously
729 THUMB( ldr sp, [ip], #4 )
730 THUMB( ldr pc, [ip] )
Catalin Marinasc4c57162009-02-16 11:42:09 +0100731 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100732ENDPROC(__switch_to)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733
734 __INIT
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100735
736/*
737 * User helpers.
738 *
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100739 * Each segment is 32-byte aligned and will be moved to the top of the high
740 * vector page. New segments (if ever needed) must be added in front of
741 * existing ones. This mechanism should be used only for things that are
742 * really small and justified, and not be abused freely.
743 *
Nicolas Pitre37b83042011-06-19 23:36:03 -0400744 * See Documentation/arm/kernel_user_helpers.txt for formal definitions.
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100745 */
Catalin Marinasb86040a2009-07-24 12:32:54 +0100746 THUMB( .arm )
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100747
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100748 .macro usr_ret, reg
749#ifdef CONFIG_ARM_THUMB
750 bx \reg
751#else
752 mov pc, \reg
753#endif
754 .endm
755
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100756 .align 5
757 .globl __kuser_helper_start
758__kuser_helper_start:
759
760/*
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400761 * Due to the length of some sequences, __kuser_cmpxchg64 spans 2 regular
762 * kuser "slots", therefore 0xffff0f80 is not used as a valid entry point.
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000763 */
764
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400765__kuser_cmpxchg64: @ 0xffff0f60
766
767#if defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
768
769 /*
770 * Poor you. No fast solution possible...
771 * The kernel itself must perform the operation.
772 * A special ghost syscall is used for that (see traps.c).
773 */
774 stmfd sp!, {r7, lr}
775 ldr r7, 1f @ it's 20 bits
776 swi __ARM_NR_cmpxchg64
777 ldmfd sp!, {r7, pc}
7781: .word __ARM_NR_cmpxchg64
779
780#elif defined(CONFIG_CPU_32v6K)
781
782 stmfd sp!, {r4, r5, r6, r7}
783 ldrd r4, r5, [r0] @ load old val
784 ldrd r6, r7, [r1] @ load new val
785 smp_dmb arm
7861: ldrexd r0, r1, [r2] @ load current val
787 eors r3, r0, r4 @ compare with oldval (1)
788 eoreqs r3, r1, r5 @ compare with oldval (2)
789 strexdeq r3, r6, r7, [r2] @ store newval if eq
790 teqeq r3, #1 @ success?
791 beq 1b @ if no then retry
792 smp_dmb arm
793 rsbs r0, r3, #0 @ set returned val and C flag
794 ldmfd sp!, {r4, r5, r6, r7}
Will Deacon5a97d0a2012-02-03 11:08:05 +0100795 usr_ret lr
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400796
797#elif !defined(CONFIG_SMP)
798
799#ifdef CONFIG_MMU
800
801 /*
802 * The only thing that can break atomicity in this cmpxchg64
803 * implementation is either an IRQ or a data abort exception
804 * causing another process/thread to be scheduled in the middle of
805 * the critical sequence. The same strategy as for cmpxchg is used.
806 */
807 stmfd sp!, {r4, r5, r6, lr}
808 ldmia r0, {r4, r5} @ load old val
809 ldmia r1, {r6, lr} @ load new val
8101: ldmia r2, {r0, r1} @ load current val
811 eors r3, r0, r4 @ compare with oldval (1)
812 eoreqs r3, r1, r5 @ compare with oldval (2)
8132: stmeqia r2, {r6, lr} @ store newval if eq
814 rsbs r0, r3, #0 @ set return val and C flag
815 ldmfd sp!, {r4, r5, r6, pc}
816
817 .text
818kuser_cmpxchg64_fixup:
819 @ Called from kuser_cmpxchg_fixup.
Russell King3ad55152011-07-22 23:09:07 +0100820 @ r4 = address of interrupted insn (must be preserved).
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400821 @ sp = saved regs. r7 and r8 are clobbered.
822 @ 1b = first critical insn, 2b = last critical insn.
Russell King3ad55152011-07-22 23:09:07 +0100823 @ If r4 >= 1b and r4 <= 2b then saved pc_usr is set to 1b.
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400824 mov r7, #0xffff0fff
825 sub r7, r7, #(0xffff0fff - (0xffff0f60 + (1b - __kuser_cmpxchg64)))
Russell King3ad55152011-07-22 23:09:07 +0100826 subs r8, r4, r7
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400827 rsbcss r8, r8, #(2b - 1b)
828 strcs r7, [sp, #S_PC]
829#if __LINUX_ARM_ARCH__ < 6
830 bcc kuser_cmpxchg32_fixup
831#endif
832 mov pc, lr
833 .previous
834
835#else
836#warning "NPTL on non MMU needs fixing"
837 mov r0, #-1
838 adds r0, r0, #0
839 usr_ret lr
840#endif
841
842#else
843#error "incoherent kernel configuration"
844#endif
845
846 /* pad to next slot */
847 .rept (16 - (. - __kuser_cmpxchg64)/4)
848 .word 0
849 .endr
850
851 .align 5
852
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000853__kuser_memory_barrier: @ 0xffff0fa0
Dave Martined3768a2010-12-01 15:39:23 +0100854 smp_dmb arm
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100855 usr_ret lr
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000856
857 .align 5
858
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100859__kuser_cmpxchg: @ 0xffff0fc0
860
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100861#if defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100862
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100863 /*
864 * Poor you. No fast solution possible...
865 * The kernel itself must perform the operation.
866 * A special ghost syscall is used for that (see traps.c).
867 */
Nicolas Pitre5e097442006-01-18 22:38:49 +0000868 stmfd sp!, {r7, lr}
Dave Martin55afd262010-12-01 18:12:43 +0100869 ldr r7, 1f @ it's 20 bits
Russell Kingcc20d422009-11-09 23:53:29 +0000870 swi __ARM_NR_cmpxchg
Nicolas Pitre5e097442006-01-18 22:38:49 +0000871 ldmfd sp!, {r7, pc}
Russell Kingcc20d422009-11-09 23:53:29 +00008721: .word __ARM_NR_cmpxchg
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100873
874#elif __LINUX_ARM_ARCH__ < 6
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100875
Nicolas Pitre49bca4c2006-02-08 21:19:37 +0000876#ifdef CONFIG_MMU
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100877
878 /*
879 * The only thing that can break atomicity in this cmpxchg
880 * implementation is either an IRQ or a data abort exception
881 * causing another process/thread to be scheduled in the middle
882 * of the critical sequence. To prevent this, code is added to
883 * the IRQ and data abort exception handlers to set the pc back
884 * to the beginning of the critical section if it is found to be
885 * within that critical section (see kuser_cmpxchg_fixup).
886 */
8871: ldr r3, [r2] @ load current val
888 subs r3, r3, r0 @ compare with oldval
8892: streq r1, [r2] @ store newval if eq
890 rsbs r0, r3, #0 @ set return val and C flag
891 usr_ret lr
892
893 .text
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400894kuser_cmpxchg32_fixup:
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100895 @ Called from kuser_cmpxchg_check macro.
Russell Kingb059bdc2011-06-25 15:44:20 +0100896 @ r4 = address of interrupted insn (must be preserved).
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100897 @ sp = saved regs. r7 and r8 are clobbered.
898 @ 1b = first critical insn, 2b = last critical insn.
Russell Kingb059bdc2011-06-25 15:44:20 +0100899 @ If r4 >= 1b and r4 <= 2b then saved pc_usr is set to 1b.
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100900 mov r7, #0xffff0fff
901 sub r7, r7, #(0xffff0fff - (0xffff0fc0 + (1b - __kuser_cmpxchg)))
Russell Kingb059bdc2011-06-25 15:44:20 +0100902 subs r8, r4, r7
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100903 rsbcss r8, r8, #(2b - 1b)
904 strcs r7, [sp, #S_PC]
905 mov pc, lr
906 .previous
907
Nicolas Pitre49bca4c2006-02-08 21:19:37 +0000908#else
909#warning "NPTL on non MMU needs fixing"
910 mov r0, #-1
911 adds r0, r0, #0
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100912 usr_ret lr
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100913#endif
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100914
915#else
916
Dave Martined3768a2010-12-01 15:39:23 +0100917 smp_dmb arm
Nicolas Pitreb49c0f22007-11-20 17:20:29 +01009181: ldrex r3, [r2]
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100919 subs r3, r3, r0
920 strexeq r3, r1, [r2]
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100921 teqeq r3, #1
922 beq 1b
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100923 rsbs r0, r3, #0
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100924 /* beware -- each __kuser slot must be 8 instructions max */
Russell Kingf00ec482010-09-04 10:47:48 +0100925 ALT_SMP(b __kuser_memory_barrier)
926 ALT_UP(usr_ret lr)
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100927
928#endif
929
930 .align 5
931
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100932__kuser_get_tls: @ 0xffff0fe0
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100933 ldr r0, [pc, #(16 - 8)] @ read TLS, set in kuser_get_tls_init
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100934 usr_ret lr
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100935 mrc p15, 0, r0, c13, c0, 3 @ 0xffff0fe8 hardware TLS code
936 .rep 4
937 .word 0 @ 0xffff0ff0 software TLS value, then
938 .endr @ pad up to __kuser_helper_version
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100939
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100940__kuser_helper_version: @ 0xffff0ffc
941 .word ((__kuser_helper_end - __kuser_helper_start) >> 5)
942
943 .globl __kuser_helper_end
944__kuser_helper_end:
945
Catalin Marinasb86040a2009-07-24 12:32:54 +0100946 THUMB( .thumb )
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100947
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948/*
949 * Vector stubs.
950 *
Russell King79335232005-04-26 15:17:42 +0100951 * This code is copied to 0xffff0200 so we can use branches in the
952 * vectors, rather than ldr's. Note that this code must not
953 * exceed 0x300 bytes.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954 *
955 * Common stub entry macro:
956 * Enter in IRQ mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
Russell Kingccea7a12005-05-31 22:22:32 +0100957 *
958 * SP points to a minimal amount of processor-private memory, the address
959 * of which is copied into r0 for the mode specific abort handler.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +0000961 .macro vector_stub, name, mode, correction=0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962 .align 5
963
964vector_\name:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965 .if \correction
966 sub lr, lr, #\correction
967 .endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968
Russell Kingccea7a12005-05-31 22:22:32 +0100969 @
970 @ Save r0, lr_<exception> (parent PC) and spsr_<exception>
971 @ (parent CPSR)
972 @
973 stmia sp, {r0, lr} @ save r0, lr
974 mrs lr, spsr
975 str lr, [sp, #8] @ save spsr
976
977 @
978 @ Prepare for SVC32 mode. IRQs remain disabled.
979 @
980 mrs r0, cpsr
Catalin Marinasb86040a2009-07-24 12:32:54 +0100981 eor r0, r0, #(\mode ^ SVC_MODE | PSR_ISETSTATE)
Russell Kingccea7a12005-05-31 22:22:32 +0100982 msr spsr_cxsf, r0
983
984 @
985 @ the branch table must immediately follow this code
986 @
Russell Kingccea7a12005-05-31 22:22:32 +0100987 and lr, lr, #0x0f
Catalin Marinasb86040a2009-07-24 12:32:54 +0100988 THUMB( adr r0, 1f )
989 THUMB( ldr lr, [r0, lr, lsl #2] )
Nicolas Pitreb7ec4792005-11-06 14:42:37 +0000990 mov r0, sp
Catalin Marinasb86040a2009-07-24 12:32:54 +0100991 ARM( ldr lr, [pc, lr, lsl #2] )
Russell Kingccea7a12005-05-31 22:22:32 +0100992 movs pc, lr @ branch to handler in SVC mode
Catalin Marinas93ed3972008-08-28 11:22:32 +0100993ENDPROC(vector_\name)
Catalin Marinas88987ef2009-07-24 12:32:52 +0100994
995 .align 2
996 @ handler addresses follow this label
9971:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998 .endm
999
Russell King79335232005-04-26 15:17:42 +01001000 .globl __stubs_start
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001__stubs_start:
1002/*
1003 * Interrupt dispatcher
1004 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001005 vector_stub irq, IRQ_MODE, 4
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006
1007 .long __irq_usr @ 0 (USR_26 / USR_32)
1008 .long __irq_invalid @ 1 (FIQ_26 / FIQ_32)
1009 .long __irq_invalid @ 2 (IRQ_26 / IRQ_32)
1010 .long __irq_svc @ 3 (SVC_26 / SVC_32)
1011 .long __irq_invalid @ 4
1012 .long __irq_invalid @ 5
1013 .long __irq_invalid @ 6
1014 .long __irq_invalid @ 7
1015 .long __irq_invalid @ 8
1016 .long __irq_invalid @ 9
1017 .long __irq_invalid @ a
1018 .long __irq_invalid @ b
1019 .long __irq_invalid @ c
1020 .long __irq_invalid @ d
1021 .long __irq_invalid @ e
1022 .long __irq_invalid @ f
1023
1024/*
1025 * Data abort dispatcher
1026 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
1027 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001028 vector_stub dabt, ABT_MODE, 8
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029
1030 .long __dabt_usr @ 0 (USR_26 / USR_32)
1031 .long __dabt_invalid @ 1 (FIQ_26 / FIQ_32)
1032 .long __dabt_invalid @ 2 (IRQ_26 / IRQ_32)
1033 .long __dabt_svc @ 3 (SVC_26 / SVC_32)
1034 .long __dabt_invalid @ 4
1035 .long __dabt_invalid @ 5
1036 .long __dabt_invalid @ 6
1037 .long __dabt_invalid @ 7
1038 .long __dabt_invalid @ 8
1039 .long __dabt_invalid @ 9
1040 .long __dabt_invalid @ a
1041 .long __dabt_invalid @ b
1042 .long __dabt_invalid @ c
1043 .long __dabt_invalid @ d
1044 .long __dabt_invalid @ e
1045 .long __dabt_invalid @ f
1046
1047/*
1048 * Prefetch abort dispatcher
1049 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
1050 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001051 vector_stub pabt, ABT_MODE, 4
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052
1053 .long __pabt_usr @ 0 (USR_26 / USR_32)
1054 .long __pabt_invalid @ 1 (FIQ_26 / FIQ_32)
1055 .long __pabt_invalid @ 2 (IRQ_26 / IRQ_32)
1056 .long __pabt_svc @ 3 (SVC_26 / SVC_32)
1057 .long __pabt_invalid @ 4
1058 .long __pabt_invalid @ 5
1059 .long __pabt_invalid @ 6
1060 .long __pabt_invalid @ 7
1061 .long __pabt_invalid @ 8
1062 .long __pabt_invalid @ 9
1063 .long __pabt_invalid @ a
1064 .long __pabt_invalid @ b
1065 .long __pabt_invalid @ c
1066 .long __pabt_invalid @ d
1067 .long __pabt_invalid @ e
1068 .long __pabt_invalid @ f
1069
1070/*
1071 * Undef instr entry dispatcher
1072 * Enter in UND mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
1073 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001074 vector_stub und, UND_MODE
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075
1076 .long __und_usr @ 0 (USR_26 / USR_32)
1077 .long __und_invalid @ 1 (FIQ_26 / FIQ_32)
1078 .long __und_invalid @ 2 (IRQ_26 / IRQ_32)
1079 .long __und_svc @ 3 (SVC_26 / SVC_32)
1080 .long __und_invalid @ 4
1081 .long __und_invalid @ 5
1082 .long __und_invalid @ 6
1083 .long __und_invalid @ 7
1084 .long __und_invalid @ 8
1085 .long __und_invalid @ 9
1086 .long __und_invalid @ a
1087 .long __und_invalid @ b
1088 .long __und_invalid @ c
1089 .long __und_invalid @ d
1090 .long __und_invalid @ e
1091 .long __und_invalid @ f
1092
1093 .align 5
1094
1095/*=============================================================================
1096 * Undefined FIQs
1097 *-----------------------------------------------------------------------------
1098 * Enter in FIQ mode, spsr = ANY CPSR, lr = ANY PC
1099 * MUST PRESERVE SVC SPSR, but need to switch to SVC mode to show our msg.
1100 * Basically to switch modes, we *HAVE* to clobber one register... brain
1101 * damage alert! I don't think that we can execute any code in here in any
1102 * other mode than FIQ... Ok you can switch to another mode, but you can't
1103 * get out of that mode without clobbering one register.
1104 */
1105vector_fiq:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001106 subs pc, lr, #4
1107
1108/*=============================================================================
1109 * Address exception handler
1110 *-----------------------------------------------------------------------------
1111 * These aren't too critical.
1112 * (they're not supposed to happen, and won't happen in 32-bit data mode).
1113 */
1114
1115vector_addrexcptn:
1116 b vector_addrexcptn
1117
1118/*
1119 * We group all the following data together to optimise
1120 * for CPUs with separate I & D caches.
1121 */
1122 .align 5
1123
1124.LCvswi:
1125 .word vector_swi
1126
Russell King79335232005-04-26 15:17:42 +01001127 .globl __stubs_end
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128__stubs_end:
1129
Russell King79335232005-04-26 15:17:42 +01001130 .equ stubs_offset, __vectors_start + 0x200 - __stubs_start
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131
Russell King79335232005-04-26 15:17:42 +01001132 .globl __vectors_start
1133__vectors_start:
Catalin Marinasb86040a2009-07-24 12:32:54 +01001134 ARM( swi SYS_ERROR0 )
1135 THUMB( svc #0 )
1136 THUMB( nop )
1137 W(b) vector_und + stubs_offset
1138 W(ldr) pc, .LCvswi + stubs_offset
1139 W(b) vector_pabt + stubs_offset
1140 W(b) vector_dabt + stubs_offset
1141 W(b) vector_addrexcptn + stubs_offset
1142 W(b) vector_irq + stubs_offset
1143 W(b) vector_fiq + stubs_offset
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144
Russell King79335232005-04-26 15:17:42 +01001145 .globl __vectors_end
1146__vectors_end:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001147
1148 .data
1149
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150 .globl cr_alignment
1151 .globl cr_no_alignment
1152cr_alignment:
1153 .space 4
1154cr_no_alignment:
1155 .space 4
eric miao52108642010-12-13 09:42:34 +01001156
1157#ifdef CONFIG_MULTI_IRQ_HANDLER
1158 .globl handle_arch_irq
1159handle_arch_irq:
1160 .space 4
1161#endif