Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 1 | /* |
| 2 | * linux/arch/arm/mach-omap1/clock.c |
| 3 | * |
Paul Walmsley | 51c1954 | 2010-02-22 22:09:26 -0700 | [diff] [blame] | 4 | * Copyright (C) 2004 - 2005, 2009-2010 Nokia Corporation |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 5 | * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com> |
| 6 | * |
| 7 | * Modified to use omap shared clock framework by |
| 8 | * Tony Lindgren <tony@atomide.com> |
| 9 | * |
| 10 | * This program is free software; you can redistribute it and/or modify |
| 11 | * it under the terms of the GNU General Public License version 2 as |
| 12 | * published by the Free Software Foundation. |
| 13 | */ |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 14 | #include <linux/kernel.h> |
| 15 | #include <linux/list.h> |
| 16 | #include <linux/errno.h> |
| 17 | #include <linux/err.h> |
Russell King | f8ce254 | 2006-01-07 16:15:52 +0000 | [diff] [blame] | 18 | #include <linux/clk.h> |
Russell King | fced80c | 2008-09-06 12:10:45 +0100 | [diff] [blame] | 19 | #include <linux/io.h> |
Jean-Christop PLAGNIOL-VILLARD | 6d803ba | 2010-11-17 10:04:33 +0100 | [diff] [blame] | 20 | #include <linux/clkdev.h> |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 21 | |
Tony Lindgren | 90afd5c | 2006-09-25 13:27:20 +0300 | [diff] [blame] | 22 | #include <asm/mach-types.h> |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 23 | |
Tony Lindgren | ce491cf | 2009-10-20 09:40:47 -0700 | [diff] [blame] | 24 | #include <plat/cpu.h> |
| 25 | #include <plat/usb.h> |
| 26 | #include <plat/clock.h> |
| 27 | #include <plat/sram.h> |
Paul Walmsley | 5265050 | 2009-12-08 16:29:38 -0700 | [diff] [blame] | 28 | #include <plat/clkdev_omap.h> |
Russell King | 548d849 | 2008-11-04 14:02:46 +0000 | [diff] [blame] | 29 | |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 30 | #include "clock.h" |
Paul Walmsley | 5265050 | 2009-12-08 16:29:38 -0700 | [diff] [blame] | 31 | #include "opp.h" |
| 32 | |
| 33 | __u32 arm_idlect1_mask; |
| 34 | struct clk *api_ck_p, *ck_dpll1_p, *ck_ref_p; |
| 35 | |
Paul Walmsley | fb2fc92 | 2010-07-26 16:34:28 -0600 | [diff] [blame] | 36 | /* |
Paul Walmsley | 5265050 | 2009-12-08 16:29:38 -0700 | [diff] [blame] | 37 | * Omap1 specific clock functions |
Paul Walmsley | fb2fc92 | 2010-07-26 16:34:28 -0600 | [diff] [blame] | 38 | */ |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 39 | |
Paul Walmsley | 5265050 | 2009-12-08 16:29:38 -0700 | [diff] [blame] | 40 | unsigned long omap1_uart_recalc(struct clk *clk) |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 41 | { |
Tony Lindgren | fed415e | 2009-01-28 12:18:48 -0700 | [diff] [blame] | 42 | unsigned int val = __raw_readl(clk->enable_reg); |
Russell King | 8b9dbc1 | 2009-02-12 10:12:59 +0000 | [diff] [blame] | 43 | return val & clk->enable_bit ? 48000000 : 12000000; |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 44 | } |
| 45 | |
Paul Walmsley | 5265050 | 2009-12-08 16:29:38 -0700 | [diff] [blame] | 46 | unsigned long omap1_sossi_recalc(struct clk *clk) |
Imre Deak | df2c2e7 | 2007-03-05 17:22:58 +0200 | [diff] [blame] | 47 | { |
| 48 | u32 div = omap_readl(MOD_CONF_CTRL_1); |
| 49 | |
| 50 | div = (div >> 17) & 0x7; |
| 51 | div++; |
Russell King | 8b9dbc1 | 2009-02-12 10:12:59 +0000 | [diff] [blame] | 52 | |
| 53 | return clk->parent->rate / div; |
Imre Deak | df2c2e7 | 2007-03-05 17:22:58 +0200 | [diff] [blame] | 54 | } |
| 55 | |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 56 | static void omap1_clk_allow_idle(struct clk *clk) |
| 57 | { |
| 58 | struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk; |
| 59 | |
| 60 | if (!(clk->flags & CLOCK_IDLE_CONTROL)) |
| 61 | return; |
| 62 | |
| 63 | if (iclk->no_idle_count > 0 && !(--iclk->no_idle_count)) |
| 64 | arm_idlect1_mask |= 1 << iclk->idlect_shift; |
| 65 | } |
| 66 | |
| 67 | static void omap1_clk_deny_idle(struct clk *clk) |
| 68 | { |
| 69 | struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk; |
| 70 | |
| 71 | if (!(clk->flags & CLOCK_IDLE_CONTROL)) |
| 72 | return; |
| 73 | |
| 74 | if (iclk->no_idle_count++ == 0) |
| 75 | arm_idlect1_mask &= ~(1 << iclk->idlect_shift); |
| 76 | } |
| 77 | |
| 78 | static __u16 verify_ckctl_value(__u16 newval) |
| 79 | { |
| 80 | /* This function checks for following limitations set |
| 81 | * by the hardware (all conditions must be true): |
| 82 | * DSPMMU_CK == DSP_CK or DSPMMU_CK == DSP_CK/2 |
| 83 | * ARM_CK >= TC_CK |
| 84 | * DSP_CK >= TC_CK |
| 85 | * DSPMMU_CK >= TC_CK |
| 86 | * |
| 87 | * In addition following rules are enforced: |
| 88 | * LCD_CK <= TC_CK |
| 89 | * ARMPER_CK <= TC_CK |
| 90 | * |
| 91 | * However, maximum frequencies are not checked for! |
| 92 | */ |
| 93 | __u8 per_exp; |
| 94 | __u8 lcd_exp; |
| 95 | __u8 arm_exp; |
| 96 | __u8 dsp_exp; |
| 97 | __u8 tc_exp; |
| 98 | __u8 dspmmu_exp; |
| 99 | |
| 100 | per_exp = (newval >> CKCTL_PERDIV_OFFSET) & 3; |
| 101 | lcd_exp = (newval >> CKCTL_LCDDIV_OFFSET) & 3; |
| 102 | arm_exp = (newval >> CKCTL_ARMDIV_OFFSET) & 3; |
| 103 | dsp_exp = (newval >> CKCTL_DSPDIV_OFFSET) & 3; |
| 104 | tc_exp = (newval >> CKCTL_TCDIV_OFFSET) & 3; |
| 105 | dspmmu_exp = (newval >> CKCTL_DSPMMUDIV_OFFSET) & 3; |
| 106 | |
| 107 | if (dspmmu_exp < dsp_exp) |
| 108 | dspmmu_exp = dsp_exp; |
| 109 | if (dspmmu_exp > dsp_exp+1) |
| 110 | dspmmu_exp = dsp_exp+1; |
| 111 | if (tc_exp < arm_exp) |
| 112 | tc_exp = arm_exp; |
| 113 | if (tc_exp < dspmmu_exp) |
| 114 | tc_exp = dspmmu_exp; |
| 115 | if (tc_exp > lcd_exp) |
| 116 | lcd_exp = tc_exp; |
| 117 | if (tc_exp > per_exp) |
| 118 | per_exp = tc_exp; |
| 119 | |
| 120 | newval &= 0xf000; |
| 121 | newval |= per_exp << CKCTL_PERDIV_OFFSET; |
| 122 | newval |= lcd_exp << CKCTL_LCDDIV_OFFSET; |
| 123 | newval |= arm_exp << CKCTL_ARMDIV_OFFSET; |
| 124 | newval |= dsp_exp << CKCTL_DSPDIV_OFFSET; |
| 125 | newval |= tc_exp << CKCTL_TCDIV_OFFSET; |
| 126 | newval |= dspmmu_exp << CKCTL_DSPMMUDIV_OFFSET; |
| 127 | |
| 128 | return newval; |
| 129 | } |
| 130 | |
| 131 | static int calc_dsor_exp(struct clk *clk, unsigned long rate) |
| 132 | { |
| 133 | /* Note: If target frequency is too low, this function will return 4, |
| 134 | * which is invalid value. Caller must check for this value and act |
| 135 | * accordingly. |
| 136 | * |
| 137 | * Note: This function does not check for following limitations set |
| 138 | * by the hardware (all conditions must be true): |
| 139 | * DSPMMU_CK == DSP_CK or DSPMMU_CK == DSP_CK/2 |
| 140 | * ARM_CK >= TC_CK |
| 141 | * DSP_CK >= TC_CK |
| 142 | * DSPMMU_CK >= TC_CK |
| 143 | */ |
| 144 | unsigned long realrate; |
| 145 | struct clk * parent; |
| 146 | unsigned dsor_exp; |
| 147 | |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 148 | parent = clk->parent; |
Russell King | c0fc18c5 | 2008-09-05 15:10:27 +0100 | [diff] [blame] | 149 | if (unlikely(parent == NULL)) |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 150 | return -EIO; |
| 151 | |
| 152 | realrate = parent->rate; |
| 153 | for (dsor_exp=0; dsor_exp<4; dsor_exp++) { |
| 154 | if (realrate <= rate) |
| 155 | break; |
| 156 | |
| 157 | realrate /= 2; |
| 158 | } |
| 159 | |
| 160 | return dsor_exp; |
| 161 | } |
| 162 | |
Paul Walmsley | 5265050 | 2009-12-08 16:29:38 -0700 | [diff] [blame] | 163 | unsigned long omap1_ckctl_recalc(struct clk *clk) |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 164 | { |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 165 | /* Calculate divisor encoded as 2-bit exponent */ |
Russell King | 8b9dbc1 | 2009-02-12 10:12:59 +0000 | [diff] [blame] | 166 | int dsor = 1 << (3 & (omap_readw(ARM_CKCTL) >> clk->rate_offset)); |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 167 | |
Russell King | 8b9dbc1 | 2009-02-12 10:12:59 +0000 | [diff] [blame] | 168 | return clk->parent->rate / dsor; |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 169 | } |
| 170 | |
Paul Walmsley | 5265050 | 2009-12-08 16:29:38 -0700 | [diff] [blame] | 171 | unsigned long omap1_ckctl_recalc_dsp_domain(struct clk *clk) |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 172 | { |
| 173 | int dsor; |
| 174 | |
| 175 | /* Calculate divisor encoded as 2-bit exponent |
| 176 | * |
| 177 | * The clock control bits are in DSP domain, |
| 178 | * so api_ck is needed for access. |
| 179 | * Note that DSP_CKCTL virt addr = phys addr, so |
| 180 | * we must use __raw_readw() instead of omap_readw(). |
| 181 | */ |
Paul Walmsley | 5265050 | 2009-12-08 16:29:38 -0700 | [diff] [blame] | 182 | omap1_clk_enable(api_ck_p); |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 183 | dsor = 1 << (3 & (__raw_readw(DSP_CKCTL) >> clk->rate_offset)); |
Paul Walmsley | 5265050 | 2009-12-08 16:29:38 -0700 | [diff] [blame] | 184 | omap1_clk_disable(api_ck_p); |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 185 | |
Russell King | 8b9dbc1 | 2009-02-12 10:12:59 +0000 | [diff] [blame] | 186 | return clk->parent->rate / dsor; |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 187 | } |
| 188 | |
| 189 | /* MPU virtual clock functions */ |
Paul Walmsley | 5265050 | 2009-12-08 16:29:38 -0700 | [diff] [blame] | 190 | int omap1_select_table_rate(struct clk *clk, unsigned long rate) |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 191 | { |
| 192 | /* Find the highest supported frequency <= rate and switch to it */ |
| 193 | struct mpu_rate * ptr; |
Paul Walmsley | 5265050 | 2009-12-08 16:29:38 -0700 | [diff] [blame] | 194 | unsigned long dpll1_rate, ref_rate; |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 195 | |
Paul Walmsley | af022fa | 2010-01-19 17:30:55 -0700 | [diff] [blame] | 196 | dpll1_rate = ck_dpll1_p->rate; |
| 197 | ref_rate = ck_ref_p->rate; |
Paul Walmsley | 5265050 | 2009-12-08 16:29:38 -0700 | [diff] [blame] | 198 | |
| 199 | for (ptr = omap1_rate_table; ptr->rate; ptr++) { |
Janusz Krzysztofik | 24ce270 | 2011-12-08 18:01:41 -0800 | [diff] [blame^] | 200 | if (!(ptr->flags & cpu_mask)) |
| 201 | continue; |
| 202 | |
Paul Walmsley | 5265050 | 2009-12-08 16:29:38 -0700 | [diff] [blame] | 203 | if (ptr->xtal != ref_rate) |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 204 | continue; |
| 205 | |
| 206 | /* DPLL1 cannot be reprogrammed without risking system crash */ |
Paul Walmsley | 5265050 | 2009-12-08 16:29:38 -0700 | [diff] [blame] | 207 | if (likely(dpll1_rate != 0) && ptr->pll_rate != dpll1_rate) |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 208 | continue; |
| 209 | |
| 210 | /* Can check only after xtal frequency check */ |
| 211 | if (ptr->rate <= rate) |
| 212 | break; |
| 213 | } |
| 214 | |
| 215 | if (!ptr->rate) |
| 216 | return -EINVAL; |
| 217 | |
| 218 | /* |
| 219 | * In most cases we should not need to reprogram DPLL. |
| 220 | * Reprogramming the DPLL is tricky, it must be done from SRAM. |
Brian Swetland | 495f71d | 2006-06-26 16:16:03 -0700 | [diff] [blame] | 221 | * (on 730, bit 13 must always be 1) |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 222 | */ |
Alistair Buxton | 39a8b08 | 2009-09-22 06:47:14 +0100 | [diff] [blame] | 223 | if (cpu_is_omap7xx()) |
Brian Swetland | 495f71d | 2006-06-26 16:16:03 -0700 | [diff] [blame] | 224 | omap_sram_reprogram_clock(ptr->dpllctl_val, ptr->ckctl_val | 0x2000); |
| 225 | else |
| 226 | omap_sram_reprogram_clock(ptr->dpllctl_val, ptr->ckctl_val); |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 227 | |
Paul Walmsley | 5265050 | 2009-12-08 16:29:38 -0700 | [diff] [blame] | 228 | /* XXX Do we need to recalculate the tree below DPLL1 at this point? */ |
| 229 | ck_dpll1_p->rate = ptr->pll_rate; |
| 230 | |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 231 | return 0; |
| 232 | } |
| 233 | |
Paul Walmsley | 5265050 | 2009-12-08 16:29:38 -0700 | [diff] [blame] | 234 | int omap1_clk_set_rate_dsp_domain(struct clk *clk, unsigned long rate) |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 235 | { |
Russell King | d5e6072 | 2009-02-08 16:07:46 +0000 | [diff] [blame] | 236 | int dsor_exp; |
| 237 | u16 regval; |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 238 | |
Russell King | d5e6072 | 2009-02-08 16:07:46 +0000 | [diff] [blame] | 239 | dsor_exp = calc_dsor_exp(clk, rate); |
| 240 | if (dsor_exp > 3) |
| 241 | dsor_exp = -EINVAL; |
| 242 | if (dsor_exp < 0) |
| 243 | return dsor_exp; |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 244 | |
Russell King | d5e6072 | 2009-02-08 16:07:46 +0000 | [diff] [blame] | 245 | regval = __raw_readw(DSP_CKCTL); |
| 246 | regval &= ~(3 << clk->rate_offset); |
| 247 | regval |= dsor_exp << clk->rate_offset; |
| 248 | __raw_writew(regval, DSP_CKCTL); |
| 249 | clk->rate = clk->parent->rate / (1 << dsor_exp); |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 250 | |
Russell King | d5e6072 | 2009-02-08 16:07:46 +0000 | [diff] [blame] | 251 | return 0; |
| 252 | } |
| 253 | |
Paul Walmsley | 5265050 | 2009-12-08 16:29:38 -0700 | [diff] [blame] | 254 | long omap1_clk_round_rate_ckctl_arm(struct clk *clk, unsigned long rate) |
Russell King | d5e6072 | 2009-02-08 16:07:46 +0000 | [diff] [blame] | 255 | { |
| 256 | int dsor_exp = calc_dsor_exp(clk, rate); |
| 257 | if (dsor_exp < 0) |
| 258 | return dsor_exp; |
| 259 | if (dsor_exp > 3) |
| 260 | dsor_exp = 3; |
| 261 | return clk->parent->rate / (1 << dsor_exp); |
| 262 | } |
| 263 | |
Paul Walmsley | 5265050 | 2009-12-08 16:29:38 -0700 | [diff] [blame] | 264 | int omap1_clk_set_rate_ckctl_arm(struct clk *clk, unsigned long rate) |
Russell King | d5e6072 | 2009-02-08 16:07:46 +0000 | [diff] [blame] | 265 | { |
| 266 | int dsor_exp; |
| 267 | u16 regval; |
| 268 | |
| 269 | dsor_exp = calc_dsor_exp(clk, rate); |
| 270 | if (dsor_exp > 3) |
| 271 | dsor_exp = -EINVAL; |
| 272 | if (dsor_exp < 0) |
| 273 | return dsor_exp; |
| 274 | |
| 275 | regval = omap_readw(ARM_CKCTL); |
| 276 | regval &= ~(3 << clk->rate_offset); |
| 277 | regval |= dsor_exp << clk->rate_offset; |
| 278 | regval = verify_ckctl_value(regval); |
| 279 | omap_writew(regval, ARM_CKCTL); |
| 280 | clk->rate = clk->parent->rate / (1 << dsor_exp); |
| 281 | return 0; |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 282 | } |
| 283 | |
Paul Walmsley | 5265050 | 2009-12-08 16:29:38 -0700 | [diff] [blame] | 284 | long omap1_round_to_table_rate(struct clk *clk, unsigned long rate) |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 285 | { |
| 286 | /* Find the highest supported frequency <= rate */ |
| 287 | struct mpu_rate * ptr; |
Paul Walmsley | 5265050 | 2009-12-08 16:29:38 -0700 | [diff] [blame] | 288 | long highest_rate; |
| 289 | unsigned long ref_rate; |
| 290 | |
Paul Walmsley | af022fa | 2010-01-19 17:30:55 -0700 | [diff] [blame] | 291 | ref_rate = ck_ref_p->rate; |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 292 | |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 293 | highest_rate = -EINVAL; |
| 294 | |
Paul Walmsley | 5265050 | 2009-12-08 16:29:38 -0700 | [diff] [blame] | 295 | for (ptr = omap1_rate_table; ptr->rate; ptr++) { |
Janusz Krzysztofik | 24ce270 | 2011-12-08 18:01:41 -0800 | [diff] [blame^] | 296 | if (!(ptr->flags & cpu_mask)) |
| 297 | continue; |
| 298 | |
Paul Walmsley | 5265050 | 2009-12-08 16:29:38 -0700 | [diff] [blame] | 299 | if (ptr->xtal != ref_rate) |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 300 | continue; |
| 301 | |
| 302 | highest_rate = ptr->rate; |
| 303 | |
| 304 | /* Can check only after xtal frequency check */ |
| 305 | if (ptr->rate <= rate) |
| 306 | break; |
| 307 | } |
| 308 | |
| 309 | return highest_rate; |
| 310 | } |
| 311 | |
| 312 | static unsigned calc_ext_dsor(unsigned long rate) |
| 313 | { |
| 314 | unsigned dsor; |
| 315 | |
| 316 | /* MCLK and BCLK divisor selection is not linear: |
| 317 | * freq = 96MHz / dsor |
| 318 | * |
| 319 | * RATIO_SEL range: dsor <-> RATIO_SEL |
| 320 | * 0..6: (RATIO_SEL+2) <-> (dsor-2) |
| 321 | * 6..48: (8+(RATIO_SEL-6)*2) <-> ((dsor-8)/2+6) |
| 322 | * Minimum dsor is 2 and maximum is 96. Odd divisors starting from 9 |
| 323 | * can not be used. |
| 324 | */ |
| 325 | for (dsor = 2; dsor < 96; ++dsor) { |
| 326 | if ((dsor & 1) && dsor > 8) |
Tony Lindgren | b824efa | 2006-04-02 17:46:20 +0100 | [diff] [blame] | 327 | continue; |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 328 | if (rate >= 96000000 / dsor) |
| 329 | break; |
| 330 | } |
| 331 | return dsor; |
| 332 | } |
| 333 | |
Paul Walmsley | 5265050 | 2009-12-08 16:29:38 -0700 | [diff] [blame] | 334 | /* XXX Only needed on 1510 */ |
| 335 | int omap1_set_uart_rate(struct clk *clk, unsigned long rate) |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 336 | { |
| 337 | unsigned int val; |
| 338 | |
Tony Lindgren | fed415e | 2009-01-28 12:18:48 -0700 | [diff] [blame] | 339 | val = __raw_readl(clk->enable_reg); |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 340 | if (rate == 12000000) |
| 341 | val &= ~(1 << clk->enable_bit); |
| 342 | else if (rate == 48000000) |
| 343 | val |= (1 << clk->enable_bit); |
| 344 | else |
| 345 | return -EINVAL; |
Tony Lindgren | fed415e | 2009-01-28 12:18:48 -0700 | [diff] [blame] | 346 | __raw_writel(val, clk->enable_reg); |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 347 | clk->rate = rate; |
| 348 | |
| 349 | return 0; |
| 350 | } |
| 351 | |
| 352 | /* External clock (MCLK & BCLK) functions */ |
Paul Walmsley | 5265050 | 2009-12-08 16:29:38 -0700 | [diff] [blame] | 353 | int omap1_set_ext_clk_rate(struct clk *clk, unsigned long rate) |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 354 | { |
| 355 | unsigned dsor; |
| 356 | __u16 ratio_bits; |
| 357 | |
| 358 | dsor = calc_ext_dsor(rate); |
| 359 | clk->rate = 96000000 / dsor; |
| 360 | if (dsor > 8) |
| 361 | ratio_bits = ((dsor - 8) / 2 + 6) << 2; |
| 362 | else |
| 363 | ratio_bits = (dsor - 2) << 2; |
| 364 | |
Tony Lindgren | fed415e | 2009-01-28 12:18:48 -0700 | [diff] [blame] | 365 | ratio_bits |= __raw_readw(clk->enable_reg) & ~0xfd; |
| 366 | __raw_writew(ratio_bits, clk->enable_reg); |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 367 | |
| 368 | return 0; |
| 369 | } |
| 370 | |
Paul Walmsley | 5265050 | 2009-12-08 16:29:38 -0700 | [diff] [blame] | 371 | int omap1_set_sossi_rate(struct clk *clk, unsigned long rate) |
Imre Deak | df2c2e7 | 2007-03-05 17:22:58 +0200 | [diff] [blame] | 372 | { |
| 373 | u32 l; |
| 374 | int div; |
| 375 | unsigned long p_rate; |
| 376 | |
| 377 | p_rate = clk->parent->rate; |
| 378 | /* Round towards slower frequency */ |
| 379 | div = (p_rate + rate - 1) / rate; |
| 380 | div--; |
| 381 | if (div < 0 || div > 7) |
| 382 | return -EINVAL; |
| 383 | |
| 384 | l = omap_readl(MOD_CONF_CTRL_1); |
| 385 | l &= ~(7 << 17); |
| 386 | l |= div << 17; |
| 387 | omap_writel(l, MOD_CONF_CTRL_1); |
| 388 | |
| 389 | clk->rate = p_rate / (div + 1); |
Imre Deak | df2c2e7 | 2007-03-05 17:22:58 +0200 | [diff] [blame] | 390 | |
| 391 | return 0; |
| 392 | } |
| 393 | |
Paul Walmsley | 5265050 | 2009-12-08 16:29:38 -0700 | [diff] [blame] | 394 | long omap1_round_ext_clk_rate(struct clk *clk, unsigned long rate) |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 395 | { |
| 396 | return 96000000 / calc_ext_dsor(rate); |
| 397 | } |
| 398 | |
Paul Walmsley | 5265050 | 2009-12-08 16:29:38 -0700 | [diff] [blame] | 399 | void omap1_init_ext_clk(struct clk *clk) |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 400 | { |
| 401 | unsigned dsor; |
| 402 | __u16 ratio_bits; |
| 403 | |
| 404 | /* Determine current rate and ensure clock is based on 96MHz APLL */ |
Tony Lindgren | fed415e | 2009-01-28 12:18:48 -0700 | [diff] [blame] | 405 | ratio_bits = __raw_readw(clk->enable_reg) & ~1; |
| 406 | __raw_writew(ratio_bits, clk->enable_reg); |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 407 | |
| 408 | ratio_bits = (ratio_bits & 0xfc) >> 2; |
| 409 | if (ratio_bits > 6) |
| 410 | dsor = (ratio_bits - 6) * 2 + 8; |
| 411 | else |
| 412 | dsor = ratio_bits + 2; |
| 413 | |
| 414 | clk-> rate = 96000000 / dsor; |
| 415 | } |
| 416 | |
Paul Walmsley | 5265050 | 2009-12-08 16:29:38 -0700 | [diff] [blame] | 417 | int omap1_clk_enable(struct clk *clk) |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 418 | { |
| 419 | int ret = 0; |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 420 | |
Russell King | 3ef48fa | 2009-04-05 12:27:24 +0100 | [diff] [blame] | 421 | if (clk->usecount++ == 0) { |
| 422 | if (clk->parent) { |
| 423 | ret = omap1_clk_enable(clk->parent); |
| 424 | if (ret) |
| 425 | goto err; |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 426 | |
| 427 | if (clk->flags & CLOCK_NO_IDLE_PARENT) |
Dirk Behme | 6f9c92f | 2006-12-06 17:13:51 -0800 | [diff] [blame] | 428 | omap1_clk_deny_idle(clk->parent); |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 429 | } |
| 430 | |
Russell King | 548d849 | 2008-11-04 14:02:46 +0000 | [diff] [blame] | 431 | ret = clk->ops->enable(clk); |
Russell King | 3ef48fa | 2009-04-05 12:27:24 +0100 | [diff] [blame] | 432 | if (ret) { |
| 433 | if (clk->parent) |
| 434 | omap1_clk_disable(clk->parent); |
| 435 | goto err; |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 436 | } |
| 437 | } |
Russell King | 3ef48fa | 2009-04-05 12:27:24 +0100 | [diff] [blame] | 438 | return ret; |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 439 | |
Russell King | 3ef48fa | 2009-04-05 12:27:24 +0100 | [diff] [blame] | 440 | err: |
| 441 | clk->usecount--; |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 442 | return ret; |
| 443 | } |
| 444 | |
Paul Walmsley | 5265050 | 2009-12-08 16:29:38 -0700 | [diff] [blame] | 445 | void omap1_clk_disable(struct clk *clk) |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 446 | { |
| 447 | if (clk->usecount > 0 && !(--clk->usecount)) { |
Russell King | 548d849 | 2008-11-04 14:02:46 +0000 | [diff] [blame] | 448 | clk->ops->disable(clk); |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 449 | if (likely(clk->parent)) { |
Tony Lindgren | 10b5579 | 2006-01-17 15:30:42 -0800 | [diff] [blame] | 450 | omap1_clk_disable(clk->parent); |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 451 | if (clk->flags & CLOCK_NO_IDLE_PARENT) |
Dirk Behme | 6f9c92f | 2006-12-06 17:13:51 -0800 | [diff] [blame] | 452 | omap1_clk_allow_idle(clk->parent); |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 453 | } |
| 454 | } |
| 455 | } |
| 456 | |
Tony Lindgren | 10b5579 | 2006-01-17 15:30:42 -0800 | [diff] [blame] | 457 | static int omap1_clk_enable_generic(struct clk *clk) |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 458 | { |
| 459 | __u16 regval16; |
| 460 | __u32 regval32; |
| 461 | |
Russell King | c0fc18c5 | 2008-09-05 15:10:27 +0100 | [diff] [blame] | 462 | if (unlikely(clk->enable_reg == NULL)) { |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 463 | printk(KERN_ERR "clock.c: Enable for %s without enable code\n", |
| 464 | clk->name); |
Dirk Behme | 6f9c92f | 2006-12-06 17:13:51 -0800 | [diff] [blame] | 465 | return -EINVAL; |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 466 | } |
| 467 | |
| 468 | if (clk->flags & ENABLE_REG_32BIT) { |
Tony Lindgren | fed415e | 2009-01-28 12:18:48 -0700 | [diff] [blame] | 469 | regval32 = __raw_readl(clk->enable_reg); |
| 470 | regval32 |= (1 << clk->enable_bit); |
| 471 | __raw_writel(regval32, clk->enable_reg); |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 472 | } else { |
Tony Lindgren | fed415e | 2009-01-28 12:18:48 -0700 | [diff] [blame] | 473 | regval16 = __raw_readw(clk->enable_reg); |
| 474 | regval16 |= (1 << clk->enable_bit); |
| 475 | __raw_writew(regval16, clk->enable_reg); |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 476 | } |
| 477 | |
Dirk Behme | 6f9c92f | 2006-12-06 17:13:51 -0800 | [diff] [blame] | 478 | return 0; |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 479 | } |
| 480 | |
Tony Lindgren | 10b5579 | 2006-01-17 15:30:42 -0800 | [diff] [blame] | 481 | static void omap1_clk_disable_generic(struct clk *clk) |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 482 | { |
| 483 | __u16 regval16; |
| 484 | __u32 regval32; |
| 485 | |
Russell King | c0fc18c5 | 2008-09-05 15:10:27 +0100 | [diff] [blame] | 486 | if (clk->enable_reg == NULL) |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 487 | return; |
| 488 | |
| 489 | if (clk->flags & ENABLE_REG_32BIT) { |
Tony Lindgren | fed415e | 2009-01-28 12:18:48 -0700 | [diff] [blame] | 490 | regval32 = __raw_readl(clk->enable_reg); |
| 491 | regval32 &= ~(1 << clk->enable_bit); |
| 492 | __raw_writel(regval32, clk->enable_reg); |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 493 | } else { |
Tony Lindgren | fed415e | 2009-01-28 12:18:48 -0700 | [diff] [blame] | 494 | regval16 = __raw_readw(clk->enable_reg); |
| 495 | regval16 &= ~(1 << clk->enable_bit); |
| 496 | __raw_writew(regval16, clk->enable_reg); |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 497 | } |
| 498 | } |
| 499 | |
Paul Walmsley | 5265050 | 2009-12-08 16:29:38 -0700 | [diff] [blame] | 500 | const struct clkops clkops_generic = { |
| 501 | .enable = omap1_clk_enable_generic, |
| 502 | .disable = omap1_clk_disable_generic, |
Russell King | 548d849 | 2008-11-04 14:02:46 +0000 | [diff] [blame] | 503 | }; |
| 504 | |
Paul Walmsley | 5265050 | 2009-12-08 16:29:38 -0700 | [diff] [blame] | 505 | static int omap1_clk_enable_dsp_domain(struct clk *clk) |
| 506 | { |
| 507 | int retval; |
| 508 | |
| 509 | retval = omap1_clk_enable(api_ck_p); |
| 510 | if (!retval) { |
| 511 | retval = omap1_clk_enable_generic(clk); |
| 512 | omap1_clk_disable(api_ck_p); |
| 513 | } |
| 514 | |
| 515 | return retval; |
| 516 | } |
| 517 | |
| 518 | static void omap1_clk_disable_dsp_domain(struct clk *clk) |
| 519 | { |
| 520 | if (omap1_clk_enable(api_ck_p) == 0) { |
| 521 | omap1_clk_disable_generic(clk); |
| 522 | omap1_clk_disable(api_ck_p); |
| 523 | } |
| 524 | } |
| 525 | |
| 526 | const struct clkops clkops_dspck = { |
| 527 | .enable = omap1_clk_enable_dsp_domain, |
| 528 | .disable = omap1_clk_disable_dsp_domain, |
| 529 | }; |
| 530 | |
Paul Walmsley | fb2fc92 | 2010-07-26 16:34:28 -0600 | [diff] [blame] | 531 | /* XXX SYSC register handling does not belong in the clock framework */ |
| 532 | static int omap1_clk_enable_uart_functional_16xx(struct clk *clk) |
Paul Walmsley | 5265050 | 2009-12-08 16:29:38 -0700 | [diff] [blame] | 533 | { |
| 534 | int ret; |
| 535 | struct uart_clk *uclk; |
| 536 | |
| 537 | ret = omap1_clk_enable_generic(clk); |
| 538 | if (ret == 0) { |
| 539 | /* Set smart idle acknowledgement mode */ |
| 540 | uclk = (struct uart_clk *)clk; |
| 541 | omap_writeb((omap_readb(uclk->sysc_addr) & ~0x10) | 8, |
| 542 | uclk->sysc_addr); |
| 543 | } |
| 544 | |
| 545 | return ret; |
| 546 | } |
| 547 | |
Paul Walmsley | fb2fc92 | 2010-07-26 16:34:28 -0600 | [diff] [blame] | 548 | /* XXX SYSC register handling does not belong in the clock framework */ |
| 549 | static void omap1_clk_disable_uart_functional_16xx(struct clk *clk) |
Paul Walmsley | 5265050 | 2009-12-08 16:29:38 -0700 | [diff] [blame] | 550 | { |
| 551 | struct uart_clk *uclk; |
| 552 | |
| 553 | /* Set force idle acknowledgement mode */ |
| 554 | uclk = (struct uart_clk *)clk; |
| 555 | omap_writeb((omap_readb(uclk->sysc_addr) & ~0x18), uclk->sysc_addr); |
| 556 | |
| 557 | omap1_clk_disable_generic(clk); |
| 558 | } |
| 559 | |
Paul Walmsley | fb2fc92 | 2010-07-26 16:34:28 -0600 | [diff] [blame] | 560 | /* XXX SYSC register handling does not belong in the clock framework */ |
| 561 | const struct clkops clkops_uart_16xx = { |
| 562 | .enable = omap1_clk_enable_uart_functional_16xx, |
| 563 | .disable = omap1_clk_disable_uart_functional_16xx, |
Paul Walmsley | 5265050 | 2009-12-08 16:29:38 -0700 | [diff] [blame] | 564 | }; |
| 565 | |
| 566 | long omap1_clk_round_rate(struct clk *clk, unsigned long rate) |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 567 | { |
Russell King | c0fc18c5 | 2008-09-05 15:10:27 +0100 | [diff] [blame] | 568 | if (clk->round_rate != NULL) |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 569 | return clk->round_rate(clk, rate); |
| 570 | |
| 571 | return clk->rate; |
| 572 | } |
| 573 | |
Paul Walmsley | 5265050 | 2009-12-08 16:29:38 -0700 | [diff] [blame] | 574 | int omap1_clk_set_rate(struct clk *clk, unsigned long rate) |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 575 | { |
| 576 | int ret = -EINVAL; |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 577 | |
| 578 | if (clk->set_rate) |
| 579 | ret = clk->set_rate(clk, rate); |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 580 | return ret; |
| 581 | } |
| 582 | |
Paul Walmsley | fb2fc92 | 2010-07-26 16:34:28 -0600 | [diff] [blame] | 583 | /* |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 584 | * Omap1 clock reset and init functions |
Paul Walmsley | fb2fc92 | 2010-07-26 16:34:28 -0600 | [diff] [blame] | 585 | */ |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 586 | |
| 587 | #ifdef CONFIG_OMAP_RESET_CLOCKS |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 588 | |
Felipe Balbi | 5838bb6 | 2010-05-20 12:31:04 -0600 | [diff] [blame] | 589 | void omap1_clk_disable_unused(struct clk *clk) |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 590 | { |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 591 | __u32 regval32; |
| 592 | |
Tony Lindgren | 90afd5c | 2006-09-25 13:27:20 +0300 | [diff] [blame] | 593 | /* Clocks in the DSP domain need api_ck. Just assume bootloader |
| 594 | * has not enabled any DSP clocks */ |
Russell King | 397fcaf | 2008-09-05 15:46:19 +0100 | [diff] [blame] | 595 | if (clk->enable_reg == DSP_IDLECT2) { |
Tony Lindgren | 90afd5c | 2006-09-25 13:27:20 +0300 | [diff] [blame] | 596 | printk(KERN_INFO "Skipping reset check for DSP domain " |
| 597 | "clock \"%s\"\n", clk->name); |
| 598 | return; |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 599 | } |
| 600 | |
Tony Lindgren | 90afd5c | 2006-09-25 13:27:20 +0300 | [diff] [blame] | 601 | /* Is the clock already disabled? */ |
Tony Lindgren | fed415e | 2009-01-28 12:18:48 -0700 | [diff] [blame] | 602 | if (clk->flags & ENABLE_REG_32BIT) |
| 603 | regval32 = __raw_readl(clk->enable_reg); |
| 604 | else |
| 605 | regval32 = __raw_readw(clk->enable_reg); |
Tony Lindgren | 90afd5c | 2006-09-25 13:27:20 +0300 | [diff] [blame] | 606 | |
| 607 | if ((regval32 & (1 << clk->enable_bit)) == 0) |
| 608 | return; |
| 609 | |
Tony Lindgren | 90afd5c | 2006-09-25 13:27:20 +0300 | [diff] [blame] | 610 | printk(KERN_INFO "Disabling unused clock \"%s\"... ", clk->name); |
Russell King | 548d849 | 2008-11-04 14:02:46 +0000 | [diff] [blame] | 611 | clk->ops->disable(clk); |
Tony Lindgren | 90afd5c | 2006-09-25 13:27:20 +0300 | [diff] [blame] | 612 | printk(" done\n"); |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 613 | } |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 614 | |
Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 615 | #endif |