| David Gibson | 1d3bb99 | 2007-08-23 13:56:01 +1000 | [diff] [blame] | 1 | /* | 
 | 2 |  * drivers/net/ibm_newemac/mal.c | 
 | 3 |  * | 
 | 4 |  * Memory Access Layer (MAL) support | 
 | 5 |  * | 
| Benjamin Herrenschmidt | 17cf803 | 2007-12-05 11:14:33 +1100 | [diff] [blame] | 6 |  * Copyright 2007 Benjamin Herrenschmidt, IBM Corp. | 
 | 7 |  *                <benh@kernel.crashing.org> | 
 | 8 |  * | 
 | 9 |  * Based on the arch/ppc version of the driver: | 
 | 10 |  * | 
| David Gibson | 1d3bb99 | 2007-08-23 13:56:01 +1000 | [diff] [blame] | 11 |  * Copyright (c) 2004, 2005 Zultys Technologies. | 
 | 12 |  * Eugene Surovegin <eugene.surovegin@zultys.com> or <ebs@ebshome.net> | 
 | 13 |  * | 
 | 14 |  * Based on original work by | 
 | 15 |  *      Benjamin Herrenschmidt <benh@kernel.crashing.org>, | 
 | 16 |  *      David Gibson <hermes@gibson.dropbear.id.au>, | 
 | 17 |  * | 
 | 18 |  *      Armin Kuster <akuster@mvista.com> | 
 | 19 |  *      Copyright 2002 MontaVista Softare Inc. | 
 | 20 |  * | 
 | 21 |  * This program is free software; you can redistribute  it and/or modify it | 
 | 22 |  * under  the terms of  the GNU General  Public License as published by the | 
 | 23 |  * Free Software Foundation;  either version 2 of the  License, or (at your | 
 | 24 |  * option) any later version. | 
 | 25 |  * | 
 | 26 |  */ | 
 | 27 |  | 
 | 28 | #include <linux/delay.h> | 
 | 29 |  | 
 | 30 | #include "core.h" | 
| Josh Boyer | fbcc4ba | 2008-09-04 04:08:20 +0000 | [diff] [blame] | 31 | #include <asm/dcr-regs.h> | 
| David Gibson | 1d3bb99 | 2007-08-23 13:56:01 +1000 | [diff] [blame] | 32 |  | 
 | 33 | static int mal_count; | 
 | 34 |  | 
 | 35 | int __devinit mal_register_commac(struct mal_instance	*mal, | 
 | 36 | 				  struct mal_commac	*commac) | 
 | 37 | { | 
 | 38 | 	unsigned long flags; | 
 | 39 |  | 
 | 40 | 	spin_lock_irqsave(&mal->lock, flags); | 
 | 41 |  | 
 | 42 | 	MAL_DBG(mal, "reg(%08x, %08x)" NL, | 
 | 43 | 		commac->tx_chan_mask, commac->rx_chan_mask); | 
 | 44 |  | 
 | 45 | 	/* Don't let multiple commacs claim the same channel(s) */ | 
 | 46 | 	if ((mal->tx_chan_mask & commac->tx_chan_mask) || | 
 | 47 | 	    (mal->rx_chan_mask & commac->rx_chan_mask)) { | 
 | 48 | 		spin_unlock_irqrestore(&mal->lock, flags); | 
 | 49 | 		printk(KERN_WARNING "mal%d: COMMAC channels conflict!\n", | 
 | 50 | 		       mal->index); | 
 | 51 | 		return -EBUSY; | 
 | 52 | 	} | 
 | 53 |  | 
| Benjamin Herrenschmidt | b3e441c | 2007-10-16 15:40:50 +1000 | [diff] [blame] | 54 | 	if (list_empty(&mal->list)) | 
 | 55 | 		napi_enable(&mal->napi); | 
| David Gibson | 1d3bb99 | 2007-08-23 13:56:01 +1000 | [diff] [blame] | 56 | 	mal->tx_chan_mask |= commac->tx_chan_mask; | 
 | 57 | 	mal->rx_chan_mask |= commac->rx_chan_mask; | 
 | 58 | 	list_add(&commac->list, &mal->list); | 
 | 59 |  | 
 | 60 | 	spin_unlock_irqrestore(&mal->lock, flags); | 
 | 61 |  | 
 | 62 | 	return 0; | 
 | 63 | } | 
 | 64 |  | 
| Josh Boyer | 51d4a1c | 2008-04-22 10:46:43 +1000 | [diff] [blame] | 65 | void mal_unregister_commac(struct mal_instance	*mal, | 
 | 66 | 		struct mal_commac *commac) | 
| David Gibson | 1d3bb99 | 2007-08-23 13:56:01 +1000 | [diff] [blame] | 67 | { | 
 | 68 | 	unsigned long flags; | 
 | 69 |  | 
 | 70 | 	spin_lock_irqsave(&mal->lock, flags); | 
 | 71 |  | 
 | 72 | 	MAL_DBG(mal, "unreg(%08x, %08x)" NL, | 
 | 73 | 		commac->tx_chan_mask, commac->rx_chan_mask); | 
 | 74 |  | 
 | 75 | 	mal->tx_chan_mask &= ~commac->tx_chan_mask; | 
 | 76 | 	mal->rx_chan_mask &= ~commac->rx_chan_mask; | 
 | 77 | 	list_del_init(&commac->list); | 
| Benjamin Herrenschmidt | b3e441c | 2007-10-16 15:40:50 +1000 | [diff] [blame] | 78 | 	if (list_empty(&mal->list)) | 
 | 79 | 		napi_disable(&mal->napi); | 
| David Gibson | 1d3bb99 | 2007-08-23 13:56:01 +1000 | [diff] [blame] | 80 |  | 
 | 81 | 	spin_unlock_irqrestore(&mal->lock, flags); | 
 | 82 | } | 
 | 83 |  | 
 | 84 | int mal_set_rcbs(struct mal_instance *mal, int channel, unsigned long size) | 
 | 85 | { | 
 | 86 | 	BUG_ON(channel < 0 || channel >= mal->num_rx_chans || | 
 | 87 | 	       size > MAL_MAX_RX_SIZE); | 
 | 88 |  | 
 | 89 | 	MAL_DBG(mal, "set_rbcs(%d, %lu)" NL, channel, size); | 
 | 90 |  | 
 | 91 | 	if (size & 0xf) { | 
 | 92 | 		printk(KERN_WARNING | 
 | 93 | 		       "mal%d: incorrect RX size %lu for the channel %d\n", | 
 | 94 | 		       mal->index, size, channel); | 
 | 95 | 		return -EINVAL; | 
 | 96 | 	} | 
 | 97 |  | 
 | 98 | 	set_mal_dcrn(mal, MAL_RCBS(channel), size >> 4); | 
 | 99 | 	return 0; | 
 | 100 | } | 
 | 101 |  | 
 | 102 | int mal_tx_bd_offset(struct mal_instance *mal, int channel) | 
 | 103 | { | 
 | 104 | 	BUG_ON(channel < 0 || channel >= mal->num_tx_chans); | 
 | 105 |  | 
 | 106 | 	return channel * NUM_TX_BUFF; | 
 | 107 | } | 
 | 108 |  | 
 | 109 | int mal_rx_bd_offset(struct mal_instance *mal, int channel) | 
 | 110 | { | 
 | 111 | 	BUG_ON(channel < 0 || channel >= mal->num_rx_chans); | 
 | 112 | 	return mal->num_tx_chans * NUM_TX_BUFF + channel * NUM_RX_BUFF; | 
 | 113 | } | 
 | 114 |  | 
 | 115 | void mal_enable_tx_channel(struct mal_instance *mal, int channel) | 
 | 116 | { | 
 | 117 | 	unsigned long flags; | 
 | 118 |  | 
 | 119 | 	spin_lock_irqsave(&mal->lock, flags); | 
 | 120 |  | 
 | 121 | 	MAL_DBG(mal, "enable_tx(%d)" NL, channel); | 
 | 122 |  | 
 | 123 | 	set_mal_dcrn(mal, MAL_TXCASR, | 
 | 124 | 		     get_mal_dcrn(mal, MAL_TXCASR) | MAL_CHAN_MASK(channel)); | 
 | 125 |  | 
 | 126 | 	spin_unlock_irqrestore(&mal->lock, flags); | 
 | 127 | } | 
 | 128 |  | 
 | 129 | void mal_disable_tx_channel(struct mal_instance *mal, int channel) | 
 | 130 | { | 
 | 131 | 	set_mal_dcrn(mal, MAL_TXCARR, MAL_CHAN_MASK(channel)); | 
 | 132 |  | 
 | 133 | 	MAL_DBG(mal, "disable_tx(%d)" NL, channel); | 
 | 134 | } | 
 | 135 |  | 
 | 136 | void mal_enable_rx_channel(struct mal_instance *mal, int channel) | 
 | 137 | { | 
 | 138 | 	unsigned long flags; | 
 | 139 |  | 
| Stefan Roese | afd1dee | 2008-04-22 10:46:42 +1000 | [diff] [blame] | 140 | 	/* | 
 | 141 | 	 * On some 4xx PPC's (e.g. 460EX/GT), the rx channel is a multiple | 
 | 142 | 	 * of 8, but enabling in MAL_RXCASR needs the divided by 8 value | 
 | 143 | 	 * for the bitmask | 
 | 144 | 	 */ | 
 | 145 | 	if (!(channel % 8)) | 
 | 146 | 		channel >>= 3; | 
 | 147 |  | 
| David Gibson | 1d3bb99 | 2007-08-23 13:56:01 +1000 | [diff] [blame] | 148 | 	spin_lock_irqsave(&mal->lock, flags); | 
 | 149 |  | 
 | 150 | 	MAL_DBG(mal, "enable_rx(%d)" NL, channel); | 
 | 151 |  | 
 | 152 | 	set_mal_dcrn(mal, MAL_RXCASR, | 
 | 153 | 		     get_mal_dcrn(mal, MAL_RXCASR) | MAL_CHAN_MASK(channel)); | 
 | 154 |  | 
 | 155 | 	spin_unlock_irqrestore(&mal->lock, flags); | 
 | 156 | } | 
 | 157 |  | 
 | 158 | void mal_disable_rx_channel(struct mal_instance *mal, int channel) | 
 | 159 | { | 
| Stefan Roese | afd1dee | 2008-04-22 10:46:42 +1000 | [diff] [blame] | 160 | 	/* | 
 | 161 | 	 * On some 4xx PPC's (e.g. 460EX/GT), the rx channel is a multiple | 
 | 162 | 	 * of 8, but enabling in MAL_RXCASR needs the divided by 8 value | 
 | 163 | 	 * for the bitmask | 
 | 164 | 	 */ | 
 | 165 | 	if (!(channel % 8)) | 
 | 166 | 		channel >>= 3; | 
 | 167 |  | 
| David Gibson | 1d3bb99 | 2007-08-23 13:56:01 +1000 | [diff] [blame] | 168 | 	set_mal_dcrn(mal, MAL_RXCARR, MAL_CHAN_MASK(channel)); | 
 | 169 |  | 
 | 170 | 	MAL_DBG(mal, "disable_rx(%d)" NL, channel); | 
 | 171 | } | 
 | 172 |  | 
 | 173 | void mal_poll_add(struct mal_instance *mal, struct mal_commac *commac) | 
 | 174 | { | 
 | 175 | 	unsigned long flags; | 
 | 176 |  | 
 | 177 | 	spin_lock_irqsave(&mal->lock, flags); | 
 | 178 |  | 
 | 179 | 	MAL_DBG(mal, "poll_add(%p)" NL, commac); | 
 | 180 |  | 
 | 181 | 	/* starts disabled */ | 
 | 182 | 	set_bit(MAL_COMMAC_POLL_DISABLED, &commac->flags); | 
 | 183 |  | 
 | 184 | 	list_add_tail(&commac->poll_list, &mal->poll_list); | 
 | 185 |  | 
 | 186 | 	spin_unlock_irqrestore(&mal->lock, flags); | 
 | 187 | } | 
 | 188 |  | 
 | 189 | void mal_poll_del(struct mal_instance *mal, struct mal_commac *commac) | 
 | 190 | { | 
 | 191 | 	unsigned long flags; | 
 | 192 |  | 
 | 193 | 	spin_lock_irqsave(&mal->lock, flags); | 
 | 194 |  | 
 | 195 | 	MAL_DBG(mal, "poll_del(%p)" NL, commac); | 
 | 196 |  | 
 | 197 | 	list_del(&commac->poll_list); | 
 | 198 |  | 
 | 199 | 	spin_unlock_irqrestore(&mal->lock, flags); | 
 | 200 | } | 
 | 201 |  | 
 | 202 | /* synchronized by mal_poll() */ | 
 | 203 | static inline void mal_enable_eob_irq(struct mal_instance *mal) | 
 | 204 | { | 
 | 205 | 	MAL_DBG2(mal, "enable_irq" NL); | 
 | 206 |  | 
 | 207 | 	// XXX might want to cache MAL_CFG as the DCR read can be slooooow | 
 | 208 | 	set_mal_dcrn(mal, MAL_CFG, get_mal_dcrn(mal, MAL_CFG) | MAL_CFG_EOPIE); | 
 | 209 | } | 
 | 210 |  | 
| Benjamin Herrenschmidt | b3e441c | 2007-10-16 15:40:50 +1000 | [diff] [blame] | 211 | /* synchronized by NAPI state */ | 
| David Gibson | 1d3bb99 | 2007-08-23 13:56:01 +1000 | [diff] [blame] | 212 | static inline void mal_disable_eob_irq(struct mal_instance *mal) | 
 | 213 | { | 
 | 214 | 	// XXX might want to cache MAL_CFG as the DCR read can be slooooow | 
 | 215 | 	set_mal_dcrn(mal, MAL_CFG, get_mal_dcrn(mal, MAL_CFG) & ~MAL_CFG_EOPIE); | 
 | 216 |  | 
 | 217 | 	MAL_DBG2(mal, "disable_irq" NL); | 
 | 218 | } | 
 | 219 |  | 
 | 220 | static irqreturn_t mal_serr(int irq, void *dev_instance) | 
 | 221 | { | 
 | 222 | 	struct mal_instance *mal = dev_instance; | 
 | 223 |  | 
 | 224 | 	u32 esr = get_mal_dcrn(mal, MAL_ESR); | 
 | 225 |  | 
 | 226 | 	/* Clear the error status register */ | 
 | 227 | 	set_mal_dcrn(mal, MAL_ESR, esr); | 
 | 228 |  | 
 | 229 | 	MAL_DBG(mal, "SERR %08x" NL, esr); | 
 | 230 |  | 
 | 231 | 	if (esr & MAL_ESR_EVB) { | 
 | 232 | 		if (esr & MAL_ESR_DE) { | 
 | 233 | 			/* We ignore Descriptor error, | 
 | 234 | 			 * TXDE or RXDE interrupt will be generated anyway. | 
 | 235 | 			 */ | 
 | 236 | 			return IRQ_HANDLED; | 
 | 237 | 		} | 
 | 238 |  | 
 | 239 | 		if (esr & MAL_ESR_PEIN) { | 
 | 240 | 			/* PLB error, it's probably buggy hardware or | 
 | 241 | 			 * incorrect physical address in BD (i.e. bug) | 
 | 242 | 			 */ | 
 | 243 | 			if (net_ratelimit()) | 
 | 244 | 				printk(KERN_ERR | 
 | 245 | 				       "mal%d: system error, " | 
 | 246 | 				       "PLB (ESR = 0x%08x)\n", | 
 | 247 | 				       mal->index, esr); | 
 | 248 | 			return IRQ_HANDLED; | 
 | 249 | 		} | 
 | 250 |  | 
 | 251 | 		/* OPB error, it's probably buggy hardware or incorrect | 
 | 252 | 		 * EBC setup | 
 | 253 | 		 */ | 
 | 254 | 		if (net_ratelimit()) | 
 | 255 | 			printk(KERN_ERR | 
 | 256 | 			       "mal%d: system error, OPB (ESR = 0x%08x)\n", | 
 | 257 | 			       mal->index, esr); | 
 | 258 | 	} | 
 | 259 | 	return IRQ_HANDLED; | 
 | 260 | } | 
 | 261 |  | 
 | 262 | static inline void mal_schedule_poll(struct mal_instance *mal) | 
 | 263 | { | 
| Roland Dreier | 59e90b2 | 2007-10-09 15:48:56 -0700 | [diff] [blame] | 264 | 	if (likely(napi_schedule_prep(&mal->napi))) { | 
| David Gibson | 1d3bb99 | 2007-08-23 13:56:01 +1000 | [diff] [blame] | 265 | 		MAL_DBG2(mal, "schedule_poll" NL); | 
 | 266 | 		mal_disable_eob_irq(mal); | 
| Roland Dreier | 59e90b2 | 2007-10-09 15:48:56 -0700 | [diff] [blame] | 267 | 		__napi_schedule(&mal->napi); | 
| David Gibson | 1d3bb99 | 2007-08-23 13:56:01 +1000 | [diff] [blame] | 268 | 	} else | 
 | 269 | 		MAL_DBG2(mal, "already in poll" NL); | 
 | 270 | } | 
 | 271 |  | 
 | 272 | static irqreturn_t mal_txeob(int irq, void *dev_instance) | 
 | 273 | { | 
 | 274 | 	struct mal_instance *mal = dev_instance; | 
 | 275 |  | 
 | 276 | 	u32 r = get_mal_dcrn(mal, MAL_TXEOBISR); | 
 | 277 |  | 
 | 278 | 	MAL_DBG2(mal, "txeob %08x" NL, r); | 
 | 279 |  | 
 | 280 | 	mal_schedule_poll(mal); | 
 | 281 | 	set_mal_dcrn(mal, MAL_TXEOBISR, r); | 
 | 282 |  | 
| Josh Boyer | 1ff0fcf | 2008-10-16 04:38:40 +0000 | [diff] [blame] | 283 | #ifdef CONFIG_PPC_DCR_NATIVE | 
| Josh Boyer | fbcc4ba | 2008-09-04 04:08:20 +0000 | [diff] [blame] | 284 | 	if (mal_has_feature(mal, MAL_FTR_CLEAR_ICINTSTAT)) | 
 | 285 | 		mtdcri(SDR0, DCRN_SDR_ICINTSTAT, | 
 | 286 | 				(mfdcri(SDR0, DCRN_SDR_ICINTSTAT) | ICINTSTAT_ICTX)); | 
| Josh Boyer | 1ff0fcf | 2008-10-16 04:38:40 +0000 | [diff] [blame] | 287 | #endif | 
| Josh Boyer | fbcc4ba | 2008-09-04 04:08:20 +0000 | [diff] [blame] | 288 |  | 
| David Gibson | 1d3bb99 | 2007-08-23 13:56:01 +1000 | [diff] [blame] | 289 | 	return IRQ_HANDLED; | 
 | 290 | } | 
 | 291 |  | 
 | 292 | static irqreturn_t mal_rxeob(int irq, void *dev_instance) | 
 | 293 | { | 
 | 294 | 	struct mal_instance *mal = dev_instance; | 
 | 295 |  | 
 | 296 | 	u32 r = get_mal_dcrn(mal, MAL_RXEOBISR); | 
 | 297 |  | 
 | 298 | 	MAL_DBG2(mal, "rxeob %08x" NL, r); | 
 | 299 |  | 
 | 300 | 	mal_schedule_poll(mal); | 
 | 301 | 	set_mal_dcrn(mal, MAL_RXEOBISR, r); | 
 | 302 |  | 
| Josh Boyer | 1ff0fcf | 2008-10-16 04:38:40 +0000 | [diff] [blame] | 303 | #ifdef CONFIG_PPC_DCR_NATIVE | 
| Josh Boyer | fbcc4ba | 2008-09-04 04:08:20 +0000 | [diff] [blame] | 304 | 	if (mal_has_feature(mal, MAL_FTR_CLEAR_ICINTSTAT)) | 
 | 305 | 		mtdcri(SDR0, DCRN_SDR_ICINTSTAT, | 
 | 306 | 				(mfdcri(SDR0, DCRN_SDR_ICINTSTAT) | ICINTSTAT_ICRX)); | 
| Josh Boyer | 1ff0fcf | 2008-10-16 04:38:40 +0000 | [diff] [blame] | 307 | #endif | 
| Josh Boyer | fbcc4ba | 2008-09-04 04:08:20 +0000 | [diff] [blame] | 308 |  | 
| David Gibson | 1d3bb99 | 2007-08-23 13:56:01 +1000 | [diff] [blame] | 309 | 	return IRQ_HANDLED; | 
 | 310 | } | 
 | 311 |  | 
 | 312 | static irqreturn_t mal_txde(int irq, void *dev_instance) | 
 | 313 | { | 
 | 314 | 	struct mal_instance *mal = dev_instance; | 
 | 315 |  | 
 | 316 | 	u32 deir = get_mal_dcrn(mal, MAL_TXDEIR); | 
 | 317 | 	set_mal_dcrn(mal, MAL_TXDEIR, deir); | 
 | 318 |  | 
 | 319 | 	MAL_DBG(mal, "txde %08x" NL, deir); | 
 | 320 |  | 
 | 321 | 	if (net_ratelimit()) | 
 | 322 | 		printk(KERN_ERR | 
 | 323 | 		       "mal%d: TX descriptor error (TXDEIR = 0x%08x)\n", | 
 | 324 | 		       mal->index, deir); | 
 | 325 |  | 
 | 326 | 	return IRQ_HANDLED; | 
 | 327 | } | 
 | 328 |  | 
 | 329 | static irqreturn_t mal_rxde(int irq, void *dev_instance) | 
 | 330 | { | 
 | 331 | 	struct mal_instance *mal = dev_instance; | 
 | 332 | 	struct list_head *l; | 
 | 333 |  | 
 | 334 | 	u32 deir = get_mal_dcrn(mal, MAL_RXDEIR); | 
 | 335 |  | 
 | 336 | 	MAL_DBG(mal, "rxde %08x" NL, deir); | 
 | 337 |  | 
 | 338 | 	list_for_each(l, &mal->list) { | 
 | 339 | 		struct mal_commac *mc = list_entry(l, struct mal_commac, list); | 
 | 340 | 		if (deir & mc->rx_chan_mask) { | 
 | 341 | 			set_bit(MAL_COMMAC_RX_STOPPED, &mc->flags); | 
 | 342 | 			mc->ops->rxde(mc->dev); | 
 | 343 | 		} | 
 | 344 | 	} | 
 | 345 |  | 
 | 346 | 	mal_schedule_poll(mal); | 
 | 347 | 	set_mal_dcrn(mal, MAL_RXDEIR, deir); | 
 | 348 |  | 
 | 349 | 	return IRQ_HANDLED; | 
 | 350 | } | 
 | 351 |  | 
| Josh Boyer | fbcc4ba | 2008-09-04 04:08:20 +0000 | [diff] [blame] | 352 | static irqreturn_t mal_int(int irq, void *dev_instance) | 
 | 353 | { | 
 | 354 | 	struct mal_instance *mal = dev_instance; | 
 | 355 | 	u32 esr = get_mal_dcrn(mal, MAL_ESR); | 
 | 356 |  | 
 | 357 | 	if (esr & MAL_ESR_EVB) { | 
 | 358 | 		/* descriptor error */ | 
 | 359 | 		if (esr & MAL_ESR_DE) { | 
 | 360 | 			if (esr & MAL_ESR_CIDT) | 
 | 361 | 				return mal_rxde(irq, dev_instance); | 
 | 362 | 			else | 
 | 363 | 				return mal_txde(irq, dev_instance); | 
 | 364 | 		} else { /* SERR */ | 
 | 365 | 			return mal_serr(irq, dev_instance); | 
 | 366 | 		} | 
 | 367 | 	} | 
 | 368 | 	return IRQ_HANDLED; | 
 | 369 | } | 
 | 370 |  | 
| David Gibson | 1d3bb99 | 2007-08-23 13:56:01 +1000 | [diff] [blame] | 371 | void mal_poll_disable(struct mal_instance *mal, struct mal_commac *commac) | 
 | 372 | { | 
 | 373 | 	/* Spinlock-type semantics: only one caller disable poll at a time */ | 
 | 374 | 	while (test_and_set_bit(MAL_COMMAC_POLL_DISABLED, &commac->flags)) | 
 | 375 | 		msleep(1); | 
 | 376 |  | 
| Benjamin Herrenschmidt | b3e441c | 2007-10-16 15:40:50 +1000 | [diff] [blame] | 377 | 	/* Synchronize with the MAL NAPI poller */ | 
| Benjamin Herrenschmidt | e30d422 | 2007-10-18 09:14:03 +1000 | [diff] [blame] | 378 | 	napi_synchronize(&mal->napi); | 
| David Gibson | 1d3bb99 | 2007-08-23 13:56:01 +1000 | [diff] [blame] | 379 | } | 
 | 380 |  | 
 | 381 | void mal_poll_enable(struct mal_instance *mal, struct mal_commac *commac) | 
 | 382 | { | 
 | 383 | 	smp_wmb(); | 
 | 384 | 	clear_bit(MAL_COMMAC_POLL_DISABLED, &commac->flags); | 
 | 385 |  | 
| Benjamin Herrenschmidt | b3e441c | 2007-10-16 15:40:50 +1000 | [diff] [blame] | 386 | 	/* Feels better to trigger a poll here to catch up with events that | 
 | 387 | 	 * may have happened on this channel while disabled. It will most | 
 | 388 | 	 * probably be delayed until the next interrupt but that's mostly a | 
 | 389 | 	 * non-issue in the context where this is called. | 
 | 390 | 	 */ | 
 | 391 | 	napi_schedule(&mal->napi); | 
| David Gibson | 1d3bb99 | 2007-08-23 13:56:01 +1000 | [diff] [blame] | 392 | } | 
 | 393 |  | 
| Roland Dreier | 59e90b2 | 2007-10-09 15:48:56 -0700 | [diff] [blame] | 394 | static int mal_poll(struct napi_struct *napi, int budget) | 
| David Gibson | 1d3bb99 | 2007-08-23 13:56:01 +1000 | [diff] [blame] | 395 | { | 
| Roland Dreier | 59e90b2 | 2007-10-09 15:48:56 -0700 | [diff] [blame] | 396 | 	struct mal_instance *mal = container_of(napi, struct mal_instance, napi); | 
| David Gibson | 1d3bb99 | 2007-08-23 13:56:01 +1000 | [diff] [blame] | 397 | 	struct list_head *l; | 
| Roland Dreier | 59e90b2 | 2007-10-09 15:48:56 -0700 | [diff] [blame] | 398 | 	int received = 0; | 
| David Gibson | 1d3bb99 | 2007-08-23 13:56:01 +1000 | [diff] [blame] | 399 | 	unsigned long flags; | 
 | 400 |  | 
| Benjamin Herrenschmidt | b3e441c | 2007-10-16 15:40:50 +1000 | [diff] [blame] | 401 | 	MAL_DBG2(mal, "poll(%d)" NL, budget); | 
| David Gibson | 1d3bb99 | 2007-08-23 13:56:01 +1000 | [diff] [blame] | 402 |  again: | 
 | 403 | 	/* Process TX skbs */ | 
 | 404 | 	list_for_each(l, &mal->poll_list) { | 
 | 405 | 		struct mal_commac *mc = | 
 | 406 | 			list_entry(l, struct mal_commac, poll_list); | 
 | 407 | 		mc->ops->poll_tx(mc->dev); | 
 | 408 | 	} | 
 | 409 |  | 
 | 410 | 	/* Process RX skbs. | 
 | 411 | 	 * | 
 | 412 | 	 * We _might_ need something more smart here to enforce polling | 
 | 413 | 	 * fairness. | 
 | 414 | 	 */ | 
 | 415 | 	list_for_each(l, &mal->poll_list) { | 
 | 416 | 		struct mal_commac *mc = | 
 | 417 | 			list_entry(l, struct mal_commac, poll_list); | 
 | 418 | 		int n; | 
 | 419 | 		if (unlikely(test_bit(MAL_COMMAC_POLL_DISABLED, &mc->flags))) | 
 | 420 | 			continue; | 
| Roland Dreier | 59e90b2 | 2007-10-09 15:48:56 -0700 | [diff] [blame] | 421 | 		n = mc->ops->poll_rx(mc->dev, budget); | 
| David Gibson | 1d3bb99 | 2007-08-23 13:56:01 +1000 | [diff] [blame] | 422 | 		if (n) { | 
 | 423 | 			received += n; | 
| Roland Dreier | 59e90b2 | 2007-10-09 15:48:56 -0700 | [diff] [blame] | 424 | 			budget -= n; | 
 | 425 | 			if (budget <= 0) | 
 | 426 | 				goto more_work; // XXX What if this is the last one ? | 
| David Gibson | 1d3bb99 | 2007-08-23 13:56:01 +1000 | [diff] [blame] | 427 | 		} | 
 | 428 | 	} | 
 | 429 |  | 
 | 430 | 	/* We need to disable IRQs to protect from RXDE IRQ here */ | 
 | 431 | 	spin_lock_irqsave(&mal->lock, flags); | 
| Roland Dreier | 59e90b2 | 2007-10-09 15:48:56 -0700 | [diff] [blame] | 432 | 	__napi_complete(napi); | 
| David Gibson | 1d3bb99 | 2007-08-23 13:56:01 +1000 | [diff] [blame] | 433 | 	mal_enable_eob_irq(mal); | 
 | 434 | 	spin_unlock_irqrestore(&mal->lock, flags); | 
 | 435 |  | 
| David Gibson | 1d3bb99 | 2007-08-23 13:56:01 +1000 | [diff] [blame] | 436 | 	/* Check for "rotting" packet(s) */ | 
 | 437 | 	list_for_each(l, &mal->poll_list) { | 
 | 438 | 		struct mal_commac *mc = | 
 | 439 | 			list_entry(l, struct mal_commac, poll_list); | 
 | 440 | 		if (unlikely(test_bit(MAL_COMMAC_POLL_DISABLED, &mc->flags))) | 
 | 441 | 			continue; | 
 | 442 | 		if (unlikely(mc->ops->peek_rx(mc->dev) || | 
 | 443 | 			     test_bit(MAL_COMMAC_RX_STOPPED, &mc->flags))) { | 
 | 444 | 			MAL_DBG2(mal, "rotting packet" NL); | 
| Roland Dreier | 59e90b2 | 2007-10-09 15:48:56 -0700 | [diff] [blame] | 445 | 			if (napi_reschedule(napi)) | 
| David Gibson | 1d3bb99 | 2007-08-23 13:56:01 +1000 | [diff] [blame] | 446 | 				mal_disable_eob_irq(mal); | 
 | 447 | 			else | 
 | 448 | 				MAL_DBG2(mal, "already in poll list" NL); | 
 | 449 |  | 
| Roland Dreier | 59e90b2 | 2007-10-09 15:48:56 -0700 | [diff] [blame] | 450 | 			if (budget > 0) | 
| David Gibson | 1d3bb99 | 2007-08-23 13:56:01 +1000 | [diff] [blame] | 451 | 				goto again; | 
 | 452 | 			else | 
 | 453 | 				goto more_work; | 
 | 454 | 		} | 
 | 455 | 		mc->ops->poll_tx(mc->dev); | 
 | 456 | 	} | 
 | 457 |  | 
 | 458 |  more_work: | 
| Roland Dreier | 59e90b2 | 2007-10-09 15:48:56 -0700 | [diff] [blame] | 459 | 	MAL_DBG2(mal, "poll() %d <- %d" NL, budget, received); | 
 | 460 | 	return received; | 
| David Gibson | 1d3bb99 | 2007-08-23 13:56:01 +1000 | [diff] [blame] | 461 | } | 
 | 462 |  | 
 | 463 | static void mal_reset(struct mal_instance *mal) | 
 | 464 | { | 
 | 465 | 	int n = 10; | 
 | 466 |  | 
 | 467 | 	MAL_DBG(mal, "reset" NL); | 
 | 468 |  | 
 | 469 | 	set_mal_dcrn(mal, MAL_CFG, MAL_CFG_SR); | 
 | 470 |  | 
 | 471 | 	/* Wait for reset to complete (1 system clock) */ | 
 | 472 | 	while ((get_mal_dcrn(mal, MAL_CFG) & MAL_CFG_SR) && n) | 
 | 473 | 		--n; | 
 | 474 |  | 
 | 475 | 	if (unlikely(!n)) | 
 | 476 | 		printk(KERN_ERR "mal%d: reset timeout\n", mal->index); | 
 | 477 | } | 
 | 478 |  | 
 | 479 | int mal_get_regs_len(struct mal_instance *mal) | 
 | 480 | { | 
 | 481 | 	return sizeof(struct emac_ethtool_regs_subhdr) + | 
 | 482 | 	    sizeof(struct mal_regs); | 
 | 483 | } | 
 | 484 |  | 
 | 485 | void *mal_dump_regs(struct mal_instance *mal, void *buf) | 
 | 486 | { | 
 | 487 | 	struct emac_ethtool_regs_subhdr *hdr = buf; | 
 | 488 | 	struct mal_regs *regs = (struct mal_regs *)(hdr + 1); | 
 | 489 | 	int i; | 
 | 490 |  | 
 | 491 | 	hdr->version = mal->version; | 
 | 492 | 	hdr->index = mal->index; | 
 | 493 |  | 
 | 494 | 	regs->tx_count = mal->num_tx_chans; | 
 | 495 | 	regs->rx_count = mal->num_rx_chans; | 
 | 496 |  | 
 | 497 | 	regs->cfg = get_mal_dcrn(mal, MAL_CFG); | 
 | 498 | 	regs->esr = get_mal_dcrn(mal, MAL_ESR); | 
 | 499 | 	regs->ier = get_mal_dcrn(mal, MAL_IER); | 
 | 500 | 	regs->tx_casr = get_mal_dcrn(mal, MAL_TXCASR); | 
 | 501 | 	regs->tx_carr = get_mal_dcrn(mal, MAL_TXCARR); | 
 | 502 | 	regs->tx_eobisr = get_mal_dcrn(mal, MAL_TXEOBISR); | 
 | 503 | 	regs->tx_deir = get_mal_dcrn(mal, MAL_TXDEIR); | 
 | 504 | 	regs->rx_casr = get_mal_dcrn(mal, MAL_RXCASR); | 
 | 505 | 	regs->rx_carr = get_mal_dcrn(mal, MAL_RXCARR); | 
 | 506 | 	regs->rx_eobisr = get_mal_dcrn(mal, MAL_RXEOBISR); | 
 | 507 | 	regs->rx_deir = get_mal_dcrn(mal, MAL_RXDEIR); | 
 | 508 |  | 
 | 509 | 	for (i = 0; i < regs->tx_count; ++i) | 
 | 510 | 		regs->tx_ctpr[i] = get_mal_dcrn(mal, MAL_TXCTPR(i)); | 
 | 511 |  | 
 | 512 | 	for (i = 0; i < regs->rx_count; ++i) { | 
 | 513 | 		regs->rx_ctpr[i] = get_mal_dcrn(mal, MAL_RXCTPR(i)); | 
 | 514 | 		regs->rcbs[i] = get_mal_dcrn(mal, MAL_RCBS(i)); | 
 | 515 | 	} | 
 | 516 | 	return regs + 1; | 
 | 517 | } | 
 | 518 |  | 
 | 519 | static int __devinit mal_probe(struct of_device *ofdev, | 
 | 520 | 			       const struct of_device_id *match) | 
 | 521 | { | 
 | 522 | 	struct mal_instance *mal; | 
 | 523 | 	int err = 0, i, bd_size; | 
 | 524 | 	int index = mal_count++; | 
| Michael Ellerman | 7920369 | 2007-10-15 19:34:34 +1000 | [diff] [blame] | 525 | 	unsigned int dcr_base; | 
| David Gibson | 1d3bb99 | 2007-08-23 13:56:01 +1000 | [diff] [blame] | 526 | 	const u32 *prop; | 
 | 527 | 	u32 cfg; | 
| Josh Boyer | fbcc4ba | 2008-09-04 04:08:20 +0000 | [diff] [blame] | 528 | 	unsigned long irqflags; | 
 | 529 | 	irq_handler_t hdlr_serr, hdlr_txde, hdlr_rxde; | 
| David Gibson | 1d3bb99 | 2007-08-23 13:56:01 +1000 | [diff] [blame] | 530 |  | 
 | 531 | 	mal = kzalloc(sizeof(struct mal_instance), GFP_KERNEL); | 
 | 532 | 	if (!mal) { | 
 | 533 | 		printk(KERN_ERR | 
 | 534 | 		       "mal%d: out of memory allocating MAL structure!\n", | 
 | 535 | 		       index); | 
 | 536 | 		return -ENOMEM; | 
 | 537 | 	} | 
 | 538 | 	mal->index = index; | 
 | 539 | 	mal->ofdev = ofdev; | 
 | 540 | 	mal->version = of_device_is_compatible(ofdev->node, "ibm,mcmal2") ? 2 : 1; | 
 | 541 |  | 
 | 542 | 	MAL_DBG(mal, "probe" NL); | 
 | 543 |  | 
 | 544 | 	prop = of_get_property(ofdev->node, "num-tx-chans", NULL); | 
 | 545 | 	if (prop == NULL) { | 
 | 546 | 		printk(KERN_ERR | 
 | 547 | 		       "mal%d: can't find MAL num-tx-chans property!\n", | 
 | 548 | 		       index); | 
 | 549 | 		err = -ENODEV; | 
 | 550 | 		goto fail; | 
 | 551 | 	} | 
 | 552 | 	mal->num_tx_chans = prop[0]; | 
 | 553 |  | 
 | 554 | 	prop = of_get_property(ofdev->node, "num-rx-chans", NULL); | 
 | 555 | 	if (prop == NULL) { | 
 | 556 | 		printk(KERN_ERR | 
 | 557 | 		       "mal%d: can't find MAL num-rx-chans property!\n", | 
 | 558 | 		       index); | 
 | 559 | 		err = -ENODEV; | 
 | 560 | 		goto fail; | 
 | 561 | 	} | 
 | 562 | 	mal->num_rx_chans = prop[0]; | 
 | 563 |  | 
| Michael Ellerman | 7920369 | 2007-10-15 19:34:34 +1000 | [diff] [blame] | 564 | 	dcr_base = dcr_resource_start(ofdev->node, 0); | 
 | 565 | 	if (dcr_base == 0) { | 
| David Gibson | 1d3bb99 | 2007-08-23 13:56:01 +1000 | [diff] [blame] | 566 | 		printk(KERN_ERR | 
 | 567 | 		       "mal%d: can't find DCR resource!\n", index); | 
 | 568 | 		err = -ENODEV; | 
 | 569 | 		goto fail; | 
 | 570 | 	} | 
| Michael Ellerman | 7920369 | 2007-10-15 19:34:34 +1000 | [diff] [blame] | 571 | 	mal->dcr_host = dcr_map(ofdev->node, dcr_base, 0x100); | 
| David Gibson | 1d3bb99 | 2007-08-23 13:56:01 +1000 | [diff] [blame] | 572 | 	if (!DCR_MAP_OK(mal->dcr_host)) { | 
 | 573 | 		printk(KERN_ERR | 
 | 574 | 		       "mal%d: failed to map DCRs !\n", index); | 
 | 575 | 		err = -ENODEV; | 
 | 576 | 		goto fail; | 
 | 577 | 	} | 
 | 578 |  | 
| Josh Boyer | 1ff0fcf | 2008-10-16 04:38:40 +0000 | [diff] [blame] | 579 | 	if (of_device_is_compatible(ofdev->node, "ibm,mcmal-405ez")) { | 
 | 580 | #if defined(CONFIG_IBM_NEW_EMAC_MAL_CLR_ICINTSTAT) && \ | 
 | 581 | 		defined(CONFIG_IBM_NEW_EMAC_MAL_COMMON_ERR) | 
| Josh Boyer | fbcc4ba | 2008-09-04 04:08:20 +0000 | [diff] [blame] | 582 | 		mal->features |= (MAL_FTR_CLEAR_ICINTSTAT | | 
 | 583 | 				MAL_FTR_COMMON_ERR_INT); | 
| Josh Boyer | 1ff0fcf | 2008-10-16 04:38:40 +0000 | [diff] [blame] | 584 | #else | 
 | 585 | 		printk(KERN_ERR "%s: Support for 405EZ not enabled!\n", | 
 | 586 | 				ofdev->node->full_name); | 
 | 587 | 		err = -ENODEV; | 
 | 588 | 		goto fail; | 
 | 589 | #endif | 
 | 590 | 	} | 
| Josh Boyer | fbcc4ba | 2008-09-04 04:08:20 +0000 | [diff] [blame] | 591 |  | 
| David Gibson | 1d3bb99 | 2007-08-23 13:56:01 +1000 | [diff] [blame] | 592 | 	mal->txeob_irq = irq_of_parse_and_map(ofdev->node, 0); | 
 | 593 | 	mal->rxeob_irq = irq_of_parse_and_map(ofdev->node, 1); | 
 | 594 | 	mal->serr_irq = irq_of_parse_and_map(ofdev->node, 2); | 
| Josh Boyer | fbcc4ba | 2008-09-04 04:08:20 +0000 | [diff] [blame] | 595 |  | 
 | 596 | 	if (mal_has_feature(mal, MAL_FTR_COMMON_ERR_INT)) { | 
 | 597 | 		mal->txde_irq = mal->rxde_irq = mal->serr_irq; | 
 | 598 | 	} else { | 
 | 599 | 		mal->txde_irq = irq_of_parse_and_map(ofdev->node, 3); | 
 | 600 | 		mal->rxde_irq = irq_of_parse_and_map(ofdev->node, 4); | 
 | 601 | 	} | 
 | 602 |  | 
| David Gibson | 1d3bb99 | 2007-08-23 13:56:01 +1000 | [diff] [blame] | 603 | 	if (mal->txeob_irq == NO_IRQ || mal->rxeob_irq == NO_IRQ || | 
 | 604 | 	    mal->serr_irq == NO_IRQ || mal->txde_irq == NO_IRQ || | 
 | 605 | 	    mal->rxde_irq == NO_IRQ) { | 
 | 606 | 		printk(KERN_ERR | 
 | 607 | 		       "mal%d: failed to map interrupts !\n", index); | 
 | 608 | 		err = -ENODEV; | 
 | 609 | 		goto fail_unmap; | 
 | 610 | 	} | 
 | 611 |  | 
 | 612 | 	INIT_LIST_HEAD(&mal->poll_list); | 
| David Gibson | 1d3bb99 | 2007-08-23 13:56:01 +1000 | [diff] [blame] | 613 | 	INIT_LIST_HEAD(&mal->list); | 
 | 614 | 	spin_lock_init(&mal->lock); | 
 | 615 |  | 
| Benjamin Herrenschmidt | 937f1ba | 2009-01-14 21:05:05 -0800 | [diff] [blame] | 616 | 	init_dummy_netdev(&mal->dummy_dev); | 
 | 617 |  | 
 | 618 | 	netif_napi_add(&mal->dummy_dev, &mal->napi, mal_poll, | 
| Benjamin Herrenschmidt | b3e441c | 2007-10-16 15:40:50 +1000 | [diff] [blame] | 619 | 		       CONFIG_IBM_NEW_EMAC_POLL_WEIGHT); | 
 | 620 |  | 
| David Gibson | 1d3bb99 | 2007-08-23 13:56:01 +1000 | [diff] [blame] | 621 | 	/* Load power-on reset defaults */ | 
 | 622 | 	mal_reset(mal); | 
 | 623 |  | 
 | 624 | 	/* Set the MAL configuration register */ | 
 | 625 | 	cfg = (mal->version == 2) ? MAL2_CFG_DEFAULT : MAL1_CFG_DEFAULT; | 
 | 626 | 	cfg |= MAL_CFG_PLBB | MAL_CFG_OPBBL | MAL_CFG_LEA; | 
 | 627 |  | 
 | 628 | 	/* Current Axon is not happy with priority being non-0, it can | 
 | 629 | 	 * deadlock, fix it up here | 
 | 630 | 	 */ | 
 | 631 | 	if (of_device_is_compatible(ofdev->node, "ibm,mcmal-axon")) | 
 | 632 | 		cfg &= ~(MAL2_CFG_RPP_10 | MAL2_CFG_WPP_10); | 
 | 633 |  | 
 | 634 | 	/* Apply configuration */ | 
 | 635 | 	set_mal_dcrn(mal, MAL_CFG, cfg); | 
 | 636 |  | 
 | 637 | 	/* Allocate space for BD rings */ | 
 | 638 | 	BUG_ON(mal->num_tx_chans <= 0 || mal->num_tx_chans > 32); | 
 | 639 | 	BUG_ON(mal->num_rx_chans <= 0 || mal->num_rx_chans > 32); | 
 | 640 |  | 
 | 641 | 	bd_size = sizeof(struct mal_descriptor) * | 
 | 642 | 		(NUM_TX_BUFF * mal->num_tx_chans + | 
 | 643 | 		 NUM_RX_BUFF * mal->num_rx_chans); | 
 | 644 | 	mal->bd_virt = | 
 | 645 | 		dma_alloc_coherent(&ofdev->dev, bd_size, &mal->bd_dma, | 
 | 646 | 				   GFP_KERNEL); | 
 | 647 | 	if (mal->bd_virt == NULL) { | 
 | 648 | 		printk(KERN_ERR | 
 | 649 | 		       "mal%d: out of memory allocating RX/TX descriptors!\n", | 
 | 650 | 		       index); | 
 | 651 | 		err = -ENOMEM; | 
 | 652 | 		goto fail_unmap; | 
 | 653 | 	} | 
 | 654 | 	memset(mal->bd_virt, 0, bd_size); | 
 | 655 |  | 
 | 656 | 	for (i = 0; i < mal->num_tx_chans; ++i) | 
 | 657 | 		set_mal_dcrn(mal, MAL_TXCTPR(i), mal->bd_dma + | 
 | 658 | 			     sizeof(struct mal_descriptor) * | 
 | 659 | 			     mal_tx_bd_offset(mal, i)); | 
 | 660 |  | 
 | 661 | 	for (i = 0; i < mal->num_rx_chans; ++i) | 
 | 662 | 		set_mal_dcrn(mal, MAL_RXCTPR(i), mal->bd_dma + | 
 | 663 | 			     sizeof(struct mal_descriptor) * | 
 | 664 | 			     mal_rx_bd_offset(mal, i)); | 
 | 665 |  | 
| Josh Boyer | fbcc4ba | 2008-09-04 04:08:20 +0000 | [diff] [blame] | 666 | 	if (mal_has_feature(mal, MAL_FTR_COMMON_ERR_INT)) { | 
 | 667 | 		irqflags = IRQF_SHARED; | 
 | 668 | 		hdlr_serr = hdlr_txde = hdlr_rxde = mal_int; | 
 | 669 | 	} else { | 
 | 670 | 		irqflags = 0; | 
 | 671 | 		hdlr_serr = mal_serr; | 
 | 672 | 		hdlr_txde = mal_txde; | 
 | 673 | 		hdlr_rxde = mal_rxde; | 
 | 674 | 	} | 
 | 675 |  | 
 | 676 | 	err = request_irq(mal->serr_irq, hdlr_serr, irqflags, "MAL SERR", mal); | 
| David Gibson | 1d3bb99 | 2007-08-23 13:56:01 +1000 | [diff] [blame] | 677 | 	if (err) | 
 | 678 | 		goto fail2; | 
| Josh Boyer | fbcc4ba | 2008-09-04 04:08:20 +0000 | [diff] [blame] | 679 | 	err = request_irq(mal->txde_irq, hdlr_txde, irqflags, "MAL TX DE", mal); | 
| David Gibson | 1d3bb99 | 2007-08-23 13:56:01 +1000 | [diff] [blame] | 680 | 	if (err) | 
 | 681 | 		goto fail3; | 
 | 682 | 	err = request_irq(mal->txeob_irq, mal_txeob, 0, "MAL TX EOB", mal); | 
 | 683 | 	if (err) | 
 | 684 | 		goto fail4; | 
| Josh Boyer | fbcc4ba | 2008-09-04 04:08:20 +0000 | [diff] [blame] | 685 | 	err = request_irq(mal->rxde_irq, hdlr_rxde, irqflags, "MAL RX DE", mal); | 
| David Gibson | 1d3bb99 | 2007-08-23 13:56:01 +1000 | [diff] [blame] | 686 | 	if (err) | 
 | 687 | 		goto fail5; | 
 | 688 | 	err = request_irq(mal->rxeob_irq, mal_rxeob, 0, "MAL RX EOB", mal); | 
 | 689 | 	if (err) | 
 | 690 | 		goto fail6; | 
 | 691 |  | 
 | 692 | 	/* Enable all MAL SERR interrupt sources */ | 
 | 693 | 	if (mal->version == 2) | 
 | 694 | 		set_mal_dcrn(mal, MAL_IER, MAL2_IER_EVENTS); | 
 | 695 | 	else | 
 | 696 | 		set_mal_dcrn(mal, MAL_IER, MAL1_IER_EVENTS); | 
 | 697 |  | 
 | 698 | 	/* Enable EOB interrupt */ | 
 | 699 | 	mal_enable_eob_irq(mal); | 
 | 700 |  | 
 | 701 | 	printk(KERN_INFO | 
 | 702 | 	       "MAL v%d %s, %d TX channels, %d RX channels\n", | 
 | 703 | 	       mal->version, ofdev->node->full_name, | 
 | 704 | 	       mal->num_tx_chans, mal->num_rx_chans); | 
 | 705 |  | 
 | 706 | 	/* Advertise this instance to the rest of the world */ | 
 | 707 | 	wmb(); | 
 | 708 | 	dev_set_drvdata(&ofdev->dev, mal); | 
 | 709 |  | 
 | 710 | 	mal_dbg_register(mal); | 
 | 711 |  | 
 | 712 | 	return 0; | 
 | 713 |  | 
 | 714 |  fail6: | 
 | 715 | 	free_irq(mal->rxde_irq, mal); | 
 | 716 |  fail5: | 
 | 717 | 	free_irq(mal->txeob_irq, mal); | 
 | 718 |  fail4: | 
 | 719 | 	free_irq(mal->txde_irq, mal); | 
 | 720 |  fail3: | 
 | 721 | 	free_irq(mal->serr_irq, mal); | 
 | 722 |  fail2: | 
 | 723 | 	dma_free_coherent(&ofdev->dev, bd_size, mal->bd_virt, mal->bd_dma); | 
 | 724 |  fail_unmap: | 
| Michael Ellerman | cdbd386 | 2007-10-15 19:34:37 +1000 | [diff] [blame] | 725 | 	dcr_unmap(mal->dcr_host, 0x100); | 
| David Gibson | 1d3bb99 | 2007-08-23 13:56:01 +1000 | [diff] [blame] | 726 |  fail: | 
 | 727 | 	kfree(mal); | 
 | 728 |  | 
 | 729 | 	return err; | 
 | 730 | } | 
 | 731 |  | 
 | 732 | static int __devexit mal_remove(struct of_device *ofdev) | 
 | 733 | { | 
 | 734 | 	struct mal_instance *mal = dev_get_drvdata(&ofdev->dev); | 
 | 735 |  | 
 | 736 | 	MAL_DBG(mal, "remove" NL); | 
 | 737 |  | 
| Roland Dreier | 59e90b2 | 2007-10-09 15:48:56 -0700 | [diff] [blame] | 738 | 	/* Synchronize with scheduled polling */ | 
 | 739 | 	napi_disable(&mal->napi); | 
| David Gibson | 1d3bb99 | 2007-08-23 13:56:01 +1000 | [diff] [blame] | 740 |  | 
 | 741 | 	if (!list_empty(&mal->list)) { | 
 | 742 | 		/* This is *very* bad */ | 
 | 743 | 		printk(KERN_EMERG | 
 | 744 | 		       "mal%d: commac list is not empty on remove!\n", | 
 | 745 | 		       mal->index); | 
 | 746 | 		WARN_ON(1); | 
 | 747 | 	} | 
 | 748 |  | 
 | 749 | 	dev_set_drvdata(&ofdev->dev, NULL); | 
 | 750 |  | 
 | 751 | 	free_irq(mal->serr_irq, mal); | 
 | 752 | 	free_irq(mal->txde_irq, mal); | 
 | 753 | 	free_irq(mal->txeob_irq, mal); | 
 | 754 | 	free_irq(mal->rxde_irq, mal); | 
 | 755 | 	free_irq(mal->rxeob_irq, mal); | 
 | 756 |  | 
 | 757 | 	mal_reset(mal); | 
 | 758 |  | 
 | 759 | 	mal_dbg_unregister(mal); | 
 | 760 |  | 
 | 761 | 	dma_free_coherent(&ofdev->dev, | 
 | 762 | 			  sizeof(struct mal_descriptor) * | 
 | 763 | 			  (NUM_TX_BUFF * mal->num_tx_chans + | 
 | 764 | 			   NUM_RX_BUFF * mal->num_rx_chans), mal->bd_virt, | 
 | 765 | 			  mal->bd_dma); | 
 | 766 | 	kfree(mal); | 
 | 767 |  | 
 | 768 | 	return 0; | 
 | 769 | } | 
 | 770 |  | 
 | 771 | static struct of_device_id mal_platform_match[] = | 
 | 772 | { | 
 | 773 | 	{ | 
 | 774 | 		.compatible	= "ibm,mcmal", | 
 | 775 | 	}, | 
 | 776 | 	{ | 
 | 777 | 		.compatible	= "ibm,mcmal2", | 
 | 778 | 	}, | 
 | 779 | 	/* Backward compat */ | 
 | 780 | 	{ | 
 | 781 | 		.type		= "mcmal-dma", | 
 | 782 | 		.compatible	= "ibm,mcmal", | 
 | 783 | 	}, | 
 | 784 | 	{ | 
 | 785 | 		.type		= "mcmal-dma", | 
 | 786 | 		.compatible	= "ibm,mcmal2", | 
 | 787 | 	}, | 
 | 788 | 	{}, | 
 | 789 | }; | 
 | 790 |  | 
 | 791 | static struct of_platform_driver mal_of_driver = { | 
 | 792 | 	.name = "mcmal", | 
 | 793 | 	.match_table = mal_platform_match, | 
 | 794 |  | 
 | 795 | 	.probe = mal_probe, | 
 | 796 | 	.remove = mal_remove, | 
 | 797 | }; | 
 | 798 |  | 
 | 799 | int __init mal_init(void) | 
 | 800 | { | 
 | 801 | 	return of_register_platform_driver(&mal_of_driver); | 
 | 802 | } | 
 | 803 |  | 
 | 804 | void mal_exit(void) | 
 | 805 | { | 
 | 806 | 	of_unregister_platform_driver(&mal_of_driver); | 
 | 807 | } |