blob: 5955a7800a96637d2336b1a568f2f9882ad8689b [file] [log] [blame]
Ingo Molnarc140df92008-01-30 13:30:09 +01001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Firmware replacement code.
Ingo Molnarc140df92008-01-30 13:30:09 +01003 *
Pavel Machek8caac562008-11-26 17:15:27 +01004 * Work around broken BIOSes that don't set an aperture, only set the
5 * aperture in the AGP bridge, or set too small aperture.
6 *
Ingo Molnarc140df92008-01-30 13:30:09 +01007 * If all fails map the aperture over some low memory. This is cheaper than
8 * doing bounce buffering. The memory is lost. This is done at early boot
9 * because only the bootmem allocator can allocate 32+MB.
10 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 * Copyright 2002 Andi Kleen, SuSE Labs.
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/kernel.h>
14#include <linux/types.h>
15#include <linux/init.h>
16#include <linux/bootmem.h>
17#include <linux/mmzone.h>
18#include <linux/pci_ids.h>
19#include <linux/pci.h>
20#include <linux/bitops.h>
Aaron Durbin56dd6692006-09-26 10:52:40 +020021#include <linux/ioport.h>
Pavel Machek2050d452008-03-13 23:05:41 +010022#include <linux/suspend.h>
Catalin Marinasacde31d2009-08-27 14:29:20 +010023#include <linux/kmemleak.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <asm/e820.h>
25#include <asm/io.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090026#include <asm/iommu.h>
Joerg Roedel395624f2007-10-24 12:49:47 +020027#include <asm/gart.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <asm/pci-direct.h>
Andi Kleenca8642f2006-01-11 22:44:27 +010029#include <asm/dma.h>
Andreas Herrmann23ac4ae2010-09-17 18:03:43 +020030#include <asm/amd_nb.h>
FUJITA Tomonoride957622009-11-10 19:46:14 +090031#include <asm/x86_init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
Joerg Roedel0440d4c2007-10-24 12:49:50 +020033int gart_iommu_aperture;
Pavel Machek7de6a4c2008-03-13 11:03:58 +010034int gart_iommu_aperture_disabled __initdata;
35int gart_iommu_aperture_allowed __initdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
37int fallback_aper_order __initdata = 1; /* 64MB */
Pavel Machek7de6a4c2008-03-13 11:03:58 +010038int fallback_aper_force __initdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
40int fix_aperture __initdata = 1;
41
Aaron Durbin56dd6692006-09-26 10:52:40 +020042static struct resource gart_resource = {
43 .name = "GART",
44 .flags = IORESOURCE_MEM,
45};
46
47static void __init insert_aperture_resource(u32 aper_base, u32 aper_size)
48{
49 gart_resource.start = aper_base;
50 gart_resource.end = aper_base + aper_size - 1;
51 insert_resource(&iomem_resource, &gart_resource);
52}
53
Andrew Morton42442ed2005-06-08 15:49:25 -070054/* This code runs before the PCI subsystem is initialized, so just
55 access the northbridge directly. */
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Ingo Molnarc140df92008-01-30 13:30:09 +010057static u32 __init allocate_aperture(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070058{
Linus Torvalds1da177e2005-04-16 15:20:36 -070059 u32 aper_size;
Ingo Molnarc140df92008-01-30 13:30:09 +010060 void *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
Yinghai Lu7677b2e2008-04-14 20:40:37 -070062 /* aper_size should <= 1G */
63 if (fallback_aper_order > 5)
64 fallback_aper_order = 5;
Ingo Molnarc140df92008-01-30 13:30:09 +010065 aper_size = (32 * 1024 * 1024) << fallback_aper_order;
Linus Torvalds1da177e2005-04-16 15:20:36 -070066
Ingo Molnarc140df92008-01-30 13:30:09 +010067 /*
68 * Aperture has to be naturally aligned. This means a 2GB aperture
69 * won't have much chance of finding a place in the lower 4GB of
70 * memory. Unfortunately we cannot move it up because that would
71 * make the IOMMU useless.
Linus Torvalds1da177e2005-04-16 15:20:36 -070072 */
Yinghai Lu7677b2e2008-04-14 20:40:37 -070073 /*
74 * using 512M as goal, in case kexec will load kernel_big
75 * that will do the on position decompress, and could overlap with
76 * that positon with gart that is used.
77 * sequende:
78 * kernel_small
79 * ==> kexec (with kdump trigger path or previous doesn't shutdown gart)
80 * ==> kernel_small(gart area become e820_reserved)
81 * ==> kexec (with kdump trigger path or previous doesn't shutdown gart)
82 * ==> kerne_big (uncompressed size will be big than 64M or 128M)
83 * so don't use 512M below as gart iommu, leave the space for kernel
84 * code for safe
85 */
86 p = __alloc_bootmem_nopanic(aper_size, aper_size, 512ULL<<20);
Catalin Marinasacde31d2009-08-27 14:29:20 +010087 /*
88 * Kmemleak should not scan this block as it may not be mapped via the
89 * kernel direct mapping.
90 */
91 kmemleak_ignore(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -070092 if (!p || __pa(p)+aper_size > 0xffffffff) {
Ingo Molnar31183ba2008-01-30 13:30:10 +010093 printk(KERN_ERR
94 "Cannot allocate aperture memory hole (%p,%uK)\n",
95 p, aper_size>>10);
Linus Torvalds1da177e2005-04-16 15:20:36 -070096 if (p)
James Puthukattukaran82d1bb72007-05-02 19:27:13 +020097 free_bootmem(__pa(p), aper_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -070098 return 0;
99 }
Ingo Molnar31183ba2008-01-30 13:30:10 +0100100 printk(KERN_INFO "Mapping aperture over %d KB of RAM @ %lx\n",
101 aper_size >> 10, __pa(p));
Aaron Durbin56dd6692006-09-26 10:52:40 +0200102 insert_aperture_resource((u32)__pa(p), aper_size);
Pavel Machek2050d452008-03-13 23:05:41 +0100103 register_nosave_region((u32)__pa(p) >> PAGE_SHIFT,
104 (u32)__pa(p+aper_size) >> PAGE_SHIFT);
Ingo Molnarc140df92008-01-30 13:30:09 +0100105
106 return (u32)__pa(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107}
108
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109
Andrew Morton42442ed2005-06-08 15:49:25 -0700110/* Find a PCI capability */
Pavel Machekdd564d02008-05-27 18:03:56 +0200111static u32 __init find_cap(int bus, int slot, int func, int cap)
Ingo Molnarc140df92008-01-30 13:30:09 +0100112{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113 int bytes;
Ingo Molnarc140df92008-01-30 13:30:09 +0100114 u8 pos;
115
Yinghai Lu55c0d722008-04-19 01:31:11 -0700116 if (!(read_pci_config_16(bus, slot, func, PCI_STATUS) &
Ingo Molnarc140df92008-01-30 13:30:09 +0100117 PCI_STATUS_CAP_LIST))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 return 0;
Ingo Molnarc140df92008-01-30 13:30:09 +0100119
Yinghai Lu55c0d722008-04-19 01:31:11 -0700120 pos = read_pci_config_byte(bus, slot, func, PCI_CAPABILITY_LIST);
Ingo Molnarc140df92008-01-30 13:30:09 +0100121 for (bytes = 0; bytes < 48 && pos >= 0x40; bytes++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122 u8 id;
Ingo Molnarc140df92008-01-30 13:30:09 +0100123
124 pos &= ~3;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700125 id = read_pci_config_byte(bus, slot, func, pos+PCI_CAP_LIST_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126 if (id == 0xff)
127 break;
Ingo Molnarc140df92008-01-30 13:30:09 +0100128 if (id == cap)
129 return pos;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700130 pos = read_pci_config_byte(bus, slot, func,
Ingo Molnarc140df92008-01-30 13:30:09 +0100131 pos+PCI_CAP_LIST_NEXT);
132 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133 return 0;
Ingo Molnarc140df92008-01-30 13:30:09 +0100134}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135
136/* Read a standard AGPv3 bridge header */
Pavel Machekdd564d02008-05-27 18:03:56 +0200137static u32 __init read_agp(int bus, int slot, int func, int cap, u32 *order)
Ingo Molnarc140df92008-01-30 13:30:09 +0100138{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139 u32 apsize;
140 u32 apsizereg;
141 int nbits;
142 u32 aper_low, aper_hi;
143 u64 aper;
Yinghai Lu1edc1ab2008-04-13 01:11:41 -0700144 u32 old_order;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145
Yinghai Lu55c0d722008-04-19 01:31:11 -0700146 printk(KERN_INFO "AGP bridge at %02x:%02x:%02x\n", bus, slot, func);
147 apsizereg = read_pci_config_16(bus, slot, func, cap + 0x14);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148 if (apsizereg == 0xffffffff) {
Ingo Molnar31183ba2008-01-30 13:30:10 +0100149 printk(KERN_ERR "APSIZE in AGP bridge unreadable\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150 return 0;
151 }
152
Yinghai Lu1edc1ab2008-04-13 01:11:41 -0700153 /* old_order could be the value from NB gart setting */
154 old_order = *order;
155
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156 apsize = apsizereg & 0xfff;
157 /* Some BIOS use weird encodings not in the AGPv3 table. */
Ingo Molnarc140df92008-01-30 13:30:09 +0100158 if (apsize & 0xff)
159 apsize |= 0xf00;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160 nbits = hweight16(apsize);
161 *order = 7 - nbits;
162 if ((int)*order < 0) /* < 32MB */
163 *order = 0;
Ingo Molnarc140df92008-01-30 13:30:09 +0100164
Yinghai Lu55c0d722008-04-19 01:31:11 -0700165 aper_low = read_pci_config(bus, slot, func, 0x10);
166 aper_hi = read_pci_config(bus, slot, func, 0x14);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 aper = (aper_low & ~((1<<22)-1)) | ((u64)aper_hi << 32);
168
Yinghai Lu1edc1ab2008-04-13 01:11:41 -0700169 /*
170 * On some sick chips, APSIZE is 0. It means it wants 4G
171 * so let double check that order, and lets trust AMD NB settings:
172 */
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700173 printk(KERN_INFO "Aperture from AGP @ %Lx old size %u MB\n",
174 aper, 32 << old_order);
175 if (aper + (32ULL<<(20 + *order)) > 0x100000000ULL) {
Yinghai Lu1edc1ab2008-04-13 01:11:41 -0700176 printk(KERN_INFO "Aperture size %u MB (APSIZE %x) is not right, using settings from NB\n",
177 32 << *order, apsizereg);
178 *order = old_order;
179 }
180
Ingo Molnar31183ba2008-01-30 13:30:10 +0100181 printk(KERN_INFO "Aperture from AGP @ %Lx size %u MB (APSIZE %x)\n",
182 aper, 32 << *order, apsizereg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700184 if (!aperture_valid(aper, (32*1024*1024) << *order, 32<<20))
Ingo Molnarc140df92008-01-30 13:30:09 +0100185 return 0;
186 return (u32)aper;
187}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188
Ingo Molnarc140df92008-01-30 13:30:09 +0100189/*
190 * Look for an AGP bridge. Windows only expects the aperture in the
191 * AGP bridge and some BIOS forget to initialize the Northbridge too.
192 * Work around this here.
193 *
194 * Do an PCI bus scan by hand because we're running before the PCI
195 * subsystem.
196 *
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200197 * All AMD AGP bridges are AGPv3 compliant, so we can do this scan
Ingo Molnarc140df92008-01-30 13:30:09 +0100198 * generically. It's probably overkill to always scan all slots because
199 * the AGP bridges should be always an own bus on the HT hierarchy,
200 * but do it here for future safety.
201 */
Pavel Machekdd564d02008-05-27 18:03:56 +0200202static u32 __init search_agp_bridge(u32 *order, int *valid_agp)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203{
Yinghai Lu55c0d722008-04-19 01:31:11 -0700204 int bus, slot, func;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205
206 /* Poor man's PCI discovery */
Yinghai Lu55c0d722008-04-19 01:31:11 -0700207 for (bus = 0; bus < 256; bus++) {
Ingo Molnarc140df92008-01-30 13:30:09 +0100208 for (slot = 0; slot < 32; slot++) {
209 for (func = 0; func < 8; func++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210 u32 class, cap;
211 u8 type;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700212 class = read_pci_config(bus, slot, func,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213 PCI_CLASS_REVISION);
214 if (class == 0xffffffff)
Ingo Molnarc140df92008-01-30 13:30:09 +0100215 break;
216
217 switch (class >> 16) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218 case PCI_CLASS_BRIDGE_HOST:
219 case PCI_CLASS_BRIDGE_OTHER: /* needed? */
220 /* AGP bridge? */
Yinghai Lu55c0d722008-04-19 01:31:11 -0700221 cap = find_cap(bus, slot, func,
Ingo Molnarc140df92008-01-30 13:30:09 +0100222 PCI_CAP_ID_AGP);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223 if (!cap)
224 break;
Ingo Molnarc140df92008-01-30 13:30:09 +0100225 *valid_agp = 1;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700226 return read_agp(bus, slot, func, cap,
Ingo Molnarc140df92008-01-30 13:30:09 +0100227 order);
228 }
229
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230 /* No multi-function device? */
Yinghai Lu55c0d722008-04-19 01:31:11 -0700231 type = read_pci_config_byte(bus, slot, func,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232 PCI_HEADER_TYPE);
233 if (!(type & 0x80))
234 break;
Ingo Molnarc140df92008-01-30 13:30:09 +0100235 }
236 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237 }
Ingo Molnar31183ba2008-01-30 13:30:10 +0100238 printk(KERN_INFO "No AGP bridge found\n");
Ingo Molnarc140df92008-01-30 13:30:09 +0100239
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240 return 0;
241}
242
Yinghai Luaaf23042008-01-30 13:33:09 +0100243static int gart_fix_e820 __initdata = 1;
244
245static int __init parse_gart_mem(char *p)
246{
247 if (!p)
248 return -EINVAL;
249
250 if (!strncmp(p, "off", 3))
251 gart_fix_e820 = 0;
252 else if (!strncmp(p, "on", 2))
253 gart_fix_e820 = 1;
254
255 return 0;
256}
257early_param("gart_fix_e820", parse_gart_mem);
258
259void __init early_gart_iommu_check(void)
260{
261 /*
262 * in case it is enabled before, esp for kexec/kdump,
263 * previous kernel already enable that. memset called
264 * by allocate_aperture/__alloc_bootmem_nopanic cause restart.
265 * or second kernel have different position for GART hole. and new
266 * kernel could use hole as RAM that is still used by GART set by
267 * first kernel
268 * or BIOS forget to put that in reserved.
269 * try to update e820 to make that region as reserved.
270 */
Andi Kleenfa10ba62010-07-20 15:19:49 -0700271 u32 agp_aper_order = 0;
Yinghai Luf3eee542009-12-14 11:52:15 +0900272 int i, fix, slot, valid_agp = 0;
Yinghai Luaaf23042008-01-30 13:33:09 +0100273 u32 ctl;
274 u32 aper_size = 0, aper_order = 0, last_aper_order = 0;
275 u64 aper_base = 0, last_aper_base = 0;
Pavel Machekfa5b8a32008-05-26 20:40:47 +0200276 int aper_enabled = 0, last_aper_enabled = 0, last_valid = 0;
Yinghai Luaaf23042008-01-30 13:33:09 +0100277
278 if (!early_pci_allowed())
279 return;
280
Pavel Machekfa5b8a32008-05-26 20:40:47 +0200281 /* This is mostly duplicate of iommu_hole_init */
Andi Kleenfa10ba62010-07-20 15:19:49 -0700282 search_agp_bridge(&agp_aper_order, &valid_agp);
Yinghai Luf3eee542009-12-14 11:52:15 +0900283
Yinghai Luaaf23042008-01-30 13:33:09 +0100284 fix = 0;
Jan Beulich24d9b702011-01-10 16:20:23 +0000285 for (i = 0; amd_nb_bus_dev_ranges[i].dev_limit; i++) {
Yinghai Lu55c0d722008-04-19 01:31:11 -0700286 int bus;
287 int dev_base, dev_limit;
Yinghai Luaaf23042008-01-30 13:33:09 +0100288
Jan Beulich24d9b702011-01-10 16:20:23 +0000289 bus = amd_nb_bus_dev_ranges[i].bus;
290 dev_base = amd_nb_bus_dev_ranges[i].dev_base;
291 dev_limit = amd_nb_bus_dev_ranges[i].dev_limit;
Yinghai Luaaf23042008-01-30 13:33:09 +0100292
Yinghai Lu55c0d722008-04-19 01:31:11 -0700293 for (slot = dev_base; slot < dev_limit; slot++) {
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200294 if (!early_is_amd_nb(read_pci_config(bus, slot, 3, 0x00)))
Yinghai Lu55c0d722008-04-19 01:31:11 -0700295 continue;
296
297 ctl = read_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL);
Borislav Petkov57ab43e2010-09-03 18:39:39 +0200298 aper_enabled = ctl & GARTEN;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700299 aper_order = (ctl >> 1) & 7;
300 aper_size = (32 * 1024 * 1024) << aper_order;
301 aper_base = read_pci_config(bus, slot, 3, AMD64_GARTAPERTUREBASE) & 0x7fff;
302 aper_base <<= 25;
303
Pavel Machekfa5b8a32008-05-26 20:40:47 +0200304 if (last_valid) {
305 if ((aper_order != last_aper_order) ||
306 (aper_base != last_aper_base) ||
307 (aper_enabled != last_aper_enabled)) {
308 fix = 1;
309 break;
310 }
Yinghai Lu55c0d722008-04-19 01:31:11 -0700311 }
Pavel Machekfa5b8a32008-05-26 20:40:47 +0200312
Yinghai Lu55c0d722008-04-19 01:31:11 -0700313 last_aper_order = aper_order;
314 last_aper_base = aper_base;
315 last_aper_enabled = aper_enabled;
Pavel Machekfa5b8a32008-05-26 20:40:47 +0200316 last_valid = 1;
Yinghai Luaaf23042008-01-30 13:33:09 +0100317 }
Yinghai Luaaf23042008-01-30 13:33:09 +0100318 }
319
320 if (!fix && !aper_enabled)
321 return;
322
323 if (!aper_base || !aper_size || aper_base + aper_size > 0x100000000UL)
324 fix = 1;
325
326 if (gart_fix_e820 && !fix && aper_enabled) {
Yinghai Lu07545572008-06-21 03:50:47 -0700327 if (e820_any_mapped(aper_base, aper_base + aper_size,
328 E820_RAM)) {
Pavel Machek0abbc782008-05-20 16:27:17 +0200329 /* reserve it, so we can reuse it in second kernel */
Yinghai Luaaf23042008-01-30 13:33:09 +0100330 printk(KERN_INFO "update e820 for GART\n");
Yinghai Lud0be6bd2008-06-15 18:58:51 -0700331 e820_add_region(aper_base, aper_size, E820_RESERVED);
Yinghai Luaaf23042008-01-30 13:33:09 +0100332 update_e820();
333 }
Yinghai Luaaf23042008-01-30 13:33:09 +0100334 }
335
Yinghai Luf3eee542009-12-14 11:52:15 +0900336 if (valid_agp)
Pavel Machek4f384f82008-05-26 21:17:30 +0200337 return;
338
Yinghai Luf3eee542009-12-14 11:52:15 +0900339 /* disable them all at first */
Jan Beulich24d9b702011-01-10 16:20:23 +0000340 for (i = 0; i < amd_nb_bus_dev_ranges[i].dev_limit; i++) {
Yinghai Lu55c0d722008-04-19 01:31:11 -0700341 int bus;
342 int dev_base, dev_limit;
Yinghai Luaaf23042008-01-30 13:33:09 +0100343
Jan Beulich24d9b702011-01-10 16:20:23 +0000344 bus = amd_nb_bus_dev_ranges[i].bus;
345 dev_base = amd_nb_bus_dev_ranges[i].dev_base;
346 dev_limit = amd_nb_bus_dev_ranges[i].dev_limit;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700347
348 for (slot = dev_base; slot < dev_limit; slot++) {
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200349 if (!early_is_amd_nb(read_pci_config(bus, slot, 3, 0x00)))
Yinghai Lu55c0d722008-04-19 01:31:11 -0700350 continue;
351
352 ctl = read_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL);
Borislav Petkov57ab43e2010-09-03 18:39:39 +0200353 ctl &= ~GARTEN;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700354 write_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL, ctl);
355 }
Yinghai Luaaf23042008-01-30 13:33:09 +0100356 }
357
358}
359
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700360static int __initdata printed_gart_size_msg;
361
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -0400362int __init gart_iommu_hole_init(void)
Ingo Molnarc140df92008-01-30 13:30:09 +0100363{
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700364 u32 agp_aper_base = 0, agp_aper_order = 0;
Andi Kleen50895c52005-11-05 17:25:53 +0100365 u32 aper_size, aper_alloc = 0, aper_order = 0, last_aper_order = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366 u64 aper_base, last_aper_base = 0;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700367 int fix, slot, valid_agp = 0;
368 int i, node;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200370 if (gart_iommu_aperture_disabled || !fix_aperture ||
371 !early_pci_allowed())
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -0400372 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373
Dan Aloni753811d2007-07-21 17:11:36 +0200374 printk(KERN_INFO "Checking aperture...\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700376 if (!fallback_aper_force)
377 agp_aper_base = search_agp_bridge(&agp_aper_order, &valid_agp);
378
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379 fix = 0;
Yinghai Lu47db4c32008-01-30 13:33:18 +0100380 node = 0;
Jan Beulich24d9b702011-01-10 16:20:23 +0000381 for (i = 0; i < amd_nb_bus_dev_ranges[i].dev_limit; i++) {
Yinghai Lu55c0d722008-04-19 01:31:11 -0700382 int bus;
383 int dev_base, dev_limit;
Joerg Roedel4b838732010-04-07 12:57:35 +0200384 u32 ctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385
Jan Beulich24d9b702011-01-10 16:20:23 +0000386 bus = amd_nb_bus_dev_ranges[i].bus;
387 dev_base = amd_nb_bus_dev_ranges[i].dev_base;
388 dev_limit = amd_nb_bus_dev_ranges[i].dev_limit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389
Yinghai Lu55c0d722008-04-19 01:31:11 -0700390 for (slot = dev_base; slot < dev_limit; slot++) {
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200391 if (!early_is_amd_nb(read_pci_config(bus, slot, 3, 0x00)))
Yinghai Lu55c0d722008-04-19 01:31:11 -0700392 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393
Yinghai Lu55c0d722008-04-19 01:31:11 -0700394 iommu_detected = 1;
395 gart_iommu_aperture = 1;
FUJITA Tomonoride957622009-11-10 19:46:14 +0900396 x86_init.iommu.iommu_init = gart_iommu_init;
Ingo Molnarc140df92008-01-30 13:30:09 +0100397
Joerg Roedel4b838732010-04-07 12:57:35 +0200398 ctl = read_pci_config(bus, slot, 3,
399 AMD64_GARTAPERTURECTL);
400
401 /*
402 * Before we do anything else disable the GART. It may
403 * still be enabled if we boot into a crash-kernel here.
404 * Reconfiguring the GART while it is enabled could have
405 * unknown side-effects.
406 */
407 ctl &= ~GARTEN;
408 write_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL, ctl);
409
410 aper_order = (ctl >> 1) & 7;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700411 aper_size = (32 * 1024 * 1024) << aper_order;
412 aper_base = read_pci_config(bus, slot, 3, AMD64_GARTAPERTUREBASE) & 0x7fff;
413 aper_base <<= 25;
414
415 printk(KERN_INFO "Node %d: aperture @ %Lx size %u MB\n",
416 node, aper_base, aper_size >> 20);
417 node++;
418
419 if (!aperture_valid(aper_base, aper_size, 64<<20)) {
420 if (valid_agp && agp_aper_base &&
421 agp_aper_base == aper_base &&
422 agp_aper_order == aper_order) {
423 /* the same between two setting from NB and agp */
Yinghai Luc987d122008-06-24 22:14:09 -0700424 if (!no_iommu &&
425 max_pfn > MAX_DMA32_PFN &&
426 !printed_gart_size_msg) {
Yinghai Lu55c0d722008-04-19 01:31:11 -0700427 printk(KERN_ERR "you are using iommu with agp, but GART size is less than 64M\n");
428 printk(KERN_ERR "please increase GART size in your BIOS setup\n");
429 printk(KERN_ERR "if BIOS doesn't have that option, contact your HW vendor!\n");
430 printed_gart_size_msg = 1;
431 }
432 } else {
433 fix = 1;
434 goto out;
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700435 }
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700436 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437
Yinghai Lu55c0d722008-04-19 01:31:11 -0700438 if ((last_aper_order && aper_order != last_aper_order) ||
439 (last_aper_base && aper_base != last_aper_base)) {
440 fix = 1;
441 goto out;
442 }
443 last_aper_order = aper_order;
444 last_aper_base = aper_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 }
Ingo Molnarc140df92008-01-30 13:30:09 +0100446 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447
Yinghai Lu55c0d722008-04-19 01:31:11 -0700448out:
Aaron Durbin56dd6692006-09-26 10:52:40 +0200449 if (!fix && !fallback_aper_force) {
450 if (last_aper_base) {
451 unsigned long n = (32 * 1024 * 1024) << last_aper_order;
Ingo Molnarc140df92008-01-30 13:30:09 +0100452
Aaron Durbin56dd6692006-09-26 10:52:40 +0200453 insert_aperture_resource((u32)last_aper_base, n);
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -0400454 return 1;
Aaron Durbin56dd6692006-09-26 10:52:40 +0200455 }
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -0400456 return 0;
Aaron Durbin56dd6692006-09-26 10:52:40 +0200457 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700459 if (!fallback_aper_force) {
460 aper_alloc = agp_aper_base;
461 aper_order = agp_aper_order;
462 }
Ingo Molnarc140df92008-01-30 13:30:09 +0100463
464 if (aper_alloc) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465 /* Got the aperture from the AGP bridge */
Yinghai Luc987d122008-06-24 22:14:09 -0700466 } else if ((!no_iommu && max_pfn > MAX_DMA32_PFN) ||
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467 force_iommu ||
468 valid_agp ||
Ingo Molnarc140df92008-01-30 13:30:09 +0100469 fallback_aper_force) {
Adam Jackson9b156842008-09-29 14:52:03 -0400470 printk(KERN_INFO
Ingo Molnar31183ba2008-01-30 13:30:10 +0100471 "Your BIOS doesn't leave a aperture memory hole\n");
Adam Jackson9b156842008-09-29 14:52:03 -0400472 printk(KERN_INFO
Ingo Molnar31183ba2008-01-30 13:30:10 +0100473 "Please enable the IOMMU option in the BIOS setup\n");
Adam Jackson9b156842008-09-29 14:52:03 -0400474 printk(KERN_INFO
Ingo Molnar31183ba2008-01-30 13:30:10 +0100475 "This costs you %d MB of RAM\n",
476 32 << fallback_aper_order);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477
478 aper_order = fallback_aper_order;
479 aper_alloc = allocate_aperture();
Ingo Molnarc140df92008-01-30 13:30:09 +0100480 if (!aper_alloc) {
481 /*
482 * Could disable AGP and IOMMU here, but it's
483 * probably not worth it. But the later users
484 * cannot deal with bad apertures and turning
485 * on the aperture over memory causes very
486 * strange problems, so it's better to panic
487 * early.
488 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489 panic("Not enough memory for aperture");
490 }
Ingo Molnarc140df92008-01-30 13:30:09 +0100491 } else {
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -0400492 return 0;
Ingo Molnarc140df92008-01-30 13:30:09 +0100493 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494
495 /* Fix up the north bridges */
Jan Beulich24d9b702011-01-10 16:20:23 +0000496 for (i = 0; i < amd_nb_bus_dev_ranges[i].dev_limit; i++) {
Borislav Petkov260133a2010-09-03 18:39:40 +0200497 int bus, dev_base, dev_limit;
498
499 /*
500 * Don't enable translation yet but enable GART IO and CPU
501 * accesses and set DISTLBWALKPRB since GART table memory is UC.
502 */
503 u32 ctl = DISTLBWALKPRB | aper_order << 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504
Jan Beulich24d9b702011-01-10 16:20:23 +0000505 bus = amd_nb_bus_dev_ranges[i].bus;
506 dev_base = amd_nb_bus_dev_ranges[i].dev_base;
507 dev_limit = amd_nb_bus_dev_ranges[i].dev_limit;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700508 for (slot = dev_base; slot < dev_limit; slot++) {
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200509 if (!early_is_amd_nb(read_pci_config(bus, slot, 3, 0x00)))
Yinghai Lu55c0d722008-04-19 01:31:11 -0700510 continue;
511
Borislav Petkov260133a2010-09-03 18:39:40 +0200512 write_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL, ctl);
Yinghai Lu55c0d722008-04-19 01:31:11 -0700513 write_pci_config(bus, slot, 3, AMD64_GARTAPERTUREBASE, aper_alloc >> 25);
514 }
Ingo Molnarc140df92008-01-30 13:30:09 +0100515 }
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200516
517 set_up_gart_resume(aper_order, aper_alloc);
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -0400518
519 return 1;
Ingo Molnarc140df92008-01-30 13:30:09 +0100520}