blob: 7368ebdbafc502709ba1ded5690d186cc69d5980 [file] [log] [blame]
Peter De Schrijver44107d82011-12-14 17:03:25 +02001/*
2 * arch/arm/mach-tegra/board-dt-tegra30.c
3 *
4 * NVIDIA Tegra30 device tree board support
5 *
6 * Copyright (C) 2011 NVIDIA Corporation
7 *
8 * Derived from:
9 *
10 * arch/arm/mach-tegra/board-dt-tegra20.c
11 *
12 * Copyright (C) 2010 Secret Lab Technologies, Ltd.
13 * Copyright (C) 2010 Google, Inc.
14 *
15 * This software is licensed under the terms of the GNU General Public
16 * License version 2, as published by the Free Software Foundation, and
17 * may be copied, distributed, and modified under those terms.
18 *
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 * GNU General Public License for more details.
23 *
24 */
25
26#include <linux/kernel.h>
27#include <linux/of.h>
28#include <linux/of_address.h>
29#include <linux/of_fdt.h>
30#include <linux/of_irq.h>
31#include <linux/of_platform.h>
32
33#include <asm/mach/arch.h>
34#include <asm/hardware/gic.h>
35
36#include "board.h"
Peter De Schrijverf7223d32012-01-10 06:22:18 +000037#include "clock.h"
Marc Zyngiera1725732011-09-08 13:15:22 +010038#include "common.h"
Stephen Warren2be39c02012-10-04 14:24:09 -060039#include "iomap.h"
Peter De Schrijver44107d82011-12-14 17:03:25 +020040
Peter De Schrijverf7223d32012-01-10 06:22:18 +000041struct of_dev_auxdata tegra30_auxdata_lookup[] __initdata = {
42 OF_DEV_AUXDATA("nvidia,tegra20-sdhci", 0x78000000, "sdhci-tegra.0", NULL),
43 OF_DEV_AUXDATA("nvidia,tegra20-sdhci", 0x78000200, "sdhci-tegra.1", NULL),
44 OF_DEV_AUXDATA("nvidia,tegra20-sdhci", 0x78000400, "sdhci-tegra.2", NULL),
45 OF_DEV_AUXDATA("nvidia,tegra20-sdhci", 0x78000600, "sdhci-tegra.3", NULL),
46 OF_DEV_AUXDATA("nvidia,tegra20-i2c", 0x7000C000, "tegra-i2c.0", NULL),
47 OF_DEV_AUXDATA("nvidia,tegra20-i2c", 0x7000C400, "tegra-i2c.1", NULL),
48 OF_DEV_AUXDATA("nvidia,tegra20-i2c", 0x7000C500, "tegra-i2c.2", NULL),
49 OF_DEV_AUXDATA("nvidia,tegra20-i2c", 0x7000C700, "tegra-i2c.3", NULL),
50 OF_DEV_AUXDATA("nvidia,tegra20-i2c", 0x7000D000, "tegra-i2c.4", NULL),
Stephen Warren5657d982012-03-27 11:37:47 -060051 OF_DEV_AUXDATA("nvidia,tegra30-ahub", 0x70080000, "tegra30-ahub", NULL),
Laxman Dewanganbd976e02012-06-26 12:48:31 +053052 OF_DEV_AUXDATA("nvidia,tegra30-apbdma", 0x6000a000, "tegra-apbdma", NULL),
Thierry Reding140fd972011-12-21 08:04:13 +010053 OF_DEV_AUXDATA("nvidia,tegra30-pwm", TEGRA_PWFM_BASE, "tegra-pwm", NULL),
Peter De Schrijverf7223d32012-01-10 06:22:18 +000054 {}
55};
56
57static __initdata struct tegra_clk_init_table tegra_dt_clk_init_table[] = {
58 /* name parent rate enabled */
Stephen Warren8c690fd2012-02-02 12:24:19 -070059 { "uarta", "pll_p", 408000000, true },
Stephen Warren18b81fb2012-03-26 16:49:39 -060060 { "pll_a", "pll_p_out1", 564480000, true },
61 { "pll_a_out0", "pll_a", 11289600, true },
62 { "extern1", "pll_a_out0", 0, true },
63 { "clk_out_1", "extern1", 0, true },
Wei Ni25804d82012-09-21 16:54:56 +080064 { "blink", "clk_32k", 32768, true },
Stephen Warren18b81fb2012-03-26 16:49:39 -060065 { "i2s0", "pll_a_out0", 11289600, false},
66 { "i2s1", "pll_a_out0", 11289600, false},
67 { "i2s2", "pll_a_out0", 11289600, false},
68 { "i2s3", "pll_a_out0", 11289600, false},
69 { "i2s4", "pll_a_out0", 11289600, false},
Wei Ni25804d82012-09-21 16:54:56 +080070 { "sdmmc1", "pll_p", 48000000, false},
71 { "sdmmc3", "pll_p", 48000000, false},
72 { "sdmmc4", "pll_p", 48000000, false},
Peter De Schrijverf7223d32012-01-10 06:22:18 +000073 { NULL, NULL, 0, 0},
74};
75
Peter De Schrijver44107d82011-12-14 17:03:25 +020076static void __init tegra30_dt_init(void)
77{
Peter De Schrijverf7223d32012-01-10 06:22:18 +000078 tegra_clk_init_from_table(tegra_dt_clk_init_table);
79
Stephen Warren2553dcc2012-06-28 16:29:19 -060080 of_platform_populate(NULL, of_default_bus_match_table,
Peter De Schrijverf7223d32012-01-10 06:22:18 +000081 tegra30_auxdata_lookup, NULL);
Peter De Schrijver44107d82011-12-14 17:03:25 +020082}
83
84static const char *tegra30_dt_board_compat[] = {
Stephen Warrenc5444f32012-02-27 18:26:16 -070085 "nvidia,tegra30",
Peter De Schrijver44107d82011-12-14 17:03:25 +020086 NULL
87};
88
89DT_MACHINE_START(TEGRA30_DT, "NVIDIA Tegra30 (Flattened Device Tree)")
Marc Zyngiera1725732011-09-08 13:15:22 +010090 .smp = smp_ops(tegra_smp_ops),
Peter De Schrijver44107d82011-12-14 17:03:25 +020091 .map_io = tegra_map_common_io,
92 .init_early = tegra30_init_early,
93 .init_irq = tegra_dt_init_irq,
94 .handle_irq = gic_handle_irq,
Sivaram Nairf2ef4122012-10-16 13:08:35 +030095 .timer = &tegra_sys_timer,
Peter De Schrijver44107d82011-12-14 17:03:25 +020096 .init_machine = tegra30_dt_init,
Shawn Guo390e0cf2012-05-02 17:08:06 +080097 .init_late = tegra_init_late,
Peter De Schrijver44107d82011-12-14 17:03:25 +020098 .restart = tegra_assert_system_reset,
99 .dt_compat = tegra30_dt_board_compat,
100MACHINE_END