| Santosh Shilimkar | fbc9be1 | 2010-05-14 12:05:26 -0700 | [diff] [blame] | 1 | /* | 
|  | 2 | * OMAP4 specific common source file. | 
|  | 3 | * | 
|  | 4 | * Copyright (C) 2010 Texas Instruments, Inc. | 
|  | 5 | * Author: | 
|  | 6 | *	Santosh Shilimkar <santosh.shilimkar@ti.com> | 
|  | 7 | * | 
|  | 8 | * | 
|  | 9 | * This program is free software,you can redistribute it and/or modify | 
|  | 10 | * it under the terms of the GNU General Public License version 2 as | 
|  | 11 | * published by the Free Software Foundation. | 
|  | 12 | */ | 
|  | 13 |  | 
|  | 14 | #include <linux/kernel.h> | 
|  | 15 | #include <linux/init.h> | 
|  | 16 | #include <linux/io.h> | 
|  | 17 | #include <linux/platform_device.h> | 
| Santosh Shilimkar | 137d105 | 2011-06-25 18:04:31 -0700 | [diff] [blame] | 18 | #include <linux/memblock.h> | 
| Santosh Shilimkar | fbc9be1 | 2010-05-14 12:05:26 -0700 | [diff] [blame] | 19 |  | 
|  | 20 | #include <asm/hardware/gic.h> | 
|  | 21 | #include <asm/hardware/cache-l2x0.h> | 
| Santosh Shilimkar | 137d105 | 2011-06-25 18:04:31 -0700 | [diff] [blame] | 22 | #include <asm/mach/map.h> | 
| Russell King | 716a3dc | 2012-01-13 15:00:51 +0000 | [diff] [blame] | 23 | #include <asm/memblock.h> | 
| R Sricharan | c4082d4 | 2012-06-05 16:31:06 +0530 | [diff] [blame] | 24 | #include <linux/of_irq.h> | 
|  | 25 | #include <linux/of_platform.h> | 
| Santosh Shilimkar | fbc9be1 | 2010-05-14 12:05:26 -0700 | [diff] [blame] | 26 |  | 
| Tony Lindgren | 741e3a8 | 2011-05-17 03:51:26 -0700 | [diff] [blame] | 27 | #include <plat/irqs.h> | 
| Santosh Shilimkar | 137d105 | 2011-06-25 18:04:31 -0700 | [diff] [blame] | 28 | #include <plat/sram.h> | 
| Santosh Shilimkar | 2ec1fc4 | 2012-02-02 19:33:55 +0530 | [diff] [blame] | 29 | #include <plat/omap-secure.h> | 
| Balaji T K | 1ee47b0 | 2012-04-25 17:27:46 +0530 | [diff] [blame] | 30 | #include <plat/mmc.h> | 
| Tony Lindgren | 741e3a8 | 2011-05-17 03:51:26 -0700 | [diff] [blame] | 31 |  | 
| Santosh Shilimkar | fbc9be1 | 2010-05-14 12:05:26 -0700 | [diff] [blame] | 32 | #include <mach/hardware.h> | 
| Santosh Shilimkar | fcf6efa | 2010-06-16 22:19:47 +0530 | [diff] [blame] | 33 | #include <mach/omap-wakeupgen.h> | 
| Tony Lindgren | 4e65331 | 2011-11-10 22:45:17 +0100 | [diff] [blame] | 34 |  | 
|  | 35 | #include "common.h" | 
| Balaji T K | 1ee47b0 | 2012-04-25 17:27:46 +0530 | [diff] [blame] | 36 | #include "hsmmc.h" | 
| Santosh Shilimkar | 501f0c7 | 2011-01-01 19:56:04 +0530 | [diff] [blame] | 37 | #include "omap4-sar-layout.h" | 
| R Sricharan | cc4ad90 | 2012-03-02 16:31:18 +0530 | [diff] [blame] | 38 | #include <linux/export.h> | 
| Santosh Shilimkar | fbc9be1 | 2010-05-14 12:05:26 -0700 | [diff] [blame] | 39 |  | 
|  | 40 | #ifdef CONFIG_CACHE_L2X0 | 
| Santosh Shilimkar | 02afe8a | 2011-03-03 18:03:25 +0530 | [diff] [blame] | 41 | static void __iomem *l2cache_base; | 
| Santosh Shilimkar | fbc9be1 | 2010-05-14 12:05:26 -0700 | [diff] [blame] | 42 | #endif | 
|  | 43 |  | 
| Santosh Shilimkar | 501f0c7 | 2011-01-01 19:56:04 +0530 | [diff] [blame] | 44 | static void __iomem *sar_ram_base; | 
|  | 45 |  | 
| Santosh Shilimkar | 137d105 | 2011-06-25 18:04:31 -0700 | [diff] [blame] | 46 | #ifdef CONFIG_OMAP4_ERRATA_I688 | 
|  | 47 | /* Used to implement memory barrier on DRAM path */ | 
|  | 48 | #define OMAP4_DRAM_BARRIER_VA			0xfe600000 | 
|  | 49 |  | 
|  | 50 | void __iomem *dram_sync, *sram_sync; | 
|  | 51 |  | 
| Santosh Shilimkar | 2ec1fc4 | 2012-02-02 19:33:55 +0530 | [diff] [blame] | 52 | static phys_addr_t paddr; | 
|  | 53 | static u32 size; | 
|  | 54 |  | 
| Santosh Shilimkar | 137d105 | 2011-06-25 18:04:31 -0700 | [diff] [blame] | 55 | void omap_bus_sync(void) | 
|  | 56 | { | 
|  | 57 | if (dram_sync && sram_sync) { | 
|  | 58 | writel_relaxed(readl_relaxed(dram_sync), dram_sync); | 
|  | 59 | writel_relaxed(readl_relaxed(sram_sync), sram_sync); | 
|  | 60 | isb(); | 
|  | 61 | } | 
|  | 62 | } | 
| R Sricharan | cc4ad90 | 2012-03-02 16:31:18 +0530 | [diff] [blame] | 63 | EXPORT_SYMBOL(omap_bus_sync); | 
| Santosh Shilimkar | 137d105 | 2011-06-25 18:04:31 -0700 | [diff] [blame] | 64 |  | 
| Santosh Shilimkar | 2ec1fc4 | 2012-02-02 19:33:55 +0530 | [diff] [blame] | 65 | /* Steal one page physical memory for barrier implementation */ | 
|  | 66 | int __init omap_barrier_reserve_memblock(void) | 
| Santosh Shilimkar | 137d105 | 2011-06-25 18:04:31 -0700 | [diff] [blame] | 67 | { | 
| Santosh Shilimkar | 137d105 | 2011-06-25 18:04:31 -0700 | [diff] [blame] | 68 |  | 
|  | 69 | size = ALIGN(PAGE_SIZE, SZ_1M); | 
| Russell King | 716a3dc | 2012-01-13 15:00:51 +0000 | [diff] [blame] | 70 | paddr = arm_memblock_steal(size, SZ_1M); | 
|  | 71 |  | 
| Santosh Shilimkar | 2ec1fc4 | 2012-02-02 19:33:55 +0530 | [diff] [blame] | 72 | return 0; | 
|  | 73 | } | 
|  | 74 |  | 
|  | 75 | void __init omap_barriers_init(void) | 
|  | 76 | { | 
|  | 77 | struct map_desc dram_io_desc[1]; | 
|  | 78 |  | 
| Santosh Shilimkar | 137d105 | 2011-06-25 18:04:31 -0700 | [diff] [blame] | 79 | dram_io_desc[0].virtual = OMAP4_DRAM_BARRIER_VA; | 
|  | 80 | dram_io_desc[0].pfn = __phys_to_pfn(paddr); | 
|  | 81 | dram_io_desc[0].length = size; | 
|  | 82 | dram_io_desc[0].type = MT_MEMORY_SO; | 
|  | 83 | iotable_init(dram_io_desc, ARRAY_SIZE(dram_io_desc)); | 
|  | 84 | dram_sync = (void __iomem *) dram_io_desc[0].virtual; | 
|  | 85 | sram_sync = (void __iomem *) OMAP4_SRAM_VA; | 
|  | 86 |  | 
|  | 87 | pr_info("OMAP4: Map 0x%08llx to 0x%08lx for dram barrier\n", | 
|  | 88 | (long long) paddr, dram_io_desc[0].virtual); | 
|  | 89 |  | 
| Santosh Shilimkar | 137d105 | 2011-06-25 18:04:31 -0700 | [diff] [blame] | 90 | } | 
| Santosh Shilimkar | 2ec1fc4 | 2012-02-02 19:33:55 +0530 | [diff] [blame] | 91 | #else | 
|  | 92 | void __init omap_barriers_init(void) | 
|  | 93 | {} | 
| Santosh Shilimkar | 137d105 | 2011-06-25 18:04:31 -0700 | [diff] [blame] | 94 | #endif | 
|  | 95 |  | 
| Santosh Shilimkar | fbc9be1 | 2010-05-14 12:05:26 -0700 | [diff] [blame] | 96 | void __init gic_init_irq(void) | 
|  | 97 | { | 
| Marc Zyngier | ab65be2 | 2011-11-15 17:22:45 +0000 | [diff] [blame] | 98 | void __iomem *omap_irq_base; | 
|  | 99 | void __iomem *gic_dist_base_addr; | 
|  | 100 |  | 
| Santosh Shilimkar | fbc9be1 | 2010-05-14 12:05:26 -0700 | [diff] [blame] | 101 | /* Static mapping, never released */ | 
|  | 102 | gic_dist_base_addr = ioremap(OMAP44XX_GIC_DIST_BASE, SZ_4K); | 
|  | 103 | BUG_ON(!gic_dist_base_addr); | 
| Santosh Shilimkar | fbc9be1 | 2010-05-14 12:05:26 -0700 | [diff] [blame] | 104 |  | 
|  | 105 | /* Static mapping, never released */ | 
| Tony Lindgren | 741e3a8 | 2011-05-17 03:51:26 -0700 | [diff] [blame] | 106 | omap_irq_base = ioremap(OMAP44XX_GIC_CPU_BASE, SZ_512); | 
|  | 107 | BUG_ON(!omap_irq_base); | 
| Russell King | b580b89 | 2010-12-04 15:55:14 +0000 | [diff] [blame] | 108 |  | 
| Santosh Shilimkar | fcf6efa | 2010-06-16 22:19:47 +0530 | [diff] [blame] | 109 | omap_wakeupgen_init(); | 
|  | 110 |  | 
| Tony Lindgren | 741e3a8 | 2011-05-17 03:51:26 -0700 | [diff] [blame] | 111 | gic_init(0, 29, gic_dist_base_addr, omap_irq_base); | 
| Santosh Shilimkar | fbc9be1 | 2010-05-14 12:05:26 -0700 | [diff] [blame] | 112 | } | 
|  | 113 |  | 
|  | 114 | #ifdef CONFIG_CACHE_L2X0 | 
| Santosh Shilimkar | 4e803c4 | 2010-07-31 21:40:10 +0530 | [diff] [blame] | 115 |  | 
| Santosh Shilimkar | 02afe8a | 2011-03-03 18:03:25 +0530 | [diff] [blame] | 116 | void __iomem *omap4_get_l2cache_base(void) | 
|  | 117 | { | 
|  | 118 | return l2cache_base; | 
|  | 119 | } | 
|  | 120 |  | 
| Santosh Shilimkar | 4e803c4 | 2010-07-31 21:40:10 +0530 | [diff] [blame] | 121 | static void omap4_l2x0_disable(void) | 
|  | 122 | { | 
|  | 123 | /* Disable PL310 L2 Cache controller */ | 
|  | 124 | omap_smc1(0x102, 0x0); | 
|  | 125 | } | 
|  | 126 |  | 
| Santosh Shilimkar | 4bdb157 | 2011-02-22 10:00:44 +0100 | [diff] [blame] | 127 | static void omap4_l2x0_set_debug(unsigned long val) | 
|  | 128 | { | 
|  | 129 | /* Program PL310 L2 Cache controller debug register */ | 
|  | 130 | omap_smc1(0x100, val); | 
|  | 131 | } | 
|  | 132 |  | 
| Santosh Shilimkar | fbc9be1 | 2010-05-14 12:05:26 -0700 | [diff] [blame] | 133 | static int __init omap_l2_cache_init(void) | 
|  | 134 | { | 
| Santosh Shilimkar | 1773e60 | 2010-11-19 23:01:03 +0530 | [diff] [blame] | 135 | u32 aux_ctrl = 0; | 
|  | 136 |  | 
| Santosh Shilimkar | fbc9be1 | 2010-05-14 12:05:26 -0700 | [diff] [blame] | 137 | /* | 
|  | 138 | * To avoid code running on other OMAPs in | 
|  | 139 | * multi-omap builds | 
|  | 140 | */ | 
|  | 141 | if (!cpu_is_omap44xx()) | 
|  | 142 | return -ENODEV; | 
|  | 143 |  | 
|  | 144 | /* Static mapping, never released */ | 
|  | 145 | l2cache_base = ioremap(OMAP44XX_L2CACHE_BASE, SZ_4K); | 
| Santosh Shilimkar | 0db1803 | 2011-03-03 17:36:52 +0530 | [diff] [blame] | 146 | if (WARN_ON(!l2cache_base)) | 
|  | 147 | return -ENOMEM; | 
| Santosh Shilimkar | fbc9be1 | 2010-05-14 12:05:26 -0700 | [diff] [blame] | 148 |  | 
| Santosh Shilimkar | fbc9be1 | 2010-05-14 12:05:26 -0700 | [diff] [blame] | 149 | /* | 
| Santosh Shilimkar | a777b72 | 2010-09-16 18:44:47 +0530 | [diff] [blame] | 150 | * 16-way associativity, parity disabled | 
|  | 151 | * Way size - 32KB (es1.0) | 
|  | 152 | * Way size - 64KB (es2.0 +) | 
| Santosh Shilimkar | fbc9be1 | 2010-05-14 12:05:26 -0700 | [diff] [blame] | 153 | */ | 
| Santosh Shilimkar | 1773e60 | 2010-11-19 23:01:03 +0530 | [diff] [blame] | 154 | aux_ctrl = ((1 << L2X0_AUX_CTRL_ASSOCIATIVITY_SHIFT) | | 
|  | 155 | (0x1 << 25) | | 
|  | 156 | (0x1 << L2X0_AUX_CTRL_NS_LOCKDOWN_SHIFT) | | 
|  | 157 | (0x1 << L2X0_AUX_CTRL_NS_INT_CTRL_SHIFT)); | 
|  | 158 |  | 
| Mans Rullgard | 11e0264 | 2010-11-19 23:01:04 +0530 | [diff] [blame] | 159 | if (omap_rev() == OMAP4430_REV_ES1_0) { | 
| Santosh Shilimkar | 1773e60 | 2010-11-19 23:01:03 +0530 | [diff] [blame] | 160 | aux_ctrl |= 0x2 << L2X0_AUX_CTRL_WAY_SIZE_SHIFT; | 
| Mans Rullgard | 11e0264 | 2010-11-19 23:01:04 +0530 | [diff] [blame] | 161 | } else { | 
|  | 162 | aux_ctrl |= ((0x3 << L2X0_AUX_CTRL_WAY_SIZE_SHIFT) | | 
| Santosh Shilimkar | b0f20ff | 2010-11-19 23:01:05 +0530 | [diff] [blame] | 163 | (1 << L2X0_AUX_CTRL_SHARE_OVERRIDE_SHIFT) | | 
| Mans Rullgard | 11e0264 | 2010-11-19 23:01:04 +0530 | [diff] [blame] | 164 | (1 << L2X0_AUX_CTRL_DATA_PREFETCH_SHIFT) | | 
| Santosh Shilimkar | b89cd71 | 2010-11-19 23:01:06 +0530 | [diff] [blame] | 165 | (1 << L2X0_AUX_CTRL_INSTR_PREFETCH_SHIFT) | | 
|  | 166 | (1 << L2X0_AUX_CTRL_EARLY_BRESP_SHIFT)); | 
| Mans Rullgard | 11e0264 | 2010-11-19 23:01:04 +0530 | [diff] [blame] | 167 | } | 
|  | 168 | if (omap_rev() != OMAP4430_REV_ES1_0) | 
|  | 169 | omap_smc1(0x109, aux_ctrl); | 
|  | 170 |  | 
|  | 171 | /* Enable PL310 L2 Cache controller */ | 
|  | 172 | omap_smc1(0x102, 0x1); | 
| Santosh Shilimkar | 1773e60 | 2010-11-19 23:01:03 +0530 | [diff] [blame] | 173 |  | 
|  | 174 | l2x0_init(l2cache_base, aux_ctrl, L2X0_AUX_CTRL_MASK); | 
| Santosh Shilimkar | fbc9be1 | 2010-05-14 12:05:26 -0700 | [diff] [blame] | 175 |  | 
| Santosh Shilimkar | 4e803c4 | 2010-07-31 21:40:10 +0530 | [diff] [blame] | 176 | /* | 
|  | 177 | * Override default outer_cache.disable with a OMAP4 | 
|  | 178 | * specific one | 
|  | 179 | */ | 
|  | 180 | outer_cache.disable = omap4_l2x0_disable; | 
| Santosh Shilimkar | 4bdb157 | 2011-02-22 10:00:44 +0100 | [diff] [blame] | 181 | outer_cache.set_debug = omap4_l2x0_set_debug; | 
| Santosh Shilimkar | 4e803c4 | 2010-07-31 21:40:10 +0530 | [diff] [blame] | 182 |  | 
| Santosh Shilimkar | fbc9be1 | 2010-05-14 12:05:26 -0700 | [diff] [blame] | 183 | return 0; | 
|  | 184 | } | 
|  | 185 | early_initcall(omap_l2_cache_init); | 
|  | 186 | #endif | 
| Santosh Shilimkar | 501f0c7 | 2011-01-01 19:56:04 +0530 | [diff] [blame] | 187 |  | 
|  | 188 | void __iomem *omap4_get_sar_ram_base(void) | 
|  | 189 | { | 
|  | 190 | return sar_ram_base; | 
|  | 191 | } | 
|  | 192 |  | 
|  | 193 | /* | 
|  | 194 | * SAR RAM used to save and restore the HW | 
|  | 195 | * context in low power modes | 
|  | 196 | */ | 
|  | 197 | static int __init omap4_sar_ram_init(void) | 
|  | 198 | { | 
|  | 199 | /* | 
|  | 200 | * To avoid code running on other OMAPs in | 
|  | 201 | * multi-omap builds | 
|  | 202 | */ | 
|  | 203 | if (!cpu_is_omap44xx()) | 
|  | 204 | return -ENOMEM; | 
|  | 205 |  | 
|  | 206 | /* Static mapping, never released */ | 
|  | 207 | sar_ram_base = ioremap(OMAP44XX_SAR_RAM_BASE, SZ_16K); | 
|  | 208 | if (WARN_ON(!sar_ram_base)) | 
|  | 209 | return -ENOMEM; | 
|  | 210 |  | 
|  | 211 | return 0; | 
|  | 212 | } | 
|  | 213 | early_initcall(omap4_sar_ram_init); | 
| Balaji T K | 1ee47b0 | 2012-04-25 17:27:46 +0530 | [diff] [blame] | 214 |  | 
| R Sricharan | c4082d4 | 2012-06-05 16:31:06 +0530 | [diff] [blame] | 215 | static struct of_device_id irq_match[] __initdata = { | 
|  | 216 | { .compatible = "arm,cortex-a9-gic", .data = gic_of_init, }, | 
| R Sricharan | 0c1b6fa | 2012-05-09 23:34:56 +0530 | [diff] [blame] | 217 | { .compatible = "arm,cortex-a15-gic", .data = gic_of_init, }, | 
| R Sricharan | c4082d4 | 2012-06-05 16:31:06 +0530 | [diff] [blame] | 218 | { } | 
|  | 219 | }; | 
|  | 220 |  | 
|  | 221 | void __init omap_gic_of_init(void) | 
|  | 222 | { | 
|  | 223 | omap_wakeupgen_init(); | 
|  | 224 | of_irq_init(irq_match); | 
|  | 225 | } | 
|  | 226 |  | 
| Balaji T K | 1ee47b0 | 2012-04-25 17:27:46 +0530 | [diff] [blame] | 227 | #if defined(CONFIG_MMC_OMAP_HS) || defined(CONFIG_MMC_OMAP_HS_MODULE) | 
|  | 228 | static int omap4_twl6030_hsmmc_late_init(struct device *dev) | 
|  | 229 | { | 
|  | 230 | int irq = 0; | 
|  | 231 | struct platform_device *pdev = container_of(dev, | 
|  | 232 | struct platform_device, dev); | 
|  | 233 | struct omap_mmc_platform_data *pdata = dev->platform_data; | 
|  | 234 |  | 
|  | 235 | /* Setting MMC1 Card detect Irq */ | 
|  | 236 | if (pdev->id == 0) { | 
|  | 237 | irq = twl6030_mmc_card_detect_config(); | 
|  | 238 | if (irq < 0) { | 
|  | 239 | dev_err(dev, "%s: Error card detect config(%d)\n", | 
|  | 240 | __func__, irq); | 
|  | 241 | return irq; | 
|  | 242 | } | 
|  | 243 | pdata->slots[0].card_detect_irq = irq; | 
|  | 244 | pdata->slots[0].card_detect = twl6030_mmc_card_detect; | 
|  | 245 | } | 
|  | 246 | return 0; | 
|  | 247 | } | 
|  | 248 |  | 
|  | 249 | static __init void omap4_twl6030_hsmmc_set_late_init(struct device *dev) | 
|  | 250 | { | 
|  | 251 | struct omap_mmc_platform_data *pdata; | 
|  | 252 |  | 
|  | 253 | /* dev can be null if CONFIG_MMC_OMAP_HS is not set */ | 
|  | 254 | if (!dev) { | 
|  | 255 | pr_err("Failed %s\n", __func__); | 
|  | 256 | return; | 
|  | 257 | } | 
|  | 258 | pdata = dev->platform_data; | 
|  | 259 | pdata->init =	omap4_twl6030_hsmmc_late_init; | 
|  | 260 | } | 
|  | 261 |  | 
|  | 262 | int __init omap4_twl6030_hsmmc_init(struct omap2_hsmmc_info *controllers) | 
|  | 263 | { | 
|  | 264 | struct omap2_hsmmc_info *c; | 
|  | 265 |  | 
|  | 266 | omap_hsmmc_init(controllers); | 
|  | 267 | for (c = controllers; c->mmc; c++) { | 
|  | 268 | /* pdev can be null if CONFIG_MMC_OMAP_HS is not set */ | 
|  | 269 | if (!c->pdev) | 
|  | 270 | continue; | 
|  | 271 | omap4_twl6030_hsmmc_set_late_init(&c->pdev->dev); | 
|  | 272 | } | 
|  | 273 |  | 
|  | 274 | return 0; | 
|  | 275 | } | 
|  | 276 | #else | 
|  | 277 | int __init omap4_twl6030_hsmmc_init(struct omap2_hsmmc_info *controllers) | 
|  | 278 | { | 
|  | 279 | return 0; | 
|  | 280 | } | 
|  | 281 | #endif |