| Rajendra Nayak | 5643aeb | 2010-08-02 13:18:18 +0300 | [diff] [blame] | 1 | /* | 
|  | 2 | * OMAP4 Power Management Routines | 
|  | 3 | * | 
| Santosh Shilimkar | e44f9a7 | 2010-06-16 22:19:49 +0530 | [diff] [blame] | 4 | * Copyright (C) 2010-2011 Texas Instruments, Inc. | 
| Rajendra Nayak | 5643aeb | 2010-08-02 13:18:18 +0300 | [diff] [blame] | 5 | * Rajendra Nayak <rnayak@ti.com> | 
| Santosh Shilimkar | e44f9a7 | 2010-06-16 22:19:49 +0530 | [diff] [blame] | 6 | * Santosh Shilimkar <santosh.shilimkar@ti.com> | 
| Rajendra Nayak | 5643aeb | 2010-08-02 13:18:18 +0300 | [diff] [blame] | 7 | * | 
|  | 8 | * This program is free software; you can redistribute it and/or modify | 
|  | 9 | * it under the terms of the GNU General Public License version 2 as | 
|  | 10 | * published by the Free Software Foundation. | 
|  | 11 | */ | 
|  | 12 |  | 
|  | 13 | #include <linux/pm.h> | 
|  | 14 | #include <linux/suspend.h> | 
|  | 15 | #include <linux/module.h> | 
|  | 16 | #include <linux/list.h> | 
|  | 17 | #include <linux/err.h> | 
|  | 18 | #include <linux/slab.h> | 
| David Howells | 9f97da7 | 2012-03-28 18:30:01 +0100 | [diff] [blame] | 19 | #include <asm/system_misc.h> | 
| Rajendra Nayak | 5643aeb | 2010-08-02 13:18:18 +0300 | [diff] [blame] | 20 |  | 
| Tony Lindgren | 4e65331 | 2011-11-10 22:45:17 +0100 | [diff] [blame] | 21 | #include "common.h" | 
| Santosh Shilimkar | 3c50729 | 2011-01-05 22:03:17 +0530 | [diff] [blame] | 22 | #include "clockdomain.h" | 
| Paul Walmsley | 72e06d0 | 2010-12-21 21:05:16 -0700 | [diff] [blame] | 23 | #include "powerdomain.h" | 
| Santosh Shilimkar | e44f9a7 | 2010-06-16 22:19:49 +0530 | [diff] [blame] | 24 | #include "pm.h" | 
| Rajendra Nayak | 5643aeb | 2010-08-02 13:18:18 +0300 | [diff] [blame] | 25 |  | 
|  | 26 | struct power_state { | 
|  | 27 | struct powerdomain *pwrdm; | 
|  | 28 | u32 next_state; | 
|  | 29 | #ifdef CONFIG_SUSPEND | 
|  | 30 | u32 saved_state; | 
| Santosh Shilimkar | 3ba2a73 | 2011-06-06 14:33:29 +0530 | [diff] [blame] | 31 | u32 saved_logic_state; | 
| Rajendra Nayak | 5643aeb | 2010-08-02 13:18:18 +0300 | [diff] [blame] | 32 | #endif | 
|  | 33 | struct list_head node; | 
|  | 34 | }; | 
|  | 35 |  | 
|  | 36 | static LIST_HEAD(pwrst_list); | 
|  | 37 |  | 
|  | 38 | #ifdef CONFIG_SUSPEND | 
| Rajendra Nayak | 5643aeb | 2010-08-02 13:18:18 +0300 | [diff] [blame] | 39 | static int omap4_pm_suspend(void) | 
|  | 40 | { | 
| Santosh Shilimkar | e44f9a7 | 2010-06-16 22:19:49 +0530 | [diff] [blame] | 41 | struct power_state *pwrst; | 
|  | 42 | int state, ret = 0; | 
|  | 43 | u32 cpu_id = smp_processor_id(); | 
|  | 44 |  | 
|  | 45 | /* Save current powerdomain state */ | 
|  | 46 | list_for_each_entry(pwrst, &pwrst_list, node) { | 
|  | 47 | pwrst->saved_state = pwrdm_read_next_pwrst(pwrst->pwrdm); | 
| Santosh Shilimkar | 3ba2a73 | 2011-06-06 14:33:29 +0530 | [diff] [blame] | 48 | pwrst->saved_logic_state = pwrdm_read_logic_retst(pwrst->pwrdm); | 
| Santosh Shilimkar | e44f9a7 | 2010-06-16 22:19:49 +0530 | [diff] [blame] | 49 | } | 
|  | 50 |  | 
|  | 51 | /* Set targeted power domain states by suspend */ | 
|  | 52 | list_for_each_entry(pwrst, &pwrst_list, node) { | 
|  | 53 | omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state); | 
| Santosh Shilimkar | 3ba2a73 | 2011-06-06 14:33:29 +0530 | [diff] [blame] | 54 | pwrdm_set_logic_retst(pwrst->pwrdm, PWRDM_POWER_OFF); | 
| Santosh Shilimkar | e44f9a7 | 2010-06-16 22:19:49 +0530 | [diff] [blame] | 55 | } | 
|  | 56 |  | 
|  | 57 | /* | 
|  | 58 | * For MPUSS to hit power domain retention(CSWR or OSWR), | 
|  | 59 | * CPU0 and CPU1 power domains need to be in OFF or DORMANT state, | 
|  | 60 | * since CPU power domain CSWR is not supported by hardware | 
|  | 61 | * Only master CPU follows suspend path. All other CPUs follow | 
|  | 62 | * CPU hotplug path in system wide suspend. On OMAP4, CPU power | 
|  | 63 | * domain CSWR is not supported by hardware. | 
|  | 64 | * More details can be found in OMAP4430 TRM section 4.3.4.2. | 
|  | 65 | */ | 
|  | 66 | omap4_enter_lowpower(cpu_id, PWRDM_POWER_OFF); | 
|  | 67 |  | 
|  | 68 | /* Restore next powerdomain state */ | 
|  | 69 | list_for_each_entry(pwrst, &pwrst_list, node) { | 
|  | 70 | state = pwrdm_read_prev_pwrst(pwrst->pwrdm); | 
|  | 71 | if (state > pwrst->next_state) { | 
|  | 72 | pr_info("Powerdomain (%s) didn't enter " | 
|  | 73 | "target state %d\n", | 
|  | 74 | pwrst->pwrdm->name, pwrst->next_state); | 
|  | 75 | ret = -1; | 
|  | 76 | } | 
|  | 77 | omap_set_pwrdm_state(pwrst->pwrdm, pwrst->saved_state); | 
| Santosh Shilimkar | 3ba2a73 | 2011-06-06 14:33:29 +0530 | [diff] [blame] | 78 | pwrdm_set_logic_retst(pwrst->pwrdm, pwrst->saved_logic_state); | 
| Santosh Shilimkar | e44f9a7 | 2010-06-16 22:19:49 +0530 | [diff] [blame] | 79 | } | 
|  | 80 | if (ret) | 
|  | 81 | pr_crit("Could not enter target state in pm_suspend\n"); | 
|  | 82 | else | 
|  | 83 | pr_info("Successfully put all powerdomains to target state\n"); | 
|  | 84 |  | 
| Rajendra Nayak | 5643aeb | 2010-08-02 13:18:18 +0300 | [diff] [blame] | 85 | return 0; | 
|  | 86 | } | 
| Rajendra Nayak | 5643aeb | 2010-08-02 13:18:18 +0300 | [diff] [blame] | 87 | #endif /* CONFIG_SUSPEND */ | 
|  | 88 |  | 
|  | 89 | static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused) | 
|  | 90 | { | 
|  | 91 | struct power_state *pwrst; | 
|  | 92 |  | 
|  | 93 | if (!pwrdm->pwrsts) | 
|  | 94 | return 0; | 
|  | 95 |  | 
| Santosh Shilimkar | e44f9a7 | 2010-06-16 22:19:49 +0530 | [diff] [blame] | 96 | /* | 
|  | 97 | * Skip CPU0 and CPU1 power domains. CPU1 is programmed | 
|  | 98 | * through hotplug path and CPU0 explicitly programmed | 
|  | 99 | * further down in the code path | 
|  | 100 | */ | 
|  | 101 | if (!strncmp(pwrdm->name, "cpu", 3)) | 
|  | 102 | return 0; | 
|  | 103 |  | 
|  | 104 | /* | 
|  | 105 | * FIXME: Remove this check when core retention is supported | 
|  | 106 | * Only MPUSS power domain is added in the list. | 
|  | 107 | */ | 
|  | 108 | if (strcmp(pwrdm->name, "mpu_pwrdm")) | 
|  | 109 | return 0; | 
|  | 110 |  | 
| Rajendra Nayak | 5643aeb | 2010-08-02 13:18:18 +0300 | [diff] [blame] | 111 | pwrst = kmalloc(sizeof(struct power_state), GFP_ATOMIC); | 
|  | 112 | if (!pwrst) | 
|  | 113 | return -ENOMEM; | 
| Santosh Shilimkar | e44f9a7 | 2010-06-16 22:19:49 +0530 | [diff] [blame] | 114 |  | 
| Rajendra Nayak | 5643aeb | 2010-08-02 13:18:18 +0300 | [diff] [blame] | 115 | pwrst->pwrdm = pwrdm; | 
| Santosh Shilimkar | e44f9a7 | 2010-06-16 22:19:49 +0530 | [diff] [blame] | 116 | pwrst->next_state = PWRDM_POWER_RET; | 
| Rajendra Nayak | 5643aeb | 2010-08-02 13:18:18 +0300 | [diff] [blame] | 117 | list_add(&pwrst->node, &pwrst_list); | 
|  | 118 |  | 
| Santosh Shilimkar | e44f9a7 | 2010-06-16 22:19:49 +0530 | [diff] [blame] | 119 | return omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state); | 
| Rajendra Nayak | 5643aeb | 2010-08-02 13:18:18 +0300 | [diff] [blame] | 120 | } | 
|  | 121 |  | 
|  | 122 | /** | 
| Santosh Shilimkar | 72826b9 | 2011-07-18 12:25:10 +0530 | [diff] [blame] | 123 | * omap_default_idle - OMAP4 default ilde routine.' | 
|  | 124 | * | 
|  | 125 | * Implements OMAP4 memory, IO ordering requirements which can't be addressed | 
| Nicolas Pitre | ae94091 | 2011-12-19 03:03:58 -0500 | [diff] [blame] | 126 | * with default cpu_do_idle() hook. Used by all CPUs with !CONFIG_CPUIDLE and | 
| Santosh Shilimkar | 72826b9 | 2011-07-18 12:25:10 +0530 | [diff] [blame] | 127 | * by secondary CPU with CONFIG_CPUIDLE. | 
|  | 128 | */ | 
|  | 129 | static void omap_default_idle(void) | 
|  | 130 | { | 
| Santosh Shilimkar | 72826b9 | 2011-07-18 12:25:10 +0530 | [diff] [blame] | 131 | local_fiq_disable(); | 
|  | 132 |  | 
|  | 133 | omap_do_wfi(); | 
|  | 134 |  | 
|  | 135 | local_fiq_enable(); | 
| Santosh Shilimkar | 72826b9 | 2011-07-18 12:25:10 +0530 | [diff] [blame] | 136 | } | 
|  | 137 |  | 
|  | 138 | /** | 
| Rajendra Nayak | 5643aeb | 2010-08-02 13:18:18 +0300 | [diff] [blame] | 139 | * omap4_pm_init - Init routine for OMAP4 PM | 
|  | 140 | * | 
|  | 141 | * Initializes all powerdomain and clockdomain target states | 
|  | 142 | * and all PRCM settings. | 
|  | 143 | */ | 
| Shawn Guo | bbd707a | 2012-04-26 16:06:50 +0800 | [diff] [blame] | 144 | int __init omap4_pm_init(void) | 
| Rajendra Nayak | 5643aeb | 2010-08-02 13:18:18 +0300 | [diff] [blame] | 145 | { | 
|  | 146 | int ret; | 
| Santosh Shilimkar | 68523f4 | 2012-03-12 20:34:45 +0530 | [diff] [blame] | 147 | struct clockdomain *emif_clkdm, *mpuss_clkdm, *l3_1_clkdm, *l4wkup; | 
| Santosh Shilimkar | 12f2782 | 2011-03-08 18:24:30 +0530 | [diff] [blame] | 148 | struct clockdomain *ducati_clkdm, *l3_2_clkdm, *l4_per_clkdm; | 
| Rajendra Nayak | 5643aeb | 2010-08-02 13:18:18 +0300 | [diff] [blame] | 149 |  | 
| Santosh Shilimkar | 361b02f | 2011-03-11 16:13:09 +0530 | [diff] [blame] | 150 | if (omap_rev() == OMAP4430_REV_ES1_0) { | 
|  | 151 | WARN(1, "Power Management not supported on OMAP4430 ES1.0\n"); | 
|  | 152 | return -ENODEV; | 
|  | 153 | } | 
|  | 154 |  | 
| Rajendra Nayak | 5643aeb | 2010-08-02 13:18:18 +0300 | [diff] [blame] | 155 | pr_err("Power Management for TI OMAP4.\n"); | 
|  | 156 |  | 
| Rajendra Nayak | 5643aeb | 2010-08-02 13:18:18 +0300 | [diff] [blame] | 157 | ret = pwrdm_for_each(pwrdms_setup, NULL); | 
|  | 158 | if (ret) { | 
|  | 159 | pr_err("Failed to setup powerdomains\n"); | 
|  | 160 | goto err2; | 
|  | 161 | } | 
| Rajendra Nayak | 5643aeb | 2010-08-02 13:18:18 +0300 | [diff] [blame] | 162 |  | 
| Santosh Shilimkar | 12f2782 | 2011-03-08 18:24:30 +0530 | [diff] [blame] | 163 | /* | 
|  | 164 | * The dynamic dependency between MPUSS -> MEMIF and | 
|  | 165 | * MPUSS -> L4_PER/L3_* and DUCATI -> L3_* doesn't work as | 
|  | 166 | * expected. The hardware recommendation is to enable static | 
|  | 167 | * dependencies for these to avoid system lock ups or random crashes. | 
| Santosh Shilimkar | 68523f4 | 2012-03-12 20:34:45 +0530 | [diff] [blame] | 168 | * The L4 wakeup depedency is added to workaround the OCP sync hardware | 
|  | 169 | * BUG with 32K synctimer which lead to incorrect timer value read | 
|  | 170 | * from the 32K counter. The BUG applies for GPTIMER1 and WDT2 which | 
|  | 171 | * are part of L4 wakeup clockdomain. | 
| Santosh Shilimkar | 12f2782 | 2011-03-08 18:24:30 +0530 | [diff] [blame] | 172 | */ | 
|  | 173 | mpuss_clkdm = clkdm_lookup("mpuss_clkdm"); | 
|  | 174 | emif_clkdm = clkdm_lookup("l3_emif_clkdm"); | 
|  | 175 | l3_1_clkdm = clkdm_lookup("l3_1_clkdm"); | 
|  | 176 | l3_2_clkdm = clkdm_lookup("l3_2_clkdm"); | 
|  | 177 | l4_per_clkdm = clkdm_lookup("l4_per_clkdm"); | 
| Santosh Shilimkar | 68523f4 | 2012-03-12 20:34:45 +0530 | [diff] [blame] | 178 | l4wkup = clkdm_lookup("l4_wkup_clkdm"); | 
| Santosh Shilimkar | 12f2782 | 2011-03-08 18:24:30 +0530 | [diff] [blame] | 179 | ducati_clkdm = clkdm_lookup("ducati_clkdm"); | 
| Santosh Shilimkar | 68523f4 | 2012-03-12 20:34:45 +0530 | [diff] [blame] | 180 | if ((!mpuss_clkdm) || (!emif_clkdm) || (!l3_1_clkdm) || (!l4wkup) || | 
| Santosh Shilimkar | 12f2782 | 2011-03-08 18:24:30 +0530 | [diff] [blame] | 181 | (!l3_2_clkdm) || (!ducati_clkdm) || (!l4_per_clkdm)) | 
|  | 182 | goto err2; | 
|  | 183 |  | 
|  | 184 | ret = clkdm_add_wkdep(mpuss_clkdm, emif_clkdm); | 
|  | 185 | ret |= clkdm_add_wkdep(mpuss_clkdm, l3_1_clkdm); | 
|  | 186 | ret |= clkdm_add_wkdep(mpuss_clkdm, l3_2_clkdm); | 
|  | 187 | ret |= clkdm_add_wkdep(mpuss_clkdm, l4_per_clkdm); | 
| Santosh Shilimkar | 68523f4 | 2012-03-12 20:34:45 +0530 | [diff] [blame] | 188 | ret |= clkdm_add_wkdep(mpuss_clkdm, l4wkup); | 
| Santosh Shilimkar | 12f2782 | 2011-03-08 18:24:30 +0530 | [diff] [blame] | 189 | ret |= clkdm_add_wkdep(ducati_clkdm, l3_1_clkdm); | 
|  | 190 | ret |= clkdm_add_wkdep(ducati_clkdm, l3_2_clkdm); | 
|  | 191 | if (ret) { | 
|  | 192 | pr_err("Failed to add MPUSS -> L3/EMIF/L4PER, DUCATI -> L3 " | 
|  | 193 | "wakeup dependency\n"); | 
|  | 194 | goto err2; | 
|  | 195 | } | 
|  | 196 |  | 
| Santosh Shilimkar | b2b9762 | 2010-06-16 22:19:48 +0530 | [diff] [blame] | 197 | ret = omap4_mpuss_init(); | 
|  | 198 | if (ret) { | 
|  | 199 | pr_err("Failed to initialise OMAP4 MPUSS\n"); | 
|  | 200 | goto err2; | 
|  | 201 | } | 
|  | 202 |  | 
| Paul Walmsley | 92206fd | 2012-02-02 02:38:50 -0700 | [diff] [blame] | 203 | (void) clkdm_for_each(omap_pm_clkdms_setup, NULL); | 
| Santosh Shilimkar | 3c50729 | 2011-01-05 22:03:17 +0530 | [diff] [blame] | 204 |  | 
| Rajendra Nayak | 5643aeb | 2010-08-02 13:18:18 +0300 | [diff] [blame] | 205 | #ifdef CONFIG_SUSPEND | 
| Paul Walmsley | 1416408 | 2012-02-02 02:30:50 -0700 | [diff] [blame] | 206 | omap_pm_suspend = omap4_pm_suspend; | 
|  | 207 | #endif | 
| Rajendra Nayak | 5643aeb | 2010-08-02 13:18:18 +0300 | [diff] [blame] | 208 |  | 
| Nicolas Pitre | ae94091 | 2011-12-19 03:03:58 -0500 | [diff] [blame] | 209 | /* Overwrite the default cpu_do_idle() */ | 
| Nicolas Pitre | 0bcd24b | 2012-01-04 16:27:48 -0500 | [diff] [blame] | 210 | arm_pm_idle = omap_default_idle; | 
| Santosh Shilimkar | 72826b9 | 2011-07-18 12:25:10 +0530 | [diff] [blame] | 211 |  | 
| Santosh Shilimkar | 9827266 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 212 | omap4_idle_init(); | 
|  | 213 |  | 
| Rajendra Nayak | 5643aeb | 2010-08-02 13:18:18 +0300 | [diff] [blame] | 214 | err2: | 
|  | 215 | return ret; | 
|  | 216 | } |