blob: be55b7f362827fc29815e2def8b3198dd2549573 [file] [log] [blame]
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001/*
2 * ALSA SoC TLV320AIC3X codec driver
3 *
Vladimir Barinovd6b52032008-09-29 23:14:11 +04004 * Author: Vladimir Barinov, <vbarinov@embeddedalley.com>
Vladimir Barinov44d0a872007-11-14 17:07:17 +01005 * Copyright: (C) 2007 MontaVista Software, Inc., <source@mvista.com>
6 *
7 * Based on sound/soc/codecs/wm8753.c by Liam Girdwood
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * Notes:
14 * The AIC3X is a driver for a low power stereo audio
Randolph Chung6184f102010-08-20 12:47:53 +080015 * codecs aic31, aic32, aic33, aic3007.
Vladimir Barinov44d0a872007-11-14 17:07:17 +010016 *
17 * It supports full aic33 codec functionality.
Randolph Chung6184f102010-08-20 12:47:53 +080018 * The compatibility with aic32, aic31 and aic3007 is as follows:
19 * aic32/aic3007 | aic31
Vladimir Barinov44d0a872007-11-14 17:07:17 +010020 * ---------------------------------------
21 * MONO_LOUT -> N/A | MONO_LOUT -> N/A
22 * | IN1L -> LINE1L
23 * | IN1R -> LINE1R
24 * | IN2L -> LINE2L
25 * | IN2R -> LINE2R
26 * | MIC3L/R -> N/A
27 * truncated internal functionality in
28 * accordance with documentation
29 * ---------------------------------------
30 *
31 * Hence the machine layer should disable unsupported inputs/outputs by
Liam Girdwooda5302182008-07-07 13:35:17 +010032 * snd_soc_dapm_disable_pin(codec, "MONO_LOUT"), etc.
Vladimir Barinov44d0a872007-11-14 17:07:17 +010033 */
34
35#include <linux/module.h>
36#include <linux/moduleparam.h>
37#include <linux/init.h>
38#include <linux/delay.h>
39#include <linux/pm.h>
40#include <linux/i2c.h>
Jarkko Nikula5193d622010-05-05 13:02:03 +030041#include <linux/gpio.h>
Jarkko Nikula07779fd2010-04-26 15:49:14 +030042#include <linux/regulator/consumer.h>
Vladimir Barinov44d0a872007-11-14 17:07:17 +010043#include <linux/platform_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/slab.h>
Vladimir Barinov44d0a872007-11-14 17:07:17 +010045#include <sound/core.h>
46#include <sound/pcm.h>
47#include <sound/pcm_params.h>
48#include <sound/soc.h>
Vladimir Barinov44d0a872007-11-14 17:07:17 +010049#include <sound/initval.h>
Jarkko Nikula7565fc32009-02-09 14:27:07 +020050#include <sound/tlv.h>
Jarkko Nikula5193d622010-05-05 13:02:03 +030051#include <sound/tlv320aic3x.h>
Vladimir Barinov44d0a872007-11-14 17:07:17 +010052
53#include "tlv320aic3x.h"
54
Jarkko Nikula07779fd2010-04-26 15:49:14 +030055#define AIC3X_NUM_SUPPLIES 4
56static const char *aic3x_supply_names[AIC3X_NUM_SUPPLIES] = {
57 "IOVDD", /* I/O Voltage */
58 "DVDD", /* Digital Core Voltage */
59 "AVDD", /* Analog DAC Voltage */
60 "DRVDD", /* ADC Analog and Output Driver Voltage */
61};
Vladimir Barinov44d0a872007-11-14 17:07:17 +010062
Jarkko Nikula414c73a2010-11-01 14:03:56 +020063static LIST_HEAD(reset_list);
64
Jarkko Nikula5a895f82010-09-20 10:39:13 +030065struct aic3x_priv;
66
67struct aic3x_disable_nb {
68 struct notifier_block nb;
69 struct aic3x_priv *aic3x;
70};
71
Vladimir Barinov44d0a872007-11-14 17:07:17 +010072/* codec private data */
73struct aic3x_priv {
Jarkko Nikula5a895f82010-09-20 10:39:13 +030074 struct snd_soc_codec *codec;
Jarkko Nikula07779fd2010-04-26 15:49:14 +030075 struct regulator_bulk_data supplies[AIC3X_NUM_SUPPLIES];
Jarkko Nikula5a895f82010-09-20 10:39:13 +030076 struct aic3x_disable_nb disable_nb[AIC3X_NUM_SUPPLIES];
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000077 enum snd_soc_control_type control_type;
78 struct aic3x_setup_data *setup;
Vladimir Barinov44d0a872007-11-14 17:07:17 +010079 unsigned int sysclk;
Jarkko Nikula414c73a2010-11-01 14:03:56 +020080 struct list_head list;
Vladimir Barinov44d0a872007-11-14 17:07:17 +010081 int master;
Jarkko Nikula5193d622010-05-05 13:02:03 +030082 int gpio_reset;
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +030083 int power;
Randolph Chung6184f102010-08-20 12:47:53 +080084#define AIC3X_MODEL_3X 0
85#define AIC3X_MODEL_33 1
86#define AIC3X_MODEL_3007 2
87 u16 model;
Vladimir Barinov44d0a872007-11-14 17:07:17 +010088};
89
90/*
91 * AIC3X register cache
92 * We can't read the AIC3X register space when we are
93 * using 2 wire for device control, so we cache them instead.
94 * There is no point in caching the reset register
95 */
96static const u8 aic3x_reg[AIC3X_CACHEREGNUM] = {
97 0x00, 0x00, 0x00, 0x10, /* 0 */
98 0x04, 0x00, 0x00, 0x00, /* 4 */
99 0x00, 0x00, 0x00, 0x01, /* 8 */
100 0x00, 0x00, 0x00, 0x80, /* 12 */
101 0x80, 0xff, 0xff, 0x78, /* 16 */
102 0x78, 0x78, 0x78, 0x78, /* 20 */
103 0x78, 0x00, 0x00, 0xfe, /* 24 */
104 0x00, 0x00, 0xfe, 0x00, /* 28 */
105 0x18, 0x18, 0x00, 0x00, /* 32 */
106 0x00, 0x00, 0x00, 0x00, /* 36 */
107 0x00, 0x00, 0x00, 0x80, /* 40 */
108 0x80, 0x00, 0x00, 0x00, /* 44 */
109 0x00, 0x00, 0x00, 0x04, /* 48 */
110 0x00, 0x00, 0x00, 0x00, /* 52 */
111 0x00, 0x00, 0x04, 0x00, /* 56 */
112 0x00, 0x00, 0x00, 0x00, /* 60 */
113 0x00, 0x04, 0x00, 0x00, /* 64 */
114 0x00, 0x00, 0x00, 0x00, /* 68 */
115 0x04, 0x00, 0x00, 0x00, /* 72 */
116 0x00, 0x00, 0x00, 0x00, /* 76 */
117 0x00, 0x00, 0x00, 0x00, /* 80 */
118 0x00, 0x00, 0x00, 0x00, /* 84 */
119 0x00, 0x00, 0x00, 0x00, /* 88 */
120 0x00, 0x00, 0x00, 0x00, /* 92 */
121 0x00, 0x00, 0x00, 0x00, /* 96 */
122 0x00, 0x00, 0x02, /* 100 */
123};
124
125/*
Jarkko Nikula9900daa2010-09-14 16:59:47 +0300126 * read from the aic3x register space. Only use for this function is if
127 * wanting to read volatile bits from those registers that has both read-only
128 * and read/write bits. All other cases should use snd_soc_read.
Daniel Mack54e7e612008-04-30 16:20:52 +0200129 */
130static int aic3x_read(struct snd_soc_codec *codec, unsigned int reg,
131 u8 *value)
132{
Jarkko Nikula9900daa2010-09-14 16:59:47 +0300133 u8 *cache = codec->reg_cache;
Mark Brown5f345342009-07-05 17:35:28 +0100134
Jarkko Nikula5a895f82010-09-20 10:39:13 +0300135 if (codec->cache_only)
136 return -EINVAL;
Jarkko Nikula9900daa2010-09-14 16:59:47 +0300137 if (reg >= AIC3X_CACHEREGNUM)
138 return -1;
Daniel Mack54e7e612008-04-30 16:20:52 +0200139
Jarkko Nikula9900daa2010-09-14 16:59:47 +0300140 *value = codec->hw_read(codec, reg);
141 cache[reg] = *value;
142
Daniel Mack54e7e612008-04-30 16:20:52 +0200143 return 0;
144}
145
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100146#define SOC_DAPM_SINGLE_AIC3X(xname, reg, shift, mask, invert) \
147{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
148 .info = snd_soc_info_volsw, \
149 .get = snd_soc_dapm_get_volsw, .put = snd_soc_dapm_put_volsw_aic3x, \
150 .private_value = SOC_SINGLE_VALUE(reg, shift, mask, invert) }
151
152/*
153 * All input lines are connected when !0xf and disconnected with 0xf bit field,
154 * so we have to use specific dapm_put call for input mixer
155 */
156static int snd_soc_dapm_put_volsw_aic3x(struct snd_kcontrol *kcontrol,
157 struct snd_ctl_elem_value *ucontrol)
158{
Jarkko Nikula9d035452011-05-13 19:16:52 +0300159 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
160 struct snd_soc_dapm_widget *widget = wlist->widgets[0];
Eero Nurkkala4453dba2009-02-06 12:01:04 +0200161 struct soc_mixer_control *mc =
162 (struct soc_mixer_control *)kcontrol->private_value;
163 unsigned int reg = mc->reg;
164 unsigned int shift = mc->shift;
165 int max = mc->max;
166 unsigned int mask = (1 << fls(max)) - 1;
167 unsigned int invert = mc->invert;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100168 unsigned short val, val_mask;
169 int ret;
170 struct snd_soc_dapm_path *path;
171 int found = 0;
172
173 val = (ucontrol->value.integer.value[0] & mask);
174
175 mask = 0xf;
176 if (val)
177 val = mask;
178
179 if (invert)
180 val = mask - val;
181 val_mask = mask << shift;
182 val = val << shift;
183
184 mutex_lock(&widget->codec->mutex);
185
186 if (snd_soc_test_bits(widget->codec, reg, val_mask, val)) {
187 /* find dapm widget path assoc with kcontrol */
Jarkko Nikula8ddab3f2010-12-14 12:18:30 +0200188 list_for_each_entry(path, &widget->dapm->card->paths, list) {
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100189 if (path->kcontrol != kcontrol)
190 continue;
191
192 /* found, now check type */
193 found = 1;
194 if (val)
195 /* new connection */
196 path->connect = invert ? 0 : 1;
197 else
198 /* old connection must be powered down */
199 path->connect = invert ? 1 : 0;
Mark Brown25c77c52011-10-08 13:36:03 +0100200
201 dapm_mark_dirty(path->source, "tlv320aic3x source");
202 dapm_mark_dirty(path->sink, "tlv320aic3x sink");
203
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100204 break;
205 }
206
207 if (found)
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200208 snd_soc_dapm_sync(widget->dapm);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100209 }
210
211 ret = snd_soc_update_bits(widget->codec, reg, val_mask, val);
212
213 mutex_unlock(&widget->codec->mutex);
214 return ret;
215}
216
217static const char *aic3x_left_dac_mux[] = { "DAC_L1", "DAC_L3", "DAC_L2" };
218static const char *aic3x_right_dac_mux[] = { "DAC_R1", "DAC_R3", "DAC_R2" };
219static const char *aic3x_left_hpcom_mux[] =
220 { "differential of HPLOUT", "constant VCM", "single-ended" };
221static const char *aic3x_right_hpcom_mux[] =
222 { "differential of HPROUT", "constant VCM", "single-ended",
223 "differential of HPLCOM", "external feedback" };
224static const char *aic3x_linein_mode_mux[] = { "single-ended", "differential" };
Jarkko Nikula4d20f702008-06-27 14:07:57 +0300225static const char *aic3x_adc_hpf[] =
226 { "Disabled", "0.0045xFs", "0.0125xFs", "0.025xFs" };
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100227
228#define LDAC_ENUM 0
229#define RDAC_ENUM 1
230#define LHPCOM_ENUM 2
231#define RHPCOM_ENUM 3
Jarkko Nikula404b5662011-05-26 11:37:02 +0300232#define LINE1L_2_L_ENUM 4
233#define LINE1L_2_R_ENUM 5
234#define LINE1R_2_L_ENUM 6
235#define LINE1R_2_R_ENUM 7
236#define LINE2L_ENUM 8
237#define LINE2R_ENUM 9
238#define ADC_HPF_ENUM 10
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100239
240static const struct soc_enum aic3x_enum[] = {
241 SOC_ENUM_SINGLE(DAC_LINE_MUX, 6, 3, aic3x_left_dac_mux),
242 SOC_ENUM_SINGLE(DAC_LINE_MUX, 4, 3, aic3x_right_dac_mux),
243 SOC_ENUM_SINGLE(HPLCOM_CFG, 4, 3, aic3x_left_hpcom_mux),
244 SOC_ENUM_SINGLE(HPRCOM_CFG, 3, 5, aic3x_right_hpcom_mux),
245 SOC_ENUM_SINGLE(LINE1L_2_LADC_CTRL, 7, 2, aic3x_linein_mode_mux),
Jarkko Nikula404b5662011-05-26 11:37:02 +0300246 SOC_ENUM_SINGLE(LINE1L_2_RADC_CTRL, 7, 2, aic3x_linein_mode_mux),
247 SOC_ENUM_SINGLE(LINE1R_2_LADC_CTRL, 7, 2, aic3x_linein_mode_mux),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100248 SOC_ENUM_SINGLE(LINE1R_2_RADC_CTRL, 7, 2, aic3x_linein_mode_mux),
249 SOC_ENUM_SINGLE(LINE2L_2_LADC_CTRL, 7, 2, aic3x_linein_mode_mux),
250 SOC_ENUM_SINGLE(LINE2R_2_RADC_CTRL, 7, 2, aic3x_linein_mode_mux),
Jarkko Nikula4d20f702008-06-27 14:07:57 +0300251 SOC_ENUM_DOUBLE(AIC3X_CODEC_DFILT_CTRL, 6, 4, 4, aic3x_adc_hpf),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100252};
253
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200254/*
255 * DAC digital volumes. From -63.5 to 0 dB in 0.5 dB steps
256 */
257static DECLARE_TLV_DB_SCALE(dac_tlv, -6350, 50, 0);
258/* ADC PGA gain volumes. From 0 to 59.5 dB in 0.5 dB steps */
259static DECLARE_TLV_DB_SCALE(adc_tlv, 0, 50, 0);
260/*
261 * Output stage volumes. From -78.3 to 0 dB. Muted below -78.3 dB.
262 * Step size is approximately 0.5 dB over most of the scale but increasing
263 * near the very low levels.
264 * Define dB scale so that it is mostly correct for range about -55 to 0 dB
265 * but having increasing dB difference below that (and where it doesn't count
266 * so much). This setting shows -50 dB (actual is -50.3 dB) for register
267 * value 100 and -58.5 dB (actual is -78.3 dB) for register value 117.
268 */
269static DECLARE_TLV_DB_SCALE(output_stage_tlv, -5900, 50, 1);
270
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100271static const struct snd_kcontrol_new aic3x_snd_controls[] = {
272 /* Output */
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200273 SOC_DOUBLE_R_TLV("PCM Playback Volume",
274 LDAC_VOL, RDAC_VOL, 0, 0x7f, 1, dac_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100275
Jarkko Nikula098b1712010-08-27 16:56:50 +0300276 /*
277 * Output controls that map to output mixer switches. Note these are
278 * only for swapped L-to-R and R-to-L routes. See below stereo controls
279 * for direct L-to-L and R-to-R routes.
280 */
281 SOC_SINGLE_TLV("Left Line Mixer Line2R Bypass Volume",
282 LINE2R_2_LLOPM_VOL, 0, 118, 1, output_stage_tlv),
283 SOC_SINGLE_TLV("Left Line Mixer PGAR Bypass Volume",
284 PGAR_2_LLOPM_VOL, 0, 118, 1, output_stage_tlv),
285 SOC_SINGLE_TLV("Left Line Mixer DACR1 Playback Volume",
286 DACR1_2_LLOPM_VOL, 0, 118, 1, output_stage_tlv),
287
288 SOC_SINGLE_TLV("Right Line Mixer Line2L Bypass Volume",
289 LINE2L_2_RLOPM_VOL, 0, 118, 1, output_stage_tlv),
290 SOC_SINGLE_TLV("Right Line Mixer PGAL Bypass Volume",
291 PGAL_2_RLOPM_VOL, 0, 118, 1, output_stage_tlv),
292 SOC_SINGLE_TLV("Right Line Mixer DACL1 Playback Volume",
293 DACL1_2_RLOPM_VOL, 0, 118, 1, output_stage_tlv),
294
295 SOC_SINGLE_TLV("Left HP Mixer Line2R Bypass Volume",
296 LINE2R_2_HPLOUT_VOL, 0, 118, 1, output_stage_tlv),
297 SOC_SINGLE_TLV("Left HP Mixer PGAR Bypass Volume",
298 PGAR_2_HPLOUT_VOL, 0, 118, 1, output_stage_tlv),
299 SOC_SINGLE_TLV("Left HP Mixer DACR1 Playback Volume",
300 DACR1_2_HPLOUT_VOL, 0, 118, 1, output_stage_tlv),
301
302 SOC_SINGLE_TLV("Right HP Mixer Line2L Bypass Volume",
303 LINE2L_2_HPROUT_VOL, 0, 118, 1, output_stage_tlv),
304 SOC_SINGLE_TLV("Right HP Mixer PGAL Bypass Volume",
305 PGAL_2_HPROUT_VOL, 0, 118, 1, output_stage_tlv),
306 SOC_SINGLE_TLV("Right HP Mixer DACL1 Playback Volume",
307 DACL1_2_HPROUT_VOL, 0, 118, 1, output_stage_tlv),
308
309 SOC_SINGLE_TLV("Left HPCOM Mixer Line2R Bypass Volume",
310 LINE2R_2_HPLCOM_VOL, 0, 118, 1, output_stage_tlv),
311 SOC_SINGLE_TLV("Left HPCOM Mixer PGAR Bypass Volume",
312 PGAR_2_HPLCOM_VOL, 0, 118, 1, output_stage_tlv),
313 SOC_SINGLE_TLV("Left HPCOM Mixer DACR1 Playback Volume",
314 DACR1_2_HPLCOM_VOL, 0, 118, 1, output_stage_tlv),
315
316 SOC_SINGLE_TLV("Right HPCOM Mixer Line2L Bypass Volume",
317 LINE2L_2_HPRCOM_VOL, 0, 118, 1, output_stage_tlv),
318 SOC_SINGLE_TLV("Right HPCOM Mixer PGAL Bypass Volume",
319 PGAL_2_HPRCOM_VOL, 0, 118, 1, output_stage_tlv),
320 SOC_SINGLE_TLV("Right HPCOM Mixer DACL1 Playback Volume",
321 DACL1_2_HPRCOM_VOL, 0, 118, 1, output_stage_tlv),
322
323 /* Stereo output controls for direct L-to-L and R-to-R routes */
324 SOC_DOUBLE_R_TLV("Line Line2 Bypass Volume",
325 LINE2L_2_LLOPM_VOL, LINE2R_2_RLOPM_VOL,
326 0, 118, 1, output_stage_tlv),
327 SOC_DOUBLE_R_TLV("Line PGA Bypass Volume",
328 PGAL_2_LLOPM_VOL, PGAR_2_RLOPM_VOL,
329 0, 118, 1, output_stage_tlv),
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200330 SOC_DOUBLE_R_TLV("Line DAC Playback Volume",
331 DACL1_2_LLOPM_VOL, DACR1_2_RLOPM_VOL,
332 0, 118, 1, output_stage_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100333
Jarkko Nikula098b1712010-08-27 16:56:50 +0300334 SOC_DOUBLE_R_TLV("Mono Line2 Bypass Volume",
335 LINE2L_2_MONOLOPM_VOL, LINE2R_2_MONOLOPM_VOL,
336 0, 118, 1, output_stage_tlv),
337 SOC_DOUBLE_R_TLV("Mono PGA Bypass Volume",
338 PGAL_2_MONOLOPM_VOL, PGAR_2_MONOLOPM_VOL,
339 0, 118, 1, output_stage_tlv),
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200340 SOC_DOUBLE_R_TLV("Mono DAC Playback Volume",
341 DACL1_2_MONOLOPM_VOL, DACR1_2_MONOLOPM_VOL,
342 0, 118, 1, output_stage_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100343
Jarkko Nikula098b1712010-08-27 16:56:50 +0300344 SOC_DOUBLE_R_TLV("HP Line2 Bypass Volume",
345 LINE2L_2_HPLOUT_VOL, LINE2R_2_HPROUT_VOL,
346 0, 118, 1, output_stage_tlv),
347 SOC_DOUBLE_R_TLV("HP PGA Bypass Volume",
348 PGAL_2_HPLOUT_VOL, PGAR_2_HPROUT_VOL,
349 0, 118, 1, output_stage_tlv),
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200350 SOC_DOUBLE_R_TLV("HP DAC Playback Volume",
351 DACL1_2_HPLOUT_VOL, DACR1_2_HPROUT_VOL,
352 0, 118, 1, output_stage_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100353
Jarkko Nikula098b1712010-08-27 16:56:50 +0300354 SOC_DOUBLE_R_TLV("HPCOM Line2 Bypass Volume",
355 LINE2L_2_HPLCOM_VOL, LINE2R_2_HPRCOM_VOL,
356 0, 118, 1, output_stage_tlv),
357 SOC_DOUBLE_R_TLV("HPCOM PGA Bypass Volume",
358 PGAL_2_HPLCOM_VOL, PGAR_2_HPRCOM_VOL,
359 0, 118, 1, output_stage_tlv),
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200360 SOC_DOUBLE_R_TLV("HPCOM DAC Playback Volume",
361 DACL1_2_HPLCOM_VOL, DACR1_2_HPRCOM_VOL,
362 0, 118, 1, output_stage_tlv),
Jarkko Nikula098b1712010-08-27 16:56:50 +0300363
364 /* Output pin mute controls */
365 SOC_DOUBLE_R("Line Playback Switch", LLOPM_CTRL, RLOPM_CTRL, 3,
366 0x01, 0),
367 SOC_SINGLE("Mono Playback Switch", MONOLOPM_CTRL, 3, 0x01, 0),
368 SOC_DOUBLE_R("HP Playback Switch", HPLOUT_CTRL, HPROUT_CTRL, 3,
369 0x01, 0),
Jarkko Nikulaf9bc0292010-08-27 16:56:47 +0300370 SOC_DOUBLE_R("HPCOM Playback Switch", HPLCOM_CTRL, HPRCOM_CTRL, 3,
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100371 0x01, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100372
373 /*
374 * Note: enable Automatic input Gain Controller with care. It can
375 * adjust PGA to max value when ADC is on and will never go back.
376 */
377 SOC_DOUBLE_R("AGC Switch", LAGC_CTRL_A, RAGC_CTRL_A, 7, 0x01, 0),
378
379 /* Input */
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200380 SOC_DOUBLE_R_TLV("PGA Capture Volume", LADC_VOL, RADC_VOL,
381 0, 119, 0, adc_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100382 SOC_DOUBLE_R("PGA Capture Switch", LADC_VOL, RADC_VOL, 7, 0x01, 1),
Jarkko Nikula4d20f702008-06-27 14:07:57 +0300383
384 SOC_ENUM("ADC HPF Cut-off", aic3x_enum[ADC_HPF_ENUM]),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100385};
386
Randolph Chung6184f102010-08-20 12:47:53 +0800387/*
388 * Class-D amplifier gain. From 0 to 18 dB in 6 dB steps
389 */
390static DECLARE_TLV_DB_SCALE(classd_amp_tlv, 0, 600, 0);
391
392static const struct snd_kcontrol_new aic3x_classd_amp_gain_ctrl =
393 SOC_DOUBLE_TLV("Class-D Amplifier Gain", CLASSD_CTRL, 6, 4, 3, 0, classd_amp_tlv);
394
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100395/* Left DAC Mux */
396static const struct snd_kcontrol_new aic3x_left_dac_mux_controls =
397SOC_DAPM_ENUM("Route", aic3x_enum[LDAC_ENUM]);
398
399/* Right DAC Mux */
400static const struct snd_kcontrol_new aic3x_right_dac_mux_controls =
401SOC_DAPM_ENUM("Route", aic3x_enum[RDAC_ENUM]);
402
403/* Left HPCOM Mux */
404static const struct snd_kcontrol_new aic3x_left_hpcom_mux_controls =
405SOC_DAPM_ENUM("Route", aic3x_enum[LHPCOM_ENUM]);
406
407/* Right HPCOM Mux */
408static const struct snd_kcontrol_new aic3x_right_hpcom_mux_controls =
409SOC_DAPM_ENUM("Route", aic3x_enum[RHPCOM_ENUM]);
410
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300411/* Left Line Mixer */
412static const struct snd_kcontrol_new aic3x_left_line_mixer_controls[] = {
413 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_LLOPM_VOL, 7, 1, 0),
414 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_LLOPM_VOL, 7, 1, 0),
415 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_LLOPM_VOL, 7, 1, 0),
416 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_LLOPM_VOL, 7, 1, 0),
417 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_LLOPM_VOL, 7, 1, 0),
418 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_LLOPM_VOL, 7, 1, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100419};
420
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300421/* Right Line Mixer */
422static const struct snd_kcontrol_new aic3x_right_line_mixer_controls[] = {
423 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_RLOPM_VOL, 7, 1, 0),
424 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_RLOPM_VOL, 7, 1, 0),
425 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_RLOPM_VOL, 7, 1, 0),
426 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_RLOPM_VOL, 7, 1, 0),
427 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_RLOPM_VOL, 7, 1, 0),
428 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_RLOPM_VOL, 7, 1, 0),
429};
430
431/* Mono Mixer */
432static const struct snd_kcontrol_new aic3x_mono_mixer_controls[] = {
433 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_MONOLOPM_VOL, 7, 1, 0),
434 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_MONOLOPM_VOL, 7, 1, 0),
435 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_MONOLOPM_VOL, 7, 1, 0),
436 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_MONOLOPM_VOL, 7, 1, 0),
437 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_MONOLOPM_VOL, 7, 1, 0),
438 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_MONOLOPM_VOL, 7, 1, 0),
439};
440
441/* Left HP Mixer */
442static const struct snd_kcontrol_new aic3x_left_hp_mixer_controls[] = {
443 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPLOUT_VOL, 7, 1, 0),
444 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPLOUT_VOL, 7, 1, 0),
445 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPLOUT_VOL, 7, 1, 0),
446 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPLOUT_VOL, 7, 1, 0),
447 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPLOUT_VOL, 7, 1, 0),
448 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPLOUT_VOL, 7, 1, 0),
449};
450
451/* Right HP Mixer */
452static const struct snd_kcontrol_new aic3x_right_hp_mixer_controls[] = {
453 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPROUT_VOL, 7, 1, 0),
454 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPROUT_VOL, 7, 1, 0),
455 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPROUT_VOL, 7, 1, 0),
456 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPROUT_VOL, 7, 1, 0),
457 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPROUT_VOL, 7, 1, 0),
458 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPROUT_VOL, 7, 1, 0),
459};
460
461/* Left HPCOM Mixer */
462static const struct snd_kcontrol_new aic3x_left_hpcom_mixer_controls[] = {
463 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPLCOM_VOL, 7, 1, 0),
464 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPLCOM_VOL, 7, 1, 0),
465 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPLCOM_VOL, 7, 1, 0),
466 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPLCOM_VOL, 7, 1, 0),
467 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPLCOM_VOL, 7, 1, 0),
468 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPLCOM_VOL, 7, 1, 0),
469};
470
471/* Right HPCOM Mixer */
472static const struct snd_kcontrol_new aic3x_right_hpcom_mixer_controls[] = {
473 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPRCOM_VOL, 7, 1, 0),
474 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPRCOM_VOL, 7, 1, 0),
475 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPRCOM_VOL, 7, 1, 0),
476 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPRCOM_VOL, 7, 1, 0),
477 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPRCOM_VOL, 7, 1, 0),
478 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPRCOM_VOL, 7, 1, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100479};
480
481/* Left PGA Mixer */
482static const struct snd_kcontrol_new aic3x_left_pga_mixer_controls[] = {
483 SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_LADC_CTRL, 3, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100484 SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_LADC_CTRL, 3, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100485 SOC_DAPM_SINGLE_AIC3X("Line2L Switch", LINE2L_2_LADC_CTRL, 3, 1, 1),
486 SOC_DAPM_SINGLE_AIC3X("Mic3L Switch", MIC3LR_2_LADC_CTRL, 4, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100487 SOC_DAPM_SINGLE_AIC3X("Mic3R Switch", MIC3LR_2_LADC_CTRL, 0, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100488};
489
490/* Right PGA Mixer */
491static const struct snd_kcontrol_new aic3x_right_pga_mixer_controls[] = {
492 SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_RADC_CTRL, 3, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100493 SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_RADC_CTRL, 3, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100494 SOC_DAPM_SINGLE_AIC3X("Line2R Switch", LINE2R_2_RADC_CTRL, 3, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100495 SOC_DAPM_SINGLE_AIC3X("Mic3L Switch", MIC3LR_2_RADC_CTRL, 4, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100496 SOC_DAPM_SINGLE_AIC3X("Mic3R Switch", MIC3LR_2_RADC_CTRL, 0, 1, 1),
497};
498
499/* Left Line1 Mux */
Jarkko Nikula404b5662011-05-26 11:37:02 +0300500static const struct snd_kcontrol_new aic3x_left_line1l_mux_controls =
501SOC_DAPM_ENUM("Route", aic3x_enum[LINE1L_2_L_ENUM]);
502static const struct snd_kcontrol_new aic3x_right_line1l_mux_controls =
503SOC_DAPM_ENUM("Route", aic3x_enum[LINE1L_2_R_ENUM]);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100504
505/* Right Line1 Mux */
Jarkko Nikula404b5662011-05-26 11:37:02 +0300506static const struct snd_kcontrol_new aic3x_right_line1r_mux_controls =
507SOC_DAPM_ENUM("Route", aic3x_enum[LINE1R_2_R_ENUM]);
508static const struct snd_kcontrol_new aic3x_left_line1r_mux_controls =
509SOC_DAPM_ENUM("Route", aic3x_enum[LINE1R_2_L_ENUM]);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100510
511/* Left Line2 Mux */
512static const struct snd_kcontrol_new aic3x_left_line2_mux_controls =
513SOC_DAPM_ENUM("Route", aic3x_enum[LINE2L_ENUM]);
514
515/* Right Line2 Mux */
516static const struct snd_kcontrol_new aic3x_right_line2_mux_controls =
517SOC_DAPM_ENUM("Route", aic3x_enum[LINE2R_ENUM]);
518
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100519static const struct snd_soc_dapm_widget aic3x_dapm_widgets[] = {
520 /* Left DAC to Left Outputs */
521 SND_SOC_DAPM_DAC("Left DAC", "Left Playback", DAC_PWR, 7, 0),
522 SND_SOC_DAPM_MUX("Left DAC Mux", SND_SOC_NOPM, 0, 0,
523 &aic3x_left_dac_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100524 SND_SOC_DAPM_MUX("Left HPCOM Mux", SND_SOC_NOPM, 0, 0,
525 &aic3x_left_hpcom_mux_controls),
526 SND_SOC_DAPM_PGA("Left Line Out", LLOPM_CTRL, 0, 0, NULL, 0),
527 SND_SOC_DAPM_PGA("Left HP Out", HPLOUT_CTRL, 0, 0, NULL, 0),
528 SND_SOC_DAPM_PGA("Left HP Com", HPLCOM_CTRL, 0, 0, NULL, 0),
529
530 /* Right DAC to Right Outputs */
531 SND_SOC_DAPM_DAC("Right DAC", "Right Playback", DAC_PWR, 6, 0),
532 SND_SOC_DAPM_MUX("Right DAC Mux", SND_SOC_NOPM, 0, 0,
533 &aic3x_right_dac_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100534 SND_SOC_DAPM_MUX("Right HPCOM Mux", SND_SOC_NOPM, 0, 0,
535 &aic3x_right_hpcom_mux_controls),
536 SND_SOC_DAPM_PGA("Right Line Out", RLOPM_CTRL, 0, 0, NULL, 0),
537 SND_SOC_DAPM_PGA("Right HP Out", HPROUT_CTRL, 0, 0, NULL, 0),
538 SND_SOC_DAPM_PGA("Right HP Com", HPRCOM_CTRL, 0, 0, NULL, 0),
539
540 /* Mono Output */
541 SND_SOC_DAPM_PGA("Mono Out", MONOLOPM_CTRL, 0, 0, NULL, 0),
542
Daniel Mack54f01912008-11-26 17:47:36 +0100543 /* Inputs to Left ADC */
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100544 SND_SOC_DAPM_ADC("Left ADC", "Left Capture", LINE1L_2_LADC_CTRL, 2, 0),
545 SND_SOC_DAPM_MIXER("Left PGA Mixer", SND_SOC_NOPM, 0, 0,
546 &aic3x_left_pga_mixer_controls[0],
547 ARRAY_SIZE(aic3x_left_pga_mixer_controls)),
548 SND_SOC_DAPM_MUX("Left Line1L Mux", SND_SOC_NOPM, 0, 0,
Jarkko Nikula404b5662011-05-26 11:37:02 +0300549 &aic3x_left_line1l_mux_controls),
Daniel Mack54f01912008-11-26 17:47:36 +0100550 SND_SOC_DAPM_MUX("Left Line1R Mux", SND_SOC_NOPM, 0, 0,
Jarkko Nikula404b5662011-05-26 11:37:02 +0300551 &aic3x_left_line1r_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100552 SND_SOC_DAPM_MUX("Left Line2L Mux", SND_SOC_NOPM, 0, 0,
553 &aic3x_left_line2_mux_controls),
554
Daniel Mack54f01912008-11-26 17:47:36 +0100555 /* Inputs to Right ADC */
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100556 SND_SOC_DAPM_ADC("Right ADC", "Right Capture",
557 LINE1R_2_RADC_CTRL, 2, 0),
558 SND_SOC_DAPM_MIXER("Right PGA Mixer", SND_SOC_NOPM, 0, 0,
559 &aic3x_right_pga_mixer_controls[0],
560 ARRAY_SIZE(aic3x_right_pga_mixer_controls)),
Daniel Mack54f01912008-11-26 17:47:36 +0100561 SND_SOC_DAPM_MUX("Right Line1L Mux", SND_SOC_NOPM, 0, 0,
Jarkko Nikula404b5662011-05-26 11:37:02 +0300562 &aic3x_right_line1l_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100563 SND_SOC_DAPM_MUX("Right Line1R Mux", SND_SOC_NOPM, 0, 0,
Jarkko Nikula404b5662011-05-26 11:37:02 +0300564 &aic3x_right_line1r_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100565 SND_SOC_DAPM_MUX("Right Line2R Mux", SND_SOC_NOPM, 0, 0,
566 &aic3x_right_line2_mux_controls),
567
Jarkko Nikulaee15ffd2008-06-25 14:58:46 +0300568 /*
569 * Not a real mic bias widget but similar function. This is for dynamic
570 * control of GPIO1 digital mic modulator clock output function when
571 * using digital mic.
572 */
573 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "GPIO1 dmic modclk",
574 AIC3X_GPIO1_REG, 4, 0xf,
575 AIC3X_GPIO1_FUNC_DIGITAL_MIC_MODCLK,
576 AIC3X_GPIO1_FUNC_DISABLED),
577
578 /*
579 * Also similar function like mic bias. Selects digital mic with
580 * configurable oversampling rate instead of ADC converter.
581 */
582 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 128",
583 AIC3X_ASD_INTF_CTRLA, 0, 3, 1, 0),
584 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 64",
585 AIC3X_ASD_INTF_CTRLA, 0, 3, 2, 0),
586 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 32",
587 AIC3X_ASD_INTF_CTRLA, 0, 3, 3, 0),
588
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100589 /* Mic Bias */
Jarkko Nikula0bd72a32008-06-25 14:42:08 +0300590 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "Mic Bias 2V",
591 MICBIAS_CTRL, 6, 3, 1, 0),
592 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "Mic Bias 2.5V",
593 MICBIAS_CTRL, 6, 3, 2, 0),
594 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "Mic Bias AVDD",
595 MICBIAS_CTRL, 6, 3, 3, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100596
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300597 /* Output mixers */
598 SND_SOC_DAPM_MIXER("Left Line Mixer", SND_SOC_NOPM, 0, 0,
599 &aic3x_left_line_mixer_controls[0],
600 ARRAY_SIZE(aic3x_left_line_mixer_controls)),
601 SND_SOC_DAPM_MIXER("Right Line Mixer", SND_SOC_NOPM, 0, 0,
602 &aic3x_right_line_mixer_controls[0],
603 ARRAY_SIZE(aic3x_right_line_mixer_controls)),
604 SND_SOC_DAPM_MIXER("Mono Mixer", SND_SOC_NOPM, 0, 0,
605 &aic3x_mono_mixer_controls[0],
606 ARRAY_SIZE(aic3x_mono_mixer_controls)),
607 SND_SOC_DAPM_MIXER("Left HP Mixer", SND_SOC_NOPM, 0, 0,
608 &aic3x_left_hp_mixer_controls[0],
609 ARRAY_SIZE(aic3x_left_hp_mixer_controls)),
610 SND_SOC_DAPM_MIXER("Right HP Mixer", SND_SOC_NOPM, 0, 0,
611 &aic3x_right_hp_mixer_controls[0],
612 ARRAY_SIZE(aic3x_right_hp_mixer_controls)),
613 SND_SOC_DAPM_MIXER("Left HPCOM Mixer", SND_SOC_NOPM, 0, 0,
614 &aic3x_left_hpcom_mixer_controls[0],
615 ARRAY_SIZE(aic3x_left_hpcom_mixer_controls)),
616 SND_SOC_DAPM_MIXER("Right HPCOM Mixer", SND_SOC_NOPM, 0, 0,
617 &aic3x_right_hpcom_mixer_controls[0],
618 ARRAY_SIZE(aic3x_right_hpcom_mixer_controls)),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100619
620 SND_SOC_DAPM_OUTPUT("LLOUT"),
621 SND_SOC_DAPM_OUTPUT("RLOUT"),
622 SND_SOC_DAPM_OUTPUT("MONO_LOUT"),
623 SND_SOC_DAPM_OUTPUT("HPLOUT"),
624 SND_SOC_DAPM_OUTPUT("HPROUT"),
625 SND_SOC_DAPM_OUTPUT("HPLCOM"),
626 SND_SOC_DAPM_OUTPUT("HPRCOM"),
627
628 SND_SOC_DAPM_INPUT("MIC3L"),
629 SND_SOC_DAPM_INPUT("MIC3R"),
630 SND_SOC_DAPM_INPUT("LINE1L"),
631 SND_SOC_DAPM_INPUT("LINE1R"),
632 SND_SOC_DAPM_INPUT("LINE2L"),
633 SND_SOC_DAPM_INPUT("LINE2R"),
Jarkko Nikula19f7ac52010-09-17 14:39:01 +0300634
635 /*
636 * Virtual output pin to detection block inside codec. This can be
637 * used to keep codec bias on if gpio or detection features are needed.
638 * Force pin on or construct a path with an input jack and mic bias
639 * widgets.
640 */
641 SND_SOC_DAPM_OUTPUT("Detection"),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100642};
643
Randolph Chung6184f102010-08-20 12:47:53 +0800644static const struct snd_soc_dapm_widget aic3007_dapm_widgets[] = {
645 /* Class-D outputs */
646 SND_SOC_DAPM_PGA("Left Class-D Out", CLASSD_CTRL, 3, 0, NULL, 0),
647 SND_SOC_DAPM_PGA("Right Class-D Out", CLASSD_CTRL, 2, 0, NULL, 0),
648
649 SND_SOC_DAPM_OUTPUT("SPOP"),
650 SND_SOC_DAPM_OUTPUT("SPOM"),
651};
652
Mark Brownd0cc0d32008-05-13 14:55:22 +0200653static const struct snd_soc_dapm_route intercon[] = {
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100654 /* Left Input */
655 {"Left Line1L Mux", "single-ended", "LINE1L"},
656 {"Left Line1L Mux", "differential", "LINE1L"},
657
658 {"Left Line2L Mux", "single-ended", "LINE2L"},
659 {"Left Line2L Mux", "differential", "LINE2L"},
660
661 {"Left PGA Mixer", "Line1L Switch", "Left Line1L Mux"},
Daniel Mack54f01912008-11-26 17:47:36 +0100662 {"Left PGA Mixer", "Line1R Switch", "Left Line1R Mux"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100663 {"Left PGA Mixer", "Line2L Switch", "Left Line2L Mux"},
664 {"Left PGA Mixer", "Mic3L Switch", "MIC3L"},
Daniel Mack54f01912008-11-26 17:47:36 +0100665 {"Left PGA Mixer", "Mic3R Switch", "MIC3R"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100666
667 {"Left ADC", NULL, "Left PGA Mixer"},
Jarkko Nikulaee15ffd2008-06-25 14:58:46 +0300668 {"Left ADC", NULL, "GPIO1 dmic modclk"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100669
670 /* Right Input */
671 {"Right Line1R Mux", "single-ended", "LINE1R"},
672 {"Right Line1R Mux", "differential", "LINE1R"},
673
674 {"Right Line2R Mux", "single-ended", "LINE2R"},
675 {"Right Line2R Mux", "differential", "LINE2R"},
676
Daniel Mack54f01912008-11-26 17:47:36 +0100677 {"Right PGA Mixer", "Line1L Switch", "Right Line1L Mux"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100678 {"Right PGA Mixer", "Line1R Switch", "Right Line1R Mux"},
679 {"Right PGA Mixer", "Line2R Switch", "Right Line2R Mux"},
Daniel Mack54f01912008-11-26 17:47:36 +0100680 {"Right PGA Mixer", "Mic3L Switch", "MIC3L"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100681 {"Right PGA Mixer", "Mic3R Switch", "MIC3R"},
682
683 {"Right ADC", NULL, "Right PGA Mixer"},
Jarkko Nikulaee15ffd2008-06-25 14:58:46 +0300684 {"Right ADC", NULL, "GPIO1 dmic modclk"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100685
Jarkko Nikulaee15ffd2008-06-25 14:58:46 +0300686 /*
687 * Logical path between digital mic enable and GPIO1 modulator clock
688 * output function
689 */
690 {"GPIO1 dmic modclk", NULL, "DMic Rate 128"},
691 {"GPIO1 dmic modclk", NULL, "DMic Rate 64"},
692 {"GPIO1 dmic modclk", NULL, "DMic Rate 32"},
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300693
694 /* Left DAC Output */
695 {"Left DAC Mux", "DAC_L1", "Left DAC"},
696 {"Left DAC Mux", "DAC_L2", "Left DAC"},
697 {"Left DAC Mux", "DAC_L3", "Left DAC"},
698
699 /* Right DAC Output */
700 {"Right DAC Mux", "DAC_R1", "Right DAC"},
701 {"Right DAC Mux", "DAC_R2", "Right DAC"},
702 {"Right DAC Mux", "DAC_R3", "Right DAC"},
703
704 /* Left Line Output */
705 {"Left Line Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
706 {"Left Line Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
707 {"Left Line Mixer", "DACL1 Switch", "Left DAC Mux"},
708 {"Left Line Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
709 {"Left Line Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
710 {"Left Line Mixer", "DACR1 Switch", "Right DAC Mux"},
711
712 {"Left Line Out", NULL, "Left Line Mixer"},
713 {"Left Line Out", NULL, "Left DAC Mux"},
714 {"LLOUT", NULL, "Left Line Out"},
715
716 /* Right Line Output */
717 {"Right Line Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
718 {"Right Line Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
719 {"Right Line Mixer", "DACL1 Switch", "Left DAC Mux"},
720 {"Right Line Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
721 {"Right Line Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
722 {"Right Line Mixer", "DACR1 Switch", "Right DAC Mux"},
723
724 {"Right Line Out", NULL, "Right Line Mixer"},
725 {"Right Line Out", NULL, "Right DAC Mux"},
726 {"RLOUT", NULL, "Right Line Out"},
727
728 /* Mono Output */
729 {"Mono Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
730 {"Mono Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
731 {"Mono Mixer", "DACL1 Switch", "Left DAC Mux"},
732 {"Mono Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
733 {"Mono Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
734 {"Mono Mixer", "DACR1 Switch", "Right DAC Mux"},
735
736 {"Mono Out", NULL, "Mono Mixer"},
737 {"MONO_LOUT", NULL, "Mono Out"},
738
739 /* Left HP Output */
740 {"Left HP Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
741 {"Left HP Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
742 {"Left HP Mixer", "DACL1 Switch", "Left DAC Mux"},
743 {"Left HP Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
744 {"Left HP Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
745 {"Left HP Mixer", "DACR1 Switch", "Right DAC Mux"},
746
747 {"Left HP Out", NULL, "Left HP Mixer"},
748 {"Left HP Out", NULL, "Left DAC Mux"},
749 {"HPLOUT", NULL, "Left HP Out"},
750
751 /* Right HP Output */
752 {"Right HP Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
753 {"Right HP Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
754 {"Right HP Mixer", "DACL1 Switch", "Left DAC Mux"},
755 {"Right HP Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
756 {"Right HP Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
757 {"Right HP Mixer", "DACR1 Switch", "Right DAC Mux"},
758
759 {"Right HP Out", NULL, "Right HP Mixer"},
760 {"Right HP Out", NULL, "Right DAC Mux"},
761 {"HPROUT", NULL, "Right HP Out"},
762
763 /* Left HPCOM Output */
764 {"Left HPCOM Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
765 {"Left HPCOM Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
766 {"Left HPCOM Mixer", "DACL1 Switch", "Left DAC Mux"},
767 {"Left HPCOM Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
768 {"Left HPCOM Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
769 {"Left HPCOM Mixer", "DACR1 Switch", "Right DAC Mux"},
770
771 {"Left HPCOM Mux", "differential of HPLOUT", "Left HP Mixer"},
772 {"Left HPCOM Mux", "constant VCM", "Left HPCOM Mixer"},
773 {"Left HPCOM Mux", "single-ended", "Left HPCOM Mixer"},
774 {"Left HP Com", NULL, "Left HPCOM Mux"},
775 {"HPLCOM", NULL, "Left HP Com"},
776
777 /* Right HPCOM Output */
778 {"Right HPCOM Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
779 {"Right HPCOM Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
780 {"Right HPCOM Mixer", "DACL1 Switch", "Left DAC Mux"},
781 {"Right HPCOM Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
782 {"Right HPCOM Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
783 {"Right HPCOM Mixer", "DACR1 Switch", "Right DAC Mux"},
784
785 {"Right HPCOM Mux", "differential of HPROUT", "Right HP Mixer"},
786 {"Right HPCOM Mux", "constant VCM", "Right HPCOM Mixer"},
787 {"Right HPCOM Mux", "single-ended", "Right HPCOM Mixer"},
788 {"Right HPCOM Mux", "differential of HPLCOM", "Left HPCOM Mixer"},
789 {"Right HPCOM Mux", "external feedback", "Right HPCOM Mixer"},
790 {"Right HP Com", NULL, "Right HPCOM Mux"},
791 {"HPRCOM", NULL, "Right HP Com"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100792};
793
Randolph Chung6184f102010-08-20 12:47:53 +0800794static const struct snd_soc_dapm_route intercon_3007[] = {
795 /* Class-D outputs */
796 {"Left Class-D Out", NULL, "Left Line Out"},
797 {"Right Class-D Out", NULL, "Left Line Out"},
798 {"SPOP", NULL, "Left Class-D Out"},
799 {"SPOM", NULL, "Right Class-D Out"},
800};
801
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100802static int aic3x_add_widgets(struct snd_soc_codec *codec)
803{
Randolph Chung6184f102010-08-20 12:47:53 +0800804 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200805 struct snd_soc_dapm_context *dapm = &codec->dapm;
Randolph Chung6184f102010-08-20 12:47:53 +0800806
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200807 snd_soc_dapm_new_controls(dapm, aic3x_dapm_widgets,
Mark Brownd0cc0d32008-05-13 14:55:22 +0200808 ARRAY_SIZE(aic3x_dapm_widgets));
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100809
810 /* set up audio path interconnects */
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200811 snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100812
Randolph Chung6184f102010-08-20 12:47:53 +0800813 if (aic3x->model == AIC3X_MODEL_3007) {
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200814 snd_soc_dapm_new_controls(dapm, aic3007_dapm_widgets,
Randolph Chung6184f102010-08-20 12:47:53 +0800815 ARRAY_SIZE(aic3007_dapm_widgets));
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200816 snd_soc_dapm_add_routes(dapm, intercon_3007,
817 ARRAY_SIZE(intercon_3007));
Randolph Chung6184f102010-08-20 12:47:53 +0800818 }
819
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100820 return 0;
821}
822
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100823static int aic3x_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +0000824 struct snd_pcm_hw_params *params,
825 struct snd_soc_dai *dai)
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100826{
827 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000828 struct snd_soc_codec *codec =rtd->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +0900829 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200830 int codec_clk = 0, bypass_pll = 0, fsref, last_clk = 0;
Peter Meerwald255173b2009-12-14 14:44:56 +0100831 u8 data, j, r, p, pll_q, pll_p = 1, pll_r = 1, pll_j = 1;
832 u16 d, pll_d = 1;
Chaithrika U S06c71282009-07-22 07:45:04 -0400833 u8 reg;
Peter Meerwald255173b2009-12-14 14:44:56 +0100834 int clk;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100835
836 /* select data word length */
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300837 data = snd_soc_read(codec, AIC3X_ASD_INTF_CTRLB) & (~(0x3 << 4));
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100838 switch (params_format(params)) {
839 case SNDRV_PCM_FORMAT_S16_LE:
840 break;
841 case SNDRV_PCM_FORMAT_S20_3LE:
842 data |= (0x01 << 4);
843 break;
844 case SNDRV_PCM_FORMAT_S24_LE:
845 data |= (0x02 << 4);
846 break;
847 case SNDRV_PCM_FORMAT_S32_LE:
848 data |= (0x03 << 4);
849 break;
850 }
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300851 snd_soc_write(codec, AIC3X_ASD_INTF_CTRLB, data);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100852
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200853 /* Fsref can be 44100 or 48000 */
854 fsref = (params_rate(params) % 11025 == 0) ? 44100 : 48000;
855
856 /* Try to find a value for Q which allows us to bypass the PLL and
857 * generate CODEC_CLK directly. */
858 for (pll_q = 2; pll_q < 18; pll_q++)
859 if (aic3x->sysclk / (128 * pll_q) == fsref) {
860 bypass_pll = 1;
861 break;
862 }
863
864 if (bypass_pll) {
865 pll_q &= 0xf;
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300866 snd_soc_write(codec, AIC3X_PLL_PROGA_REG, pll_q << PLLQ_SHIFT);
867 snd_soc_write(codec, AIC3X_GPIOB_REG, CODEC_CLKIN_CLKDIV);
Chaithrika U S06c71282009-07-22 07:45:04 -0400868 /* disable PLL if it is bypassed */
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300869 reg = snd_soc_read(codec, AIC3X_PLL_PROGA_REG);
870 snd_soc_write(codec, AIC3X_PLL_PROGA_REG, reg & ~PLL_ENABLE);
Chaithrika U S06c71282009-07-22 07:45:04 -0400871
872 } else {
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300873 snd_soc_write(codec, AIC3X_GPIOB_REG, CODEC_CLKIN_PLLDIV);
Chaithrika U S06c71282009-07-22 07:45:04 -0400874 /* enable PLL when it is used */
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300875 reg = snd_soc_read(codec, AIC3X_PLL_PROGA_REG);
876 snd_soc_write(codec, AIC3X_PLL_PROGA_REG, reg | PLL_ENABLE);
Chaithrika U S06c71282009-07-22 07:45:04 -0400877 }
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200878
879 /* Route Left DAC to left channel input and
880 * right DAC to right channel input */
881 data = (LDAC2LCH | RDAC2RCH);
882 data |= (fsref == 44100) ? FSREF_44100 : FSREF_48000;
883 if (params_rate(params) >= 64000)
884 data |= DUAL_RATE_MODE;
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300885 snd_soc_write(codec, AIC3X_CODEC_DATAPATH_REG, data);
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200886
887 /* codec sample rate select */
888 data = (fsref * 20) / params_rate(params);
889 if (params_rate(params) < 64000)
890 data /= 2;
891 data /= 5;
892 data -= 2;
893 data |= (data << 4);
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300894 snd_soc_write(codec, AIC3X_SAMPLE_RATE_SEL_REG, data);
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200895
896 if (bypass_pll)
897 return 0;
898
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300899 /* Use PLL, compute appropriate setup for j, d, r and p, the closest
Peter Meerwald255173b2009-12-14 14:44:56 +0100900 * one wins the game. Try with d==0 first, next with d!=0.
901 * Constraints for j are according to the datasheet.
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200902 * The sysclk is divided by 1000 to prevent integer overflows.
903 */
Peter Meerwald255173b2009-12-14 14:44:56 +0100904
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200905 codec_clk = (2048 * fsref) / (aic3x->sysclk / 1000);
906
907 for (r = 1; r <= 16; r++)
908 for (p = 1; p <= 8; p++) {
Peter Meerwald255173b2009-12-14 14:44:56 +0100909 for (j = 4; j <= 55; j++) {
910 /* This is actually 1000*((j+(d/10000))*r)/p
911 * The term had to be converted to get
912 * rid of the division by 10000; d = 0 here
913 */
Mark Brown5baf8312010-01-02 13:13:42 +0000914 int tmp_clk = (1000 * j * r) / p;
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200915
Peter Meerwald255173b2009-12-14 14:44:56 +0100916 /* Check whether this values get closer than
917 * the best ones we had before
918 */
Mark Brown5baf8312010-01-02 13:13:42 +0000919 if (abs(codec_clk - tmp_clk) <
Peter Meerwald255173b2009-12-14 14:44:56 +0100920 abs(codec_clk - last_clk)) {
921 pll_j = j; pll_d = 0;
922 pll_r = r; pll_p = p;
Mark Brown5baf8312010-01-02 13:13:42 +0000923 last_clk = tmp_clk;
Peter Meerwald255173b2009-12-14 14:44:56 +0100924 }
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200925
Peter Meerwald255173b2009-12-14 14:44:56 +0100926 /* Early exit for exact matches */
Mark Brown5baf8312010-01-02 13:13:42 +0000927 if (tmp_clk == codec_clk)
Peter Meerwald255173b2009-12-14 14:44:56 +0100928 goto found;
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200929 }
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200930 }
931
Peter Meerwald255173b2009-12-14 14:44:56 +0100932 /* try with d != 0 */
933 for (p = 1; p <= 8; p++) {
934 j = codec_clk * p / 1000;
935
936 if (j < 4 || j > 11)
937 continue;
938
939 /* do not use codec_clk here since we'd loose precision */
940 d = ((2048 * p * fsref) - j * aic3x->sysclk)
941 * 100 / (aic3x->sysclk/100);
942
943 clk = (10000 * j + d) / (10 * p);
944
945 /* check whether this values get closer than the best
946 * ones we had before */
947 if (abs(codec_clk - clk) < abs(codec_clk - last_clk)) {
948 pll_j = j; pll_d = d; pll_r = 1; pll_p = p;
949 last_clk = clk;
950 }
951
952 /* Early exit for exact matches */
953 if (clk == codec_clk)
954 goto found;
955 }
956
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200957 if (last_clk == 0) {
958 printk(KERN_ERR "%s(): unable to setup PLL\n", __func__);
959 return -EINVAL;
960 }
961
Peter Meerwald255173b2009-12-14 14:44:56 +0100962found:
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300963 data = snd_soc_read(codec, AIC3X_PLL_PROGA_REG);
964 snd_soc_write(codec, AIC3X_PLL_PROGA_REG,
965 data | (pll_p << PLLP_SHIFT));
966 snd_soc_write(codec, AIC3X_OVRF_STATUS_AND_PLLR_REG,
967 pll_r << PLLR_SHIFT);
968 snd_soc_write(codec, AIC3X_PLL_PROGB_REG, pll_j << PLLJ_SHIFT);
969 snd_soc_write(codec, AIC3X_PLL_PROGC_REG,
970 (pll_d >> 6) << PLLD_MSB_SHIFT);
971 snd_soc_write(codec, AIC3X_PLL_PROGD_REG,
972 (pll_d & 0x3F) << PLLD_LSB_SHIFT);
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200973
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100974 return 0;
975}
976
Liam Girdwoode550e172008-07-07 16:07:52 +0100977static int aic3x_mute(struct snd_soc_dai *dai, int mute)
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100978{
979 struct snd_soc_codec *codec = dai->codec;
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300980 u8 ldac_reg = snd_soc_read(codec, LDAC_VOL) & ~MUTE_ON;
981 u8 rdac_reg = snd_soc_read(codec, RDAC_VOL) & ~MUTE_ON;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100982
983 if (mute) {
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300984 snd_soc_write(codec, LDAC_VOL, ldac_reg | MUTE_ON);
985 snd_soc_write(codec, RDAC_VOL, rdac_reg | MUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100986 } else {
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300987 snd_soc_write(codec, LDAC_VOL, ldac_reg);
988 snd_soc_write(codec, RDAC_VOL, rdac_reg);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100989 }
990
991 return 0;
992}
993
Liam Girdwoode550e172008-07-07 16:07:52 +0100994static int aic3x_set_dai_sysclk(struct snd_soc_dai *codec_dai,
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100995 int clk_id, unsigned int freq, int dir)
996{
997 struct snd_soc_codec *codec = codec_dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +0900998 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100999
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001000 aic3x->sysclk = freq;
1001 return 0;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001002}
1003
Liam Girdwoode550e172008-07-07 16:07:52 +01001004static int aic3x_set_dai_fmt(struct snd_soc_dai *codec_dai,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001005 unsigned int fmt)
1006{
1007 struct snd_soc_codec *codec = codec_dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09001008 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Jarkko Nikula81971a12008-06-25 14:58:45 +03001009 u8 iface_areg, iface_breg;
Troy Kiskya24f4f62008-12-19 13:05:22 -07001010 int delay = 0;
Jarkko Nikula81971a12008-06-25 14:58:45 +03001011
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001012 iface_areg = snd_soc_read(codec, AIC3X_ASD_INTF_CTRLA) & 0x3f;
1013 iface_breg = snd_soc_read(codec, AIC3X_ASD_INTF_CTRLB) & 0x3f;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001014
1015 /* set master/slave audio interface */
1016 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1017 case SND_SOC_DAIFMT_CBM_CFM:
1018 aic3x->master = 1;
1019 iface_areg |= BIT_CLK_MASTER | WORD_CLK_MASTER;
1020 break;
1021 case SND_SOC_DAIFMT_CBS_CFS:
1022 aic3x->master = 0;
1023 break;
1024 default:
1025 return -EINVAL;
1026 }
1027
Jarkko Nikula4b7d2832008-10-23 14:27:03 +03001028 /*
1029 * match both interface format and signal polarities since they
1030 * are fixed
1031 */
1032 switch (fmt & (SND_SOC_DAIFMT_FORMAT_MASK |
1033 SND_SOC_DAIFMT_INV_MASK)) {
1034 case (SND_SOC_DAIFMT_I2S | SND_SOC_DAIFMT_NB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001035 break;
Troy Kiskya24f4f62008-12-19 13:05:22 -07001036 case (SND_SOC_DAIFMT_DSP_A | SND_SOC_DAIFMT_IB_NF):
1037 delay = 1;
Jarkko Nikula4b7d2832008-10-23 14:27:03 +03001038 case (SND_SOC_DAIFMT_DSP_B | SND_SOC_DAIFMT_IB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001039 iface_breg |= (0x01 << 6);
1040 break;
Jarkko Nikula4b7d2832008-10-23 14:27:03 +03001041 case (SND_SOC_DAIFMT_RIGHT_J | SND_SOC_DAIFMT_NB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001042 iface_breg |= (0x02 << 6);
1043 break;
Jarkko Nikula4b7d2832008-10-23 14:27:03 +03001044 case (SND_SOC_DAIFMT_LEFT_J | SND_SOC_DAIFMT_NB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001045 iface_breg |= (0x03 << 6);
1046 break;
1047 default:
1048 return -EINVAL;
1049 }
1050
1051 /* set iface */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001052 snd_soc_write(codec, AIC3X_ASD_INTF_CTRLA, iface_areg);
1053 snd_soc_write(codec, AIC3X_ASD_INTF_CTRLB, iface_breg);
1054 snd_soc_write(codec, AIC3X_ASD_INTF_CTRLC, delay);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001055
1056 return 0;
1057}
1058
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001059static int aic3x_init_3007(struct snd_soc_codec *codec)
1060{
1061 u8 tmp1, tmp2, *cache = codec->reg_cache;
1062
1063 /*
1064 * There is no need to cache writes to undocumented page 0xD but
1065 * respective page 0 register cache entries must be preserved
1066 */
1067 tmp1 = cache[0xD];
1068 tmp2 = cache[0x8];
1069 /* Class-D speaker driver init; datasheet p. 46 */
1070 snd_soc_write(codec, AIC3X_PAGE_SELECT, 0x0D);
1071 snd_soc_write(codec, 0xD, 0x0D);
1072 snd_soc_write(codec, 0x8, 0x5C);
1073 snd_soc_write(codec, 0x8, 0x5D);
1074 snd_soc_write(codec, 0x8, 0x5C);
1075 snd_soc_write(codec, AIC3X_PAGE_SELECT, 0x00);
1076 cache[0xD] = tmp1;
1077 cache[0x8] = tmp2;
1078
1079 return 0;
1080}
1081
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001082static int aic3x_regulator_event(struct notifier_block *nb,
1083 unsigned long event, void *data)
1084{
1085 struct aic3x_disable_nb *disable_nb =
1086 container_of(nb, struct aic3x_disable_nb, nb);
1087 struct aic3x_priv *aic3x = disable_nb->aic3x;
1088
1089 if (event & REGULATOR_EVENT_DISABLE) {
1090 /*
1091 * Put codec to reset and require cache sync as at least one
1092 * of the supplies was disabled
1093 */
Jarkko Nikula79ee8202010-11-01 14:03:55 +02001094 if (gpio_is_valid(aic3x->gpio_reset))
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001095 gpio_set_value(aic3x->gpio_reset, 0);
1096 aic3x->codec->cache_sync = 1;
1097 }
1098
1099 return 0;
1100}
1101
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001102static int aic3x_set_power(struct snd_soc_codec *codec, int power)
1103{
1104 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
1105 int i, ret;
1106 u8 *cache = codec->reg_cache;
1107
1108 if (power) {
1109 ret = regulator_bulk_enable(ARRAY_SIZE(aic3x->supplies),
1110 aic3x->supplies);
1111 if (ret)
1112 goto out;
1113 aic3x->power = 1;
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001114 /*
1115 * Reset release and cache sync is necessary only if some
1116 * supply was off or if there were cached writes
1117 */
1118 if (!codec->cache_sync)
1119 goto out;
1120
Jarkko Nikula79ee8202010-11-01 14:03:55 +02001121 if (gpio_is_valid(aic3x->gpio_reset)) {
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001122 udelay(1);
1123 gpio_set_value(aic3x->gpio_reset, 1);
1124 }
1125
1126 /* Sync reg_cache with the hardware */
1127 codec->cache_only = 0;
Jarkko Nikula508b7682011-05-20 16:52:37 +03001128 for (i = AIC3X_SAMPLE_RATE_SEL_REG; i < ARRAY_SIZE(aic3x_reg); i++)
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001129 snd_soc_write(codec, i, cache[i]);
1130 if (aic3x->model == AIC3X_MODEL_3007)
1131 aic3x_init_3007(codec);
1132 codec->cache_sync = 0;
1133 } else {
Jarkko Nikula9fb352b2011-05-20 16:52:38 +03001134 /*
1135 * Do soft reset to this codec instance in order to clear
1136 * possible VDD leakage currents in case the supply regulators
1137 * remain on
1138 */
1139 snd_soc_write(codec, AIC3X_RESET, SOFT_RESET);
1140 codec->cache_sync = 1;
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001141 aic3x->power = 0;
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001142 /* HW writes are needless when bias is off */
1143 codec->cache_only = 1;
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001144 ret = regulator_bulk_disable(ARRAY_SIZE(aic3x->supplies),
1145 aic3x->supplies);
1146 }
1147out:
1148 return ret;
1149}
1150
Mark Brown0be98982008-05-19 12:31:28 +02001151static int aic3x_set_bias_level(struct snd_soc_codec *codec,
1152 enum snd_soc_bias_level level)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001153{
Mark Brownb2c812e2010-04-14 15:35:19 +09001154 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001155 u8 reg;
1156
Mark Brown0be98982008-05-19 12:31:28 +02001157 switch (level) {
1158 case SND_SOC_BIAS_ON:
Jarkko Nikuladb138022010-04-26 15:49:13 +03001159 break;
1160 case SND_SOC_BIAS_PREPARE:
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001161 if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY &&
Jarkko Nikulac23fd752010-09-10 14:23:29 +03001162 aic3x->master) {
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001163 /* enable pll */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001164 reg = snd_soc_read(codec, AIC3X_PLL_PROGA_REG);
1165 snd_soc_write(codec, AIC3X_PLL_PROGA_REG,
1166 reg | PLL_ENABLE);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001167 }
1168 break;
Mark Brown0be98982008-05-19 12:31:28 +02001169 case SND_SOC_BIAS_STANDBY:
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001170 if (!aic3x->power)
1171 aic3x_set_power(codec, 1);
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001172 if (codec->dapm.bias_level == SND_SOC_BIAS_PREPARE &&
Jarkko Nikulac23fd752010-09-10 14:23:29 +03001173 aic3x->master) {
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001174 /* disable pll */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001175 reg = snd_soc_read(codec, AIC3X_PLL_PROGA_REG);
1176 snd_soc_write(codec, AIC3X_PLL_PROGA_REG,
1177 reg & ~PLL_ENABLE);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001178 }
1179 break;
Jarkko Nikulac23fd752010-09-10 14:23:29 +03001180 case SND_SOC_BIAS_OFF:
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001181 if (aic3x->power)
1182 aic3x_set_power(codec, 0);
Jarkko Nikulac23fd752010-09-10 14:23:29 +03001183 break;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001184 }
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001185 codec->dapm.bias_level = level;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001186
1187 return 0;
1188}
1189
Daniel Mack54e7e612008-04-30 16:20:52 +02001190void aic3x_set_gpio(struct snd_soc_codec *codec, int gpio, int state)
1191{
1192 u8 reg = gpio ? AIC3X_GPIO2_REG : AIC3X_GPIO1_REG;
1193 u8 bit = gpio ? 3: 0;
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001194 u8 val = snd_soc_read(codec, reg) & ~(1 << bit);
1195 snd_soc_write(codec, reg, val | (!!state << bit));
Daniel Mack54e7e612008-04-30 16:20:52 +02001196}
1197EXPORT_SYMBOL_GPL(aic3x_set_gpio);
1198
1199int aic3x_get_gpio(struct snd_soc_codec *codec, int gpio)
1200{
1201 u8 reg = gpio ? AIC3X_GPIO2_REG : AIC3X_GPIO1_REG;
Axel Linfe99b552010-11-24 22:40:59 +08001202 u8 val = 0, bit = gpio ? 2 : 1;
Daniel Mack54e7e612008-04-30 16:20:52 +02001203
1204 aic3x_read(codec, reg, &val);
1205 return (val >> bit) & 1;
1206}
1207EXPORT_SYMBOL_GPL(aic3x_get_gpio);
1208
Daniel Mack6f2a9742008-12-03 11:44:17 +01001209void aic3x_set_headset_detection(struct snd_soc_codec *codec, int detect,
1210 int headset_debounce, int button_debounce)
1211{
1212 u8 val;
1213
1214 val = ((detect & AIC3X_HEADSET_DETECT_MASK)
1215 << AIC3X_HEADSET_DETECT_SHIFT) |
1216 ((headset_debounce & AIC3X_HEADSET_DEBOUNCE_MASK)
1217 << AIC3X_HEADSET_DEBOUNCE_SHIFT) |
1218 ((button_debounce & AIC3X_BUTTON_DEBOUNCE_MASK)
1219 << AIC3X_BUTTON_DEBOUNCE_SHIFT);
1220
1221 if (detect & AIC3X_HEADSET_DETECT_MASK)
1222 val |= AIC3X_HEADSET_DETECT_ENABLED;
1223
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001224 snd_soc_write(codec, AIC3X_HEADSET_DETECT_CTRL_A, val);
Daniel Mack6f2a9742008-12-03 11:44:17 +01001225}
1226EXPORT_SYMBOL_GPL(aic3x_set_headset_detection);
1227
Daniel Mack54e7e612008-04-30 16:20:52 +02001228int aic3x_headset_detected(struct snd_soc_codec *codec)
1229{
Axel Linfe99b552010-11-24 22:40:59 +08001230 u8 val = 0;
Daniel Mack6f2a9742008-12-03 11:44:17 +01001231 aic3x_read(codec, AIC3X_HEADSET_DETECT_CTRL_B, &val);
1232 return (val >> 4) & 1;
Daniel Mack54e7e612008-04-30 16:20:52 +02001233}
1234EXPORT_SYMBOL_GPL(aic3x_headset_detected);
1235
Daniel Mack6f2a9742008-12-03 11:44:17 +01001236int aic3x_button_pressed(struct snd_soc_codec *codec)
1237{
Axel Linfe99b552010-11-24 22:40:59 +08001238 u8 val = 0;
Daniel Mack6f2a9742008-12-03 11:44:17 +01001239 aic3x_read(codec, AIC3X_HEADSET_DETECT_CTRL_B, &val);
1240 return (val >> 5) & 1;
1241}
1242EXPORT_SYMBOL_GPL(aic3x_button_pressed);
1243
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001244#define AIC3X_RATES SNDRV_PCM_RATE_8000_96000
1245#define AIC3X_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
1246 SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
1247
Eric Miao6335d052009-03-03 09:41:00 +08001248static struct snd_soc_dai_ops aic3x_dai_ops = {
1249 .hw_params = aic3x_hw_params,
1250 .digital_mute = aic3x_mute,
1251 .set_sysclk = aic3x_set_dai_sysclk,
1252 .set_fmt = aic3x_set_dai_fmt,
1253};
1254
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001255static struct snd_soc_dai_driver aic3x_dai = {
1256 .name = "tlv320aic3x-hifi",
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001257 .playback = {
1258 .stream_name = "Playback",
1259 .channels_min = 1,
1260 .channels_max = 2,
1261 .rates = AIC3X_RATES,
1262 .formats = AIC3X_FORMATS,},
1263 .capture = {
1264 .stream_name = "Capture",
1265 .channels_min = 1,
1266 .channels_max = 2,
1267 .rates = AIC3X_RATES,
1268 .formats = AIC3X_FORMATS,},
Eric Miao6335d052009-03-03 09:41:00 +08001269 .ops = &aic3x_dai_ops,
Randolph Chung14017612010-08-19 12:06:17 +01001270 .symmetric_rates = 1,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001271};
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001272
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001273static int aic3x_suspend(struct snd_soc_codec *codec, pm_message_t state)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001274{
Mark Brown0be98982008-05-19 12:31:28 +02001275 aic3x_set_bias_level(codec, SND_SOC_BIAS_OFF);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001276
1277 return 0;
1278}
1279
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001280static int aic3x_resume(struct snd_soc_codec *codec)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001281{
Mark Brown29e189c2010-05-07 20:30:00 +01001282 aic3x_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001283
1284 return 0;
1285}
1286
1287/*
1288 * initialise the AIC3X driver
1289 * register the mixer and dsp interfaces with the kernel
1290 */
Ben Dookscb3826f2009-08-20 22:50:41 +01001291static int aic3x_init(struct snd_soc_codec *codec)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001292{
Randolph Chung6184f102010-08-20 12:47:53 +08001293 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Ben Dookscb3826f2009-08-20 22:50:41 +01001294 int reg;
1295
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001296 snd_soc_write(codec, AIC3X_PAGE_SELECT, PAGE0_SELECT);
1297 snd_soc_write(codec, AIC3X_RESET, SOFT_RESET);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001298
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001299 /* DAC default volume and mute */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001300 snd_soc_write(codec, LDAC_VOL, DEFAULT_VOL | MUTE_ON);
1301 snd_soc_write(codec, RDAC_VOL, DEFAULT_VOL | MUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001302
1303 /* DAC to HP default volume and route to Output mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001304 snd_soc_write(codec, DACL1_2_HPLOUT_VOL, DEFAULT_VOL | ROUTE_ON);
1305 snd_soc_write(codec, DACR1_2_HPROUT_VOL, DEFAULT_VOL | ROUTE_ON);
1306 snd_soc_write(codec, DACL1_2_HPLCOM_VOL, DEFAULT_VOL | ROUTE_ON);
1307 snd_soc_write(codec, DACR1_2_HPRCOM_VOL, DEFAULT_VOL | ROUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001308 /* DAC to Line Out default volume and route to Output mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001309 snd_soc_write(codec, DACL1_2_LLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
1310 snd_soc_write(codec, DACR1_2_RLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001311 /* DAC to Mono Line Out default volume and route to Output mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001312 snd_soc_write(codec, DACL1_2_MONOLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
1313 snd_soc_write(codec, DACR1_2_MONOLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001314
1315 /* unmute all outputs */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001316 reg = snd_soc_read(codec, LLOPM_CTRL);
1317 snd_soc_write(codec, LLOPM_CTRL, reg | UNMUTE);
1318 reg = snd_soc_read(codec, RLOPM_CTRL);
1319 snd_soc_write(codec, RLOPM_CTRL, reg | UNMUTE);
1320 reg = snd_soc_read(codec, MONOLOPM_CTRL);
1321 snd_soc_write(codec, MONOLOPM_CTRL, reg | UNMUTE);
1322 reg = snd_soc_read(codec, HPLOUT_CTRL);
1323 snd_soc_write(codec, HPLOUT_CTRL, reg | UNMUTE);
1324 reg = snd_soc_read(codec, HPROUT_CTRL);
1325 snd_soc_write(codec, HPROUT_CTRL, reg | UNMUTE);
1326 reg = snd_soc_read(codec, HPLCOM_CTRL);
1327 snd_soc_write(codec, HPLCOM_CTRL, reg | UNMUTE);
1328 reg = snd_soc_read(codec, HPRCOM_CTRL);
1329 snd_soc_write(codec, HPRCOM_CTRL, reg | UNMUTE);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001330
1331 /* ADC default volume and unmute */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001332 snd_soc_write(codec, LADC_VOL, DEFAULT_GAIN);
1333 snd_soc_write(codec, RADC_VOL, DEFAULT_GAIN);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001334 /* By default route Line1 to ADC PGA mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001335 snd_soc_write(codec, LINE1L_2_LADC_CTRL, 0x0);
1336 snd_soc_write(codec, LINE1R_2_RADC_CTRL, 0x0);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001337
1338 /* PGA to HP Bypass default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001339 snd_soc_write(codec, PGAL_2_HPLOUT_VOL, DEFAULT_VOL);
1340 snd_soc_write(codec, PGAR_2_HPROUT_VOL, DEFAULT_VOL);
1341 snd_soc_write(codec, PGAL_2_HPLCOM_VOL, DEFAULT_VOL);
1342 snd_soc_write(codec, PGAR_2_HPRCOM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001343 /* PGA to Line Out default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001344 snd_soc_write(codec, PGAL_2_LLOPM_VOL, DEFAULT_VOL);
1345 snd_soc_write(codec, PGAR_2_RLOPM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001346 /* PGA to Mono Line Out default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001347 snd_soc_write(codec, PGAL_2_MONOLOPM_VOL, DEFAULT_VOL);
1348 snd_soc_write(codec, PGAR_2_MONOLOPM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001349
1350 /* Line2 to HP Bypass default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001351 snd_soc_write(codec, LINE2L_2_HPLOUT_VOL, DEFAULT_VOL);
1352 snd_soc_write(codec, LINE2R_2_HPROUT_VOL, DEFAULT_VOL);
1353 snd_soc_write(codec, LINE2L_2_HPLCOM_VOL, DEFAULT_VOL);
1354 snd_soc_write(codec, LINE2R_2_HPRCOM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001355 /* Line2 Line Out default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001356 snd_soc_write(codec, LINE2L_2_LLOPM_VOL, DEFAULT_VOL);
1357 snd_soc_write(codec, LINE2R_2_RLOPM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001358 /* Line2 to Mono Out default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001359 snd_soc_write(codec, LINE2L_2_MONOLOPM_VOL, DEFAULT_VOL);
1360 snd_soc_write(codec, LINE2R_2_MONOLOPM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001361
Randolph Chung6184f102010-08-20 12:47:53 +08001362 if (aic3x->model == AIC3X_MODEL_3007) {
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001363 aic3x_init_3007(codec);
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001364 snd_soc_write(codec, CLASSD_CTRL, 0);
Randolph Chung6184f102010-08-20 12:47:53 +08001365 }
1366
Ben Dookscb3826f2009-08-20 22:50:41 +01001367 return 0;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001368}
1369
Jarkko Nikula414c73a2010-11-01 14:03:56 +02001370static bool aic3x_is_shared_reset(struct aic3x_priv *aic3x)
1371{
1372 struct aic3x_priv *a;
1373
1374 list_for_each_entry(a, &reset_list, list) {
1375 if (gpio_is_valid(aic3x->gpio_reset) &&
1376 aic3x->gpio_reset == a->gpio_reset)
1377 return true;
1378 }
1379
1380 return false;
1381}
1382
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001383static int aic3x_probe(struct snd_soc_codec *codec)
Ben Dookscb3826f2009-08-20 22:50:41 +01001384{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001385 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Jarkko Nikula2f241112010-09-20 10:39:11 +03001386 int ret, i;
Ben Dookscb3826f2009-08-20 22:50:41 +01001387
Jarkko Nikula414c73a2010-11-01 14:03:56 +02001388 INIT_LIST_HEAD(&aic3x->list);
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001389 aic3x->codec = codec;
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001390 codec->dapm.idle_bias_off = 1;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001391
Jarkko Nikulaa84a4412010-09-14 14:54:48 +03001392 ret = snd_soc_codec_set_cache_io(codec, 8, 8, aic3x->control_type);
1393 if (ret != 0) {
1394 dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
1395 return ret;
1396 }
1397
Jarkko Nikula414c73a2010-11-01 14:03:56 +02001398 if (gpio_is_valid(aic3x->gpio_reset) &&
1399 !aic3x_is_shared_reset(aic3x)) {
Jarkko Nikula2f241112010-09-20 10:39:11 +03001400 ret = gpio_request(aic3x->gpio_reset, "tlv320aic3x reset");
1401 if (ret != 0)
1402 goto err_gpio;
1403 gpio_direction_output(aic3x->gpio_reset, 0);
1404 }
1405
1406 for (i = 0; i < ARRAY_SIZE(aic3x->supplies); i++)
1407 aic3x->supplies[i].supply = aic3x_supply_names[i];
1408
1409 ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(aic3x->supplies),
1410 aic3x->supplies);
1411 if (ret != 0) {
1412 dev_err(codec->dev, "Failed to request supplies: %d\n", ret);
1413 goto err_get;
1414 }
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001415 for (i = 0; i < ARRAY_SIZE(aic3x->supplies); i++) {
1416 aic3x->disable_nb[i].nb.notifier_call = aic3x_regulator_event;
1417 aic3x->disable_nb[i].aic3x = aic3x;
1418 ret = regulator_register_notifier(aic3x->supplies[i].consumer,
1419 &aic3x->disable_nb[i].nb);
1420 if (ret) {
1421 dev_err(codec->dev,
1422 "Failed to request regulator notifier: %d\n",
1423 ret);
1424 goto err_notif;
1425 }
1426 }
Jarkko Nikula2f241112010-09-20 10:39:11 +03001427
Jarkko Nikula7d1be0a2010-09-20 10:39:14 +03001428 codec->cache_only = 1;
Jarkko Nikula37b47652010-08-23 10:38:40 +03001429 aic3x_init(codec);
1430
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001431 if (aic3x->setup) {
1432 /* setup GPIO functions */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001433 snd_soc_write(codec, AIC3X_GPIO1_REG,
1434 (aic3x->setup->gpio_func[0] & 0xf) << 4);
1435 snd_soc_write(codec, AIC3X_GPIO2_REG,
1436 (aic3x->setup->gpio_func[1] & 0xf) << 4);
Ben Dookscb3826f2009-08-20 22:50:41 +01001437 }
1438
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001439 snd_soc_add_controls(codec, aic3x_snd_controls,
1440 ARRAY_SIZE(aic3x_snd_controls));
Randolph Chung6184f102010-08-20 12:47:53 +08001441 if (aic3x->model == AIC3X_MODEL_3007)
1442 snd_soc_add_controls(codec, &aic3x_classd_amp_gain_ctrl, 1);
Ben Dookscb3826f2009-08-20 22:50:41 +01001443
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001444 aic3x_add_widgets(codec);
Jarkko Nikula414c73a2010-11-01 14:03:56 +02001445 list_add(&aic3x->list, &reset_list);
Ben Dookscb3826f2009-08-20 22:50:41 +01001446
1447 return 0;
Jarkko Nikula2f241112010-09-20 10:39:11 +03001448
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001449err_notif:
1450 while (i--)
1451 regulator_unregister_notifier(aic3x->supplies[i].consumer,
1452 &aic3x->disable_nb[i].nb);
Jarkko Nikula2f241112010-09-20 10:39:11 +03001453 regulator_bulk_free(ARRAY_SIZE(aic3x->supplies), aic3x->supplies);
1454err_get:
Jarkko Nikula414c73a2010-11-01 14:03:56 +02001455 if (gpio_is_valid(aic3x->gpio_reset) &&
1456 !aic3x_is_shared_reset(aic3x))
Jarkko Nikula2f241112010-09-20 10:39:11 +03001457 gpio_free(aic3x->gpio_reset);
1458err_gpio:
Jarkko Nikula2f241112010-09-20 10:39:11 +03001459 return ret;
Ben Dookscb3826f2009-08-20 22:50:41 +01001460}
1461
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001462static int aic3x_remove(struct snd_soc_codec *codec)
Ben Dookscb3826f2009-08-20 22:50:41 +01001463{
Jarkko Nikula2f241112010-09-20 10:39:11 +03001464 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001465 int i;
Jarkko Nikula2f241112010-09-20 10:39:11 +03001466
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001467 aic3x_set_bias_level(codec, SND_SOC_BIAS_OFF);
Jarkko Nikula414c73a2010-11-01 14:03:56 +02001468 list_del(&aic3x->list);
1469 if (gpio_is_valid(aic3x->gpio_reset) &&
1470 !aic3x_is_shared_reset(aic3x)) {
Jarkko Nikula2f241112010-09-20 10:39:11 +03001471 gpio_set_value(aic3x->gpio_reset, 0);
1472 gpio_free(aic3x->gpio_reset);
1473 }
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001474 for (i = 0; i < ARRAY_SIZE(aic3x->supplies); i++)
1475 regulator_unregister_notifier(aic3x->supplies[i].consumer,
1476 &aic3x->disable_nb[i].nb);
Jarkko Nikula2f241112010-09-20 10:39:11 +03001477 regulator_bulk_free(ARRAY_SIZE(aic3x->supplies), aic3x->supplies);
1478
Ben Dookscb3826f2009-08-20 22:50:41 +01001479 return 0;
1480}
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001481
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001482static struct snd_soc_codec_driver soc_codec_dev_aic3x = {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001483 .set_bias_level = aic3x_set_bias_level,
1484 .reg_cache_size = ARRAY_SIZE(aic3x_reg),
1485 .reg_word_size = sizeof(u8),
1486 .reg_cache_default = aic3x_reg,
1487 .probe = aic3x_probe,
1488 .remove = aic3x_remove,
1489 .suspend = aic3x_suspend,
1490 .resume = aic3x_resume,
1491};
1492
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001493#if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
1494/*
1495 * AIC3X 2 wire address can be up to 4 devices with device addresses
1496 * 0x18, 0x19, 0x1A, 0x1B
1497 */
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001498
Randolph Chung6184f102010-08-20 12:47:53 +08001499static const struct i2c_device_id aic3x_i2c_id[] = {
Axel Lin177fdd82011-09-28 21:56:48 +08001500 { "tlv320aic3x", AIC3X_MODEL_3X },
1501 { "tlv320aic33", AIC3X_MODEL_33 },
1502 { "tlv320aic3007", AIC3X_MODEL_3007 },
Randolph Chung6184f102010-08-20 12:47:53 +08001503 { }
1504};
1505MODULE_DEVICE_TABLE(i2c, aic3x_i2c_id);
1506
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001507/*
1508 * If the i2c layer weren't so broken, we could pass this kind of data
1509 * around
1510 */
Jean Delvareba8ed122008-09-22 14:15:53 +02001511static int aic3x_i2c_probe(struct i2c_client *i2c,
1512 const struct i2c_device_id *id)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001513{
Jarkko Nikula5193d622010-05-05 13:02:03 +03001514 struct aic3x_pdata *pdata = i2c->dev.platform_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001515 struct aic3x_priv *aic3x;
Jarkko Nikula2f241112010-09-20 10:39:11 +03001516 int ret;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001517
Ben Dookscb3826f2009-08-20 22:50:41 +01001518 aic3x = kzalloc(sizeof(struct aic3x_priv), GFP_KERNEL);
1519 if (aic3x == NULL) {
1520 dev_err(&i2c->dev, "failed to create private data\n");
1521 return -ENOMEM;
1522 }
1523
Jarkko Nikulaa84a4412010-09-14 14:54:48 +03001524 aic3x->control_type = SND_SOC_I2C;
1525
Ben Dookscb3826f2009-08-20 22:50:41 +01001526 i2c_set_clientdata(i2c, aic3x);
Jarkko Nikulac7763572010-09-05 19:10:22 +03001527 if (pdata) {
1528 aic3x->gpio_reset = pdata->gpio_reset;
1529 aic3x->setup = pdata->setup;
1530 } else {
1531 aic3x->gpio_reset = -1;
1532 }
Ben Dookscb3826f2009-08-20 22:50:41 +01001533
Axel Lin177fdd82011-09-28 21:56:48 +08001534 aic3x->model = id->driver_data;
Randolph Chung6184f102010-08-20 12:47:53 +08001535
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001536 ret = snd_soc_register_codec(&i2c->dev,
1537 &soc_codec_dev_aic3x, &aic3x_dai, 1);
1538 if (ret < 0)
Jarkko Nikula2f241112010-09-20 10:39:11 +03001539 kfree(aic3x);
Jarkko Nikula07779fd2010-04-26 15:49:14 +03001540 return ret;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001541}
1542
Jean Delvareba8ed122008-09-22 14:15:53 +02001543static int aic3x_i2c_remove(struct i2c_client *client)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001544{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001545 snd_soc_unregister_codec(&client->dev);
1546 kfree(i2c_get_clientdata(client));
1547 return 0;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001548}
1549
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001550/* machine i2c codec control layer */
1551static struct i2c_driver aic3x_i2c_driver = {
1552 .driver = {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001553 .name = "tlv320aic3x-codec",
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001554 .owner = THIS_MODULE,
1555 },
Ben Dookscb3826f2009-08-20 22:50:41 +01001556 .probe = aic3x_i2c_probe,
Jean Delvareba8ed122008-09-22 14:15:53 +02001557 .remove = aic3x_i2c_remove,
1558 .id_table = aic3x_i2c_id,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001559};
1560#endif
1561
Takashi Iwaic9b3a402008-12-10 07:47:22 +01001562static int __init aic3x_modinit(void)
Mark Brown64089b82008-12-08 19:17:58 +00001563{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001564 int ret = 0;
1565#if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
1566 ret = i2c_add_driver(&aic3x_i2c_driver);
1567 if (ret != 0) {
1568 printk(KERN_ERR "Failed to register TLV320AIC3x I2C driver: %d\n",
1569 ret);
1570 }
1571#endif
1572 return ret;
Mark Brown64089b82008-12-08 19:17:58 +00001573}
1574module_init(aic3x_modinit);
1575
1576static void __exit aic3x_exit(void)
1577{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001578#if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
1579 i2c_del_driver(&aic3x_i2c_driver);
1580#endif
Mark Brown64089b82008-12-08 19:17:58 +00001581}
1582module_exit(aic3x_exit);
1583
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001584MODULE_DESCRIPTION("ASoC TLV320AIC3X codec driver");
1585MODULE_AUTHOR("Vladimir Barinov");
1586MODULE_LICENSE("GPL");