blob: 1883a464aace467f34c08cc08c61724416916ebc [file] [log] [blame]
Kevin Hilman8bd22942009-05-28 10:56:16 -07001/*
2 * OMAP3 Power Management Routines
3 *
4 * Copyright (C) 2006-2008 Nokia Corporation
5 * Tony Lindgren <tony@atomide.com>
6 * Jouni Hogander
7 *
Rajendra Nayak2f5939c2008-09-26 17:50:07 +05308 * Copyright (C) 2007 Texas Instruments, Inc.
9 * Rajendra Nayak <rnayak@ti.com>
10 *
Kevin Hilman8bd22942009-05-28 10:56:16 -070011 * Copyright (C) 2005 Texas Instruments, Inc.
12 * Richard Woodruff <r-woodruff2@ti.com>
13 *
14 * Based on pm.c for omap1
15 *
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License version 2 as
18 * published by the Free Software Foundation.
19 */
20
21#include <linux/pm.h>
22#include <linux/suspend.h>
23#include <linux/interrupt.h>
24#include <linux/module.h>
25#include <linux/list.h>
26#include <linux/err.h>
27#include <linux/gpio.h>
Kevin Hilmanc40552b2009-10-06 14:25:09 -070028#include <linux/clk.h>
Tero Kristodccaad82009-11-17 18:34:53 +020029#include <linux/delay.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Paul Walmsley0d8e2d02010-11-24 16:49:05 -070031#include <linux/console.h>
Kevin Hilman8bd22942009-05-28 10:56:16 -070032
Tony Lindgrence491cf2009-10-20 09:40:47 -070033#include <plat/sram.h>
Paul Walmsley1540f2142010-12-21 21:05:15 -070034#include "clockdomain.h"
Paul Walmsley72e06d02010-12-21 21:05:16 -070035#include "powerdomain.h"
Tony Lindgrence491cf2009-10-20 09:40:47 -070036#include <plat/serial.h>
Rajendra Nayak61255ab2008-09-26 17:49:56 +053037#include <plat/sdrc.h>
Rajendra Nayak2f5939c2008-09-26 17:50:07 +053038#include <plat/prcm.h>
39#include <plat/gpmc.h>
Tero Kristof2d11852008-08-28 13:13:31 +000040#include <plat/dma.h>
Kevin Hilman8bd22942009-05-28 10:56:16 -070041
Rajendra Nayak57f277b2008-09-26 17:49:34 +053042#include <asm/tlbflush.h>
43
Paul Walmsley59fb6592010-12-21 15:30:55 -070044#include "cm2xxx_3xxx.h"
Kevin Hilman8bd22942009-05-28 10:56:16 -070045#include "cm-regbits-34xx.h"
46#include "prm-regbits-34xx.h"
47
Paul Walmsley59fb6592010-12-21 15:30:55 -070048#include "prm2xxx_3xxx.h"
Kevin Hilman8bd22942009-05-28 10:56:16 -070049#include "pm.h"
Tero Kristo13a6fe02008-10-13 13:17:06 +030050#include "sdrc.h"
Paul Walmsley4814ced2010-10-08 11:40:20 -060051#include "control.h"
Tero Kristo13a6fe02008-10-13 13:17:06 +030052
Kevin Hilmane83df172010-12-08 22:40:40 +000053#ifdef CONFIG_SUSPEND
54static suspend_state_t suspend_state = PM_SUSPEND_ON;
55static inline bool is_suspending(void)
56{
57 return (suspend_state != PM_SUSPEND_ON);
58}
59#else
60static inline bool is_suspending(void)
61{
62 return false;
63}
64#endif
65
Rajendra Nayak2f5939c2008-09-26 17:50:07 +053066/* Scratchpad offsets */
Kevin Hilmande658152010-10-08 22:43:45 +000067#define OMAP343X_TABLE_ADDRESS_OFFSET 0xc4
68#define OMAP343X_TABLE_VALUE_OFFSET 0xc0
69#define OMAP343X_CONTROL_REG_VALUE_OFFSET 0xc8
Rajendra Nayak2f5939c2008-09-26 17:50:07 +053070
Nishanth Menon8cdfd832010-12-20 14:05:05 -060071/* pm34xx errata defined in pm.h */
72u16 pm34xx_errata;
73
Kevin Hilman8bd22942009-05-28 10:56:16 -070074struct power_state {
75 struct powerdomain *pwrdm;
76 u32 next_state;
Kevin Hilman10f90ed2009-06-24 11:39:18 -070077#ifdef CONFIG_SUSPEND
Kevin Hilman8bd22942009-05-28 10:56:16 -070078 u32 saved_state;
Kevin Hilman10f90ed2009-06-24 11:39:18 -070079#endif
Kevin Hilman8bd22942009-05-28 10:56:16 -070080 struct list_head node;
81};
82
83static LIST_HEAD(pwrst_list);
84
85static void (*_omap_sram_idle)(u32 *addr, int save_state);
86
Tero Kristo27d59a42008-10-13 13:15:00 +030087static int (*_omap_save_secure_sram)(u32 *addr);
88
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +053089static struct powerdomain *mpu_pwrdm, *neon_pwrdm;
90static struct powerdomain *core_pwrdm, *per_pwrdm;
Tero Kristoc16c3f62008-12-11 16:46:57 +020091static struct powerdomain *cam_pwrdm;
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +053092
Rajendra Nayak2f5939c2008-09-26 17:50:07 +053093static inline void omap3_per_save_context(void)
94{
95 omap_gpio_save_context();
96}
97
98static inline void omap3_per_restore_context(void)
99{
100 omap_gpio_restore_context();
101}
102
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200103static void omap3_enable_io_chain(void)
104{
105 int timeout = 0;
106
107 if (omap_rev() >= OMAP3430_REV_ES3_1) {
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700108 omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600109 PM_WKEN);
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200110 /* Do a readback to assure write has been done */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700111 omap2_prm_read_mod_reg(WKUP_MOD, PM_WKEN);
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200112
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700113 while (!(omap2_prm_read_mod_reg(WKUP_MOD, PM_WKEN) &
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600114 OMAP3430_ST_IO_CHAIN_MASK)) {
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200115 timeout++;
116 if (timeout > 1000) {
117 printk(KERN_ERR "Wake up daisy chain "
118 "activation failed.\n");
119 return;
120 }
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700121 omap2_prm_set_mod_reg_bits(OMAP3430_ST_IO_CHAIN_MASK,
Kevin Hilman0b96a3a2010-06-09 13:53:09 +0300122 WKUP_MOD, PM_WKEN);
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200123 }
124 }
125}
126
127static void omap3_disable_io_chain(void)
128{
129 if (omap_rev() >= OMAP3430_REV_ES3_1)
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700130 omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600131 PM_WKEN);
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200132}
133
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530134static void omap3_core_save_context(void)
135{
Paul Walmsley596efe42010-12-21 21:05:16 -0700136 omap3_ctrl_save_padconf();
Tero Kristodccaad82009-11-17 18:34:53 +0200137
138 /*
139 * Force write last pad into memory, as this can fail in some
Jean Pihet83521292010-12-18 16:44:46 +0100140 * cases according to errata 1.157, 1.185
Tero Kristodccaad82009-11-17 18:34:53 +0200141 */
142 omap_ctrl_writel(omap_ctrl_readl(OMAP343X_PADCONF_ETK_D14),
143 OMAP343X_CONTROL_MEM_WKUP + 0x2a0);
144
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530145 /* Save the Interrupt controller context */
146 omap_intc_save_context();
147 /* Save the GPMC context */
148 omap3_gpmc_save_context();
149 /* Save the system control module context, padconf already save above*/
150 omap3_control_save_context();
Tero Kristof2d11852008-08-28 13:13:31 +0000151 omap_dma_global_context_save();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530152}
153
154static void omap3_core_restore_context(void)
155{
156 /* Restore the control module context, padconf restored by h/w */
157 omap3_control_restore_context();
158 /* Restore the GPMC context */
159 omap3_gpmc_restore_context();
160 /* Restore the interrupt controller context */
161 omap_intc_restore_context();
Tero Kristof2d11852008-08-28 13:13:31 +0000162 omap_dma_global_context_restore();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530163}
164
Tero Kristo9d971402008-12-12 11:20:05 +0200165/*
166 * FIXME: This function should be called before entering off-mode after
167 * OMAP3 secure services have been accessed. Currently it is only called
168 * once during boot sequence, but this works as we are not using secure
169 * services.
170 */
Kevin Hilman617fcc92011-01-25 16:40:01 -0800171static void omap3_save_secure_ram_context(void)
Tero Kristo27d59a42008-10-13 13:15:00 +0300172{
173 u32 ret;
Kevin Hilman617fcc92011-01-25 16:40:01 -0800174 int mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
Tero Kristo27d59a42008-10-13 13:15:00 +0300175
176 if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
Tero Kristo27d59a42008-10-13 13:15:00 +0300177 /*
178 * MPU next state must be set to POWER_ON temporarily,
179 * otherwise the WFI executed inside the ROM code
180 * will hang the system.
181 */
182 pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_ON);
183 ret = _omap_save_secure_sram((u32 *)
184 __pa(omap3_secure_ram_storage));
Kevin Hilman617fcc92011-01-25 16:40:01 -0800185 pwrdm_set_next_pwrst(mpu_pwrdm, mpu_next_state);
Tero Kristo27d59a42008-10-13 13:15:00 +0300186 /* Following is for error tracking, it should not happen */
187 if (ret) {
188 printk(KERN_ERR "save_secure_sram() returns %08x\n",
189 ret);
190 while (1)
191 ;
192 }
193 }
194}
195
Jon Hunter77da2d92009-06-27 00:07:25 -0500196/*
197 * PRCM Interrupt Handler Helper Function
198 *
199 * The purpose of this function is to clear any wake-up events latched
200 * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
201 * may occur whilst attempting to clear a PM_WKST_x register and thus
202 * set another bit in this register. A while loop is used to ensure
203 * that any peripheral wake-up events occurring while attempting to
204 * clear the PM_WKST_x are detected and cleared.
205 */
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700206static int prcm_clear_mod_irqs(s16 module, u8 regs)
Jon Hunter77da2d92009-06-27 00:07:25 -0500207{
Vikram Pandita71a80772009-07-17 19:33:09 -0500208 u32 wkst, fclk, iclk, clken;
Jon Hunter77da2d92009-06-27 00:07:25 -0500209 u16 wkst_off = (regs == 3) ? OMAP3430ES2_PM_WKST3 : PM_WKST1;
210 u16 fclk_off = (regs == 3) ? OMAP3430ES2_CM_FCLKEN3 : CM_FCLKEN1;
211 u16 iclk_off = (regs == 3) ? CM_ICLKEN3 : CM_ICLKEN1;
Paul Walmsley5d805972009-07-22 10:18:07 -0700212 u16 grpsel_off = (regs == 3) ?
213 OMAP3430ES2_PM_MPUGRPSEL3 : OMAP3430_PM_MPUGRPSEL;
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700214 int c = 0;
Jon Hunter77da2d92009-06-27 00:07:25 -0500215
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700216 wkst = omap2_prm_read_mod_reg(module, wkst_off);
217 wkst &= omap2_prm_read_mod_reg(module, grpsel_off);
Jon Hunter77da2d92009-06-27 00:07:25 -0500218 if (wkst) {
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700219 iclk = omap2_cm_read_mod_reg(module, iclk_off);
220 fclk = omap2_cm_read_mod_reg(module, fclk_off);
Jon Hunter77da2d92009-06-27 00:07:25 -0500221 while (wkst) {
Vikram Pandita71a80772009-07-17 19:33:09 -0500222 clken = wkst;
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700223 omap2_cm_set_mod_reg_bits(clken, module, iclk_off);
Vikram Pandita71a80772009-07-17 19:33:09 -0500224 /*
225 * For USBHOST, we don't know whether HOST1 or
226 * HOST2 woke us up, so enable both f-clocks
227 */
228 if (module == OMAP3430ES2_USBHOST_MOD)
229 clken |= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT;
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700230 omap2_cm_set_mod_reg_bits(clken, module, fclk_off);
231 omap2_prm_write_mod_reg(wkst, module, wkst_off);
232 wkst = omap2_prm_read_mod_reg(module, wkst_off);
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700233 c++;
Jon Hunter77da2d92009-06-27 00:07:25 -0500234 }
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700235 omap2_cm_write_mod_reg(iclk, module, iclk_off);
236 omap2_cm_write_mod_reg(fclk, module, fclk_off);
Jon Hunter77da2d92009-06-27 00:07:25 -0500237 }
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700238
239 return c;
240}
241
242static int _prcm_int_handle_wakeup(void)
243{
244 int c;
245
246 c = prcm_clear_mod_irqs(WKUP_MOD, 1);
247 c += prcm_clear_mod_irqs(CORE_MOD, 1);
248 c += prcm_clear_mod_irqs(OMAP3430_PER_MOD, 1);
249 if (omap_rev() > OMAP3430_REV_ES1_0) {
250 c += prcm_clear_mod_irqs(CORE_MOD, 3);
251 c += prcm_clear_mod_irqs(OMAP3430ES2_USBHOST_MOD, 1);
252 }
253
254 return c;
Jon Hunter77da2d92009-06-27 00:07:25 -0500255}
256
257/*
258 * PRCM Interrupt Handler
259 *
260 * The PRM_IRQSTATUS_MPU register indicates if there are any pending
261 * interrupts from the PRCM for the MPU. These bits must be cleared in
262 * order to clear the PRCM interrupt. The PRCM interrupt handler is
263 * implemented to simply clear the PRM_IRQSTATUS_MPU in order to clear
264 * the PRCM interrupt. Please note that bit 0 of the PRM_IRQSTATUS_MPU
265 * register indicates that a wake-up event is pending for the MPU and
266 * this bit can only be cleared if the all the wake-up events latched
267 * in the various PM_WKST_x registers have been cleared. The interrupt
268 * handler is implemented using a do-while loop so that if a wake-up
269 * event occurred during the processing of the prcm interrupt handler
270 * (setting a bit in the corresponding PM_WKST_x register and thus
271 * preventing us from clearing bit 0 of the PRM_IRQSTATUS_MPU register)
272 * this would be handled.
273 */
Kevin Hilman8bd22942009-05-28 10:56:16 -0700274static irqreturn_t prcm_interrupt_handler (int irq, void *dev_id)
275{
Kevin Hilmand6290a32010-04-26 14:59:09 -0700276 u32 irqenable_mpu, irqstatus_mpu;
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700277 int c = 0;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700278
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700279 irqenable_mpu = omap2_prm_read_mod_reg(OCP_MOD,
Kevin Hilmand6290a32010-04-26 14:59:09 -0700280 OMAP3_PRM_IRQENABLE_MPU_OFFSET);
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700281 irqstatus_mpu = omap2_prm_read_mod_reg(OCP_MOD,
Kevin Hilmand6290a32010-04-26 14:59:09 -0700282 OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
283 irqstatus_mpu &= irqenable_mpu;
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700284
Kevin Hilmand6290a32010-04-26 14:59:09 -0700285 do {
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600286 if (irqstatus_mpu & (OMAP3430_WKUP_ST_MASK |
287 OMAP3430_IO_ST_MASK)) {
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700288 c = _prcm_int_handle_wakeup();
289
290 /*
291 * Is the MPU PRCM interrupt handler racing with the
292 * IVA2 PRCM interrupt handler ?
293 */
294 WARN(c == 0, "prcm: WARNING: PRCM indicated MPU wakeup "
295 "but no wakeup sources are marked\n");
296 } else {
297 /* XXX we need to expand our PRCM interrupt handler */
298 WARN(1, "prcm: WARNING: PRCM interrupt received, but "
299 "no code to handle it (%08x)\n", irqstatus_mpu);
300 }
301
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700302 omap2_prm_write_mod_reg(irqstatus_mpu, OCP_MOD,
Jon Hunter77da2d92009-06-27 00:07:25 -0500303 OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700304
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700305 irqstatus_mpu = omap2_prm_read_mod_reg(OCP_MOD,
Kevin Hilmand6290a32010-04-26 14:59:09 -0700306 OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
307 irqstatus_mpu &= irqenable_mpu;
308
309 } while (irqstatus_mpu);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700310
311 return IRQ_HANDLED;
312}
313
Rajendra Nayak57f277b2008-09-26 17:49:34 +0530314/* Function to restore the table entry that was modified for enabling MMU */
315static void restore_table_entry(void)
316{
Manjunath Kondaiah G4d63bc12010-10-08 09:56:11 -0700317 void __iomem *scratchpad_address;
Rajendra Nayak57f277b2008-09-26 17:49:34 +0530318 u32 previous_value, control_reg_value;
319 u32 *address;
320
321 scratchpad_address = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD);
322
323 /* Get address of entry that was modified */
324 address = (u32 *)__raw_readl(scratchpad_address +
325 OMAP343X_TABLE_ADDRESS_OFFSET);
326 /* Get the previous value which needs to be restored */
327 previous_value = __raw_readl(scratchpad_address +
328 OMAP343X_TABLE_VALUE_OFFSET);
329 address = __va(address);
330 *address = previous_value;
331 flush_tlb_all();
332 control_reg_value = __raw_readl(scratchpad_address
333 + OMAP343X_CONTROL_REG_VALUE_OFFSET);
334 /* This will enable caches and prediction */
Santosh Shilimkar261bfb22011-02-11 20:42:11 +0530335 set_cr(control_reg_value);
Rajendra Nayak57f277b2008-09-26 17:49:34 +0530336}
337
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530338void omap_sram_idle(void)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700339{
340 /* Variable to tell what needs to be saved and restored
341 * in omap_sram_idle*/
342 /* save_state = 0 => Nothing to save and restored */
343 /* save_state = 1 => Only L1 and logic lost */
344 /* save_state = 2 => Only L2 lost */
345 /* save_state = 3 => L1, L2 and logic lost */
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530346 int save_state = 0;
347 int mpu_next_state = PWRDM_POWER_ON;
348 int per_next_state = PWRDM_POWER_ON;
349 int core_next_state = PWRDM_POWER_ON;
Paul Walmsley72e06d02010-12-21 21:05:16 -0700350 int per_going_off;
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530351 int core_prev_state, per_prev_state;
Tero Kristo13a6fe02008-10-13 13:17:06 +0300352 u32 sdrc_pwr = 0;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700353
354 if (!_omap_sram_idle)
355 return;
356
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530357 pwrdm_clear_all_prev_pwrst(mpu_pwrdm);
358 pwrdm_clear_all_prev_pwrst(neon_pwrdm);
359 pwrdm_clear_all_prev_pwrst(core_pwrdm);
360 pwrdm_clear_all_prev_pwrst(per_pwrdm);
361
Kevin Hilman8bd22942009-05-28 10:56:16 -0700362 mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
363 switch (mpu_next_state) {
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530364 case PWRDM_POWER_ON:
Kevin Hilman8bd22942009-05-28 10:56:16 -0700365 case PWRDM_POWER_RET:
366 /* No need to save context */
367 save_state = 0;
368 break;
Rajendra Nayak61255ab2008-09-26 17:49:56 +0530369 case PWRDM_POWER_OFF:
370 save_state = 3;
371 break;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700372 default:
373 /* Invalid state */
374 printk(KERN_ERR "Invalid mpu state in sram_idle\n");
375 return;
376 }
Peter 'p2' De Schrijverfe617af2008-10-15 17:48:44 +0300377 pwrdm_pre_transition();
378
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530379 /* NEON control */
380 if (pwrdm_read_pwrst(neon_pwrdm) == PWRDM_POWER_ON)
Jouni Hogander71391782008-10-28 10:59:05 +0200381 pwrdm_set_next_pwrst(neon_pwrdm, mpu_next_state);
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530382
Mike Chan40742fa2010-05-03 16:04:06 -0700383 /* Enable IO-PAD and IO-CHAIN wakeups */
Kevin Hilman658ce972008-11-04 20:50:52 -0800384 per_next_state = pwrdm_read_next_pwrst(per_pwrdm);
Tero Kristoecf157d2008-12-01 13:17:29 +0200385 core_next_state = pwrdm_read_next_pwrst(core_pwrdm);
Kevin Hilmand5c47d72010-08-10 16:04:35 -0700386 if (omap3_has_io_wakeup() &&
387 (per_next_state < PWRDM_POWER_ON ||
388 core_next_state < PWRDM_POWER_ON)) {
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700389 omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD, PM_WKEN);
Mike Chan40742fa2010-05-03 16:04:06 -0700390 omap3_enable_io_chain();
391 }
392
Paul Walmsley0d8e2d02010-11-24 16:49:05 -0700393 /* Block console output in case it is on one of the OMAP UARTs */
Kevin Hilmane83df172010-12-08 22:40:40 +0000394 if (!is_suspending())
395 if (per_next_state < PWRDM_POWER_ON ||
396 core_next_state < PWRDM_POWER_ON)
Torben Hohnac751ef2011-01-25 15:07:35 -0800397 if (!console_trylock())
Kevin Hilmane83df172010-12-08 22:40:40 +0000398 goto console_still_active;
Paul Walmsley0d8e2d02010-11-24 16:49:05 -0700399
Mike Chan40742fa2010-05-03 16:04:06 -0700400 /* PER */
Kevin Hilman658ce972008-11-04 20:50:52 -0800401 if (per_next_state < PWRDM_POWER_ON) {
Paul Walmsley72e06d02010-12-21 21:05:16 -0700402 per_going_off = (per_next_state == PWRDM_POWER_OFF) ? 1 : 0;
Kevin Hilman658ce972008-11-04 20:50:52 -0800403 omap_uart_prepare_idle(2);
Govindraj.Rcd4f1fa2010-09-27 20:20:32 +0530404 omap_uart_prepare_idle(3);
Paul Walmsley72e06d02010-12-21 21:05:16 -0700405 omap2_gpio_prepare_for_idle(per_going_off);
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700406 if (per_next_state == PWRDM_POWER_OFF)
Tero Kristoecf157d2008-12-01 13:17:29 +0200407 omap3_per_save_context();
Kevin Hilman658ce972008-11-04 20:50:52 -0800408 }
409
410 /* CORE */
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530411 if (core_next_state < PWRDM_POWER_ON) {
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530412 omap_uart_prepare_idle(0);
413 omap_uart_prepare_idle(1);
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530414 if (core_next_state == PWRDM_POWER_OFF) {
415 omap3_core_save_context();
Paul Walmsleyf0611a52010-12-21 15:30:56 -0700416 omap3_cm_save_context();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530417 }
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530418 }
Mike Chan40742fa2010-05-03 16:04:06 -0700419
Tero Kristof18cc2f2009-10-23 19:03:50 +0300420 omap3_intc_prepare_idle();
Kevin Hilman8bd22942009-05-28 10:56:16 -0700421
Rajendra Nayak61255ab2008-09-26 17:49:56 +0530422 /*
Rajendra Nayakf265dc42009-06-09 22:30:41 +0530423 * On EMU/HS devices ROM code restores a SRDC value
424 * from scratchpad which has automatic self refresh on timeout
Jean Pihet83521292010-12-18 16:44:46 +0100425 * of AUTO_CNT = 1 enabled. This takes care of erratum ID i443.
Rajendra Nayakf265dc42009-06-09 22:30:41 +0530426 * Hence store/restore the SDRC_POWER register here.
427 */
Tero Kristo13a6fe02008-10-13 13:17:06 +0300428 if (omap_rev() >= OMAP3430_REV_ES3_0 &&
429 omap_type() != OMAP2_DEVICE_TYPE_GP &&
Rajendra Nayakf265dc42009-06-09 22:30:41 +0530430 core_next_state == PWRDM_POWER_OFF)
Tero Kristo13a6fe02008-10-13 13:17:06 +0300431 sdrc_pwr = sdrc_read_reg(SDRC_POWER);
Tero Kristo13a6fe02008-10-13 13:17:06 +0300432
433 /*
Rajendra Nayak61255ab2008-09-26 17:49:56 +0530434 * omap3_arm_context is the location where ARM registers
435 * get saved. The restore path then reads from this
436 * location and restores them back.
437 */
438 _omap_sram_idle(omap3_arm_context, save_state);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700439 cpu_init();
440
Rajendra Nayakf265dc42009-06-09 22:30:41 +0530441 /* Restore normal SDRC POWER settings */
Tero Kristo13a6fe02008-10-13 13:17:06 +0300442 if (omap_rev() >= OMAP3430_REV_ES3_0 &&
443 omap_type() != OMAP2_DEVICE_TYPE_GP &&
444 core_next_state == PWRDM_POWER_OFF)
445 sdrc_write_reg(sdrc_pwr, SDRC_POWER);
446
Rajendra Nayak57f277b2008-09-26 17:49:34 +0530447 /* Restore table entry modified during MMU restoration */
448 if (pwrdm_read_prev_pwrst(mpu_pwrdm) == PWRDM_POWER_OFF)
449 restore_table_entry();
450
Kevin Hilman658ce972008-11-04 20:50:52 -0800451 /* CORE */
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530452 if (core_next_state < PWRDM_POWER_ON) {
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530453 core_prev_state = pwrdm_read_prev_pwrst(core_pwrdm);
454 if (core_prev_state == PWRDM_POWER_OFF) {
455 omap3_core_restore_context();
Paul Walmsleyf0611a52010-12-21 15:30:56 -0700456 omap3_cm_restore_context();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530457 omap3_sram_restore_context();
Kalle Jokiniemi8a917d22009-05-13 13:32:11 +0300458 omap2_sms_restore_context();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530459 }
Kevin Hilman658ce972008-11-04 20:50:52 -0800460 omap_uart_resume_idle(0);
461 omap_uart_resume_idle(1);
462 if (core_next_state == PWRDM_POWER_OFF)
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700463 omap2_prm_clear_mod_reg_bits(OMAP3430_AUTO_OFF_MASK,
Kevin Hilman658ce972008-11-04 20:50:52 -0800464 OMAP3430_GR_MOD,
465 OMAP3_PRM_VOLTCTRL_OFFSET);
466 }
Tero Kristof18cc2f2009-10-23 19:03:50 +0300467 omap3_intc_resume_idle();
Kevin Hilman658ce972008-11-04 20:50:52 -0800468
469 /* PER */
470 if (per_next_state < PWRDM_POWER_ON) {
471 per_prev_state = pwrdm_read_prev_pwrst(per_pwrdm);
Kevin Hilman43ffcd92009-01-27 11:09:24 -0800472 omap2_gpio_resume_after_idle();
473 if (per_prev_state == PWRDM_POWER_OFF)
Kevin Hilman658ce972008-11-04 20:50:52 -0800474 omap3_per_restore_context();
Tero Kristoecf157d2008-12-01 13:17:29 +0200475 omap_uart_resume_idle(2);
Govindraj.Rcd4f1fa2010-09-27 20:20:32 +0530476 omap_uart_resume_idle(3);
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530477 }
Peter 'p2' De Schrijverfe617af2008-10-15 17:48:44 +0300478
Kevin Hilmane83df172010-12-08 22:40:40 +0000479 if (!is_suspending())
Torben Hohnac751ef2011-01-25 15:07:35 -0800480 console_unlock();
Paul Walmsley0d8e2d02010-11-24 16:49:05 -0700481
482console_still_active:
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200483 /* Disable IO-PAD and IO-CHAIN wakeup */
Kevin Hilman58a55592010-08-16 09:21:19 +0300484 if (omap3_has_io_wakeup() &&
485 (per_next_state < PWRDM_POWER_ON ||
486 core_next_state < PWRDM_POWER_ON)) {
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700487 omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD,
488 PM_WKEN);
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200489 omap3_disable_io_chain();
490 }
Kevin Hilman658ce972008-11-04 20:50:52 -0800491
Peter 'p2' De Schrijverfe617af2008-10-15 17:48:44 +0300492 pwrdm_post_transition();
493
Tero Kristoc16c3f62008-12-11 16:46:57 +0200494 omap2_clkdm_allow_idle(mpu_pwrdm->pwrdm_clkdms[0]);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700495}
496
Rajendra Nayak20b01662008-10-08 17:31:22 +0530497int omap3_can_sleep(void)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700498{
Kevin Hilmanc40552b2009-10-06 14:25:09 -0700499 if (!sleep_while_idle)
500 return 0;
Kevin Hilman4af40162009-02-04 10:51:40 -0800501 if (!omap_uart_can_sleep())
502 return 0;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700503 return 1;
504}
505
Kevin Hilman8bd22942009-05-28 10:56:16 -0700506static void omap3_pm_idle(void)
507{
508 local_irq_disable();
509 local_fiq_disable();
510
511 if (!omap3_can_sleep())
512 goto out;
513
Tero Kristocf228542009-03-20 15:21:02 +0200514 if (omap_irq_pending() || need_resched())
Kevin Hilman8bd22942009-05-28 10:56:16 -0700515 goto out;
516
517 omap_sram_idle();
518
519out:
520 local_fiq_enable();
521 local_irq_enable();
522}
523
Kevin Hilman10f90ed2009-06-24 11:39:18 -0700524#ifdef CONFIG_SUSPEND
Kevin Hilman8bd22942009-05-28 10:56:16 -0700525static int omap3_pm_suspend(void)
526{
527 struct power_state *pwrst;
528 int state, ret = 0;
529
Ari Kauppi8e2efde2010-03-23 09:04:59 +0200530 if (wakeup_timer_seconds || wakeup_timer_milliseconds)
531 omap2_pm_wakeup_on_timer(wakeup_timer_seconds,
532 wakeup_timer_milliseconds);
Kevin Hilmand7814e42009-10-06 14:30:23 -0700533
Kevin Hilman8bd22942009-05-28 10:56:16 -0700534 /* Read current next_pwrsts */
535 list_for_each_entry(pwrst, &pwrst_list, node)
536 pwrst->saved_state = pwrdm_read_next_pwrst(pwrst->pwrdm);
537 /* Set ones wanted by suspend */
538 list_for_each_entry(pwrst, &pwrst_list, node) {
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530539 if (omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state))
Kevin Hilman8bd22942009-05-28 10:56:16 -0700540 goto restore;
541 if (pwrdm_clear_all_prev_pwrst(pwrst->pwrdm))
542 goto restore;
543 }
544
Kevin Hilman4af40162009-02-04 10:51:40 -0800545 omap_uart_prepare_suspend();
Tero Kristo2bbe3af2009-10-23 19:03:48 +0300546 omap3_intc_suspend();
547
Kevin Hilman8bd22942009-05-28 10:56:16 -0700548 omap_sram_idle();
549
550restore:
551 /* Restore next_pwrsts */
552 list_for_each_entry(pwrst, &pwrst_list, node) {
Kevin Hilman8bd22942009-05-28 10:56:16 -0700553 state = pwrdm_read_prev_pwrst(pwrst->pwrdm);
554 if (state > pwrst->next_state) {
555 printk(KERN_INFO "Powerdomain (%s) didn't enter "
556 "target state %d\n",
557 pwrst->pwrdm->name, pwrst->next_state);
558 ret = -1;
559 }
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530560 omap_set_pwrdm_state(pwrst->pwrdm, pwrst->saved_state);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700561 }
562 if (ret)
563 printk(KERN_ERR "Could not enter target state in pm_suspend\n");
564 else
565 printk(KERN_INFO "Successfully put all powerdomains "
566 "to target state\n");
567
568 return ret;
569}
570
Tero Kristo24662112009-03-05 16:32:23 +0200571static int omap3_pm_enter(suspend_state_t unused)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700572{
573 int ret = 0;
574
Tero Kristo24662112009-03-05 16:32:23 +0200575 switch (suspend_state) {
Kevin Hilman8bd22942009-05-28 10:56:16 -0700576 case PM_SUSPEND_STANDBY:
577 case PM_SUSPEND_MEM:
578 ret = omap3_pm_suspend();
579 break;
580 default:
581 ret = -EINVAL;
582 }
583
584 return ret;
585}
586
Tero Kristo24662112009-03-05 16:32:23 +0200587/* Hooks to enable / disable UART interrupts during suspend */
588static int omap3_pm_begin(suspend_state_t state)
589{
Jean Pihetc1663812010-12-09 18:39:58 +0100590 disable_hlt();
Tero Kristo24662112009-03-05 16:32:23 +0200591 suspend_state = state;
592 omap_uart_enable_irqs(0);
593 return 0;
594}
595
596static void omap3_pm_end(void)
597{
598 suspend_state = PM_SUSPEND_ON;
599 omap_uart_enable_irqs(1);
Jean Pihetc1663812010-12-09 18:39:58 +0100600 enable_hlt();
Tero Kristo24662112009-03-05 16:32:23 +0200601 return;
602}
603
Lionel Debroux2f55ac02010-11-16 14:14:02 +0100604static const struct platform_suspend_ops omap_pm_ops = {
Tero Kristo24662112009-03-05 16:32:23 +0200605 .begin = omap3_pm_begin,
606 .end = omap3_pm_end,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700607 .enter = omap3_pm_enter,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700608 .valid = suspend_valid_only_mem,
609};
Kevin Hilman10f90ed2009-06-24 11:39:18 -0700610#endif /* CONFIG_SUSPEND */
Kevin Hilman8bd22942009-05-28 10:56:16 -0700611
Kevin Hilman1155e422008-11-25 11:48:24 -0800612
613/**
614 * omap3_iva_idle(): ensure IVA is in idle so it can be put into
615 * retention
616 *
617 * In cases where IVA2 is activated by bootcode, it may prevent
618 * full-chip retention or off-mode because it is not idle. This
619 * function forces the IVA2 into idle state so it can go
620 * into retention/off and thus allow full-chip retention/off.
621 *
622 **/
623static void __init omap3_iva_idle(void)
624{
625 /* ensure IVA2 clock is disabled */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700626 omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
Kevin Hilman1155e422008-11-25 11:48:24 -0800627
628 /* if no clock activity, nothing else to do */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700629 if (!(omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSTST) &
Kevin Hilman1155e422008-11-25 11:48:24 -0800630 OMAP3430_CLKACTIVITY_IVA2_MASK))
631 return;
632
633 /* Reset IVA2 */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700634 omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600635 OMAP3430_RST2_IVA2_MASK |
636 OMAP3430_RST3_IVA2_MASK,
Abhijit Pagare37903002010-01-26 20:12:51 -0700637 OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
Kevin Hilman1155e422008-11-25 11:48:24 -0800638
639 /* Enable IVA2 clock */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700640 omap2_cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK,
Kevin Hilman1155e422008-11-25 11:48:24 -0800641 OMAP3430_IVA2_MOD, CM_FCLKEN);
642
643 /* Set IVA2 boot mode to 'idle' */
644 omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE,
645 OMAP343X_CONTROL_IVA2_BOOTMOD);
646
647 /* Un-reset IVA2 */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700648 omap2_prm_write_mod_reg(0, OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
Kevin Hilman1155e422008-11-25 11:48:24 -0800649
650 /* Disable IVA2 clock */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700651 omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
Kevin Hilman1155e422008-11-25 11:48:24 -0800652
653 /* Reset IVA2 */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700654 omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600655 OMAP3430_RST2_IVA2_MASK |
656 OMAP3430_RST3_IVA2_MASK,
Abhijit Pagare37903002010-01-26 20:12:51 -0700657 OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
Kevin Hilman1155e422008-11-25 11:48:24 -0800658}
659
Kevin Hilman8111b222009-04-28 15:27:44 -0700660static void __init omap3_d2d_idle(void)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700661{
Kevin Hilman8111b222009-04-28 15:27:44 -0700662 u16 mask, padconf;
663
664 /* In a stand alone OMAP3430 where there is not a stacked
665 * modem for the D2D Idle Ack and D2D MStandby must be pulled
666 * high. S CONTROL_PADCONF_SAD2D_IDLEACK and
667 * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up. */
668 mask = (1 << 4) | (1 << 3); /* pull-up, enabled */
669 padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY);
670 padconf |= mask;
671 omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_MSTANDBY);
672
673 padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK);
674 padconf |= mask;
675 omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_IDLEACK);
676
Kevin Hilman8bd22942009-05-28 10:56:16 -0700677 /* reset modem */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700678 omap2_prm_write_mod_reg(OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON_MASK |
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600679 OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST_MASK,
Abhijit Pagare37903002010-01-26 20:12:51 -0700680 CORE_MOD, OMAP2_RM_RSTCTRL);
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700681 omap2_prm_write_mod_reg(0, CORE_MOD, OMAP2_RM_RSTCTRL);
Kevin Hilman8111b222009-04-28 15:27:44 -0700682}
Kevin Hilman8bd22942009-05-28 10:56:16 -0700683
Kevin Hilman8111b222009-04-28 15:27:44 -0700684static void __init prcm_setup_regs(void)
685{
Govindraj.Re5863682010-09-27 20:20:25 +0530686 u32 omap3630_auto_uart4_mask = cpu_is_omap3630() ?
687 OMAP3630_AUTO_UART4_MASK : 0;
688 u32 omap3630_en_uart4_mask = cpu_is_omap3630() ?
689 OMAP3630_EN_UART4_MASK : 0;
690 u32 omap3630_grpsel_uart4_mask = cpu_is_omap3630() ?
691 OMAP3630_GRPSEL_UART4_MASK : 0;
692
Kevin Hilman8bd22942009-05-28 10:56:16 -0700693 /*
694 * Enable interface clock autoidle for all modules.
695 * Note that in the long run this should be done by clockfw
696 */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700697 omap2_cm_write_mod_reg(
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600698 OMAP3430_AUTO_MODEM_MASK |
699 OMAP3430ES2_AUTO_MMC3_MASK |
700 OMAP3430ES2_AUTO_ICR_MASK |
701 OMAP3430_AUTO_AES2_MASK |
702 OMAP3430_AUTO_SHA12_MASK |
703 OMAP3430_AUTO_DES2_MASK |
704 OMAP3430_AUTO_MMC2_MASK |
705 OMAP3430_AUTO_MMC1_MASK |
706 OMAP3430_AUTO_MSPRO_MASK |
707 OMAP3430_AUTO_HDQ_MASK |
708 OMAP3430_AUTO_MCSPI4_MASK |
709 OMAP3430_AUTO_MCSPI3_MASK |
710 OMAP3430_AUTO_MCSPI2_MASK |
711 OMAP3430_AUTO_MCSPI1_MASK |
712 OMAP3430_AUTO_I2C3_MASK |
713 OMAP3430_AUTO_I2C2_MASK |
714 OMAP3430_AUTO_I2C1_MASK |
715 OMAP3430_AUTO_UART2_MASK |
716 OMAP3430_AUTO_UART1_MASK |
717 OMAP3430_AUTO_GPT11_MASK |
718 OMAP3430_AUTO_GPT10_MASK |
719 OMAP3430_AUTO_MCBSP5_MASK |
720 OMAP3430_AUTO_MCBSP1_MASK |
721 OMAP3430ES1_AUTO_FAC_MASK | /* This is es1 only */
722 OMAP3430_AUTO_MAILBOXES_MASK |
723 OMAP3430_AUTO_OMAPCTRL_MASK |
724 OMAP3430ES1_AUTO_FSHOSTUSB_MASK |
725 OMAP3430_AUTO_HSOTGUSB_MASK |
726 OMAP3430_AUTO_SAD2D_MASK |
727 OMAP3430_AUTO_SSI_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700728 CORE_MOD, CM_AUTOIDLE1);
729
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700730 omap2_cm_write_mod_reg(
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600731 OMAP3430_AUTO_PKA_MASK |
732 OMAP3430_AUTO_AES1_MASK |
733 OMAP3430_AUTO_RNG_MASK |
734 OMAP3430_AUTO_SHA11_MASK |
735 OMAP3430_AUTO_DES1_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700736 CORE_MOD, CM_AUTOIDLE2);
737
738 if (omap_rev() > OMAP3430_REV_ES1_0) {
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700739 omap2_cm_write_mod_reg(
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600740 OMAP3430_AUTO_MAD2D_MASK |
741 OMAP3430ES2_AUTO_USBTLL_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700742 CORE_MOD, CM_AUTOIDLE3);
743 }
744
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700745 omap2_cm_write_mod_reg(
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600746 OMAP3430_AUTO_WDT2_MASK |
747 OMAP3430_AUTO_WDT1_MASK |
748 OMAP3430_AUTO_GPIO1_MASK |
749 OMAP3430_AUTO_32KSYNC_MASK |
750 OMAP3430_AUTO_GPT12_MASK |
751 OMAP3430_AUTO_GPT1_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700752 WKUP_MOD, CM_AUTOIDLE);
753
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700754 omap2_cm_write_mod_reg(
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600755 OMAP3430_AUTO_DSS_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700756 OMAP3430_DSS_MOD,
757 CM_AUTOIDLE);
758
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700759 omap2_cm_write_mod_reg(
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600760 OMAP3430_AUTO_CAM_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700761 OMAP3430_CAM_MOD,
762 CM_AUTOIDLE);
763
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700764 omap2_cm_write_mod_reg(
Govindraj.Re5863682010-09-27 20:20:25 +0530765 omap3630_auto_uart4_mask |
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600766 OMAP3430_AUTO_GPIO6_MASK |
767 OMAP3430_AUTO_GPIO5_MASK |
768 OMAP3430_AUTO_GPIO4_MASK |
769 OMAP3430_AUTO_GPIO3_MASK |
770 OMAP3430_AUTO_GPIO2_MASK |
771 OMAP3430_AUTO_WDT3_MASK |
772 OMAP3430_AUTO_UART3_MASK |
773 OMAP3430_AUTO_GPT9_MASK |
774 OMAP3430_AUTO_GPT8_MASK |
775 OMAP3430_AUTO_GPT7_MASK |
776 OMAP3430_AUTO_GPT6_MASK |
777 OMAP3430_AUTO_GPT5_MASK |
778 OMAP3430_AUTO_GPT4_MASK |
779 OMAP3430_AUTO_GPT3_MASK |
780 OMAP3430_AUTO_GPT2_MASK |
781 OMAP3430_AUTO_MCBSP4_MASK |
782 OMAP3430_AUTO_MCBSP3_MASK |
783 OMAP3430_AUTO_MCBSP2_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700784 OMAP3430_PER_MOD,
785 CM_AUTOIDLE);
786
787 if (omap_rev() > OMAP3430_REV_ES1_0) {
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700788 omap2_cm_write_mod_reg(
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600789 OMAP3430ES2_AUTO_USBHOST_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700790 OMAP3430ES2_USBHOST_MOD,
791 CM_AUTOIDLE);
792 }
793
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600794 omap_ctrl_writel(OMAP3430_AUTOIDLE_MASK, OMAP2_CONTROL_SYSCONFIG);
Tero Kristob296c812009-10-23 19:03:49 +0300795
Kevin Hilman8bd22942009-05-28 10:56:16 -0700796 /*
797 * Set all plls to autoidle. This is needed until autoidle is
798 * enabled by clockfw
799 */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700800 omap2_cm_write_mod_reg(1 << OMAP3430_AUTO_IVA2_DPLL_SHIFT,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700801 OMAP3430_IVA2_MOD, CM_AUTOIDLE2);
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700802 omap2_cm_write_mod_reg(1 << OMAP3430_AUTO_MPU_DPLL_SHIFT,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700803 MPU_MOD,
804 CM_AUTOIDLE2);
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700805 omap2_cm_write_mod_reg((1 << OMAP3430_AUTO_PERIPH_DPLL_SHIFT) |
Kevin Hilman8bd22942009-05-28 10:56:16 -0700806 (1 << OMAP3430_AUTO_CORE_DPLL_SHIFT),
807 PLL_MOD,
808 CM_AUTOIDLE);
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700809 omap2_cm_write_mod_reg(1 << OMAP3430ES2_AUTO_PERIPH2_DPLL_SHIFT,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700810 PLL_MOD,
811 CM_AUTOIDLE2);
812
813 /*
814 * Enable control of expternal oscillator through
815 * sys_clkreq. In the long run clock framework should
816 * take care of this.
817 */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700818 omap2_prm_rmw_mod_reg_bits(OMAP_AUTOEXTCLKMODE_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700819 1 << OMAP_AUTOEXTCLKMODE_SHIFT,
820 OMAP3430_GR_MOD,
821 OMAP3_PRM_CLKSRC_CTRL_OFFSET);
822
823 /* setup wakup source */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700824 omap2_prm_write_mod_reg(OMAP3430_EN_IO_MASK | OMAP3430_EN_GPIO1_MASK |
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600825 OMAP3430_EN_GPT1_MASK | OMAP3430_EN_GPT12_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700826 WKUP_MOD, PM_WKEN);
827 /* No need to write EN_IO, that is always enabled */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700828 omap2_prm_write_mod_reg(OMAP3430_GRPSEL_GPIO1_MASK |
Paul Walmsley275f6752010-05-18 18:40:23 -0600829 OMAP3430_GRPSEL_GPT1_MASK |
830 OMAP3430_GRPSEL_GPT12_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700831 WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
832 /* For some reason IO doesn't generate wakeup event even if
833 * it is selected to mpu wakeup goup */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700834 omap2_prm_write_mod_reg(OMAP3430_IO_EN_MASK | OMAP3430_WKUP_EN_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700835 OCP_MOD, OMAP3_PRM_IRQENABLE_MPU_OFFSET);
Kevin Hilman1155e422008-11-25 11:48:24 -0800836
Subramani Venkateshb92c5722009-12-22 15:07:50 +0530837 /* Enable PM_WKEN to support DSS LPR */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700838 omap2_prm_write_mod_reg(OMAP3430_PM_WKEN_DSS_EN_DSS_MASK,
Subramani Venkateshb92c5722009-12-22 15:07:50 +0530839 OMAP3430_DSS_MOD, PM_WKEN);
840
Kevin Hilmanb427f922009-10-22 14:48:13 -0700841 /* Enable wakeups in PER */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700842 omap2_prm_write_mod_reg(omap3630_en_uart4_mask |
Govindraj.Re5863682010-09-27 20:20:25 +0530843 OMAP3430_EN_GPIO2_MASK | OMAP3430_EN_GPIO3_MASK |
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600844 OMAP3430_EN_GPIO4_MASK | OMAP3430_EN_GPIO5_MASK |
845 OMAP3430_EN_GPIO6_MASK | OMAP3430_EN_UART3_MASK |
846 OMAP3430_EN_MCBSP2_MASK | OMAP3430_EN_MCBSP3_MASK |
847 OMAP3430_EN_MCBSP4_MASK,
Kevin Hilmanb427f922009-10-22 14:48:13 -0700848 OMAP3430_PER_MOD, PM_WKEN);
Kevin Hilmaneb350f72009-09-10 15:53:08 +0000849 /* and allow them to wake up MPU */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700850 omap2_prm_write_mod_reg(omap3630_grpsel_uart4_mask |
Govindraj.Re5863682010-09-27 20:20:25 +0530851 OMAP3430_GRPSEL_GPIO2_MASK |
Paul Walmsley275f6752010-05-18 18:40:23 -0600852 OMAP3430_GRPSEL_GPIO3_MASK |
853 OMAP3430_GRPSEL_GPIO4_MASK |
854 OMAP3430_GRPSEL_GPIO5_MASK |
855 OMAP3430_GRPSEL_GPIO6_MASK |
856 OMAP3430_GRPSEL_UART3_MASK |
857 OMAP3430_GRPSEL_MCBSP2_MASK |
858 OMAP3430_GRPSEL_MCBSP3_MASK |
859 OMAP3430_GRPSEL_MCBSP4_MASK,
Kevin Hilmaneb350f72009-09-10 15:53:08 +0000860 OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);
861
Kevin Hilmand3fd3292009-05-05 16:34:25 -0700862 /* Don't attach IVA interrupts */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700863 omap2_prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
864 omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
865 omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
866 omap2_prm_write_mod_reg(0, OMAP3430_PER_MOD, OMAP3430_PM_IVAGRPSEL);
Kevin Hilmand3fd3292009-05-05 16:34:25 -0700867
Kevin Hilmanb1340d12009-04-27 16:14:54 -0700868 /* Clear any pending 'reset' flags */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700869 omap2_prm_write_mod_reg(0xffffffff, MPU_MOD, OMAP2_RM_RSTST);
870 omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP2_RM_RSTST);
871 omap2_prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, OMAP2_RM_RSTST);
872 omap2_prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, OMAP2_RM_RSTST);
873 omap2_prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, OMAP2_RM_RSTST);
874 omap2_prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, OMAP2_RM_RSTST);
875 omap2_prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD, OMAP2_RM_RSTST);
Kevin Hilmanb1340d12009-04-27 16:14:54 -0700876
Kevin Hilman014c46d2009-04-27 07:50:23 -0700877 /* Clear any pending PRCM interrupts */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700878 omap2_prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
Kevin Hilman014c46d2009-04-27 07:50:23 -0700879
Kevin Hilman1155e422008-11-25 11:48:24 -0800880 omap3_iva_idle();
Kevin Hilman8111b222009-04-28 15:27:44 -0700881 omap3_d2d_idle();
Kevin Hilman8bd22942009-05-28 10:56:16 -0700882}
883
Kevin Hilmanc40552b2009-10-06 14:25:09 -0700884void omap3_pm_off_mode_enable(int enable)
885{
886 struct power_state *pwrst;
887 u32 state;
888
889 if (enable)
890 state = PWRDM_POWER_OFF;
891 else
892 state = PWRDM_POWER_RET;
893
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530894#ifdef CONFIG_CPU_IDLE
Eduardo Valentincc1b6022010-12-20 14:05:09 -0600895 /*
896 * Erratum i583: implementation for ES rev < Es1.2 on 3630. We cannot
897 * enable OFF mode in a stable form for previous revisions, restrict
898 * instead to RET
899 */
900 if (IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583))
901 omap3_cpuidle_update_states(state, PWRDM_POWER_RET);
902 else
903 omap3_cpuidle_update_states(state, state);
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530904#endif
905
Kevin Hilmanc40552b2009-10-06 14:25:09 -0700906 list_for_each_entry(pwrst, &pwrst_list, node) {
Eduardo Valentincc1b6022010-12-20 14:05:09 -0600907 if (IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583) &&
908 pwrst->pwrdm == core_pwrdm &&
909 state == PWRDM_POWER_OFF) {
910 pwrst->next_state = PWRDM_POWER_RET;
Ricardo Salveti de Araujoe16b41b2011-01-31 11:35:25 -0200911 pr_warn("%s: Core OFF disabled due to errata i583\n",
Eduardo Valentincc1b6022010-12-20 14:05:09 -0600912 __func__);
913 } else {
914 pwrst->next_state = state;
915 }
916 omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
Kevin Hilmanc40552b2009-10-06 14:25:09 -0700917 }
918}
919
Tero Kristo68d47782008-11-26 12:26:24 +0200920int omap3_pm_get_suspend_state(struct powerdomain *pwrdm)
921{
922 struct power_state *pwrst;
923
924 list_for_each_entry(pwrst, &pwrst_list, node) {
925 if (pwrst->pwrdm == pwrdm)
926 return pwrst->next_state;
927 }
928 return -EINVAL;
929}
930
931int omap3_pm_set_suspend_state(struct powerdomain *pwrdm, int state)
932{
933 struct power_state *pwrst;
934
935 list_for_each_entry(pwrst, &pwrst_list, node) {
936 if (pwrst->pwrdm == pwrdm) {
937 pwrst->next_state = state;
938 return 0;
939 }
940 }
941 return -EINVAL;
942}
943
Peter 'p2' De Schrijvera23456e2008-10-15 18:13:47 +0300944static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700945{
946 struct power_state *pwrst;
947
948 if (!pwrdm->pwrsts)
949 return 0;
950
Ming Leid3d381c2009-08-22 21:20:26 +0800951 pwrst = kmalloc(sizeof(struct power_state), GFP_ATOMIC);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700952 if (!pwrst)
953 return -ENOMEM;
954 pwrst->pwrdm = pwrdm;
955 pwrst->next_state = PWRDM_POWER_RET;
956 list_add(&pwrst->node, &pwrst_list);
957
958 if (pwrdm_has_hdwr_sar(pwrdm))
959 pwrdm_enable_hdwr_sar(pwrdm);
960
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530961 return omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700962}
963
964/*
965 * Enable hw supervised mode for all clockdomains if it's
966 * supported. Initiate sleep transition for other clockdomains, if
967 * they are not used
968 */
Peter 'p2' De Schrijvera23456e2008-10-15 18:13:47 +0300969static int __init clkdms_setup(struct clockdomain *clkdm, void *unused)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700970{
971 if (clkdm->flags & CLKDM_CAN_ENABLE_AUTO)
972 omap2_clkdm_allow_idle(clkdm);
973 else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
974 atomic_read(&clkdm->usecount) == 0)
975 omap2_clkdm_sleep(clkdm);
976 return 0;
977}
978
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530979void omap_push_sram_idle(void)
980{
981 _omap_sram_idle = omap_sram_push(omap34xx_cpu_suspend,
982 omap34xx_cpu_suspend_sz);
Tero Kristo27d59a42008-10-13 13:15:00 +0300983 if (omap_type() != OMAP2_DEVICE_TYPE_GP)
984 _omap_save_secure_sram = omap_sram_push(save_secure_ram_context,
985 save_secure_ram_context_sz);
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530986}
987
Nishanth Menon8cdfd832010-12-20 14:05:05 -0600988static void __init pm_errata_configure(void)
989{
Peter 'p2' De Schrijverc4236d22010-12-20 14:05:07 -0600990 if (cpu_is_omap3630()) {
Nishanth Menon458e9992010-12-20 14:05:06 -0600991 pm34xx_errata |= PM_RTA_ERRATUM_i608;
Peter 'p2' De Schrijverc4236d22010-12-20 14:05:07 -0600992 /* Enable the l2 cache toggling in sleep logic */
993 enable_omap3630_toggle_l2_on_restore();
Eduardo Valentincc1b6022010-12-20 14:05:09 -0600994 if (omap_rev() < OMAP3630_REV_ES1_2)
995 pm34xx_errata |= PM_SDRC_WAKEUP_ERRATUM_i583;
Peter 'p2' De Schrijverc4236d22010-12-20 14:05:07 -0600996 }
Nishanth Menon8cdfd832010-12-20 14:05:05 -0600997}
998
Kevin Hilman7cc515f2009-06-10 09:02:25 -0700999static int __init omap3_pm_init(void)
Kevin Hilman8bd22942009-05-28 10:56:16 -07001000{
1001 struct power_state *pwrst, *tmp;
Paul Walmsley55ed9692010-01-26 20:12:59 -07001002 struct clockdomain *neon_clkdm, *per_clkdm, *mpu_clkdm, *core_clkdm;
Kevin Hilman8bd22942009-05-28 10:56:16 -07001003 int ret;
1004
1005 if (!cpu_is_omap34xx())
1006 return -ENODEV;
1007
Nishanth Menon8cdfd832010-12-20 14:05:05 -06001008 pm_errata_configure();
1009
Kevin Hilman8bd22942009-05-28 10:56:16 -07001010 printk(KERN_ERR "Power Management for TI OMAP3.\n");
1011
1012 /* XXX prcm_setup_regs needs to be before enabling hw
1013 * supervised mode for powerdomains */
1014 prcm_setup_regs();
1015
1016 ret = request_irq(INT_34XX_PRCM_MPU_IRQ,
1017 (irq_handler_t)prcm_interrupt_handler,
1018 IRQF_DISABLED, "prcm", NULL);
1019 if (ret) {
1020 printk(KERN_ERR "request_irq failed to register for 0x%x\n",
1021 INT_34XX_PRCM_MPU_IRQ);
1022 goto err1;
1023 }
1024
Peter 'p2' De Schrijvera23456e2008-10-15 18:13:47 +03001025 ret = pwrdm_for_each(pwrdms_setup, NULL);
Kevin Hilman8bd22942009-05-28 10:56:16 -07001026 if (ret) {
1027 printk(KERN_ERR "Failed to setup powerdomains\n");
1028 goto err2;
1029 }
1030
Peter 'p2' De Schrijvera23456e2008-10-15 18:13:47 +03001031 (void) clkdm_for_each(clkdms_setup, NULL);
Kevin Hilman8bd22942009-05-28 10:56:16 -07001032
1033 mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
1034 if (mpu_pwrdm == NULL) {
1035 printk(KERN_ERR "Failed to get mpu_pwrdm\n");
1036 goto err2;
1037 }
1038
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +05301039 neon_pwrdm = pwrdm_lookup("neon_pwrdm");
1040 per_pwrdm = pwrdm_lookup("per_pwrdm");
1041 core_pwrdm = pwrdm_lookup("core_pwrdm");
Tero Kristoc16c3f62008-12-11 16:46:57 +02001042 cam_pwrdm = pwrdm_lookup("cam_pwrdm");
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +05301043
Paul Walmsley55ed9692010-01-26 20:12:59 -07001044 neon_clkdm = clkdm_lookup("neon_clkdm");
1045 mpu_clkdm = clkdm_lookup("mpu_clkdm");
1046 per_clkdm = clkdm_lookup("per_clkdm");
1047 core_clkdm = clkdm_lookup("core_clkdm");
1048
Rajendra Nayak3231fc82008-09-26 17:49:14 +05301049 omap_push_sram_idle();
Kevin Hilman10f90ed2009-06-24 11:39:18 -07001050#ifdef CONFIG_SUSPEND
Kevin Hilman8bd22942009-05-28 10:56:16 -07001051 suspend_set_ops(&omap_pm_ops);
Kevin Hilman10f90ed2009-06-24 11:39:18 -07001052#endif /* CONFIG_SUSPEND */
Kevin Hilman8bd22942009-05-28 10:56:16 -07001053
1054 pm_idle = omap3_pm_idle;
Kalle Jokiniemi03433712008-09-26 11:04:20 +03001055 omap3_idle_init();
Kevin Hilman8bd22942009-05-28 10:56:16 -07001056
Nishanth Menon458e9992010-12-20 14:05:06 -06001057 /*
1058 * RTA is disabled during initialization as per erratum i608
1059 * it is safer to disable RTA by the bootloader, but we would like
1060 * to be doubly sure here and prevent any mishaps.
1061 */
1062 if (IS_PM34XX_ERRATUM(PM_RTA_ERRATUM_i608))
1063 omap3630_ctrl_disable_rta();
1064
Paul Walmsley55ed9692010-01-26 20:12:59 -07001065 clkdm_add_wkdep(neon_clkdm, mpu_clkdm);
Tero Kristo27d59a42008-10-13 13:15:00 +03001066 if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
1067 omap3_secure_ram_storage =
1068 kmalloc(0x803F, GFP_KERNEL);
1069 if (!omap3_secure_ram_storage)
1070 printk(KERN_ERR "Memory allocation failed when"
1071 "allocating for secure sram context\n");
Tero Kristo27d59a42008-10-13 13:15:00 +03001072
Tero Kristo9d971402008-12-12 11:20:05 +02001073 local_irq_disable();
1074 local_fiq_disable();
1075
1076 omap_dma_global_context_save();
Kevin Hilman617fcc92011-01-25 16:40:01 -08001077 omap3_save_secure_ram_context();
Tero Kristo9d971402008-12-12 11:20:05 +02001078 omap_dma_global_context_restore();
1079
1080 local_irq_enable();
1081 local_fiq_enable();
1082 }
1083
1084 omap3_save_scratchpad_contents();
Kevin Hilman8bd22942009-05-28 10:56:16 -07001085err1:
1086 return ret;
1087err2:
1088 free_irq(INT_34XX_PRCM_MPU_IRQ, NULL);
1089 list_for_each_entry_safe(pwrst, tmp, &pwrst_list, node) {
1090 list_del(&pwrst->node);
1091 kfree(pwrst);
1092 }
1093 return ret;
1094}
1095
1096late_initcall(omap3_pm_init);