blob: c20445c56032364aa7147d968546f91b7539adfd [file] [log] [blame]
Shawn Guo9fbbe682011-09-06 14:39:44 +08001/*
Anson Huang263475d2013-03-21 10:58:06 -04002 * Copyright 2011-2013 Freescale Semiconductor, Inc.
Shawn Guo9fbbe682011-09-06 14:39:44 +08003 * Copyright 2011 Linaro Ltd.
4 *
5 * The code contained herein is licensed under the GNU General Public
6 * License. You may obtain a copy of the GNU General Public License
7 * Version 2 or later at the following locations:
8 *
9 * http://www.opensource.org/licenses/gpl-license.html
10 * http://www.gnu.org/copyleft/gpl.html
11 */
12
13#include <linux/io.h>
14#include <linux/irq.h>
15#include <linux/of.h>
16#include <linux/of_address.h>
17#include <linux/of_irq.h>
Rob Herring520f7bd2012-12-27 13:10:24 -060018#include <linux/irqchip/arm-gic.h>
Shawn Guo9fbbe682011-09-06 14:39:44 +080019
20#define GPC_IMR1 0x008
21#define GPC_PGC_CPU_PDN 0x2a0
22
23#define IMR_NUM 4
24
25static void __iomem *gpc_base;
26static u32 gpc_wake_irqs[IMR_NUM];
27static u32 gpc_saved_imrs[IMR_NUM];
28
29void imx_gpc_pre_suspend(void)
30{
31 void __iomem *reg_imr1 = gpc_base + GPC_IMR1;
32 int i;
33
34 /* Tell GPC to power off ARM core when suspend */
35 writel_relaxed(0x1, gpc_base + GPC_PGC_CPU_PDN);
36
37 for (i = 0; i < IMR_NUM; i++) {
38 gpc_saved_imrs[i] = readl_relaxed(reg_imr1 + i * 4);
39 writel_relaxed(~gpc_wake_irqs[i], reg_imr1 + i * 4);
40 }
41}
42
43void imx_gpc_post_resume(void)
44{
45 void __iomem *reg_imr1 = gpc_base + GPC_IMR1;
46 int i;
47
48 /* Keep ARM core powered on for other low-power modes */
49 writel_relaxed(0x0, gpc_base + GPC_PGC_CPU_PDN);
50
51 for (i = 0; i < IMR_NUM; i++)
52 writel_relaxed(gpc_saved_imrs[i], reg_imr1 + i * 4);
53}
54
55static int imx_gpc_irq_set_wake(struct irq_data *d, unsigned int on)
56{
57 unsigned int idx = d->irq / 32 - 1;
58 u32 mask;
59
60 /* Sanity check for SPI irq */
61 if (d->irq < 32)
62 return -EINVAL;
63
64 mask = 1 << d->irq % 32;
65 gpc_wake_irqs[idx] = on ? gpc_wake_irqs[idx] | mask :
66 gpc_wake_irqs[idx] & ~mask;
67
68 return 0;
69}
70
Anson Huang263475d2013-03-21 10:58:06 -040071void imx_gpc_mask_all(void)
72{
73 void __iomem *reg_imr1 = gpc_base + GPC_IMR1;
74 int i;
75
76 for (i = 0; i < IMR_NUM; i++) {
77 gpc_saved_imrs[i] = readl_relaxed(reg_imr1 + i * 4);
78 writel_relaxed(~0, reg_imr1 + i * 4);
79 }
80
81}
82
83void imx_gpc_restore_all(void)
84{
85 void __iomem *reg_imr1 = gpc_base + GPC_IMR1;
86 int i;
87
88 for (i = 0; i < IMR_NUM; i++)
89 writel_relaxed(gpc_saved_imrs[i], reg_imr1 + i * 4);
90}
91
Shawn Guo9fbbe682011-09-06 14:39:44 +080092static void imx_gpc_irq_unmask(struct irq_data *d)
93{
94 void __iomem *reg;
95 u32 val;
96
97 /* Sanity check for SPI irq */
98 if (d->irq < 32)
99 return;
100
101 reg = gpc_base + GPC_IMR1 + (d->irq / 32 - 1) * 4;
102 val = readl_relaxed(reg);
103 val &= ~(1 << d->irq % 32);
104 writel_relaxed(val, reg);
105}
106
107static void imx_gpc_irq_mask(struct irq_data *d)
108{
109 void __iomem *reg;
110 u32 val;
111
112 /* Sanity check for SPI irq */
113 if (d->irq < 32)
114 return;
115
116 reg = gpc_base + GPC_IMR1 + (d->irq / 32 - 1) * 4;
117 val = readl_relaxed(reg);
118 val |= 1 << (d->irq % 32);
119 writel_relaxed(val, reg);
120}
121
122void __init imx_gpc_init(void)
123{
124 struct device_node *np;
Shawn Guo485863b2012-12-04 22:55:13 +0800125 int i;
Shawn Guo9fbbe682011-09-06 14:39:44 +0800126
127 np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-gpc");
128 gpc_base = of_iomap(np, 0);
129 WARN_ON(!gpc_base);
130
Shawn Guo485863b2012-12-04 22:55:13 +0800131 /* Initially mask all interrupts */
132 for (i = 0; i < IMR_NUM; i++)
133 writel_relaxed(~0, gpc_base + GPC_IMR1 + i * 4);
134
Shawn Guo9fbbe682011-09-06 14:39:44 +0800135 /* Register GPC as the secondary interrupt controller behind GIC */
136 gic_arch_extn.irq_mask = imx_gpc_irq_mask;
137 gic_arch_extn.irq_unmask = imx_gpc_irq_unmask;
138 gic_arch_extn.irq_set_wake = imx_gpc_irq_set_wake;
139}