blob: 3d0ff5b0d0eccd1527539eec03462c0d50af305a [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
archit tanejaaffe3602011-02-23 08:41:03 +000036#include <linux/interrupt.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030037#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030038#include <linux/pm_runtime.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030039#include <linux/sizes.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020040
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030041#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020042
43#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053044#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053045#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020046
47/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000048#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020049
Tomi Valkeinen80c39712009-11-12 11:41:42 +020050#define DISPC_IRQ_MASK_ERROR (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \
51 DISPC_IRQ_OCP_ERR | \
52 DISPC_IRQ_VID1_FIFO_UNDERFLOW | \
53 DISPC_IRQ_VID2_FIFO_UNDERFLOW | \
54 DISPC_IRQ_SYNC_LOST | \
55 DISPC_IRQ_SYNC_LOST_DIGIT)
56
57#define DISPC_MAX_NR_ISRS 8
58
59struct omap_dispc_isr_data {
60 omap_dispc_isr_t isr;
61 void *arg;
62 u32 mask;
63};
64
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030065enum omap_burst_size {
66 BURST_SIZE_X2 = 0,
67 BURST_SIZE_X4 = 1,
68 BURST_SIZE_X8 = 2,
69};
70
Tomi Valkeinen80c39712009-11-12 11:41:42 +020071#define REG_GET(idx, start, end) \
72 FLD_GET(dispc_read_reg(idx), start, end)
73
74#define REG_FLD_MOD(idx, val, start, end) \
75 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
76
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +020077struct dispc_irq_stats {
78 unsigned long last_reset;
79 unsigned irq_count;
80 unsigned irqs[32];
81};
82
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053083struct dispc_features {
84 u8 sw_start;
85 u8 fp_start;
86 u8 bp_start;
87 u16 sw_max;
88 u16 vp_max;
89 u16 hp_max;
Archit Taneja33b89922012-11-14 13:50:15 +053090 u8 mgr_width_start;
91 u8 mgr_height_start;
92 u16 mgr_width_max;
93 u16 mgr_height_max;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +053094 int (*calc_scaling) (enum omap_plane plane,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053095 const struct omap_video_timings *mgr_timings,
96 u16 width, u16 height, u16 out_width, u16 out_height,
97 enum omap_color_mode color_mode, bool *five_taps,
98 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +053099 u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +0530100 unsigned long (*calc_core_clk) (enum omap_plane plane,
Archit Taneja8ba85302012-09-26 17:00:37 +0530101 u16 width, u16 height, u16 out_width, u16 out_height,
102 bool mem_to_mem);
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300103 u8 num_fifos;
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +0300104
105 /* swap GFX & WB fifos */
106 bool gfx_fifo_workaround:1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530107};
108
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300109#define DISPC_MAX_NR_FIFOS 5
110
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200111static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000112 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200113 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300114
115 int ctx_loss_cnt;
116
archit tanejaaffe3602011-02-23 08:41:03 +0000117 int irq;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300118 struct clk *dss_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200119
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300120 u32 fifo_size[DISPC_MAX_NR_FIFOS];
121 /* maps which plane is using a fifo. fifo-id -> plane-id */
122 int fifo_assignment[DISPC_MAX_NR_FIFOS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200123
124 spinlock_t irq_lock;
125 u32 irq_error_mask;
126 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
127 u32 error_irqs;
128 struct work_struct error_work;
129
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300130 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200131 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200132
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530133 const struct dispc_features *feat;
134
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200135#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
136 spinlock_t irq_stats_lock;
137 struct dispc_irq_stats irq_stats;
138#endif
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200139} dispc;
140
Amber Jain0d66cbb2011-05-19 19:47:54 +0530141enum omap_color_component {
142 /* used for all color formats for OMAP3 and earlier
143 * and for RGB and Y color component on OMAP4
144 */
145 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
146 /* used for UV component for
147 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
148 * color formats on OMAP4
149 */
150 DISPC_COLOR_COMPONENT_UV = 1 << 1,
151};
152
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530153enum mgr_reg_fields {
154 DISPC_MGR_FLD_ENABLE,
155 DISPC_MGR_FLD_STNTFT,
156 DISPC_MGR_FLD_GO,
157 DISPC_MGR_FLD_TFTDATALINES,
158 DISPC_MGR_FLD_STALLMODE,
159 DISPC_MGR_FLD_TCKENABLE,
160 DISPC_MGR_FLD_TCKSELECTION,
161 DISPC_MGR_FLD_CPR,
162 DISPC_MGR_FLD_FIFOHANDCHECK,
163 /* used to maintain a count of the above fields */
164 DISPC_MGR_FLD_NUM,
165};
166
167static const struct {
168 const char *name;
169 u32 vsync_irq;
170 u32 framedone_irq;
171 u32 sync_lost_irq;
172 struct reg_field reg_desc[DISPC_MGR_FLD_NUM];
173} mgr_desc[] = {
174 [OMAP_DSS_CHANNEL_LCD] = {
175 .name = "LCD",
176 .vsync_irq = DISPC_IRQ_VSYNC,
177 .framedone_irq = DISPC_IRQ_FRAMEDONE,
178 .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
179 .reg_desc = {
180 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
181 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
182 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
183 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
184 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
185 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
186 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
187 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
188 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
189 },
190 },
191 [OMAP_DSS_CHANNEL_DIGIT] = {
192 .name = "DIGIT",
193 .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
194 .framedone_irq = 0,
195 .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
196 .reg_desc = {
197 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
198 [DISPC_MGR_FLD_STNTFT] = { },
199 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
200 [DISPC_MGR_FLD_TFTDATALINES] = { },
201 [DISPC_MGR_FLD_STALLMODE] = { },
202 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
203 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
204 [DISPC_MGR_FLD_CPR] = { },
205 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
206 },
207 },
208 [OMAP_DSS_CHANNEL_LCD2] = {
209 .name = "LCD2",
210 .vsync_irq = DISPC_IRQ_VSYNC2,
211 .framedone_irq = DISPC_IRQ_FRAMEDONE2,
212 .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
213 .reg_desc = {
214 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
215 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
216 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
217 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
218 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
219 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
220 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
221 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
222 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
223 },
224 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530225 [OMAP_DSS_CHANNEL_LCD3] = {
226 .name = "LCD3",
227 .vsync_irq = DISPC_IRQ_VSYNC3,
228 .framedone_irq = DISPC_IRQ_FRAMEDONE3,
229 .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
230 .reg_desc = {
231 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
232 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
233 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
234 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
235 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
236 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
237 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
238 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
239 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
240 },
241 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530242};
243
Archit Taneja6e5264b2012-09-11 12:04:47 +0530244struct color_conv_coef {
245 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
246 int full_range;
247};
248
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200249static void _omap_dispc_set_irqs(void);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +0530250static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
251static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200252
Archit Taneja55978cc2011-05-06 11:45:51 +0530253static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200254{
Archit Taneja55978cc2011-05-06 11:45:51 +0530255 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200256}
257
Archit Taneja55978cc2011-05-06 11:45:51 +0530258static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200259{
Archit Taneja55978cc2011-05-06 11:45:51 +0530260 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200261}
262
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530263static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
264{
265 const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
266 return REG_GET(rfld.reg, rfld.high, rfld.low);
267}
268
269static void mgr_fld_write(enum omap_channel channel,
270 enum mgr_reg_fields regfld, int val) {
271 const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
272 REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
273}
274
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200275#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530276 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200277#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530278 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200279
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300280static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200281{
Archit Tanejac6104b82011-08-05 19:06:02 +0530282 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200283
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300284 DSSDBG("dispc_save_context\n");
285
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200286 SR(IRQENABLE);
287 SR(CONTROL);
288 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200289 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530290 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
291 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300292 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000293 if (dss_has_feature(FEAT_MGR_LCD2)) {
294 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000295 SR(CONFIG2);
296 }
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530297 if (dss_has_feature(FEAT_MGR_LCD3)) {
298 SR(CONTROL3);
299 SR(CONFIG3);
300 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200301
Archit Tanejac6104b82011-08-05 19:06:02 +0530302 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
303 SR(DEFAULT_COLOR(i));
304 SR(TRANS_COLOR(i));
305 SR(SIZE_MGR(i));
306 if (i == OMAP_DSS_CHANNEL_DIGIT)
307 continue;
308 SR(TIMING_H(i));
309 SR(TIMING_V(i));
310 SR(POL_FREQ(i));
311 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200312
Archit Tanejac6104b82011-08-05 19:06:02 +0530313 SR(DATA_CYCLE1(i));
314 SR(DATA_CYCLE2(i));
315 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200316
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300317 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530318 SR(CPR_COEF_R(i));
319 SR(CPR_COEF_G(i));
320 SR(CPR_COEF_B(i));
321 }
322 }
323
324 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
325 SR(OVL_BA0(i));
326 SR(OVL_BA1(i));
327 SR(OVL_POSITION(i));
328 SR(OVL_SIZE(i));
329 SR(OVL_ATTRIBUTES(i));
330 SR(OVL_FIFO_THRESHOLD(i));
331 SR(OVL_ROW_INC(i));
332 SR(OVL_PIXEL_INC(i));
333 if (dss_has_feature(FEAT_PRELOAD))
334 SR(OVL_PRELOAD(i));
335 if (i == OMAP_DSS_GFX) {
336 SR(OVL_WINDOW_SKIP(i));
337 SR(OVL_TABLE_BA(i));
338 continue;
339 }
340 SR(OVL_FIR(i));
341 SR(OVL_PICTURE_SIZE(i));
342 SR(OVL_ACCU0(i));
343 SR(OVL_ACCU1(i));
344
345 for (j = 0; j < 8; j++)
346 SR(OVL_FIR_COEF_H(i, j));
347
348 for (j = 0; j < 8; j++)
349 SR(OVL_FIR_COEF_HV(i, j));
350
351 for (j = 0; j < 5; j++)
352 SR(OVL_CONV_COEF(i, j));
353
354 if (dss_has_feature(FEAT_FIR_COEF_V)) {
355 for (j = 0; j < 8; j++)
356 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300357 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000358
Archit Tanejac6104b82011-08-05 19:06:02 +0530359 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
360 SR(OVL_BA0_UV(i));
361 SR(OVL_BA1_UV(i));
362 SR(OVL_FIR2(i));
363 SR(OVL_ACCU2_0(i));
364 SR(OVL_ACCU2_1(i));
365
366 for (j = 0; j < 8; j++)
367 SR(OVL_FIR_COEF_H2(i, j));
368
369 for (j = 0; j < 8; j++)
370 SR(OVL_FIR_COEF_HV2(i, j));
371
372 for (j = 0; j < 8; j++)
373 SR(OVL_FIR_COEF_V2(i, j));
374 }
375 if (dss_has_feature(FEAT_ATTR2))
376 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000377 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200378
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600379 if (dss_has_feature(FEAT_CORE_CLK_DIV))
380 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300381
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200382 dispc.ctx_loss_cnt = dss_get_ctx_loss_count(&dispc.pdev->dev);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300383 dispc.ctx_valid = true;
384
385 DSSDBG("context saved, ctx_loss_count %d\n", dispc.ctx_loss_cnt);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200386}
387
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300388static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200389{
Archit Tanejac6104b82011-08-05 19:06:02 +0530390 int i, j, ctx;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300391
392 DSSDBG("dispc_restore_context\n");
393
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300394 if (!dispc.ctx_valid)
395 return;
396
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200397 ctx = dss_get_ctx_loss_count(&dispc.pdev->dev);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300398
399 if (ctx >= 0 && ctx == dispc.ctx_loss_cnt)
400 return;
401
402 DSSDBG("ctx_loss_count: saved %d, current %d\n",
403 dispc.ctx_loss_cnt, ctx);
404
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200405 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200406 /*RR(CONTROL);*/
407 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200408 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530409 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
410 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300411 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530412 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000413 RR(CONFIG2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530414 if (dss_has_feature(FEAT_MGR_LCD3))
415 RR(CONFIG3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200416
Archit Tanejac6104b82011-08-05 19:06:02 +0530417 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
418 RR(DEFAULT_COLOR(i));
419 RR(TRANS_COLOR(i));
420 RR(SIZE_MGR(i));
421 if (i == OMAP_DSS_CHANNEL_DIGIT)
422 continue;
423 RR(TIMING_H(i));
424 RR(TIMING_V(i));
425 RR(POL_FREQ(i));
426 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530427
Archit Tanejac6104b82011-08-05 19:06:02 +0530428 RR(DATA_CYCLE1(i));
429 RR(DATA_CYCLE2(i));
430 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000431
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300432 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530433 RR(CPR_COEF_R(i));
434 RR(CPR_COEF_G(i));
435 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300436 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000437 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200438
Archit Tanejac6104b82011-08-05 19:06:02 +0530439 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
440 RR(OVL_BA0(i));
441 RR(OVL_BA1(i));
442 RR(OVL_POSITION(i));
443 RR(OVL_SIZE(i));
444 RR(OVL_ATTRIBUTES(i));
445 RR(OVL_FIFO_THRESHOLD(i));
446 RR(OVL_ROW_INC(i));
447 RR(OVL_PIXEL_INC(i));
448 if (dss_has_feature(FEAT_PRELOAD))
449 RR(OVL_PRELOAD(i));
450 if (i == OMAP_DSS_GFX) {
451 RR(OVL_WINDOW_SKIP(i));
452 RR(OVL_TABLE_BA(i));
453 continue;
454 }
455 RR(OVL_FIR(i));
456 RR(OVL_PICTURE_SIZE(i));
457 RR(OVL_ACCU0(i));
458 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200459
Archit Tanejac6104b82011-08-05 19:06:02 +0530460 for (j = 0; j < 8; j++)
461 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200462
Archit Tanejac6104b82011-08-05 19:06:02 +0530463 for (j = 0; j < 8; j++)
464 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200465
Archit Tanejac6104b82011-08-05 19:06:02 +0530466 for (j = 0; j < 5; j++)
467 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200468
Archit Tanejac6104b82011-08-05 19:06:02 +0530469 if (dss_has_feature(FEAT_FIR_COEF_V)) {
470 for (j = 0; j < 8; j++)
471 RR(OVL_FIR_COEF_V(i, j));
472 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200473
Archit Tanejac6104b82011-08-05 19:06:02 +0530474 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
475 RR(OVL_BA0_UV(i));
476 RR(OVL_BA1_UV(i));
477 RR(OVL_FIR2(i));
478 RR(OVL_ACCU2_0(i));
479 RR(OVL_ACCU2_1(i));
480
481 for (j = 0; j < 8; j++)
482 RR(OVL_FIR_COEF_H2(i, j));
483
484 for (j = 0; j < 8; j++)
485 RR(OVL_FIR_COEF_HV2(i, j));
486
487 for (j = 0; j < 8; j++)
488 RR(OVL_FIR_COEF_V2(i, j));
489 }
490 if (dss_has_feature(FEAT_ATTR2))
491 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300492 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200493
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600494 if (dss_has_feature(FEAT_CORE_CLK_DIV))
495 RR(DIVISOR);
496
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200497 /* enable last, because LCD & DIGIT enable are here */
498 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000499 if (dss_has_feature(FEAT_MGR_LCD2))
500 RR(CONTROL2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530501 if (dss_has_feature(FEAT_MGR_LCD3))
502 RR(CONTROL3);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200503 /* clear spurious SYNC_LOST_DIGIT interrupts */
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +0300504 dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200505
506 /*
507 * enable last so IRQs won't trigger before
508 * the context is fully restored
509 */
510 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300511
512 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200513}
514
515#undef SR
516#undef RR
517
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300518int dispc_runtime_get(void)
519{
520 int r;
521
522 DSSDBG("dispc_runtime_get\n");
523
524 r = pm_runtime_get_sync(&dispc.pdev->dev);
525 WARN_ON(r < 0);
526 return r < 0 ? r : 0;
527}
528
529void dispc_runtime_put(void)
530{
531 int r;
532
533 DSSDBG("dispc_runtime_put\n");
534
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200535 r = pm_runtime_put_sync(&dispc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300536 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300537}
538
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200539u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
540{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530541 return mgr_desc[channel].vsync_irq;
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200542}
543
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200544u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
545{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530546 return mgr_desc[channel].framedone_irq;
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200547}
548
Tomi Valkeinencb699202012-10-17 10:38:52 +0300549u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
550{
551 return mgr_desc[channel].sync_lost_irq;
552}
553
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530554u32 dispc_wb_get_framedone_irq(void)
555{
556 return DISPC_IRQ_FRAMEDONEWB;
557}
558
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300559bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200560{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530561 return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200562}
563
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300564void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200565{
Sumit Semwal2a205f32010-12-02 11:27:12 +0000566 bool enable_bit, go_bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200567
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200568 /* if the channel is not enabled, we don't need GO */
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530569 enable_bit = mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE) == 1;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000570
571 if (!enable_bit)
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300572 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200573
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530574 go_bit = mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000575
576 if (go_bit) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200577 DSSERR("GO bit not down for channel %d\n", channel);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300578 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200579 }
580
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530581 DSSDBG("GO %s\n", mgr_desc[channel].name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200582
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530583 mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200584}
585
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530586bool dispc_wb_go_busy(void)
587{
588 return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
589}
590
591void dispc_wb_go(void)
592{
593 enum omap_plane plane = OMAP_DSS_WB;
594 bool enable, go;
595
596 enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;
597
598 if (!enable)
599 return;
600
601 go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
602 if (go) {
603 DSSERR("GO bit not down for WB\n");
604 return;
605 }
606
607 REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
608}
609
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300610static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200611{
Archit Taneja9b372c22011-05-06 11:45:49 +0530612 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200613}
614
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300615static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200616{
Archit Taneja9b372c22011-05-06 11:45:49 +0530617 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200618}
619
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300620static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200621{
Archit Taneja9b372c22011-05-06 11:45:49 +0530622 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200623}
624
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300625static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530626{
627 BUG_ON(plane == OMAP_DSS_GFX);
628
629 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
630}
631
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300632static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
633 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530634{
635 BUG_ON(plane == OMAP_DSS_GFX);
636
637 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
638}
639
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300640static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530641{
642 BUG_ON(plane == OMAP_DSS_GFX);
643
644 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
645}
646
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530647static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
648 int fir_vinc, int five_taps,
649 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200650{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530651 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200652 int i;
653
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530654 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
655 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200656
657 for (i = 0; i < 8; i++) {
658 u32 h, hv;
659
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530660 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
661 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
662 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
663 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
664 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
665 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
666 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
667 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200668
Amber Jain0d66cbb2011-05-19 19:47:54 +0530669 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300670 dispc_ovl_write_firh_reg(plane, i, h);
671 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530672 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300673 dispc_ovl_write_firh2_reg(plane, i, h);
674 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530675 }
676
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200677 }
678
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200679 if (five_taps) {
680 for (i = 0; i < 8; i++) {
681 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530682 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
683 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530684 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300685 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530686 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300687 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200688 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200689 }
690}
691
Archit Taneja6e5264b2012-09-11 12:04:47 +0530692
693static void dispc_ovl_write_color_conv_coef(enum omap_plane plane,
694 const struct color_conv_coef *ct)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200695{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200696#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
697
Archit Taneja6e5264b2012-09-11 12:04:47 +0530698 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
699 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy, ct->rcb));
700 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
701 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
702 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200703
Archit Taneja6e5264b2012-09-11 12:04:47 +0530704 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200705
706#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200707}
708
Archit Taneja6e5264b2012-09-11 12:04:47 +0530709static void dispc_setup_color_conv_coef(void)
710{
711 int i;
712 int num_ovl = dss_feat_get_num_ovls();
713 int num_wb = dss_feat_get_num_wbs();
714 const struct color_conv_coef ctbl_bt601_5_ovl = {
715 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
716 };
717 const struct color_conv_coef ctbl_bt601_5_wb = {
718 66, 112, -38, 129, -94, -74, 25, -18, 112, 0,
719 };
720
721 for (i = 1; i < num_ovl; i++)
722 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);
723
724 for (; i < num_wb; i++)
725 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_wb);
726}
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200727
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300728static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200729{
Archit Taneja9b372c22011-05-06 11:45:49 +0530730 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200731}
732
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300733static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200734{
Archit Taneja9b372c22011-05-06 11:45:49 +0530735 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200736}
737
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300738static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530739{
740 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
741}
742
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300743static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530744{
745 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
746}
747
Archit Tanejad79db852012-09-22 12:30:17 +0530748static void dispc_ovl_set_pos(enum omap_plane plane,
749 enum omap_overlay_caps caps, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200750{
Archit Tanejad79db852012-09-22 12:30:17 +0530751 u32 val;
752
753 if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
754 return;
755
756 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530757
758 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200759}
760
Archit Taneja78b687f2012-09-21 14:51:49 +0530761static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
762 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200763{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200764 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530765
Archit Taneja36d87d92012-07-28 22:59:03 +0530766 if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
Archit Taneja9b372c22011-05-06 11:45:49 +0530767 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
768 else
769 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200770}
771
Archit Taneja78b687f2012-09-21 14:51:49 +0530772static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
773 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200774{
775 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200776
777 BUG_ON(plane == OMAP_DSS_GFX);
778
779 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530780
Archit Taneja36d87d92012-07-28 22:59:03 +0530781 if (plane == OMAP_DSS_WB)
782 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
783 else
784 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200785}
786
Archit Taneja5b54ed32012-09-26 16:55:27 +0530787static void dispc_ovl_set_zorder(enum omap_plane plane,
788 enum omap_overlay_caps caps, u8 zorder)
Archit Taneja54128702011-09-08 11:29:17 +0530789{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530790 if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
Archit Taneja54128702011-09-08 11:29:17 +0530791 return;
792
793 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
794}
795
796static void dispc_ovl_enable_zorder_planes(void)
797{
798 int i;
799
800 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
801 return;
802
803 for (i = 0; i < dss_feat_get_num_ovls(); i++)
804 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
805}
806
Archit Taneja5b54ed32012-09-26 16:55:27 +0530807static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
808 enum omap_overlay_caps caps, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100809{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530810 if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100811 return;
812
Archit Taneja9b372c22011-05-06 11:45:49 +0530813 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100814}
815
Archit Taneja5b54ed32012-09-26 16:55:27 +0530816static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
817 enum omap_overlay_caps caps, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200818{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530819 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300820 int shift;
821
Archit Taneja5b54ed32012-09-26 16:55:27 +0530822 if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100823 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530824
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300825 shift = shifts[plane];
826 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200827}
828
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300829static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200830{
Archit Taneja9b372c22011-05-06 11:45:49 +0530831 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200832}
833
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300834static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200835{
Archit Taneja9b372c22011-05-06 11:45:49 +0530836 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200837}
838
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300839static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200840 enum omap_color_mode color_mode)
841{
842 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530843 if (plane != OMAP_DSS_GFX) {
844 switch (color_mode) {
845 case OMAP_DSS_COLOR_NV12:
846 m = 0x0; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530847 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530848 m = 0x1; break;
849 case OMAP_DSS_COLOR_RGBA16:
850 m = 0x2; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530851 case OMAP_DSS_COLOR_RGB12U:
Amber Jainf20e4222011-05-19 19:47:50 +0530852 m = 0x4; break;
853 case OMAP_DSS_COLOR_ARGB16:
854 m = 0x5; break;
855 case OMAP_DSS_COLOR_RGB16:
856 m = 0x6; break;
857 case OMAP_DSS_COLOR_ARGB16_1555:
858 m = 0x7; break;
859 case OMAP_DSS_COLOR_RGB24U:
860 m = 0x8; break;
861 case OMAP_DSS_COLOR_RGB24P:
862 m = 0x9; break;
863 case OMAP_DSS_COLOR_YUV2:
864 m = 0xa; break;
865 case OMAP_DSS_COLOR_UYVY:
866 m = 0xb; break;
867 case OMAP_DSS_COLOR_ARGB32:
868 m = 0xc; break;
869 case OMAP_DSS_COLOR_RGBA32:
870 m = 0xd; break;
871 case OMAP_DSS_COLOR_RGBX32:
872 m = 0xe; break;
873 case OMAP_DSS_COLOR_XRGB16_1555:
874 m = 0xf; break;
875 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300876 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530877 }
878 } else {
879 switch (color_mode) {
880 case OMAP_DSS_COLOR_CLUT1:
881 m = 0x0; break;
882 case OMAP_DSS_COLOR_CLUT2:
883 m = 0x1; break;
884 case OMAP_DSS_COLOR_CLUT4:
885 m = 0x2; break;
886 case OMAP_DSS_COLOR_CLUT8:
887 m = 0x3; break;
888 case OMAP_DSS_COLOR_RGB12U:
889 m = 0x4; break;
890 case OMAP_DSS_COLOR_ARGB16:
891 m = 0x5; break;
892 case OMAP_DSS_COLOR_RGB16:
893 m = 0x6; break;
894 case OMAP_DSS_COLOR_ARGB16_1555:
895 m = 0x7; break;
896 case OMAP_DSS_COLOR_RGB24U:
897 m = 0x8; break;
898 case OMAP_DSS_COLOR_RGB24P:
899 m = 0x9; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530900 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530901 m = 0xa; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530902 case OMAP_DSS_COLOR_RGBA16:
Amber Jainf20e4222011-05-19 19:47:50 +0530903 m = 0xb; break;
904 case OMAP_DSS_COLOR_ARGB32:
905 m = 0xc; break;
906 case OMAP_DSS_COLOR_RGBA32:
907 m = 0xd; break;
908 case OMAP_DSS_COLOR_RGBX32:
909 m = 0xe; break;
910 case OMAP_DSS_COLOR_XRGB16_1555:
911 m = 0xf; break;
912 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300913 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530914 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200915 }
916
Archit Taneja9b372c22011-05-06 11:45:49 +0530917 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200918}
919
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +0530920static void dispc_ovl_configure_burst_type(enum omap_plane plane,
921 enum omap_dss_rotation_type rotation_type)
922{
923 if (dss_has_feature(FEAT_BURST_2D) == 0)
924 return;
925
926 if (rotation_type == OMAP_DSS_ROT_TILER)
927 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
928 else
929 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
930}
931
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300932void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200933{
934 int shift;
935 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000936 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200937
938 switch (plane) {
939 case OMAP_DSS_GFX:
940 shift = 8;
941 break;
942 case OMAP_DSS_VIDEO1:
943 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +0530944 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200945 shift = 16;
946 break;
947 default:
948 BUG();
949 return;
950 }
951
Archit Taneja9b372c22011-05-06 11:45:49 +0530952 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000953 if (dss_has_feature(FEAT_MGR_LCD2)) {
954 switch (channel) {
955 case OMAP_DSS_CHANNEL_LCD:
956 chan = 0;
957 chan2 = 0;
958 break;
959 case OMAP_DSS_CHANNEL_DIGIT:
960 chan = 1;
961 chan2 = 0;
962 break;
963 case OMAP_DSS_CHANNEL_LCD2:
964 chan = 0;
965 chan2 = 1;
966 break;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530967 case OMAP_DSS_CHANNEL_LCD3:
968 if (dss_has_feature(FEAT_MGR_LCD3)) {
969 chan = 0;
970 chan2 = 2;
971 } else {
972 BUG();
973 return;
974 }
975 break;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000976 default:
977 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300978 return;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000979 }
980
981 val = FLD_MOD(val, chan, shift, shift);
982 val = FLD_MOD(val, chan2, 31, 30);
983 } else {
984 val = FLD_MOD(val, channel, shift, shift);
985 }
Archit Taneja9b372c22011-05-06 11:45:49 +0530986 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200987}
988
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200989static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
990{
991 int shift;
992 u32 val;
993 enum omap_channel channel;
994
995 switch (plane) {
996 case OMAP_DSS_GFX:
997 shift = 8;
998 break;
999 case OMAP_DSS_VIDEO1:
1000 case OMAP_DSS_VIDEO2:
1001 case OMAP_DSS_VIDEO3:
1002 shift = 16;
1003 break;
1004 default:
1005 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001006 return 0;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001007 }
1008
1009 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
1010
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +05301011 if (dss_has_feature(FEAT_MGR_LCD3)) {
1012 if (FLD_GET(val, 31, 30) == 0)
1013 channel = FLD_GET(val, shift, shift);
1014 else if (FLD_GET(val, 31, 30) == 1)
1015 channel = OMAP_DSS_CHANNEL_LCD2;
1016 else
1017 channel = OMAP_DSS_CHANNEL_LCD3;
1018 } else if (dss_has_feature(FEAT_MGR_LCD2)) {
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001019 if (FLD_GET(val, 31, 30) == 0)
1020 channel = FLD_GET(val, shift, shift);
1021 else
1022 channel = OMAP_DSS_CHANNEL_LCD2;
1023 } else {
1024 channel = FLD_GET(val, shift, shift);
1025 }
1026
1027 return channel;
1028}
1029
Archit Tanejad9ac7732012-09-22 12:38:19 +05301030void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
1031{
1032 enum omap_plane plane = OMAP_DSS_WB;
1033
1034 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
1035}
1036
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001037static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001038 enum omap_burst_size burst_size)
1039{
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301040 static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001041 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001042
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001043 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001044 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001045}
1046
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001047static void dispc_configure_burst_sizes(void)
1048{
1049 int i;
1050 const int burst_size = BURST_SIZE_X8;
1051
1052 /* Configure burst size always to maximum size */
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001053 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001054 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001055}
1056
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001057static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001058{
1059 unsigned unit = dss_feat_get_burst_size_unit();
1060 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
1061 return unit * 8;
1062}
1063
Mythri P Kd3862612011-03-11 18:02:49 +05301064void dispc_enable_gamma_table(bool enable)
1065{
1066 /*
1067 * This is partially implemented to support only disabling of
1068 * the gamma table.
1069 */
1070 if (enable) {
1071 DSSWARN("Gamma table enabling for TV not yet supported");
1072 return;
1073 }
1074
1075 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
1076}
1077
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001078static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001079{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301080 if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001081 return;
1082
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301083 mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001084}
1085
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001086static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02001087 const struct omap_dss_cpr_coefs *coefs)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001088{
1089 u32 coef_r, coef_g, coef_b;
1090
Archit Tanejadd88b7a2012-06-29 14:41:30 +05301091 if (!dss_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001092 return;
1093
1094 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
1095 FLD_VAL(coefs->rb, 9, 0);
1096 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
1097 FLD_VAL(coefs->gb, 9, 0);
1098 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
1099 FLD_VAL(coefs->bb, 9, 0);
1100
1101 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
1102 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
1103 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
1104}
1105
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001106static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001107{
1108 u32 val;
1109
1110 BUG_ON(plane == OMAP_DSS_GFX);
1111
Archit Taneja9b372c22011-05-06 11:45:49 +05301112 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001113 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +05301114 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001115}
1116
Archit Tanejad79db852012-09-22 12:30:17 +05301117static void dispc_ovl_enable_replication(enum omap_plane plane,
1118 enum omap_overlay_caps caps, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001119{
Archit Tanejab8c095b2011-09-13 18:20:33 +05301120 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001121 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001122
Archit Tanejad79db852012-09-22 12:30:17 +05301123 if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
1124 return;
1125
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001126 shift = shifts[plane];
1127 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001128}
1129
Archit Taneja8f366162012-04-16 12:53:44 +05301130static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
Archit Tanejae5c09e02012-04-16 12:53:42 +05301131 u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001132{
1133 u32 val;
Archit Taneja8f366162012-04-16 12:53:44 +05301134
Archit Taneja33b89922012-11-14 13:50:15 +05301135 val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
1136 FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);
1137
Archit Taneja702d1442011-05-06 11:45:50 +05301138 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001139}
1140
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001141static void dispc_init_fifos(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001142{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001143 u32 size;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001144 int fifo;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301145 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001146 u32 unit;
1147
1148 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001149
Archit Tanejaa0acb552010-09-15 19:20:00 +05301150 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001151
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001152 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1153 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001154 size *= unit;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001155 dispc.fifo_size[fifo] = size;
1156
1157 /*
1158 * By default fifos are mapped directly to overlays, fifo 0 to
1159 * ovl 0, fifo 1 to ovl 1, etc.
1160 */
1161 dispc.fifo_assignment[fifo] = fifo;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001162 }
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03001163
1164 /*
1165 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
1166 * causes problems with certain use cases, like using the tiler in 2D
1167 * mode. The below hack swaps the fifos of GFX and WB planes, thus
1168 * giving GFX plane a larger fifo. WB but should work fine with a
1169 * smaller fifo.
1170 */
1171 if (dispc.feat->gfx_fifo_workaround) {
1172 u32 v;
1173
1174 v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
1175
1176 v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
1177 v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
1178 v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
1179 v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
1180
1181 dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
1182
1183 dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
1184 dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
1185 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001186}
1187
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001188static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001189{
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001190 int fifo;
1191 u32 size = 0;
1192
1193 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1194 if (dispc.fifo_assignment[fifo] == plane)
1195 size += dispc.fifo_size[fifo];
1196 }
1197
1198 return size;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001199}
1200
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +02001201void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001202{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301203 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001204 u32 unit;
1205
1206 unit = dss_feat_get_buffer_size_unit();
1207
1208 WARN_ON(low % unit != 0);
1209 WARN_ON(high % unit != 0);
1210
1211 low /= unit;
1212 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301213
Archit Taneja9b372c22011-05-06 11:45:49 +05301214 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1215 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1216
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001217 DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001218 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301219 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001220 lo_start, lo_end) * unit,
Archit Taneja9b372c22011-05-06 11:45:49 +05301221 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001222 hi_start, hi_end) * unit,
1223 low * unit, high * unit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001224
Archit Taneja9b372c22011-05-06 11:45:49 +05301225 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301226 FLD_VAL(high, hi_start, hi_end) |
1227 FLD_VAL(low, lo_start, lo_end));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001228}
1229
1230void dispc_enable_fifomerge(bool enable)
1231{
Tomi Valkeinene6b0f882012-01-13 13:24:04 +02001232 if (!dss_has_feature(FEAT_FIFO_MERGE)) {
1233 WARN_ON(enable);
1234 return;
1235 }
1236
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001237 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1238 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001239}
1240
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001241void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001242 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
1243 bool manual_update)
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001244{
1245 /*
1246 * All sizes are in bytes. Both the buffer and burst are made of
1247 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1248 */
1249
1250 unsigned buf_unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001251 unsigned ovl_fifo_size, total_fifo_size, burst_size;
1252 int i;
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001253
1254 burst_size = dispc_ovl_get_burst_size(plane);
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001255 ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001256
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001257 if (use_fifomerge) {
1258 total_fifo_size = 0;
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001259 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001260 total_fifo_size += dispc_ovl_get_fifo_size(i);
1261 } else {
1262 total_fifo_size = ovl_fifo_size;
1263 }
1264
1265 /*
1266 * We use the same low threshold for both fifomerge and non-fifomerge
1267 * cases, but for fifomerge we calculate the high threshold using the
1268 * combined fifo size
1269 */
1270
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001271 if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001272 *fifo_low = ovl_fifo_size - burst_size * 2;
1273 *fifo_high = total_fifo_size - burst_size;
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301274 } else if (plane == OMAP_DSS_WB) {
1275 /*
1276 * Most optimal configuration for writeback is to push out data
1277 * to the interconnect the moment writeback pushes enough pixels
1278 * in the FIFO to form a burst
1279 */
1280 *fifo_low = 0;
1281 *fifo_high = burst_size;
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001282 } else {
1283 *fifo_low = ovl_fifo_size - burst_size;
1284 *fifo_high = total_fifo_size - buf_unit;
1285 }
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001286}
1287
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001288static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301289 int hinc, int vinc,
1290 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001291{
1292 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001293
Amber Jain0d66cbb2011-05-19 19:47:54 +05301294 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1295 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301296
Amber Jain0d66cbb2011-05-19 19:47:54 +05301297 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1298 &hinc_start, &hinc_end);
1299 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1300 &vinc_start, &vinc_end);
1301 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1302 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301303
Amber Jain0d66cbb2011-05-19 19:47:54 +05301304 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1305 } else {
1306 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1307 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1308 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001309}
1310
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001311static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001312{
1313 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301314 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001315
Archit Taneja87a74842011-03-02 11:19:50 +05301316 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1317 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1318
1319 val = FLD_VAL(vaccu, vert_start, vert_end) |
1320 FLD_VAL(haccu, hor_start, hor_end);
1321
Archit Taneja9b372c22011-05-06 11:45:49 +05301322 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001323}
1324
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001325static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001326{
1327 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301328 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001329
Archit Taneja87a74842011-03-02 11:19:50 +05301330 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1331 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1332
1333 val = FLD_VAL(vaccu, vert_start, vert_end) |
1334 FLD_VAL(haccu, hor_start, hor_end);
1335
Archit Taneja9b372c22011-05-06 11:45:49 +05301336 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001337}
1338
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001339static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1340 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301341{
1342 u32 val;
1343
1344 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1345 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1346}
1347
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001348static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1349 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301350{
1351 u32 val;
1352
1353 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1354 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1355}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001356
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001357static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001358 u16 orig_width, u16 orig_height,
1359 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301360 bool five_taps, u8 rotation,
1361 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001362{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301363 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001364
Amber Jained14a3c2011-05-19 19:47:51 +05301365 fir_hinc = 1024 * orig_width / out_width;
1366 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001367
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +05301368 dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1369 color_comp);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001370 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301371}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001372
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301373static void dispc_ovl_set_accu_uv(enum omap_plane plane,
1374 u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
1375 bool ilace, enum omap_color_mode color_mode, u8 rotation)
1376{
1377 int h_accu2_0, h_accu2_1;
1378 int v_accu2_0, v_accu2_1;
1379 int chroma_hinc, chroma_vinc;
1380 int idx;
1381
1382 struct accu {
1383 s8 h0_m, h0_n;
1384 s8 h1_m, h1_n;
1385 s8 v0_m, v0_n;
1386 s8 v1_m, v1_n;
1387 };
1388
1389 const struct accu *accu_table;
1390 const struct accu *accu_val;
1391
1392 static const struct accu accu_nv12[4] = {
1393 { 0, 1, 0, 1 , -1, 2, 0, 1 },
1394 { 1, 2, -3, 4 , 0, 1, 0, 1 },
1395 { -1, 1, 0, 1 , -1, 2, 0, 1 },
1396 { -1, 2, -1, 2 , -1, 1, 0, 1 },
1397 };
1398
1399 static const struct accu accu_nv12_ilace[4] = {
1400 { 0, 1, 0, 1 , -3, 4, -1, 4 },
1401 { -1, 4, -3, 4 , 0, 1, 0, 1 },
1402 { -1, 1, 0, 1 , -1, 4, -3, 4 },
1403 { -3, 4, -3, 4 , -1, 1, 0, 1 },
1404 };
1405
1406 static const struct accu accu_yuv[4] = {
1407 { 0, 1, 0, 1, 0, 1, 0, 1 },
1408 { 0, 1, 0, 1, 0, 1, 0, 1 },
1409 { -1, 1, 0, 1, 0, 1, 0, 1 },
1410 { 0, 1, 0, 1, -1, 1, 0, 1 },
1411 };
1412
1413 switch (rotation) {
1414 case OMAP_DSS_ROT_0:
1415 idx = 0;
1416 break;
1417 case OMAP_DSS_ROT_90:
1418 idx = 1;
1419 break;
1420 case OMAP_DSS_ROT_180:
1421 idx = 2;
1422 break;
1423 case OMAP_DSS_ROT_270:
1424 idx = 3;
1425 break;
1426 default:
1427 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001428 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301429 }
1430
1431 switch (color_mode) {
1432 case OMAP_DSS_COLOR_NV12:
1433 if (ilace)
1434 accu_table = accu_nv12_ilace;
1435 else
1436 accu_table = accu_nv12;
1437 break;
1438 case OMAP_DSS_COLOR_YUV2:
1439 case OMAP_DSS_COLOR_UYVY:
1440 accu_table = accu_yuv;
1441 break;
1442 default:
1443 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001444 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301445 }
1446
1447 accu_val = &accu_table[idx];
1448
1449 chroma_hinc = 1024 * orig_width / out_width;
1450 chroma_vinc = 1024 * orig_height / out_height;
1451
1452 h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
1453 h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
1454 v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
1455 v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
1456
1457 dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
1458 dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
1459}
1460
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001461static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301462 u16 orig_width, u16 orig_height,
1463 u16 out_width, u16 out_height,
1464 bool ilace, bool five_taps,
1465 bool fieldmode, enum omap_color_mode color_mode,
1466 u8 rotation)
1467{
1468 int accu0 = 0;
1469 int accu1 = 0;
1470 u32 l;
1471
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001472 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301473 out_width, out_height, five_taps,
1474 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301475 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001476
Archit Taneja87a74842011-03-02 11:19:50 +05301477 /* RESIZEENABLE and VERTICALTAPS */
1478 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301479 l |= (orig_width != out_width) ? (1 << 5) : 0;
1480 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001481 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301482
1483 /* VRESIZECONF and HRESIZECONF */
1484 if (dss_has_feature(FEAT_RESIZECONF)) {
1485 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301486 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1487 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301488 }
1489
1490 /* LINEBUFFERSPLIT */
1491 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1492 l &= ~(0x1 << 22);
1493 l |= five_taps ? (1 << 22) : 0;
1494 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001495
Archit Taneja9b372c22011-05-06 11:45:49 +05301496 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001497
1498 /*
1499 * field 0 = even field = bottom field
1500 * field 1 = odd field = top field
1501 */
1502 if (ilace && !fieldmode) {
1503 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301504 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001505 if (accu0 >= 1024/2) {
1506 accu1 = 1024/2;
1507 accu0 -= accu1;
1508 }
1509 }
1510
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001511 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1512 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001513}
1514
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001515static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301516 u16 orig_width, u16 orig_height,
1517 u16 out_width, u16 out_height,
1518 bool ilace, bool five_taps,
1519 bool fieldmode, enum omap_color_mode color_mode,
1520 u8 rotation)
1521{
1522 int scale_x = out_width != orig_width;
1523 int scale_y = out_height != orig_height;
Archit Tanejaf92afae2012-08-24 11:11:14 +05301524 bool chroma_upscale = plane != OMAP_DSS_WB ? true : false;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301525
1526 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1527 return;
1528 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1529 color_mode != OMAP_DSS_COLOR_UYVY &&
1530 color_mode != OMAP_DSS_COLOR_NV12)) {
1531 /* reset chroma resampling for RGB formats */
Archit Taneja2a5561b2012-07-16 16:37:45 +05301532 if (plane != OMAP_DSS_WB)
1533 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301534 return;
1535 }
Tomi Valkeinen36377352012-05-15 15:54:15 +03001536
1537 dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
1538 out_height, ilace, color_mode, rotation);
1539
Amber Jain0d66cbb2011-05-19 19:47:54 +05301540 switch (color_mode) {
1541 case OMAP_DSS_COLOR_NV12:
Archit Taneja20fbb502012-08-22 17:04:48 +05301542 if (chroma_upscale) {
1543 /* UV is subsampled by 2 horizontally and vertically */
1544 orig_height >>= 1;
1545 orig_width >>= 1;
1546 } else {
1547 /* UV is downsampled by 2 horizontally and vertically */
1548 orig_height <<= 1;
1549 orig_width <<= 1;
1550 }
1551
Amber Jain0d66cbb2011-05-19 19:47:54 +05301552 break;
1553 case OMAP_DSS_COLOR_YUV2:
1554 case OMAP_DSS_COLOR_UYVY:
Archit Taneja20fbb502012-08-22 17:04:48 +05301555 /* For YUV422 with 90/270 rotation, we don't upsample chroma */
Amber Jain0d66cbb2011-05-19 19:47:54 +05301556 if (rotation == OMAP_DSS_ROT_0 ||
Archit Taneja20fbb502012-08-22 17:04:48 +05301557 rotation == OMAP_DSS_ROT_180) {
1558 if (chroma_upscale)
1559 /* UV is subsampled by 2 horizontally */
1560 orig_width >>= 1;
1561 else
1562 /* UV is downsampled by 2 horizontally */
1563 orig_width <<= 1;
1564 }
1565
Amber Jain0d66cbb2011-05-19 19:47:54 +05301566 /* must use FIR for YUV422 if rotated */
1567 if (rotation != OMAP_DSS_ROT_0)
1568 scale_x = scale_y = true;
Archit Taneja20fbb502012-08-22 17:04:48 +05301569
Amber Jain0d66cbb2011-05-19 19:47:54 +05301570 break;
1571 default:
1572 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001573 return;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301574 }
1575
1576 if (out_width != orig_width)
1577 scale_x = true;
1578 if (out_height != orig_height)
1579 scale_y = true;
1580
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001581 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301582 out_width, out_height, five_taps,
1583 rotation, DISPC_COLOR_COMPONENT_UV);
1584
Archit Taneja2a5561b2012-07-16 16:37:45 +05301585 if (plane != OMAP_DSS_WB)
1586 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1587 (scale_x || scale_y) ? 1 : 0, 8, 8);
1588
Amber Jain0d66cbb2011-05-19 19:47:54 +05301589 /* set H scaling */
1590 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1591 /* set V scaling */
1592 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301593}
1594
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001595static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301596 u16 orig_width, u16 orig_height,
1597 u16 out_width, u16 out_height,
1598 bool ilace, bool five_taps,
1599 bool fieldmode, enum omap_color_mode color_mode,
1600 u8 rotation)
1601{
1602 BUG_ON(plane == OMAP_DSS_GFX);
1603
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001604 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301605 orig_width, orig_height,
1606 out_width, out_height,
1607 ilace, five_taps,
1608 fieldmode, color_mode,
1609 rotation);
1610
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001611 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301612 orig_width, orig_height,
1613 out_width, out_height,
1614 ilace, five_taps,
1615 fieldmode, color_mode,
1616 rotation);
1617}
1618
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001619static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001620 bool mirroring, enum omap_color_mode color_mode)
1621{
Archit Taneja87a74842011-03-02 11:19:50 +05301622 bool row_repeat = false;
1623 int vidrot = 0;
1624
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001625 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1626 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001627
1628 if (mirroring) {
1629 switch (rotation) {
1630 case OMAP_DSS_ROT_0:
1631 vidrot = 2;
1632 break;
1633 case OMAP_DSS_ROT_90:
1634 vidrot = 1;
1635 break;
1636 case OMAP_DSS_ROT_180:
1637 vidrot = 0;
1638 break;
1639 case OMAP_DSS_ROT_270:
1640 vidrot = 3;
1641 break;
1642 }
1643 } else {
1644 switch (rotation) {
1645 case OMAP_DSS_ROT_0:
1646 vidrot = 0;
1647 break;
1648 case OMAP_DSS_ROT_90:
1649 vidrot = 1;
1650 break;
1651 case OMAP_DSS_ROT_180:
1652 vidrot = 2;
1653 break;
1654 case OMAP_DSS_ROT_270:
1655 vidrot = 3;
1656 break;
1657 }
1658 }
1659
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001660 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301661 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001662 else
Archit Taneja87a74842011-03-02 11:19:50 +05301663 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001664 }
Archit Taneja87a74842011-03-02 11:19:50 +05301665
Archit Taneja9b372c22011-05-06 11:45:49 +05301666 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301667 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301668 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1669 row_repeat ? 1 : 0, 18, 18);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001670}
1671
1672static int color_mode_to_bpp(enum omap_color_mode color_mode)
1673{
1674 switch (color_mode) {
1675 case OMAP_DSS_COLOR_CLUT1:
1676 return 1;
1677 case OMAP_DSS_COLOR_CLUT2:
1678 return 2;
1679 case OMAP_DSS_COLOR_CLUT4:
1680 return 4;
1681 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301682 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001683 return 8;
1684 case OMAP_DSS_COLOR_RGB12U:
1685 case OMAP_DSS_COLOR_RGB16:
1686 case OMAP_DSS_COLOR_ARGB16:
1687 case OMAP_DSS_COLOR_YUV2:
1688 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301689 case OMAP_DSS_COLOR_RGBA16:
1690 case OMAP_DSS_COLOR_RGBX16:
1691 case OMAP_DSS_COLOR_ARGB16_1555:
1692 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001693 return 16;
1694 case OMAP_DSS_COLOR_RGB24P:
1695 return 24;
1696 case OMAP_DSS_COLOR_RGB24U:
1697 case OMAP_DSS_COLOR_ARGB32:
1698 case OMAP_DSS_COLOR_RGBA32:
1699 case OMAP_DSS_COLOR_RGBX32:
1700 return 32;
1701 default:
1702 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001703 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001704 }
1705}
1706
1707static s32 pixinc(int pixels, u8 ps)
1708{
1709 if (pixels == 1)
1710 return 1;
1711 else if (pixels > 1)
1712 return 1 + (pixels - 1) * ps;
1713 else if (pixels < 0)
1714 return 1 - (-pixels + 1) * ps;
1715 else
1716 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001717 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001718}
1719
1720static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1721 u16 screen_width,
1722 u16 width, u16 height,
1723 enum omap_color_mode color_mode, bool fieldmode,
1724 unsigned int field_offset,
1725 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301726 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001727{
1728 u8 ps;
1729
1730 /* FIXME CLUT formats */
1731 switch (color_mode) {
1732 case OMAP_DSS_COLOR_CLUT1:
1733 case OMAP_DSS_COLOR_CLUT2:
1734 case OMAP_DSS_COLOR_CLUT4:
1735 case OMAP_DSS_COLOR_CLUT8:
1736 BUG();
1737 return;
1738 case OMAP_DSS_COLOR_YUV2:
1739 case OMAP_DSS_COLOR_UYVY:
1740 ps = 4;
1741 break;
1742 default:
1743 ps = color_mode_to_bpp(color_mode) / 8;
1744 break;
1745 }
1746
1747 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1748 width, height);
1749
1750 /*
1751 * field 0 = even field = bottom field
1752 * field 1 = odd field = top field
1753 */
1754 switch (rotation + mirror * 4) {
1755 case OMAP_DSS_ROT_0:
1756 case OMAP_DSS_ROT_180:
1757 /*
1758 * If the pixel format is YUV or UYVY divide the width
1759 * of the image by 2 for 0 and 180 degree rotation.
1760 */
1761 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1762 color_mode == OMAP_DSS_COLOR_UYVY)
1763 width = width >> 1;
1764 case OMAP_DSS_ROT_90:
1765 case OMAP_DSS_ROT_270:
1766 *offset1 = 0;
1767 if (field_offset)
1768 *offset0 = field_offset * screen_width * ps;
1769 else
1770 *offset0 = 0;
1771
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301772 *row_inc = pixinc(1 +
1773 (y_predecim * screen_width - x_predecim * width) +
1774 (fieldmode ? screen_width : 0), ps);
1775 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001776 break;
1777
1778 case OMAP_DSS_ROT_0 + 4:
1779 case OMAP_DSS_ROT_180 + 4:
1780 /* If the pixel format is YUV or UYVY divide the width
1781 * of the image by 2 for 0 degree and 180 degree
1782 */
1783 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1784 color_mode == OMAP_DSS_COLOR_UYVY)
1785 width = width >> 1;
1786 case OMAP_DSS_ROT_90 + 4:
1787 case OMAP_DSS_ROT_270 + 4:
1788 *offset1 = 0;
1789 if (field_offset)
1790 *offset0 = field_offset * screen_width * ps;
1791 else
1792 *offset0 = 0;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301793 *row_inc = pixinc(1 -
1794 (y_predecim * screen_width + x_predecim * width) -
1795 (fieldmode ? screen_width : 0), ps);
1796 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001797 break;
1798
1799 default:
1800 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001801 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001802 }
1803}
1804
1805static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1806 u16 screen_width,
1807 u16 width, u16 height,
1808 enum omap_color_mode color_mode, bool fieldmode,
1809 unsigned int field_offset,
1810 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301811 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001812{
1813 u8 ps;
1814 u16 fbw, fbh;
1815
1816 /* FIXME CLUT formats */
1817 switch (color_mode) {
1818 case OMAP_DSS_COLOR_CLUT1:
1819 case OMAP_DSS_COLOR_CLUT2:
1820 case OMAP_DSS_COLOR_CLUT4:
1821 case OMAP_DSS_COLOR_CLUT8:
1822 BUG();
1823 return;
1824 default:
1825 ps = color_mode_to_bpp(color_mode) / 8;
1826 break;
1827 }
1828
1829 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1830 width, height);
1831
1832 /* width & height are overlay sizes, convert to fb sizes */
1833
1834 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1835 fbw = width;
1836 fbh = height;
1837 } else {
1838 fbw = height;
1839 fbh = width;
1840 }
1841
1842 /*
1843 * field 0 = even field = bottom field
1844 * field 1 = odd field = top field
1845 */
1846 switch (rotation + mirror * 4) {
1847 case OMAP_DSS_ROT_0:
1848 *offset1 = 0;
1849 if (field_offset)
1850 *offset0 = *offset1 + field_offset * screen_width * ps;
1851 else
1852 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301853 *row_inc = pixinc(1 +
1854 (y_predecim * screen_width - fbw * x_predecim) +
1855 (fieldmode ? screen_width : 0), ps);
1856 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1857 color_mode == OMAP_DSS_COLOR_UYVY)
1858 *pix_inc = pixinc(x_predecim, 2 * ps);
1859 else
1860 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001861 break;
1862 case OMAP_DSS_ROT_90:
1863 *offset1 = screen_width * (fbh - 1) * ps;
1864 if (field_offset)
1865 *offset0 = *offset1 + field_offset * ps;
1866 else
1867 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301868 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
1869 y_predecim + (fieldmode ? 1 : 0), ps);
1870 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001871 break;
1872 case OMAP_DSS_ROT_180:
1873 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1874 if (field_offset)
1875 *offset0 = *offset1 - field_offset * screen_width * ps;
1876 else
1877 *offset0 = *offset1;
1878 *row_inc = pixinc(-1 -
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301879 (y_predecim * screen_width - fbw * x_predecim) -
1880 (fieldmode ? screen_width : 0), ps);
1881 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1882 color_mode == OMAP_DSS_COLOR_UYVY)
1883 *pix_inc = pixinc(-x_predecim, 2 * ps);
1884 else
1885 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001886 break;
1887 case OMAP_DSS_ROT_270:
1888 *offset1 = (fbw - 1) * ps;
1889 if (field_offset)
1890 *offset0 = *offset1 - field_offset * ps;
1891 else
1892 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301893 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
1894 y_predecim - (fieldmode ? 1 : 0), ps);
1895 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001896 break;
1897
1898 /* mirroring */
1899 case OMAP_DSS_ROT_0 + 4:
1900 *offset1 = (fbw - 1) * ps;
1901 if (field_offset)
1902 *offset0 = *offset1 + field_offset * screen_width * ps;
1903 else
1904 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301905 *row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001906 (fieldmode ? screen_width : 0),
1907 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301908 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1909 color_mode == OMAP_DSS_COLOR_UYVY)
1910 *pix_inc = pixinc(-x_predecim, 2 * ps);
1911 else
1912 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001913 break;
1914
1915 case OMAP_DSS_ROT_90 + 4:
1916 *offset1 = 0;
1917 if (field_offset)
1918 *offset0 = *offset1 + field_offset * ps;
1919 else
1920 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301921 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
1922 y_predecim + (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001923 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301924 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001925 break;
1926
1927 case OMAP_DSS_ROT_180 + 4:
1928 *offset1 = screen_width * (fbh - 1) * ps;
1929 if (field_offset)
1930 *offset0 = *offset1 - field_offset * screen_width * ps;
1931 else
1932 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301933 *row_inc = pixinc(1 - y_predecim * screen_width * 2 -
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001934 (fieldmode ? screen_width : 0),
1935 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301936 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1937 color_mode == OMAP_DSS_COLOR_UYVY)
1938 *pix_inc = pixinc(x_predecim, 2 * ps);
1939 else
1940 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001941 break;
1942
1943 case OMAP_DSS_ROT_270 + 4:
1944 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1945 if (field_offset)
1946 *offset0 = *offset1 - field_offset * ps;
1947 else
1948 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301949 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
1950 y_predecim - (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001951 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301952 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001953 break;
1954
1955 default:
1956 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001957 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001958 }
1959}
1960
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05301961static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
1962 enum omap_color_mode color_mode, bool fieldmode,
1963 unsigned int field_offset, unsigned *offset0, unsigned *offset1,
1964 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
1965{
1966 u8 ps;
1967
1968 switch (color_mode) {
1969 case OMAP_DSS_COLOR_CLUT1:
1970 case OMAP_DSS_COLOR_CLUT2:
1971 case OMAP_DSS_COLOR_CLUT4:
1972 case OMAP_DSS_COLOR_CLUT8:
1973 BUG();
1974 return;
1975 default:
1976 ps = color_mode_to_bpp(color_mode) / 8;
1977 break;
1978 }
1979
1980 DSSDBG("scrw %d, width %d\n", screen_width, width);
1981
1982 /*
1983 * field 0 = even field = bottom field
1984 * field 1 = odd field = top field
1985 */
1986 *offset1 = 0;
1987 if (field_offset)
1988 *offset0 = *offset1 + field_offset * screen_width * ps;
1989 else
1990 *offset0 = *offset1;
1991 *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
1992 (fieldmode ? screen_width : 0), ps);
1993 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1994 color_mode == OMAP_DSS_COLOR_UYVY)
1995 *pix_inc = pixinc(x_predecim, 2 * ps);
1996 else
1997 *pix_inc = pixinc(x_predecim, ps);
1998}
1999
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302000/*
2001 * This function is used to avoid synclosts in OMAP3, because of some
2002 * undocumented horizontal position and timing related limitations.
2003 */
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302004static int check_horiz_timing_omap3(enum omap_plane plane,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302005 const struct omap_video_timings *t, u16 pos_x,
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302006 u16 width, u16 height, u16 out_width, u16 out_height)
2007{
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002008 const int ds = DIV_ROUND_UP(height, out_height);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302009 unsigned long nonactive;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302010 static const u8 limits[3] = { 8, 10, 20 };
2011 u64 val, blank;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302012 unsigned long pclk = dispc_plane_pclk_rate(plane);
2013 unsigned long lclk = dispc_plane_lclk_rate(plane);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302014 int i;
2015
Archit Taneja81ab95b2012-05-08 15:53:20 +05302016 nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302017
2018 i = 0;
2019 if (out_height < height)
2020 i++;
2021 if (out_width < width)
2022 i++;
Archit Taneja81ab95b2012-05-08 15:53:20 +05302023 blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302024 DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
2025 if (blank <= limits[i])
2026 return -EINVAL;
2027
2028 /*
2029 * Pixel data should be prepared before visible display point starts.
2030 * So, atleast DS-2 lines must have already been fetched by DISPC
2031 * during nonactive - pos_x period.
2032 */
2033 val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
2034 DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002035 val, max(0, ds - 2) * width);
2036 if (val < max(0, ds - 2) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302037 return -EINVAL;
2038
2039 /*
2040 * All lines need to be refilled during the nonactive period of which
2041 * only one line can be loaded during the active period. So, atleast
2042 * DS - 1 lines should be loaded during nonactive period.
2043 */
2044 val = div_u64((u64)nonactive * lclk, pclk);
2045 DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002046 val, max(0, ds - 1) * width);
2047 if (val < max(0, ds - 1) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302048 return -EINVAL;
2049
2050 return 0;
2051}
2052
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302053static unsigned long calc_core_clk_five_taps(enum omap_plane plane,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302054 const struct omap_video_timings *mgr_timings, u16 width,
2055 u16 height, u16 out_width, u16 out_height,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002056 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002057{
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302058 u32 core_clk = 0;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302059 u64 tmp;
2060 unsigned long pclk = dispc_plane_pclk_rate(plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002061
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302062 if (height <= out_height && width <= out_width)
2063 return (unsigned long) pclk;
2064
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002065 if (height > out_height) {
Archit Taneja81ab95b2012-05-08 15:53:20 +05302066 unsigned int ppl = mgr_timings->x_res;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002067
2068 tmp = pclk * height * out_width;
2069 do_div(tmp, 2 * out_height * ppl);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302070 core_clk = tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002071
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02002072 if (height > 2 * out_height) {
2073 if (ppl == out_width)
2074 return 0;
2075
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002076 tmp = pclk * (height - 2 * out_height) * out_width;
2077 do_div(tmp, 2 * out_height * (ppl - out_width));
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302078 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002079 }
2080 }
2081
2082 if (width > out_width) {
2083 tmp = pclk * width;
2084 do_div(tmp, out_width);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302085 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002086
2087 if (color_mode == OMAP_DSS_COLOR_RGB24U)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302088 core_clk <<= 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002089 }
2090
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302091 return core_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002092}
2093
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302094static unsigned long calc_core_clk_24xx(enum omap_plane plane, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302095 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302096{
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302097 unsigned long pclk = dispc_plane_pclk_rate(plane);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302098
2099 if (height > out_height && width > out_width)
2100 return pclk * 4;
2101 else
2102 return pclk * 2;
2103}
2104
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302105static unsigned long calc_core_clk_34xx(enum omap_plane plane, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302106 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002107{
2108 unsigned int hf, vf;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302109 unsigned long pclk = dispc_plane_pclk_rate(plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002110
2111 /*
2112 * FIXME how to determine the 'A' factor
2113 * for the no downscaling case ?
2114 */
2115
2116 if (width > 3 * out_width)
2117 hf = 4;
2118 else if (width > 2 * out_width)
2119 hf = 3;
2120 else if (width > out_width)
2121 hf = 2;
2122 else
2123 hf = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002124 if (height > out_height)
2125 vf = 2;
2126 else
2127 vf = 1;
2128
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302129 return pclk * vf * hf;
2130}
2131
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302132static unsigned long calc_core_clk_44xx(enum omap_plane plane, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302133 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302134{
Archit Taneja8ba85302012-09-26 17:00:37 +05302135 unsigned long pclk;
2136
2137 /*
2138 * If the overlay/writeback is in mem to mem mode, there are no
2139 * downscaling limitations with respect to pixel clock, return 1 as
2140 * required core clock to represent that we have sufficient enough
2141 * core clock to do maximum downscaling
2142 */
2143 if (mem_to_mem)
2144 return 1;
2145
2146 pclk = dispc_plane_pclk_rate(plane);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302147
2148 if (width > out_width)
2149 return DIV_ROUND_UP(pclk, out_width) * width;
2150 else
2151 return pclk;
2152}
2153
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302154static int dispc_ovl_calc_scaling_24xx(enum omap_plane plane,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302155 const struct omap_video_timings *mgr_timings,
2156 u16 width, u16 height, u16 out_width, u16 out_height,
2157 enum omap_color_mode color_mode, bool *five_taps,
2158 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302159 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302160{
2161 int error;
2162 u16 in_width, in_height;
2163 int min_factor = min(*decim_x, *decim_y);
2164 const int maxsinglelinewidth =
2165 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302166
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302167 *five_taps = false;
2168
2169 do {
2170 in_height = DIV_ROUND_UP(height, *decim_y);
2171 in_width = DIV_ROUND_UP(width, *decim_x);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302172 *core_clk = dispc.feat->calc_core_clk(plane, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302173 in_height, out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302174 error = (in_width > maxsinglelinewidth || !*core_clk ||
2175 *core_clk > dispc_core_clk_rate());
2176 if (error) {
2177 if (*decim_x == *decim_y) {
2178 *decim_x = min_factor;
2179 ++*decim_y;
2180 } else {
2181 swap(*decim_x, *decim_y);
2182 if (*decim_x < *decim_y)
2183 ++*decim_x;
2184 }
2185 }
2186 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2187
2188 if (in_width > maxsinglelinewidth) {
2189 DSSERR("Cannot scale max input width exceeded");
2190 return -EINVAL;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302191 }
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302192 return 0;
2193}
2194
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302195static int dispc_ovl_calc_scaling_34xx(enum omap_plane plane,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302196 const struct omap_video_timings *mgr_timings,
2197 u16 width, u16 height, u16 out_width, u16 out_height,
2198 enum omap_color_mode color_mode, bool *five_taps,
2199 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302200 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302201{
2202 int error;
2203 u16 in_width, in_height;
2204 int min_factor = min(*decim_x, *decim_y);
2205 const int maxsinglelinewidth =
2206 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2207
2208 do {
2209 in_height = DIV_ROUND_UP(height, *decim_y);
2210 in_width = DIV_ROUND_UP(width, *decim_x);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302211 *core_clk = calc_core_clk_five_taps(plane, mgr_timings,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302212 in_width, in_height, out_width, out_height, color_mode);
2213
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302214 error = check_horiz_timing_omap3(plane, mgr_timings,
2215 pos_x, in_width, in_height, out_width,
2216 out_height);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302217
2218 if (in_width > maxsinglelinewidth)
2219 if (in_height > out_height &&
2220 in_height < out_height * 2)
2221 *five_taps = false;
2222 if (!*five_taps)
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302223 *core_clk = dispc.feat->calc_core_clk(plane, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302224 in_height, out_width, out_height,
2225 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302226
2227 error = (error || in_width > maxsinglelinewidth * 2 ||
2228 (in_width > maxsinglelinewidth && *five_taps) ||
2229 !*core_clk || *core_clk > dispc_core_clk_rate());
2230 if (error) {
2231 if (*decim_x == *decim_y) {
2232 *decim_x = min_factor;
2233 ++*decim_y;
2234 } else {
2235 swap(*decim_x, *decim_y);
2236 if (*decim_x < *decim_y)
2237 ++*decim_x;
2238 }
2239 }
2240 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2241
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302242 if (check_horiz_timing_omap3(plane, mgr_timings, pos_x, width, height,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302243 out_width, out_height)){
2244 DSSERR("horizontal timing too tight\n");
2245 return -EINVAL;
2246 }
2247
2248 if (in_width > (maxsinglelinewidth * 2)) {
2249 DSSERR("Cannot setup scaling");
2250 DSSERR("width exceeds maximum width possible");
2251 return -EINVAL;
2252 }
2253
2254 if (in_width > maxsinglelinewidth && *five_taps) {
2255 DSSERR("cannot setup scaling with five taps");
2256 return -EINVAL;
2257 }
2258 return 0;
2259}
2260
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302261static int dispc_ovl_calc_scaling_44xx(enum omap_plane plane,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302262 const struct omap_video_timings *mgr_timings,
2263 u16 width, u16 height, u16 out_width, u16 out_height,
2264 enum omap_color_mode color_mode, bool *five_taps,
2265 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302266 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302267{
2268 u16 in_width, in_width_max;
2269 int decim_x_min = *decim_x;
2270 u16 in_height = DIV_ROUND_UP(height, *decim_y);
2271 const int maxsinglelinewidth =
2272 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja8ba85302012-09-26 17:00:37 +05302273 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302274
Archit Taneja5d501082012-11-07 11:45:02 +05302275 if (mem_to_mem) {
2276 in_width_max = out_width * maxdownscale;
2277 } else {
2278 unsigned long pclk = dispc_plane_pclk_rate(plane);
2279
Archit Taneja8ba85302012-09-26 17:00:37 +05302280 in_width_max = dispc_core_clk_rate() /
2281 DIV_ROUND_UP(pclk, out_width);
Archit Taneja5d501082012-11-07 11:45:02 +05302282 }
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302283
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302284 *decim_x = DIV_ROUND_UP(width, in_width_max);
2285
2286 *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
2287 if (*decim_x > *x_predecim)
2288 return -EINVAL;
2289
2290 do {
2291 in_width = DIV_ROUND_UP(width, *decim_x);
2292 } while (*decim_x <= *x_predecim &&
2293 in_width > maxsinglelinewidth && ++*decim_x);
2294
2295 if (in_width > maxsinglelinewidth) {
2296 DSSERR("Cannot scale width exceeds max line width");
2297 return -EINVAL;
2298 }
2299
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302300 *core_clk = dispc.feat->calc_core_clk(plane, in_width, in_height,
Archit Taneja8ba85302012-09-26 17:00:37 +05302301 out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302302 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002303}
2304
Archit Taneja79ad75f2011-09-08 13:15:11 +05302305static int dispc_ovl_calc_scaling(enum omap_plane plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302306 enum omap_overlay_caps caps,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302307 const struct omap_video_timings *mgr_timings,
2308 u16 width, u16 height, u16 out_width, u16 out_height,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302309 enum omap_color_mode color_mode, bool *five_taps,
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302310 int *x_predecim, int *y_predecim, u16 pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302311 enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302312{
Archit Taneja0373cac2011-09-08 13:25:17 +05302313 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302314 const int max_decim_limit = 16;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302315 unsigned long core_clk = 0;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302316 int decim_x, decim_y, ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302317
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002318 if (width == out_width && height == out_height)
2319 return 0;
2320
Archit Taneja5b54ed32012-09-26 16:55:27 +05302321 if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002322 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302323
Archit Taneja1c031442012-11-07 11:45:03 +05302324 if (plane == OMAP_DSS_WB) {
2325 *x_predecim = *y_predecim = 1;
2326 } else {
2327 *x_predecim = max_decim_limit;
2328 *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
2329 dss_has_feature(FEAT_BURST_2D)) ?
2330 2 : max_decim_limit;
2331 }
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302332
2333 if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
2334 color_mode == OMAP_DSS_COLOR_CLUT2 ||
2335 color_mode == OMAP_DSS_COLOR_CLUT4 ||
2336 color_mode == OMAP_DSS_COLOR_CLUT8) {
2337 *x_predecim = 1;
2338 *y_predecim = 1;
2339 *five_taps = false;
2340 return 0;
2341 }
2342
2343 decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
2344 decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
2345
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302346 if (decim_x > *x_predecim || out_width > width * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302347 return -EINVAL;
2348
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302349 if (decim_y > *y_predecim || out_height > height * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302350 return -EINVAL;
2351
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302352 ret = dispc.feat->calc_scaling(plane, mgr_timings, width, height,
2353 out_width, out_height, color_mode, five_taps,
Archit Taneja8ba85302012-09-26 17:00:37 +05302354 x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
2355 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302356 if (ret)
2357 return ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302358
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302359 DSSDBG("required core clk rate = %lu Hz\n", core_clk);
2360 DSSDBG("current core clk rate = %lu Hz\n", dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302361
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302362 if (!core_clk || core_clk > dispc_core_clk_rate()) {
Archit Taneja79ad75f2011-09-08 13:15:11 +05302363 DSSERR("failed to set up scaling, "
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302364 "required core clk rate = %lu Hz, "
2365 "current core clk rate = %lu Hz\n",
2366 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302367 return -EINVAL;
2368 }
2369
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302370 *x_predecim = decim_x;
2371 *y_predecim = decim_y;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302372 return 0;
2373}
2374
Archit Taneja84a880f2012-09-26 16:57:37 +05302375static int dispc_ovl_setup_common(enum omap_plane plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302376 enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
2377 u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
2378 u16 out_width, u16 out_height, enum omap_color_mode color_mode,
2379 u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
2380 u8 global_alpha, enum omap_dss_rotation_type rotation_type,
Archit Taneja8ba85302012-09-26 17:00:37 +05302381 bool replication, const struct omap_video_timings *mgr_timings,
2382 bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002383{
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302384 bool five_taps = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002385 bool fieldmode = 0;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302386 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002387 unsigned offset0, offset1;
2388 s32 row_inc;
2389 s32 pix_inc;
Archit Taneja6be0d732012-11-07 11:45:04 +05302390 u16 frame_width, frame_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002391 unsigned int field_offset = 0;
Archit Taneja84a880f2012-09-26 16:57:37 +05302392 u16 in_height = height;
2393 u16 in_width = width;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302394 int x_predecim = 1, y_predecim = 1;
Archit Taneja8050cbe2012-06-06 16:25:52 +05302395 bool ilace = mgr_timings->interlace;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02002396
Archit Taneja84a880f2012-09-26 16:57:37 +05302397 if (paddr == 0)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002398 return -EINVAL;
2399
Archit Taneja84a880f2012-09-26 16:57:37 +05302400 out_width = out_width == 0 ? width : out_width;
2401 out_height = out_height == 0 ? height : out_height;
Tomi Valkeinencf073662011-11-03 16:08:27 +02002402
Archit Taneja84a880f2012-09-26 16:57:37 +05302403 if (ilace && height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002404 fieldmode = 1;
2405
2406 if (ilace) {
2407 if (fieldmode)
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302408 in_height /= 2;
Archit Taneja8eeb7012012-08-22 12:33:49 +05302409 pos_y /= 2;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302410 out_height /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002411
2412 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
Archit Taneja84a880f2012-09-26 16:57:37 +05302413 "out_height %d\n", in_height, pos_y,
2414 out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002415 }
2416
Archit Taneja84a880f2012-09-26 16:57:37 +05302417 if (!dss_feat_color_mode_supported(plane, color_mode))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05302418 return -EINVAL;
2419
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302420 r = dispc_ovl_calc_scaling(plane, caps, mgr_timings, in_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302421 in_height, out_width, out_height, color_mode,
2422 &five_taps, &x_predecim, &y_predecim, pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302423 rotation_type, mem_to_mem);
Archit Taneja79ad75f2011-09-08 13:15:11 +05302424 if (r)
2425 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002426
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302427 in_width = DIV_ROUND_UP(in_width, x_predecim);
2428 in_height = DIV_ROUND_UP(in_height, y_predecim);
2429
Archit Taneja84a880f2012-09-26 16:57:37 +05302430 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2431 color_mode == OMAP_DSS_COLOR_UYVY ||
2432 color_mode == OMAP_DSS_COLOR_NV12)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302433 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002434
2435 if (ilace && !fieldmode) {
2436 /*
2437 * when downscaling the bottom field may have to start several
2438 * source lines below the top field. Unfortunately ACCUI
2439 * registers will only hold the fractional part of the offset
2440 * so the integer part must be added to the base address of the
2441 * bottom field.
2442 */
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302443 if (!in_height || in_height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002444 field_offset = 0;
2445 else
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302446 field_offset = in_height / out_height / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002447 }
2448
2449 /* Fields are independent but interleaved in memory. */
2450 if (fieldmode)
2451 field_offset = 1;
2452
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002453 offset0 = 0;
2454 offset1 = 0;
2455 row_inc = 0;
2456 pix_inc = 0;
2457
Archit Taneja6be0d732012-11-07 11:45:04 +05302458 if (plane == OMAP_DSS_WB) {
2459 frame_width = out_width;
2460 frame_height = out_height;
2461 } else {
2462 frame_width = in_width;
2463 frame_height = height;
2464 }
2465
Archit Taneja84a880f2012-09-26 16:57:37 +05302466 if (rotation_type == OMAP_DSS_ROT_TILER)
Archit Taneja6be0d732012-11-07 11:45:04 +05302467 calc_tiler_rotation_offset(screen_width, frame_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302468 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302469 &offset0, &offset1, &row_inc, &pix_inc,
2470 x_predecim, y_predecim);
Archit Taneja84a880f2012-09-26 16:57:37 +05302471 else if (rotation_type == OMAP_DSS_ROT_DMA)
Archit Taneja6be0d732012-11-07 11:45:04 +05302472 calc_dma_rotation_offset(rotation, mirror, screen_width,
2473 frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302474 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302475 &offset0, &offset1, &row_inc, &pix_inc,
2476 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002477 else
Archit Taneja84a880f2012-09-26 16:57:37 +05302478 calc_vrfb_rotation_offset(rotation, mirror,
Archit Taneja6be0d732012-11-07 11:45:04 +05302479 screen_width, frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302480 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302481 &offset0, &offset1, &row_inc, &pix_inc,
2482 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002483
2484 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
2485 offset0, offset1, row_inc, pix_inc);
2486
Archit Taneja84a880f2012-09-26 16:57:37 +05302487 dispc_ovl_set_color_mode(plane, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002488
Archit Taneja84a880f2012-09-26 16:57:37 +05302489 dispc_ovl_configure_burst_type(plane, rotation_type);
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302490
Archit Taneja84a880f2012-09-26 16:57:37 +05302491 dispc_ovl_set_ba0(plane, paddr + offset0);
2492 dispc_ovl_set_ba1(plane, paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002493
Archit Taneja84a880f2012-09-26 16:57:37 +05302494 if (OMAP_DSS_COLOR_NV12 == color_mode) {
2495 dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
2496 dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05302497 }
2498
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002499 dispc_ovl_set_row_inc(plane, row_inc);
2500 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002501
Archit Taneja84a880f2012-09-26 16:57:37 +05302502 DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302503 in_height, out_width, out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002504
Archit Taneja84a880f2012-09-26 16:57:37 +05302505 dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002506
Archit Taneja78b687f2012-09-21 14:51:49 +05302507 dispc_ovl_set_input_size(plane, in_width, in_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002508
Archit Taneja5b54ed32012-09-26 16:55:27 +05302509 if (caps & OMAP_DSS_OVL_CAP_SCALE) {
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302510 dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
2511 out_height, ilace, five_taps, fieldmode,
Archit Taneja84a880f2012-09-26 16:57:37 +05302512 color_mode, rotation);
Archit Taneja78b687f2012-09-21 14:51:49 +05302513 dispc_ovl_set_output_size(plane, out_width, out_height);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002514 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002515 }
2516
Archit Taneja84a880f2012-09-26 16:57:37 +05302517 dispc_ovl_set_rotation_attrs(plane, rotation, mirror, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002518
Archit Taneja84a880f2012-09-26 16:57:37 +05302519 dispc_ovl_set_zorder(plane, caps, zorder);
2520 dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
2521 dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002522
Archit Tanejad79db852012-09-22 12:30:17 +05302523 dispc_ovl_enable_replication(plane, caps, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05302524
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002525 return 0;
2526}
2527
Archit Taneja84a880f2012-09-26 16:57:37 +05302528int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
Archit Taneja8ba85302012-09-26 17:00:37 +05302529 bool replication, const struct omap_video_timings *mgr_timings,
2530 bool mem_to_mem)
Archit Taneja84a880f2012-09-26 16:57:37 +05302531{
2532 int r;
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002533 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
Archit Taneja84a880f2012-09-26 16:57:37 +05302534 enum omap_channel channel;
2535
2536 channel = dispc_ovl_get_channel_out(plane);
2537
2538 DSSDBG("dispc_ovl_setup %d, pa %x, pa_uv %x, sw %d, %d,%d, %dx%d -> "
2539 "%dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
2540 plane, oi->paddr, oi->p_uv_addr, oi->screen_width, oi->pos_x,
2541 oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
2542 oi->color_mode, oi->rotation, oi->mirror, channel, replication);
2543
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002544 r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302545 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
2546 oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
2547 oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
Archit Taneja8ba85302012-09-26 17:00:37 +05302548 oi->rotation_type, replication, mgr_timings, mem_to_mem);
Archit Taneja84a880f2012-09-26 16:57:37 +05302549
2550 return r;
2551}
2552
Archit Taneja749feff2012-08-31 12:32:52 +05302553int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302554 bool mem_to_mem, const struct omap_video_timings *mgr_timings)
Archit Taneja749feff2012-08-31 12:32:52 +05302555{
2556 int r;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302557 u32 l;
Archit Taneja749feff2012-08-31 12:32:52 +05302558 enum omap_plane plane = OMAP_DSS_WB;
2559 const int pos_x = 0, pos_y = 0;
2560 const u8 zorder = 0, global_alpha = 0;
2561 const bool replication = false;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302562 bool truncation;
Archit Taneja749feff2012-08-31 12:32:52 +05302563 int in_width = mgr_timings->x_res;
2564 int in_height = mgr_timings->y_res;
2565 enum omap_overlay_caps caps =
2566 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;
2567
2568 DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
2569 "rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width,
2570 in_height, wi->width, wi->height, wi->color_mode, wi->rotation,
2571 wi->mirror);
2572
2573 r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
2574 wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
2575 wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder,
2576 wi->pre_mult_alpha, global_alpha, wi->rotation_type,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302577 replication, mgr_timings, mem_to_mem);
2578
2579 switch (wi->color_mode) {
2580 case OMAP_DSS_COLOR_RGB16:
2581 case OMAP_DSS_COLOR_RGB24P:
2582 case OMAP_DSS_COLOR_ARGB16:
2583 case OMAP_DSS_COLOR_RGBA16:
2584 case OMAP_DSS_COLOR_RGB12U:
2585 case OMAP_DSS_COLOR_ARGB16_1555:
2586 case OMAP_DSS_COLOR_XRGB16_1555:
2587 case OMAP_DSS_COLOR_RGBX16:
2588 truncation = true;
2589 break;
2590 default:
2591 truncation = false;
2592 break;
2593 }
2594
2595 /* setup extra DISPC_WB_ATTRIBUTES */
2596 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
2597 l = FLD_MOD(l, truncation, 10, 10); /* TRUNCATIONENABLE */
2598 l = FLD_MOD(l, mem_to_mem, 19, 19); /* WRITEBACKMODE */
2599 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Archit Taneja749feff2012-08-31 12:32:52 +05302600
2601 return r;
2602}
2603
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002604int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002605{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002606 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
2607
Archit Taneja9b372c22011-05-06 11:45:49 +05302608 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002609
2610 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002611}
2612
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002613bool dispc_ovl_enabled(enum omap_plane plane)
2614{
2615 return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
2616}
2617
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002618static void dispc_mgr_disable_isr(void *data, u32 mask)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002619{
2620 struct completion *compl = data;
2621 complete(compl);
2622}
2623
Tomi Valkeinenf1a813d2012-10-19 14:16:06 +03002624void dispc_mgr_enable(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002625{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302626 mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
2627 /* flush posted write */
2628 mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002629}
2630
Tomi Valkeinen65398512012-10-10 11:44:17 +03002631bool dispc_mgr_is_enabled(enum omap_channel channel)
2632{
2633 return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
2634}
2635
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002636static void dispc_mgr_enable_lcd_out(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002637{
Tomi Valkeinenf1a813d2012-10-19 14:16:06 +03002638 dispc_mgr_enable(channel, true);
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002639}
2640
2641static void dispc_mgr_disable_lcd_out(enum omap_channel channel)
2642{
2643 DECLARE_COMPLETION_ONSTACK(framedone_compl);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002644 int r;
Sumit Semwal2a205f32010-12-02 11:27:12 +00002645 u32 irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002646
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002647 if (dispc_mgr_is_enabled(channel) == false)
2648 return;
Sumit Semwal2a205f32010-12-02 11:27:12 +00002649
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002650 /*
2651 * When we disable LCD output, we need to wait for FRAMEDONE to know
2652 * that DISPC has finished with the LCD output.
2653 */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002654
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002655 irq = dispc_mgr_get_framedone_irq(channel);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002656
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002657 r = omap_dispc_register_isr(dispc_mgr_disable_isr, &framedone_compl,
2658 irq);
2659 if (r)
2660 DSSERR("failed to register FRAMEDONE isr\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002661
Tomi Valkeinenf1a813d2012-10-19 14:16:06 +03002662 dispc_mgr_enable(channel, false);
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002663
2664 /* if we couldn't register for framedone, just sleep and exit */
2665 if (r) {
2666 msleep(100);
2667 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002668 }
2669
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002670 if (!wait_for_completion_timeout(&framedone_compl,
2671 msecs_to_jiffies(100)))
2672 DSSERR("timeout waiting for FRAME DONE\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002673
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002674 r = omap_dispc_unregister_isr(dispc_mgr_disable_isr, &framedone_compl,
2675 irq);
2676 if (r)
2677 DSSERR("failed to unregister FRAMEDONE isr\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002678}
2679
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002680static void dispc_digit_out_enable_isr(void *data, u32 mask)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002681{
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002682 struct completion *compl = data;
2683
2684 /* ignore any sync lost interrupts */
2685 if (mask & (DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD))
2686 complete(compl);
2687}
2688
2689static void dispc_mgr_enable_digit_out(void)
2690{
2691 DECLARE_COMPLETION_ONSTACK(vsync_compl);
2692 int r;
2693 u32 irq_mask;
2694
2695 if (dispc_mgr_is_enabled(OMAP_DSS_CHANNEL_DIGIT) == true)
2696 return;
2697
2698 /*
2699 * Digit output produces some sync lost interrupts during the first
2700 * frame when enabling. Those need to be ignored, so we register for the
2701 * sync lost irq to prevent the error handler from triggering.
2702 */
2703
2704 irq_mask = dispc_mgr_get_vsync_irq(OMAP_DSS_CHANNEL_DIGIT) |
2705 dispc_mgr_get_sync_lost_irq(OMAP_DSS_CHANNEL_DIGIT);
2706
2707 r = omap_dispc_register_isr(dispc_digit_out_enable_isr, &vsync_compl,
2708 irq_mask);
2709 if (r) {
2710 DSSERR("failed to register %x isr\n", irq_mask);
2711 return;
2712 }
2713
Tomi Valkeinenf1a813d2012-10-19 14:16:06 +03002714 dispc_mgr_enable(OMAP_DSS_CHANNEL_DIGIT, true);
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002715
2716 /* wait for the first evsync */
2717 if (!wait_for_completion_timeout(&vsync_compl, msecs_to_jiffies(100)))
2718 DSSERR("timeout waiting for digit out to start\n");
2719
2720 r = omap_dispc_unregister_isr(dispc_digit_out_enable_isr, &vsync_compl,
2721 irq_mask);
2722 if (r)
2723 DSSERR("failed to unregister %x isr\n", irq_mask);
2724}
2725
2726static void dispc_mgr_disable_digit_out(void)
2727{
2728 DECLARE_COMPLETION_ONSTACK(framedone_compl);
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002729 enum dss_hdmi_venc_clk_source_select src;
2730 int r, i;
2731 u32 irq_mask;
2732 int num_irqs;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002733
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002734 if (dispc_mgr_is_enabled(OMAP_DSS_CHANNEL_DIGIT) == false)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002735 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002736
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002737 src = dss_get_hdmi_venc_clk_source();
2738
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002739 /*
2740 * When we disable the digit output, we need to wait for FRAMEDONE to
2741 * know that DISPC has finished with the output. For analog tv out we'll
2742 * use vsync, as omap2/3 don't have framedone for TV.
2743 */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002744
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002745 if (src == DSS_HDMI_M_PCLK) {
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002746 irq_mask = DISPC_IRQ_FRAMEDONETV;
2747 num_irqs = 1;
2748 } else {
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002749 irq_mask = dispc_mgr_get_vsync_irq(OMAP_DSS_CHANNEL_DIGIT);
2750 /*
2751 * We need to wait for both even and odd vsyncs. Note that this
2752 * is not totally reliable, as we could get a vsync interrupt
2753 * before we disable the output, which leads to timeout in the
2754 * wait_for_completion.
2755 */
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002756 num_irqs = 2;
2757 }
2758
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002759 r = omap_dispc_register_isr(dispc_mgr_disable_isr, &framedone_compl,
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002760 irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002761 if (r)
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002762 DSSERR("failed to register %x isr\n", irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002763
Tomi Valkeinenf1a813d2012-10-19 14:16:06 +03002764 dispc_mgr_enable(OMAP_DSS_CHANNEL_DIGIT, false);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002765
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002766 /* if we couldn't register the irq, just sleep and exit */
2767 if (r) {
2768 msleep(100);
2769 return;
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002770 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002771
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002772 for (i = 0; i < num_irqs; ++i) {
2773 if (!wait_for_completion_timeout(&framedone_compl,
2774 msecs_to_jiffies(100)))
2775 DSSERR("timeout waiting for digit out to stop\n");
2776 }
2777
2778 r = omap_dispc_unregister_isr(dispc_mgr_disable_isr, &framedone_compl,
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002779 irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002780 if (r)
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002781 DSSERR("failed to unregister %x isr\n", irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002782}
2783
Tomi Valkeinen3a979f82012-10-19 14:14:38 +03002784void dispc_mgr_enable_sync(enum omap_channel channel)
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002785{
Archit Tanejadd88b7a2012-06-29 14:41:30 +05302786 if (dss_mgr_is_lcd(channel))
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002787 dispc_mgr_enable_lcd_out(channel);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002788 else if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002789 dispc_mgr_enable_digit_out();
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002790 else
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002791 WARN_ON(1);
2792}
2793
Tomi Valkeinen3a979f82012-10-19 14:14:38 +03002794void dispc_mgr_disable_sync(enum omap_channel channel)
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002795{
2796 if (dss_mgr_is_lcd(channel))
2797 dispc_mgr_disable_lcd_out(channel);
2798 else if (channel == OMAP_DSS_CHANNEL_DIGIT)
2799 dispc_mgr_disable_digit_out();
2800 else
2801 WARN_ON(1);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002802}
2803
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302804void dispc_wb_enable(bool enable)
2805{
2806 enum omap_plane plane = OMAP_DSS_WB;
2807 struct completion frame_done_completion;
2808 bool is_on;
2809 int r;
2810 u32 irq;
2811
2812 is_on = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
2813 irq = DISPC_IRQ_FRAMEDONEWB;
2814
2815 if (!enable && is_on) {
2816 init_completion(&frame_done_completion);
2817
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002818 r = omap_dispc_register_isr(dispc_mgr_disable_isr,
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302819 &frame_done_completion, irq);
2820 if (r)
2821 DSSERR("failed to register FRAMEDONEWB isr\n");
2822 }
2823
2824 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
2825
2826 if (!enable && is_on) {
2827 if (!wait_for_completion_timeout(&frame_done_completion,
2828 msecs_to_jiffies(100)))
2829 DSSERR("timeout waiting for FRAMEDONEWB\n");
2830
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002831 r = omap_dispc_unregister_isr(dispc_mgr_disable_isr,
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302832 &frame_done_completion, irq);
2833 if (r)
2834 DSSERR("failed to unregister FRAMEDONEWB isr\n");
2835 }
2836}
2837
2838bool dispc_wb_is_enabled(void)
2839{
2840 enum omap_plane plane = OMAP_DSS_WB;
2841
2842 return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
2843}
2844
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002845static void dispc_lcd_enable_signal_polarity(bool act_high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002846{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002847 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2848 return;
2849
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002850 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002851}
2852
2853void dispc_lcd_enable_signal(bool enable)
2854{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002855 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2856 return;
2857
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002858 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002859}
2860
2861void dispc_pck_free_enable(bool enable)
2862{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002863 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2864 return;
2865
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002866 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002867}
2868
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002869static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002870{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302871 mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002872}
2873
2874
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002875static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002876{
Archit Tanejad21f43b2012-06-21 09:45:11 +05302877 mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002878}
2879
2880void dispc_set_loadmode(enum omap_dss_load_mode mode)
2881{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002882 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002883}
2884
2885
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002886static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002887{
Sumit Semwal8613b002010-12-02 11:27:09 +00002888 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002889}
2890
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002891static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002892 enum omap_dss_trans_key_type type,
2893 u32 trans_key)
2894{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302895 mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002896
Sumit Semwal8613b002010-12-02 11:27:09 +00002897 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002898}
2899
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002900static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002901{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302902 mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002903}
Archit Taneja11354dd2011-09-26 11:47:29 +05302904
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002905static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
2906 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002907{
Archit Taneja11354dd2011-09-26 11:47:29 +05302908 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002909 return;
2910
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002911 if (ch == OMAP_DSS_CHANNEL_LCD)
2912 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002913 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002914 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002915}
Archit Taneja11354dd2011-09-26 11:47:29 +05302916
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002917void dispc_mgr_setup(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02002918 const struct omap_overlay_manager_info *info)
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002919{
2920 dispc_mgr_set_default_color(channel, info->default_color);
2921 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
2922 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
2923 dispc_mgr_enable_alpha_fixed_zorder(channel,
2924 info->partial_alpha_enabled);
2925 if (dss_has_feature(FEAT_CPR)) {
2926 dispc_mgr_enable_cpr(channel, info->cpr_enable);
2927 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
2928 }
2929}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002930
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002931static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002932{
2933 int code;
2934
2935 switch (data_lines) {
2936 case 12:
2937 code = 0;
2938 break;
2939 case 16:
2940 code = 1;
2941 break;
2942 case 18:
2943 code = 2;
2944 break;
2945 case 24:
2946 code = 3;
2947 break;
2948 default:
2949 BUG();
2950 return;
2951 }
2952
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302953 mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002954}
2955
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002956static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002957{
2958 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05302959 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002960
2961 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05302962 case DSS_IO_PAD_MODE_RESET:
2963 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002964 gpout1 = 0;
2965 break;
Archit Taneja569969d2011-08-22 17:41:57 +05302966 case DSS_IO_PAD_MODE_RFBI:
2967 gpout0 = 1;
2968 gpout1 = 0;
2969 break;
2970 case DSS_IO_PAD_MODE_BYPASS:
2971 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002972 gpout1 = 1;
2973 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002974 default:
2975 BUG();
2976 return;
2977 }
2978
Archit Taneja569969d2011-08-22 17:41:57 +05302979 l = dispc_read_reg(DISPC_CONTROL);
2980 l = FLD_MOD(l, gpout0, 15, 15);
2981 l = FLD_MOD(l, gpout1, 16, 16);
2982 dispc_write_reg(DISPC_CONTROL, l);
2983}
2984
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002985static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
Archit Taneja569969d2011-08-22 17:41:57 +05302986{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302987 mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002988}
2989
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002990void dispc_mgr_set_lcd_config(enum omap_channel channel,
2991 const struct dss_lcd_mgr_config *config)
2992{
2993 dispc_mgr_set_io_pad_mode(config->io_pad_mode);
2994
2995 dispc_mgr_enable_stallmode(channel, config->stallmode);
2996 dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);
2997
2998 dispc_mgr_set_clock_div(channel, &config->clock_info);
2999
3000 dispc_mgr_set_tft_data_lines(channel, config->video_port_width);
3001
3002 dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);
3003
3004 dispc_mgr_set_lcd_type_tft(channel);
3005}
3006
Archit Taneja8f366162012-04-16 12:53:44 +05303007static bool _dispc_mgr_size_ok(u16 width, u16 height)
3008{
Archit Taneja33b89922012-11-14 13:50:15 +05303009 return width <= dispc.feat->mgr_width_max &&
3010 height <= dispc.feat->mgr_height_max;
Archit Taneja8f366162012-04-16 12:53:44 +05303011}
3012
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003013static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
3014 int vsw, int vfp, int vbp)
3015{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303016 if (hsw < 1 || hsw > dispc.feat->sw_max ||
3017 hfp < 1 || hfp > dispc.feat->hp_max ||
3018 hbp < 1 || hbp > dispc.feat->hp_max ||
3019 vsw < 1 || vsw > dispc.feat->sw_max ||
3020 vfp < 0 || vfp > dispc.feat->vp_max ||
3021 vbp < 0 || vbp > dispc.feat->vp_max)
3022 return false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003023 return true;
3024}
3025
Archit Taneja8f366162012-04-16 12:53:44 +05303026bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +05303027 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003028{
Archit Taneja8f366162012-04-16 12:53:44 +05303029 bool timings_ok;
3030
3031 timings_ok = _dispc_mgr_size_ok(timings->x_res, timings->y_res);
3032
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303033 if (dss_mgr_is_lcd(channel))
Archit Taneja8f366162012-04-16 12:53:44 +05303034 timings_ok = timings_ok && _dispc_lcd_timings_ok(timings->hsw,
3035 timings->hfp, timings->hbp,
3036 timings->vsw, timings->vfp,
3037 timings->vbp);
3038
3039 return timings_ok;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003040}
3041
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003042static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
Archit Taneja655e2942012-06-21 10:37:43 +05303043 int hfp, int hbp, int vsw, int vfp, int vbp,
3044 enum omap_dss_signal_level vsync_level,
3045 enum omap_dss_signal_level hsync_level,
3046 enum omap_dss_signal_edge data_pclk_edge,
3047 enum omap_dss_signal_level de_level,
3048 enum omap_dss_signal_edge sync_pclk_edge)
3049
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003050{
Archit Taneja655e2942012-06-21 10:37:43 +05303051 u32 timing_h, timing_v, l;
3052 bool onoff, rf, ipc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003053
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303054 timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
3055 FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
3056 FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
3057 timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
3058 FLD_VAL(vfp, dispc.feat->fp_start, 8) |
3059 FLD_VAL(vbp, dispc.feat->bp_start, 20);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003060
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003061 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
3062 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Archit Taneja655e2942012-06-21 10:37:43 +05303063
3064 switch (data_pclk_edge) {
3065 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
3066 ipc = false;
3067 break;
3068 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
3069 ipc = true;
3070 break;
3071 case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
3072 default:
3073 BUG();
3074 }
3075
3076 switch (sync_pclk_edge) {
3077 case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
3078 onoff = false;
3079 rf = false;
3080 break;
3081 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
3082 onoff = true;
3083 rf = false;
3084 break;
3085 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
3086 onoff = true;
3087 rf = true;
3088 break;
3089 default:
3090 BUG();
3091 };
3092
3093 l = dispc_read_reg(DISPC_POL_FREQ(channel));
3094 l |= FLD_VAL(onoff, 17, 17);
3095 l |= FLD_VAL(rf, 16, 16);
3096 l |= FLD_VAL(de_level, 15, 15);
3097 l |= FLD_VAL(ipc, 14, 14);
3098 l |= FLD_VAL(hsync_level, 13, 13);
3099 l |= FLD_VAL(vsync_level, 12, 12);
3100 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003101}
3102
3103/* change name to mode? */
Archit Tanejac51d9212012-04-16 12:53:43 +05303104void dispc_mgr_set_timings(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003105 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003106{
3107 unsigned xtot, ytot;
3108 unsigned long ht, vt;
Archit Taneja2aefad42012-05-18 14:36:54 +05303109 struct omap_video_timings t = *timings;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003110
Archit Taneja2aefad42012-05-18 14:36:54 +05303111 DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
Archit Tanejac51d9212012-04-16 12:53:43 +05303112
Archit Taneja2aefad42012-05-18 14:36:54 +05303113 if (!dispc_mgr_timings_ok(channel, &t)) {
Archit Taneja8f366162012-04-16 12:53:44 +05303114 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003115 return;
3116 }
Archit Tanejac51d9212012-04-16 12:53:43 +05303117
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303118 if (dss_mgr_is_lcd(channel)) {
Archit Taneja2aefad42012-05-18 14:36:54 +05303119 _dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
Archit Taneja655e2942012-06-21 10:37:43 +05303120 t.vfp, t.vbp, t.vsync_level, t.hsync_level,
3121 t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
Archit Tanejac51d9212012-04-16 12:53:43 +05303122
Archit Taneja2aefad42012-05-18 14:36:54 +05303123 xtot = t.x_res + t.hfp + t.hsw + t.hbp;
3124 ytot = t.y_res + t.vfp + t.vsw + t.vbp;
Archit Tanejac51d9212012-04-16 12:53:43 +05303125
3126 ht = (timings->pixel_clock * 1000) / xtot;
3127 vt = (timings->pixel_clock * 1000) / xtot / ytot;
3128
3129 DSSDBG("pck %u\n", timings->pixel_clock);
3130 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
Archit Taneja2aefad42012-05-18 14:36:54 +05303131 t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
Archit Taneja655e2942012-06-21 10:37:43 +05303132 DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
3133 t.vsync_level, t.hsync_level, t.data_pclk_edge,
3134 t.de_level, t.sync_pclk_edge);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003135
Archit Tanejac51d9212012-04-16 12:53:43 +05303136 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
Archit Taneja2aefad42012-05-18 14:36:54 +05303137 } else {
Archit Taneja23c8f882012-06-28 11:15:51 +05303138 if (t.interlace == true)
Archit Taneja2aefad42012-05-18 14:36:54 +05303139 t.y_res /= 2;
Archit Tanejac51d9212012-04-16 12:53:43 +05303140 }
Archit Taneja8f366162012-04-16 12:53:44 +05303141
Archit Taneja2aefad42012-05-18 14:36:54 +05303142 dispc_mgr_set_size(channel, t.x_res, t.y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003143}
3144
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003145static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003146 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003147{
3148 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003149 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003150
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003151 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003152 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003153}
3154
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003155static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00003156 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003157{
3158 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003159 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003160 *lck_div = FLD_GET(l, 23, 16);
3161 *pck_div = FLD_GET(l, 7, 0);
3162}
3163
3164unsigned long dispc_fclk_rate(void)
3165{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303166 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003167 unsigned long r = 0;
3168
Taneja, Archit66534e82011-03-08 05:50:34 -06003169 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05303170 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003171 r = clk_get_rate(dispc.dss_clk);
Taneja, Archit66534e82011-03-08 05:50:34 -06003172 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05303173 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303174 dsidev = dsi_get_dsidev_from_id(0);
3175 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -06003176 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05303177 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
3178 dsidev = dsi_get_dsidev_from_id(1);
3179 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
3180 break;
Taneja, Archit66534e82011-03-08 05:50:34 -06003181 default:
3182 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003183 return 0;
Taneja, Archit66534e82011-03-08 05:50:34 -06003184 }
3185
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003186 return r;
3187}
3188
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003189unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003190{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303191 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003192 int lcd;
3193 unsigned long r;
3194 u32 l;
3195
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003196 if (dss_mgr_is_lcd(channel)) {
3197 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003198
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003199 lcd = FLD_GET(l, 23, 16);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003200
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003201 switch (dss_get_lcd_clk_source(channel)) {
3202 case OMAP_DSS_CLK_SRC_FCK:
3203 r = clk_get_rate(dispc.dss_clk);
3204 break;
3205 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
3206 dsidev = dsi_get_dsidev_from_id(0);
3207 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
3208 break;
3209 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
3210 dsidev = dsi_get_dsidev_from_id(1);
3211 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
3212 break;
3213 default:
3214 BUG();
3215 return 0;
3216 }
3217
3218 return r / lcd;
3219 } else {
3220 return dispc_fclk_rate();
Taneja, Architea751592011-03-08 05:50:35 -06003221 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003222}
3223
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003224unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003225{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003226 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003227
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303228 if (dss_mgr_is_lcd(channel)) {
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303229 int pcd;
3230 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003231
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303232 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003233
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303234 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003235
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303236 r = dispc_mgr_lclk_rate(channel);
3237
3238 return r / pcd;
3239 } else {
Archit Taneja3fa03ba2012-04-09 15:06:41 +05303240 enum dss_hdmi_venc_clk_source_select source;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303241
Archit Taneja3fa03ba2012-04-09 15:06:41 +05303242 source = dss_get_hdmi_venc_clk_source();
3243
3244 switch (source) {
3245 case DSS_VENC_TV_CLK:
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303246 return venc_get_pixel_clock();
Archit Taneja3fa03ba2012-04-09 15:06:41 +05303247 case DSS_HDMI_M_PCLK:
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303248 return hdmi_get_pixel_clock();
3249 default:
3250 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003251 return 0;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303252 }
3253 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003254}
3255
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303256unsigned long dispc_core_clk_rate(void)
3257{
3258 int lcd;
3259 unsigned long fclk = dispc_fclk_rate();
3260
3261 if (dss_has_feature(FEAT_CORE_CLK_DIV))
3262 lcd = REG_GET(DISPC_DIVISOR, 23, 16);
3263 else
3264 lcd = REG_GET(DISPC_DIVISORo(OMAP_DSS_CHANNEL_LCD), 23, 16);
3265
3266 return fclk / lcd;
3267}
3268
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303269static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
3270{
3271 enum omap_channel channel = dispc_ovl_get_channel_out(plane);
3272
3273 return dispc_mgr_pclk_rate(channel);
3274}
3275
3276static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
3277{
3278 enum omap_channel channel = dispc_ovl_get_channel_out(plane);
3279
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003280 return dispc_mgr_lclk_rate(channel);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303281}
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003282
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303283static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003284{
3285 int lcd, pcd;
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303286 enum omap_dss_clk_source lcd_clk_src;
3287
3288 seq_printf(s, "- %s -\n", mgr_desc[channel].name);
3289
3290 lcd_clk_src = dss_get_lcd_clk_source(channel);
3291
3292 seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
3293 dss_get_generic_clk_source_name(lcd_clk_src),
3294 dss_feat_get_clk_source_name(lcd_clk_src));
3295
3296 dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
3297
3298 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3299 dispc_mgr_lclk_rate(channel), lcd);
3300 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
3301 dispc_mgr_pclk_rate(channel), pcd);
3302}
3303
3304void dispc_dump_clocks(struct seq_file *s)
3305{
3306 int lcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003307 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05303308 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003309
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003310 if (dispc_runtime_get())
3311 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003312
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003313 seq_printf(s, "- DISPC -\n");
3314
Archit Taneja067a57e2011-03-02 11:57:25 +05303315 seq_printf(s, "dispc fclk source = %s (%s)\n",
3316 dss_get_generic_clk_source_name(dispc_clk_src),
3317 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003318
3319 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00003320
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003321 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3322 seq_printf(s, "- DISPC-CORE-CLK -\n");
3323 l = dispc_read_reg(DISPC_DIVISOR);
3324 lcd = FLD_GET(l, 23, 16);
3325
3326 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3327 (dispc_fclk_rate()/lcd), lcd);
3328 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003329
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303330 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
Taneja, Architea751592011-03-08 05:50:35 -06003331
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303332 if (dss_has_feature(FEAT_MGR_LCD2))
3333 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
3334 if (dss_has_feature(FEAT_MGR_LCD3))
3335 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003336
3337 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003338}
3339
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003340#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Tomi Valkeinen5b30b7f2012-11-07 08:52:44 +02003341static void dispc_dump_irqs(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003342{
3343 unsigned long flags;
3344 struct dispc_irq_stats stats;
3345
3346 spin_lock_irqsave(&dispc.irq_stats_lock, flags);
3347
3348 stats = dispc.irq_stats;
3349 memset(&dispc.irq_stats, 0, sizeof(dispc.irq_stats));
3350 dispc.irq_stats.last_reset = jiffies;
3351
3352 spin_unlock_irqrestore(&dispc.irq_stats_lock, flags);
3353
3354 seq_printf(s, "period %u ms\n",
3355 jiffies_to_msecs(jiffies - stats.last_reset));
3356
3357 seq_printf(s, "irqs %d\n", stats.irq_count);
3358#define PIS(x) \
3359 seq_printf(s, "%-20s %10d\n", #x, stats.irqs[ffs(DISPC_IRQ_##x)-1]);
3360
3361 PIS(FRAMEDONE);
3362 PIS(VSYNC);
3363 PIS(EVSYNC_EVEN);
3364 PIS(EVSYNC_ODD);
3365 PIS(ACBIAS_COUNT_STAT);
3366 PIS(PROG_LINE_NUM);
3367 PIS(GFX_FIFO_UNDERFLOW);
3368 PIS(GFX_END_WIN);
3369 PIS(PAL_GAMMA_MASK);
3370 PIS(OCP_ERR);
3371 PIS(VID1_FIFO_UNDERFLOW);
3372 PIS(VID1_END_WIN);
3373 PIS(VID2_FIFO_UNDERFLOW);
3374 PIS(VID2_END_WIN);
Archit Tanejab8c095b2011-09-13 18:20:33 +05303375 if (dss_feat_get_num_ovls() > 3) {
3376 PIS(VID3_FIFO_UNDERFLOW);
3377 PIS(VID3_END_WIN);
3378 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003379 PIS(SYNC_LOST);
3380 PIS(SYNC_LOST_DIGIT);
3381 PIS(WAKEUP);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003382 if (dss_has_feature(FEAT_MGR_LCD2)) {
3383 PIS(FRAMEDONE2);
3384 PIS(VSYNC2);
3385 PIS(ACBIAS_COUNT_STAT2);
3386 PIS(SYNC_LOST2);
3387 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303388 if (dss_has_feature(FEAT_MGR_LCD3)) {
3389 PIS(FRAMEDONE3);
3390 PIS(VSYNC3);
3391 PIS(ACBIAS_COUNT_STAT3);
3392 PIS(SYNC_LOST3);
3393 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003394#undef PIS
3395}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003396#endif
3397
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003398static void dispc_dump_regs(struct seq_file *s)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003399{
Archit Taneja4dd2da12011-08-05 19:06:01 +05303400 int i, j;
3401 const char *mgr_names[] = {
3402 [OMAP_DSS_CHANNEL_LCD] = "LCD",
3403 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
3404 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303405 [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303406 };
3407 const char *ovl_names[] = {
3408 [OMAP_DSS_GFX] = "GFX",
3409 [OMAP_DSS_VIDEO1] = "VID1",
3410 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05303411 [OMAP_DSS_VIDEO3] = "VID3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303412 };
3413 const char **p_names;
3414
Archit Taneja9b372c22011-05-06 11:45:49 +05303415#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003416
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003417 if (dispc_runtime_get())
3418 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003419
Archit Taneja5010be82011-08-05 19:06:00 +05303420 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003421 DUMPREG(DISPC_REVISION);
3422 DUMPREG(DISPC_SYSCONFIG);
3423 DUMPREG(DISPC_SYSSTATUS);
3424 DUMPREG(DISPC_IRQSTATUS);
3425 DUMPREG(DISPC_IRQENABLE);
3426 DUMPREG(DISPC_CONTROL);
3427 DUMPREG(DISPC_CONFIG);
3428 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003429 DUMPREG(DISPC_LINE_STATUS);
3430 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05303431 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
3432 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003433 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003434 if (dss_has_feature(FEAT_MGR_LCD2)) {
3435 DUMPREG(DISPC_CONTROL2);
3436 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003437 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303438 if (dss_has_feature(FEAT_MGR_LCD3)) {
3439 DUMPREG(DISPC_CONTROL3);
3440 DUMPREG(DISPC_CONFIG3);
3441 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003442
Archit Taneja5010be82011-08-05 19:06:00 +05303443#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003444
Archit Taneja5010be82011-08-05 19:06:00 +05303445#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05303446#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003447 (int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303448 dispc_read_reg(DISPC_REG(i, r)))
3449
Archit Taneja4dd2da12011-08-05 19:06:01 +05303450 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05303451
Archit Taneja4dd2da12011-08-05 19:06:01 +05303452 /* DISPC channel specific registers */
3453 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
3454 DUMPREG(i, DISPC_DEFAULT_COLOR);
3455 DUMPREG(i, DISPC_TRANS_COLOR);
3456 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003457
Archit Taneja4dd2da12011-08-05 19:06:01 +05303458 if (i == OMAP_DSS_CHANNEL_DIGIT)
3459 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05303460
Archit Taneja4dd2da12011-08-05 19:06:01 +05303461 DUMPREG(i, DISPC_DEFAULT_COLOR);
3462 DUMPREG(i, DISPC_TRANS_COLOR);
3463 DUMPREG(i, DISPC_TIMING_H);
3464 DUMPREG(i, DISPC_TIMING_V);
3465 DUMPREG(i, DISPC_POL_FREQ);
3466 DUMPREG(i, DISPC_DIVISORo);
3467 DUMPREG(i, DISPC_SIZE_MGR);
Archit Taneja5010be82011-08-05 19:06:00 +05303468
Archit Taneja4dd2da12011-08-05 19:06:01 +05303469 DUMPREG(i, DISPC_DATA_CYCLE1);
3470 DUMPREG(i, DISPC_DATA_CYCLE2);
3471 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003472
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003473 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303474 DUMPREG(i, DISPC_CPR_COEF_R);
3475 DUMPREG(i, DISPC_CPR_COEF_G);
3476 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003477 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003478 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003479
Archit Taneja4dd2da12011-08-05 19:06:01 +05303480 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003481
Archit Taneja4dd2da12011-08-05 19:06:01 +05303482 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
3483 DUMPREG(i, DISPC_OVL_BA0);
3484 DUMPREG(i, DISPC_OVL_BA1);
3485 DUMPREG(i, DISPC_OVL_POSITION);
3486 DUMPREG(i, DISPC_OVL_SIZE);
3487 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3488 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3489 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3490 DUMPREG(i, DISPC_OVL_ROW_INC);
3491 DUMPREG(i, DISPC_OVL_PIXEL_INC);
3492 if (dss_has_feature(FEAT_PRELOAD))
3493 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003494
Archit Taneja4dd2da12011-08-05 19:06:01 +05303495 if (i == OMAP_DSS_GFX) {
3496 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
3497 DUMPREG(i, DISPC_OVL_TABLE_BA);
3498 continue;
3499 }
3500
3501 DUMPREG(i, DISPC_OVL_FIR);
3502 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3503 DUMPREG(i, DISPC_OVL_ACCU0);
3504 DUMPREG(i, DISPC_OVL_ACCU1);
3505 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3506 DUMPREG(i, DISPC_OVL_BA0_UV);
3507 DUMPREG(i, DISPC_OVL_BA1_UV);
3508 DUMPREG(i, DISPC_OVL_FIR2);
3509 DUMPREG(i, DISPC_OVL_ACCU2_0);
3510 DUMPREG(i, DISPC_OVL_ACCU2_1);
3511 }
3512 if (dss_has_feature(FEAT_ATTR2))
3513 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3514 if (dss_has_feature(FEAT_PRELOAD))
3515 DUMPREG(i, DISPC_OVL_PRELOAD);
Archit Taneja5010be82011-08-05 19:06:00 +05303516 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003517
Archit Taneja5010be82011-08-05 19:06:00 +05303518#undef DISPC_REG
3519#undef DUMPREG
3520
3521#define DISPC_REG(plane, name, i) name(plane, i)
3522#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05303523 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003524 (int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303525 dispc_read_reg(DISPC_REG(plane, name, i)))
3526
Archit Taneja4dd2da12011-08-05 19:06:01 +05303527 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05303528
Archit Taneja4dd2da12011-08-05 19:06:01 +05303529 /* start from OMAP_DSS_VIDEO1 */
3530 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
3531 for (j = 0; j < 8; j++)
3532 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303533
Archit Taneja4dd2da12011-08-05 19:06:01 +05303534 for (j = 0; j < 8; j++)
3535 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303536
Archit Taneja4dd2da12011-08-05 19:06:01 +05303537 for (j = 0; j < 5; j++)
3538 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003539
Archit Taneja4dd2da12011-08-05 19:06:01 +05303540 if (dss_has_feature(FEAT_FIR_COEF_V)) {
3541 for (j = 0; j < 8; j++)
3542 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
3543 }
Amber Jainab5ca072011-05-19 19:47:53 +05303544
Archit Taneja4dd2da12011-08-05 19:06:01 +05303545 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3546 for (j = 0; j < 8; j++)
3547 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303548
Archit Taneja4dd2da12011-08-05 19:06:01 +05303549 for (j = 0; j < 8; j++)
3550 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303551
Archit Taneja4dd2da12011-08-05 19:06:01 +05303552 for (j = 0; j < 8; j++)
3553 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
3554 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003555 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003556
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003557 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05303558
3559#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003560#undef DUMPREG
3561}
3562
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003563/* with fck as input clock rate, find dispc dividers that produce req_pck */
Archit Taneja6d523e72012-06-21 09:33:55 +05303564void dispc_find_clk_divs(unsigned long req_pck, unsigned long fck,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003565 struct dispc_clock_info *cinfo)
3566{
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003567 u16 pcd_min, pcd_max;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003568 unsigned long best_pck;
3569 u16 best_ld, cur_ld;
3570 u16 best_pd, cur_pd;
3571
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003572 pcd_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
3573 pcd_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
3574
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003575 best_pck = 0;
3576 best_ld = 0;
3577 best_pd = 0;
3578
3579 for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
3580 unsigned long lck = fck / cur_ld;
3581
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003582 for (cur_pd = pcd_min; cur_pd <= pcd_max; ++cur_pd) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003583 unsigned long pck = lck / cur_pd;
3584 long old_delta = abs(best_pck - req_pck);
3585 long new_delta = abs(pck - req_pck);
3586
3587 if (best_pck == 0 || new_delta < old_delta) {
3588 best_pck = pck;
3589 best_ld = cur_ld;
3590 best_pd = cur_pd;
3591
3592 if (pck == req_pck)
3593 goto found;
3594 }
3595
3596 if (pck < req_pck)
3597 break;
3598 }
3599
3600 if (lck / pcd_min < req_pck)
3601 break;
3602 }
3603
3604found:
3605 cinfo->lck_div = best_ld;
3606 cinfo->pck_div = best_pd;
3607 cinfo->lck = fck / cinfo->lck_div;
3608 cinfo->pck = cinfo->lck / cinfo->pck_div;
3609}
3610
3611/* calculate clock rates using dividers in cinfo */
3612int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
3613 struct dispc_clock_info *cinfo)
3614{
3615 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
3616 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003617 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003618 return -EINVAL;
3619
3620 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
3621 cinfo->pck = cinfo->lck / cinfo->pck_div;
3622
3623 return 0;
3624}
3625
Archit Tanejaf0d08f82012-06-29 14:00:54 +05303626void dispc_mgr_set_clock_div(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003627 const struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003628{
3629 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
3630 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
3631
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003632 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003633}
3634
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003635int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003636 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003637{
3638 unsigned long fck;
3639
3640 fck = dispc_fclk_rate();
3641
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003642 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3643 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003644
3645 cinfo->lck = fck / cinfo->lck_div;
3646 cinfo->pck = cinfo->lck / cinfo->pck_div;
3647
3648 return 0;
3649}
3650
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003651u32 dispc_read_irqstatus(void)
3652{
3653 return dispc_read_reg(DISPC_IRQSTATUS);
3654}
3655
3656void dispc_clear_irqstatus(u32 mask)
3657{
3658 dispc_write_reg(DISPC_IRQSTATUS, mask);
3659}
3660
3661u32 dispc_read_irqenable(void)
3662{
3663 return dispc_read_reg(DISPC_IRQENABLE);
3664}
3665
3666void dispc_write_irqenable(u32 mask)
3667{
3668 u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);
3669
3670 /* clear the irqstatus for newly enabled irqs */
3671 dispc_clear_irqstatus((mask ^ old_mask) & mask);
3672
3673 dispc_write_reg(DISPC_IRQENABLE, mask);
3674}
3675
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003676/* dispc.irq_lock has to be locked by the caller */
3677static void _omap_dispc_set_irqs(void)
3678{
3679 u32 mask;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003680 int i;
3681 struct omap_dispc_isr_data *isr_data;
3682
3683 mask = dispc.irq_error_mask;
3684
3685 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3686 isr_data = &dispc.registered_isr[i];
3687
3688 if (isr_data->isr == NULL)
3689 continue;
3690
3691 mask |= isr_data->mask;
3692 }
3693
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003694 dispc_write_irqenable(mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003695}
3696
3697int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
3698{
3699 int i;
3700 int ret;
3701 unsigned long flags;
3702 struct omap_dispc_isr_data *isr_data;
3703
3704 if (isr == NULL)
3705 return -EINVAL;
3706
3707 spin_lock_irqsave(&dispc.irq_lock, flags);
3708
3709 /* check for duplicate entry */
3710 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3711 isr_data = &dispc.registered_isr[i];
3712 if (isr_data->isr == isr && isr_data->arg == arg &&
3713 isr_data->mask == mask) {
3714 ret = -EINVAL;
3715 goto err;
3716 }
3717 }
3718
3719 isr_data = NULL;
3720 ret = -EBUSY;
3721
3722 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3723 isr_data = &dispc.registered_isr[i];
3724
3725 if (isr_data->isr != NULL)
3726 continue;
3727
3728 isr_data->isr = isr;
3729 isr_data->arg = arg;
3730 isr_data->mask = mask;
3731 ret = 0;
3732
3733 break;
3734 }
3735
Tomi Valkeinenb9cb0982011-03-04 18:19:54 +02003736 if (ret)
3737 goto err;
3738
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003739 _omap_dispc_set_irqs();
3740
3741 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3742
3743 return 0;
3744err:
3745 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3746
3747 return ret;
3748}
3749EXPORT_SYMBOL(omap_dispc_register_isr);
3750
3751int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
3752{
3753 int i;
3754 unsigned long flags;
3755 int ret = -EINVAL;
3756 struct omap_dispc_isr_data *isr_data;
3757
3758 spin_lock_irqsave(&dispc.irq_lock, flags);
3759
3760 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3761 isr_data = &dispc.registered_isr[i];
3762 if (isr_data->isr != isr || isr_data->arg != arg ||
3763 isr_data->mask != mask)
3764 continue;
3765
3766 /* found the correct isr */
3767
3768 isr_data->isr = NULL;
3769 isr_data->arg = NULL;
3770 isr_data->mask = 0;
3771
3772 ret = 0;
3773 break;
3774 }
3775
3776 if (ret == 0)
3777 _omap_dispc_set_irqs();
3778
3779 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3780
3781 return ret;
3782}
3783EXPORT_SYMBOL(omap_dispc_unregister_isr);
3784
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003785static void print_irq_status(u32 status)
3786{
3787 if ((status & dispc.irq_error_mask) == 0)
3788 return;
3789
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +05303790#define PIS(x) (status & DISPC_IRQ_##x) ? (#x " ") : ""
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003791
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +05303792 pr_debug("DISPC IRQ: 0x%x: %s%s%s%s%s%s%s%s%s\n",
3793 status,
3794 PIS(OCP_ERR),
3795 PIS(GFX_FIFO_UNDERFLOW),
3796 PIS(VID1_FIFO_UNDERFLOW),
3797 PIS(VID2_FIFO_UNDERFLOW),
3798 dss_feat_get_num_ovls() > 3 ? PIS(VID3_FIFO_UNDERFLOW) : "",
3799 PIS(SYNC_LOST),
3800 PIS(SYNC_LOST_DIGIT),
3801 dss_has_feature(FEAT_MGR_LCD2) ? PIS(SYNC_LOST2) : "",
3802 dss_has_feature(FEAT_MGR_LCD3) ? PIS(SYNC_LOST3) : "");
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003803#undef PIS
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003804}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003805
3806/* Called from dss.c. Note that we don't touch clocks here,
3807 * but we presume they are on because we got an IRQ. However,
3808 * an irq handler may turn the clocks off, so we may not have
3809 * clock later in the function. */
archit tanejaaffe3602011-02-23 08:41:03 +00003810static irqreturn_t omap_dispc_irq_handler(int irq, void *arg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003811{
3812 int i;
archit tanejaaffe3602011-02-23 08:41:03 +00003813 u32 irqstatus, irqenable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003814 u32 handledirqs = 0;
3815 u32 unhandled_errors;
3816 struct omap_dispc_isr_data *isr_data;
3817 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
3818
3819 spin_lock(&dispc.irq_lock);
3820
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003821 irqstatus = dispc_read_irqstatus();
3822 irqenable = dispc_read_irqenable();
archit tanejaaffe3602011-02-23 08:41:03 +00003823
3824 /* IRQ is not for us */
3825 if (!(irqstatus & irqenable)) {
3826 spin_unlock(&dispc.irq_lock);
3827 return IRQ_NONE;
3828 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003829
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003830#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3831 spin_lock(&dispc.irq_stats_lock);
3832 dispc.irq_stats.irq_count++;
3833 dss_collect_irq_stats(irqstatus, dispc.irq_stats.irqs);
3834 spin_unlock(&dispc.irq_stats_lock);
3835#endif
3836
Chandrabhanu Mahapatra28bcd192012-09-29 13:57:31 +05303837 print_irq_status(irqstatus);
3838
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003839 /* Ack the interrupt. Do it here before clocks are possibly turned
3840 * off */
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003841 dispc_clear_irqstatus(irqstatus);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003842 /* flush posted write */
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003843 dispc_read_irqstatus();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003844
3845 /* make a copy and unlock, so that isrs can unregister
3846 * themselves */
3847 memcpy(registered_isr, dispc.registered_isr,
3848 sizeof(registered_isr));
3849
3850 spin_unlock(&dispc.irq_lock);
3851
3852 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3853 isr_data = &registered_isr[i];
3854
3855 if (!isr_data->isr)
3856 continue;
3857
3858 if (isr_data->mask & irqstatus) {
3859 isr_data->isr(isr_data->arg, irqstatus);
3860 handledirqs |= isr_data->mask;
3861 }
3862 }
3863
3864 spin_lock(&dispc.irq_lock);
3865
3866 unhandled_errors = irqstatus & ~handledirqs & dispc.irq_error_mask;
3867
3868 if (unhandled_errors) {
3869 dispc.error_irqs |= unhandled_errors;
3870
3871 dispc.irq_error_mask &= ~unhandled_errors;
3872 _omap_dispc_set_irqs();
3873
3874 schedule_work(&dispc.error_work);
3875 }
3876
3877 spin_unlock(&dispc.irq_lock);
archit tanejaaffe3602011-02-23 08:41:03 +00003878
3879 return IRQ_HANDLED;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003880}
3881
3882static void dispc_error_worker(struct work_struct *work)
3883{
3884 int i;
3885 u32 errors;
3886 unsigned long flags;
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003887 static const unsigned fifo_underflow_bits[] = {
3888 DISPC_IRQ_GFX_FIFO_UNDERFLOW,
3889 DISPC_IRQ_VID1_FIFO_UNDERFLOW,
3890 DISPC_IRQ_VID2_FIFO_UNDERFLOW,
Archit Tanejab8c095b2011-09-13 18:20:33 +05303891 DISPC_IRQ_VID3_FIFO_UNDERFLOW,
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003892 };
3893
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003894 spin_lock_irqsave(&dispc.irq_lock, flags);
3895 errors = dispc.error_irqs;
3896 dispc.error_irqs = 0;
3897 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3898
Dima Zavin13eae1f2011-06-27 10:31:05 -07003899 dispc_runtime_get();
3900
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003901 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3902 struct omap_overlay *ovl;
3903 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003904
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003905 ovl = omap_dss_get_overlay(i);
3906 bit = fifo_underflow_bits[i];
3907
3908 if (bit & errors) {
3909 DSSERR("FIFO UNDERFLOW on %s, disabling the overlay\n",
3910 ovl->name);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03003911 dispc_ovl_enable(ovl->id, false);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003912 dispc_mgr_go(ovl->manager->id);
Jassi Brard7ad7182012-07-24 19:33:55 +05303913 msleep(50);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003914 }
3915 }
3916
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003917 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3918 struct omap_overlay_manager *mgr;
3919 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003920
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003921 mgr = omap_dss_get_overlay_manager(i);
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05303922 bit = mgr_desc[i].sync_lost_irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003923
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003924 if (bit & errors) {
Tomi Valkeinen4c6c65b2012-10-24 09:20:40 +03003925 int j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003926
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003927 DSSERR("SYNC_LOST on channel %s, restarting the output "
3928 "with video overlays disabled\n",
3929 mgr->name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003930
Tomi Valkeinenb276dd02012-06-15 15:34:24 +03003931 dss_mgr_disable(mgr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003932
Tomi Valkeinen4c6c65b2012-10-24 09:20:40 +03003933 for (j = 0; j < omap_dss_get_num_overlays(); ++j) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003934 struct omap_overlay *ovl;
Tomi Valkeinen4c6c65b2012-10-24 09:20:40 +03003935 ovl = omap_dss_get_overlay(j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003936
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003937 if (ovl->id != OMAP_DSS_GFX &&
3938 ovl->manager == mgr)
Tomi Valkeinenb276dd02012-06-15 15:34:24 +03003939 ovl->disable(ovl);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003940 }
3941
Tomi Valkeinenb276dd02012-06-15 15:34:24 +03003942 dss_mgr_enable(mgr);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003943 }
3944 }
3945
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003946 if (errors & DISPC_IRQ_OCP_ERR) {
3947 DSSERR("OCP_ERR\n");
3948 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3949 struct omap_overlay_manager *mgr;
Archit Taneja794bc4e2012-09-07 17:44:51 +05303950
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003951 mgr = omap_dss_get_overlay_manager(i);
Tomi Valkeinenb276dd02012-06-15 15:34:24 +03003952 dss_mgr_disable(mgr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003953 }
3954 }
3955
3956 spin_lock_irqsave(&dispc.irq_lock, flags);
3957 dispc.irq_error_mask |= errors;
3958 _omap_dispc_set_irqs();
3959 spin_unlock_irqrestore(&dispc.irq_lock, flags);
Dima Zavin13eae1f2011-06-27 10:31:05 -07003960
3961 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003962}
3963
3964int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout)
3965{
3966 void dispc_irq_wait_handler(void *data, u32 mask)
3967 {
3968 complete((struct completion *)data);
3969 }
3970
3971 int r;
3972 DECLARE_COMPLETION_ONSTACK(completion);
3973
3974 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3975 irqmask);
3976
3977 if (r)
3978 return r;
3979
3980 timeout = wait_for_completion_timeout(&completion, timeout);
3981
3982 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3983
3984 if (timeout == 0)
3985 return -ETIMEDOUT;
3986
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003987 return 0;
3988}
3989
3990int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
3991 unsigned long timeout)
3992{
3993 void dispc_irq_wait_handler(void *data, u32 mask)
3994 {
3995 complete((struct completion *)data);
3996 }
3997
3998 int r;
3999 DECLARE_COMPLETION_ONSTACK(completion);
4000
4001 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
4002 irqmask);
4003
4004 if (r)
4005 return r;
4006
4007 timeout = wait_for_completion_interruptible_timeout(&completion,
4008 timeout);
4009
4010 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
4011
4012 if (timeout == 0)
4013 return -ETIMEDOUT;
4014
4015 if (timeout == -ERESTARTSYS)
4016 return -ERESTARTSYS;
4017
4018 return 0;
4019}
4020
Tomi Valkeinen80c39712009-11-12 11:41:42 +02004021static void _omap_dispc_initialize_irq(void)
4022{
4023 unsigned long flags;
4024
4025 spin_lock_irqsave(&dispc.irq_lock, flags);
4026
4027 memset(dispc.registered_isr, 0, sizeof(dispc.registered_isr));
4028
4029 dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
Sumit Semwal2a205f32010-12-02 11:27:12 +00004030 if (dss_has_feature(FEAT_MGR_LCD2))
4031 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +05304032 if (dss_has_feature(FEAT_MGR_LCD3))
4033 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST3;
Archit Tanejab8c095b2011-09-13 18:20:33 +05304034 if (dss_feat_get_num_ovls() > 3)
4035 dispc.irq_error_mask |= DISPC_IRQ_VID3_FIFO_UNDERFLOW;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02004036
4037 /* there's SYNC_LOST_DIGIT waiting after enabling the DSS,
4038 * so clear it */
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03004039 dispc_clear_irqstatus(dispc_read_irqstatus());
Tomi Valkeinen80c39712009-11-12 11:41:42 +02004040
4041 _omap_dispc_set_irqs();
4042
4043 spin_unlock_irqrestore(&dispc.irq_lock, flags);
4044}
4045
4046void dispc_enable_sidle(void)
4047{
4048 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
4049}
4050
4051void dispc_disable_sidle(void)
4052{
4053 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
4054}
4055
4056static void _omap_dispc_initial_config(void)
4057{
4058 u32 l;
4059
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06004060 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
4061 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
4062 l = dispc_read_reg(DISPC_DIVISOR);
4063 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
4064 l = FLD_MOD(l, 1, 0, 0);
4065 l = FLD_MOD(l, 1, 23, 16);
4066 dispc_write_reg(DISPC_DIVISOR, l);
4067 }
4068
Tomi Valkeinen80c39712009-11-12 11:41:42 +02004069 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00004070 if (dss_has_feature(FEAT_FUNCGATED))
4071 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02004072
Archit Taneja6e5264b2012-09-11 12:04:47 +05304073 dispc_setup_color_conv_coef();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02004074
4075 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
4076
Tomi Valkeinen42a69612012-08-22 16:56:57 +03004077 dispc_init_fifos();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03004078
4079 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05304080
4081 dispc_ovl_enable_zorder_planes();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02004082}
4083
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304084static const struct dispc_features omap24xx_dispc_feats __initconst = {
4085 .sw_start = 5,
4086 .fp_start = 15,
4087 .bp_start = 27,
4088 .sw_max = 64,
4089 .vp_max = 255,
4090 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05304091 .mgr_width_start = 10,
4092 .mgr_height_start = 26,
4093 .mgr_width_max = 2048,
4094 .mgr_height_max = 2048,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304095 .calc_scaling = dispc_ovl_calc_scaling_24xx,
4096 .calc_core_clk = calc_core_clk_24xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03004097 .num_fifos = 3,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304098};
4099
4100static const struct dispc_features omap34xx_rev1_0_dispc_feats __initconst = {
4101 .sw_start = 5,
4102 .fp_start = 15,
4103 .bp_start = 27,
4104 .sw_max = 64,
4105 .vp_max = 255,
4106 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05304107 .mgr_width_start = 10,
4108 .mgr_height_start = 26,
4109 .mgr_width_max = 2048,
4110 .mgr_height_max = 2048,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304111 .calc_scaling = dispc_ovl_calc_scaling_34xx,
4112 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03004113 .num_fifos = 3,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304114};
4115
4116static const struct dispc_features omap34xx_rev3_0_dispc_feats __initconst = {
4117 .sw_start = 7,
4118 .fp_start = 19,
4119 .bp_start = 31,
4120 .sw_max = 256,
4121 .vp_max = 4095,
4122 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05304123 .mgr_width_start = 10,
4124 .mgr_height_start = 26,
4125 .mgr_width_max = 2048,
4126 .mgr_height_max = 2048,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304127 .calc_scaling = dispc_ovl_calc_scaling_34xx,
4128 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03004129 .num_fifos = 3,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304130};
4131
4132static const struct dispc_features omap44xx_dispc_feats __initconst = {
4133 .sw_start = 7,
4134 .fp_start = 19,
4135 .bp_start = 31,
4136 .sw_max = 256,
4137 .vp_max = 4095,
4138 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05304139 .mgr_width_start = 10,
4140 .mgr_height_start = 26,
4141 .mgr_width_max = 2048,
4142 .mgr_height_max = 2048,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304143 .calc_scaling = dispc_ovl_calc_scaling_44xx,
4144 .calc_core_clk = calc_core_clk_44xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03004145 .num_fifos = 5,
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03004146 .gfx_fifo_workaround = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304147};
4148
Archit Taneja264236f2012-11-14 13:50:16 +05304149static const struct dispc_features omap54xx_dispc_feats __initconst = {
4150 .sw_start = 7,
4151 .fp_start = 19,
4152 .bp_start = 31,
4153 .sw_max = 256,
4154 .vp_max = 4095,
4155 .hp_max = 4096,
4156 .mgr_width_start = 11,
4157 .mgr_height_start = 27,
4158 .mgr_width_max = 4096,
4159 .mgr_height_max = 4096,
4160 .calc_scaling = dispc_ovl_calc_scaling_44xx,
4161 .calc_core_clk = calc_core_clk_44xx,
4162 .num_fifos = 5,
4163 .gfx_fifo_workaround = true,
4164};
4165
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004166static int __init dispc_init_features(struct platform_device *pdev)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304167{
4168 const struct dispc_features *src;
4169 struct dispc_features *dst;
4170
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004171 dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304172 if (!dst) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004173 dev_err(&pdev->dev, "Failed to allocate DISPC Features\n");
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304174 return -ENOMEM;
4175 }
4176
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +03004177 switch (omapdss_get_version()) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004178 case OMAPDSS_VER_OMAP24xx:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304179 src = &omap24xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004180 break;
4181
4182 case OMAPDSS_VER_OMAP34xx_ES1:
4183 src = &omap34xx_rev1_0_dispc_feats;
4184 break;
4185
4186 case OMAPDSS_VER_OMAP34xx_ES3:
4187 case OMAPDSS_VER_OMAP3630:
4188 case OMAPDSS_VER_AM35xx:
4189 src = &omap34xx_rev3_0_dispc_feats;
4190 break;
4191
4192 case OMAPDSS_VER_OMAP4430_ES1:
4193 case OMAPDSS_VER_OMAP4430_ES2:
4194 case OMAPDSS_VER_OMAP4:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304195 src = &omap44xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004196 break;
4197
4198 case OMAPDSS_VER_OMAP5:
Archit Taneja264236f2012-11-14 13:50:16 +05304199 src = &omap54xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004200 break;
4201
4202 default:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304203 return -ENODEV;
4204 }
4205
4206 memcpy(dst, src, sizeof(*dst));
4207 dispc.feat = dst;
4208
4209 return 0;
4210}
4211
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004212/* DISPC HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004213static int __init omap_dispchw_probe(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004214{
4215 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00004216 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004217 struct resource *dispc_mem;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004218 struct clk *clk;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004219
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004220 dispc.pdev = pdev;
4221
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004222 r = dispc_init_features(dispc.pdev);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304223 if (r)
4224 return r;
4225
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004226 spin_lock_init(&dispc.irq_lock);
4227
4228#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
4229 spin_lock_init(&dispc.irq_stats_lock);
4230 dispc.irq_stats.last_reset = jiffies;
4231#endif
4232
4233 INIT_WORK(&dispc.error_work, dispc_error_worker);
4234
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004235 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
4236 if (!dispc_mem) {
4237 DSSERR("can't get IORESOURCE_MEM DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004238 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004239 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004240
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004241 dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
4242 resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004243 if (!dispc.base) {
4244 DSSERR("can't ioremap DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004245 return -ENOMEM;
archit tanejaaffe3602011-02-23 08:41:03 +00004246 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004247
archit tanejaaffe3602011-02-23 08:41:03 +00004248 dispc.irq = platform_get_irq(dispc.pdev, 0);
4249 if (dispc.irq < 0) {
4250 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004251 return -ENODEV;
archit tanejaaffe3602011-02-23 08:41:03 +00004252 }
4253
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004254 r = devm_request_irq(&pdev->dev, dispc.irq, omap_dispc_irq_handler,
4255 IRQF_SHARED, "OMAP DISPC", dispc.pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00004256 if (r < 0) {
4257 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004258 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004259 }
4260
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004261 clk = clk_get(&pdev->dev, "fck");
4262 if (IS_ERR(clk)) {
4263 DSSERR("can't get fck\n");
4264 r = PTR_ERR(clk);
4265 return r;
4266 }
4267
4268 dispc.dss_clk = clk;
4269
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004270 pm_runtime_enable(&pdev->dev);
4271
4272 r = dispc_runtime_get();
4273 if (r)
4274 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004275
4276 _omap_dispc_initial_config();
4277
4278 _omap_dispc_initialize_irq();
4279
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004280 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00004281 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004282 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
4283
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004284 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004285
Tomi Valkeinene40402c2012-03-02 18:01:07 +02004286 dss_debugfs_create_file("dispc", dispc_dump_regs);
4287
4288#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
4289 dss_debugfs_create_file("dispc_irq", dispc_dump_irqs);
4290#endif
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004291 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004292
4293err_runtime_get:
4294 pm_runtime_disable(&pdev->dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004295 clk_put(dispc.dss_clk);
archit tanejaaffe3602011-02-23 08:41:03 +00004296 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004297}
4298
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004299static int __exit omap_dispchw_remove(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004300{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004301 pm_runtime_disable(&pdev->dev);
4302
4303 clk_put(dispc.dss_clk);
4304
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004305 return 0;
4306}
4307
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004308static int dispc_runtime_suspend(struct device *dev)
4309{
4310 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004311
4312 return 0;
4313}
4314
4315static int dispc_runtime_resume(struct device *dev)
4316{
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +03004317 dispc_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004318
4319 return 0;
4320}
4321
4322static const struct dev_pm_ops dispc_pm_ops = {
4323 .runtime_suspend = dispc_runtime_suspend,
4324 .runtime_resume = dispc_runtime_resume,
4325};
4326
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004327static struct platform_driver omap_dispchw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004328 .remove = __exit_p(omap_dispchw_remove),
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004329 .driver = {
4330 .name = "omapdss_dispc",
4331 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004332 .pm = &dispc_pm_ops,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004333 },
4334};
4335
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004336int __init dispc_init_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004337{
Tomi Valkeinen11436e12012-03-07 12:53:18 +02004338 return platform_driver_probe(&omap_dispchw_driver, omap_dispchw_probe);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004339}
4340
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004341void __exit dispc_uninit_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004342{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02004343 platform_driver_unregister(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004344}