blob: d291d1cbe041f615e18bb33c44946eb880ff0b6b [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Peter P Waskiewicz Jr3efac5a2009-02-01 01:19:20 -08004 Copyright(c) 1999 - 2009 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#ifndef _IXGBE_H_
29#define _IXGBE_H_
30
31#include <linux/types.h>
32#include <linux/pci.h>
33#include <linux/netdevice.h>
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -080034#include <linux/aer.h>
Auke Kok9a799d72007-09-15 14:07:45 -070035
36#include "ixgbe_type.h"
37#include "ixgbe_common.h"
Alexander Duyck2f90b862008-11-20 20:52:10 -080038#include "ixgbe_dcb.h"
Yi Zoueacd73f2009-05-13 13:11:06 +000039#if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
40#define IXGBE_FCOE
41#include "ixgbe_fcoe.h"
42#endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
Jeff Garzik5dd2d332008-10-16 05:09:31 -040043#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -080044#include <linux/dca.h>
45#endif
Auke Kok9a799d72007-09-15 14:07:45 -070046
Auke Kok9a799d72007-09-15 14:07:45 -070047#define PFX "ixgbe: "
48#define DPRINTK(nlevel, klevel, fmt, args...) \
49 ((void)((NETIF_MSG_##nlevel & adapter->msg_enable) && \
50 printk(KERN_##klevel PFX "%s: %s: " fmt, adapter->netdev->name, \
Harvey Harrisonb39d66a2008-08-20 16:52:04 -070051 __func__ , ## args)))
Auke Kok9a799d72007-09-15 14:07:45 -070052
53/* TX/RX descriptor defines */
54#define IXGBE_DEFAULT_TXD 1024
55#define IXGBE_MAX_TXD 4096
56#define IXGBE_MIN_TXD 64
57
58#define IXGBE_DEFAULT_RXD 1024
59#define IXGBE_MAX_RXD 4096
60#define IXGBE_MIN_RXD 64
61
Auke Kok9a799d72007-09-15 14:07:45 -070062/* flow control */
63#define IXGBE_DEFAULT_FCRTL 0x10000
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070064#define IXGBE_MIN_FCRTL 0x40
Auke Kok9a799d72007-09-15 14:07:45 -070065#define IXGBE_MAX_FCRTL 0x7FF80
66#define IXGBE_DEFAULT_FCRTH 0x20000
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070067#define IXGBE_MIN_FCRTH 0x600
Auke Kok9a799d72007-09-15 14:07:45 -070068#define IXGBE_MAX_FCRTH 0x7FFF0
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070069#define IXGBE_DEFAULT_FCPAUSE 0xFFFF
Auke Kok9a799d72007-09-15 14:07:45 -070070#define IXGBE_MIN_FCPAUSE 0
71#define IXGBE_MAX_FCPAUSE 0xFFFF
72
73/* Supported Rx Buffer Sizes */
74#define IXGBE_RXBUFFER_64 64 /* Used for packet split */
75#define IXGBE_RXBUFFER_128 128 /* Used for packet split */
76#define IXGBE_RXBUFFER_256 256 /* Used for packet split */
77#define IXGBE_RXBUFFER_2048 2048
Jesse Brandeburg32344a32009-02-24 16:37:31 -080078#define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */
Auke Kok9a799d72007-09-15 14:07:45 -070079
80#define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256
81
82#define MAXIMUM_ETHERNET_VLAN_SIZE (ETH_FRAME_LEN + ETH_FCS_LEN + VLAN_HLEN)
83
Auke Kok9a799d72007-09-15 14:07:45 -070084/* How many Rx Buffers do we bundle into one write to the hardware ? */
85#define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */
86
87#define IXGBE_TX_FLAGS_CSUM (u32)(1)
88#define IXGBE_TX_FLAGS_VLAN (u32)(1 << 1)
89#define IXGBE_TX_FLAGS_TSO (u32)(1 << 2)
90#define IXGBE_TX_FLAGS_IPV4 (u32)(1 << 3)
Yi Zoueacd73f2009-05-13 13:11:06 +000091#define IXGBE_TX_FLAGS_FCOE (u32)(1 << 4)
92#define IXGBE_TX_FLAGS_FSO (u32)(1 << 5)
Auke Kok9a799d72007-09-15 14:07:45 -070093#define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000
Alexander Duyck2f90b862008-11-20 20:52:10 -080094#define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0x0000e000
Auke Kok9a799d72007-09-15 14:07:45 -070095#define IXGBE_TX_FLAGS_VLAN_SHIFT 16
96
97/* wrapper around a pointer to a socket buffer,
98 * so a DMA handle can be stored along with the buffer */
99struct ixgbe_tx_buffer {
100 struct sk_buff *skb;
101 dma_addr_t dma;
102 unsigned long time_stamp;
103 u16 length;
104 u16 next_to_watch;
105};
106
107struct ixgbe_rx_buffer {
108 struct sk_buff *skb;
109 dma_addr_t dma;
110 struct page *page;
111 dma_addr_t page_dma;
Jesse Brandeburg762f4c52008-09-11 19:58:43 -0700112 unsigned int page_offset;
Auke Kok9a799d72007-09-15 14:07:45 -0700113};
114
115struct ixgbe_queue_stats {
116 u64 packets;
117 u64 bytes;
118};
119
120struct ixgbe_ring {
Auke Kok9a799d72007-09-15 14:07:45 -0700121 void *desc; /* descriptor ring memory */
122 dma_addr_t dma; /* phys. address of descriptor ring */
123 unsigned int size; /* length in bytes */
124 unsigned int count; /* amount of descriptors */
125 unsigned int next_to_use;
126 unsigned int next_to_clean;
127
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800128 int queue_index; /* needed for multiqueue queue management */
Auke Kok9a799d72007-09-15 14:07:45 -0700129 union {
130 struct ixgbe_tx_buffer *tx_buffer_info;
131 struct ixgbe_rx_buffer *rx_buffer_info;
132 };
133
134 u16 head;
135 u16 tail;
136
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -0800137 unsigned int total_bytes;
138 unsigned int total_packets;
Auke Kok9a799d72007-09-15 14:07:45 -0700139
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800140 u16 reg_idx; /* holds the special value that gets the hardware register
141 * offset associated with this ring, which is different
Alexander Duyck2f90b862008-11-20 20:52:10 -0800142 * for DCB and RSS modes */
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800143
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400144#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800145 /* cpu for tx queue */
146 int cpu;
147#endif
Auke Kok9a799d72007-09-15 14:07:45 -0700148 struct ixgbe_queue_stats stats;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000149 u64 v_idx; /* maps directly to the index for this ring in the hardware
150 * vector array, can also be used for finding the bit in EICR
151 * and friends that represents the vector for this ring */
Auke Kok9a799d72007-09-15 14:07:45 -0700152
Auke Kok9a799d72007-09-15 14:07:45 -0700153
Auke Kok9a799d72007-09-15 14:07:45 -0700154 u16 work_limit; /* max work per interrupt */
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -0700155 u16 rx_buf_len;
Alexander Duyckf8212f92009-04-27 22:42:37 +0000156 u64 rsc_count; /* stat for coalesced packets */
Auke Kok9a799d72007-09-15 14:07:45 -0700157};
158
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800159enum ixgbe_ring_f_enum {
160 RING_F_NONE = 0,
161 RING_F_DCB,
162 RING_F_VMDQ,
163 RING_F_RSS,
Yi Zou0331a832009-05-17 12:33:52 +0000164#ifdef IXGBE_FCOE
165 RING_F_FCOE,
166#endif /* IXGBE_FCOE */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800167
168 RING_F_ARRAY_SIZE /* must be last in enum set */
169};
170
Alexander Duyck2f90b862008-11-20 20:52:10 -0800171#define IXGBE_MAX_DCB_INDICES 8
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800172#define IXGBE_MAX_RSS_INDICES 16
173#define IXGBE_MAX_VMDQ_INDICES 16
Yi Zou0331a832009-05-17 12:33:52 +0000174#ifdef IXGBE_FCOE
175#define IXGBE_MAX_FCOE_INDICES 8
176#endif /* IXGBE_FCOE */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800177struct ixgbe_ring_feature {
178 int indices;
179 int mask;
180};
181
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000182#define MAX_RX_QUEUES 128
183#define MAX_TX_QUEUES 128
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800184
Alexander Duyck2f90b862008-11-20 20:52:10 -0800185#define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
186 ? 8 : 1)
187#define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS
188
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800189/* MAX_MSIX_Q_VECTORS of these are allocated,
190 * but we only use one per queue-specific vector.
191 */
192struct ixgbe_q_vector {
193 struct ixgbe_adapter *adapter;
194 struct napi_struct napi;
195 DECLARE_BITMAP(rxr_idx, MAX_RX_QUEUES); /* Rx ring indices */
196 DECLARE_BITMAP(txr_idx, MAX_TX_QUEUES); /* Tx ring indices */
197 u8 rxr_count; /* Rx ring count assigned to this vector */
198 u8 txr_count; /* Tx ring count assigned to this vector */
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700199 u8 tx_itr;
200 u8 rx_itr;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800201 u32 eitr;
Alexander Duyck7a921c92009-05-06 10:43:28 +0000202 u32 v_idx; /* vector index in list */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800203};
204
Auke Kok9a799d72007-09-15 14:07:45 -0700205/* Helper macros to switch between ints/sec and what the register uses.
Jesse Brandeburg509ee932009-03-13 22:13:28 +0000206 * And yes, it's the same math going both ways. The lowest value
207 * supported by all of the ixgbe hardware is 8.
Auke Kok9a799d72007-09-15 14:07:45 -0700208 */
209#define EITR_INTS_PER_SEC_TO_REG(_eitr) \
Jesse Brandeburg509ee932009-03-13 22:13:28 +0000210 ((_eitr) ? (1000000000 / ((_eitr) * 256)) : 8)
Auke Kok9a799d72007-09-15 14:07:45 -0700211#define EITR_REG_TO_INTS_PER_SEC EITR_INTS_PER_SEC_TO_REG
212
213#define IXGBE_DESC_UNUSED(R) \
214 ((((R)->next_to_clean > (R)->next_to_use) ? 0 : (R)->count) + \
215 (R)->next_to_clean - (R)->next_to_use - 1)
216
217#define IXGBE_RX_DESC_ADV(R, i) \
218 (&(((union ixgbe_adv_rx_desc *)((R).desc))[i]))
219#define IXGBE_TX_DESC_ADV(R, i) \
220 (&(((union ixgbe_adv_tx_desc *)((R).desc))[i]))
221#define IXGBE_TX_CTXTDESC_ADV(R, i) \
222 (&(((struct ixgbe_adv_tx_context_desc *)((R).desc))[i]))
223
224#define IXGBE_MAX_JUMBO_FRAME_SIZE 16128
Yi Zou63f39bd2009-05-17 12:34:35 +0000225#ifdef IXGBE_FCOE
226/* Use 3K as the baby jumbo frame size for FCoE */
227#define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072
228#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700229
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800230#define OTHER_VECTOR 1
231#define NON_Q_VECTORS (OTHER_VECTOR)
232
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000233#define MAX_MSIX_VECTORS_82599 64
234#define MAX_MSIX_Q_VECTORS_82599 64
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800235#define MAX_MSIX_VECTORS_82598 18
236#define MAX_MSIX_Q_VECTORS_82598 16
237
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000238#define MAX_MSIX_Q_VECTORS MAX_MSIX_Q_VECTORS_82599
239#define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800240
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800241#define MIN_MSIX_Q_VECTORS 2
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800242#define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
243
Auke Kok9a799d72007-09-15 14:07:45 -0700244/* board specific private data structure */
245struct ixgbe_adapter {
246 struct timer_list watchdog_timer;
247 struct vlan_group *vlgrp;
248 u16 bd_number;
Auke Kok9a799d72007-09-15 14:07:45 -0700249 struct work_struct reset_task;
Alexander Duyck7a921c92009-05-06 10:43:28 +0000250 struct ixgbe_q_vector *q_vector[MAX_MSIX_Q_VECTORS];
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000251 char name[MAX_MSIX_COUNT][IFNAMSIZ + 9];
Alexander Duyck2f90b862008-11-20 20:52:10 -0800252 struct ixgbe_dcb_config dcb_cfg;
253 struct ixgbe_dcb_config temp_dcb_cfg;
254 u8 dcb_set_bitmap;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000255 enum ixgbe_fc_mode last_lfc_mode;
Auke Kok9a799d72007-09-15 14:07:45 -0700256
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -0800257 /* Interrupt Throttle Rate */
258 u32 itr_setting;
259 u16 eitr_low;
260 u16 eitr_high;
261
Auke Kok9a799d72007-09-15 14:07:45 -0700262 /* TX */
263 struct ixgbe_ring *tx_ring; /* One per active queue */
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700264 int num_tx_queues;
Auke Kok9a799d72007-09-15 14:07:45 -0700265 u64 restart_queue;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700266 u64 hw_csum_tx_good;
Auke Kok9a799d72007-09-15 14:07:45 -0700267 u64 lsc_int;
268 u64 hw_tso_ctxt;
269 u64 hw_tso6_ctxt;
270 u32 tx_timeout_count;
271 bool detect_tx_hung;
272
273 /* RX */
274 struct ixgbe_ring *rx_ring; /* One per active queue */
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700275 int num_rx_queues;
Auke Kok9a799d72007-09-15 14:07:45 -0700276 u64 hw_csum_rx_error;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000277 u64 hw_rx_no_dma_resources;
Auke Kok9a799d72007-09-15 14:07:45 -0700278 u64 hw_csum_rx_good;
279 u64 non_eop_descs;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800280 int num_msix_vectors;
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800281 int max_msix_q_vectors; /* true count of q_vectors for device */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800282 struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
Auke Kok9a799d72007-09-15 14:07:45 -0700283 struct msix_entry *msix_entries;
284
285 u64 rx_hdr_split;
286 u32 alloc_rx_page_failed;
287 u32 alloc_rx_buff_failed;
288
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800289 /* Some features need tri-state capability,
290 * thus the additional *_CAPABLE flags.
291 */
Auke Kok9a799d72007-09-15 14:07:45 -0700292 u32 flags;
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700293#define IXGBE_FLAG_RX_CSUM_ENABLED (u32)(1)
294#define IXGBE_FLAG_MSI_CAPABLE (u32)(1 << 1)
295#define IXGBE_FLAG_MSI_ENABLED (u32)(1 << 2)
296#define IXGBE_FLAG_MSIX_CAPABLE (u32)(1 << 3)
297#define IXGBE_FLAG_MSIX_ENABLED (u32)(1 << 4)
298#define IXGBE_FLAG_RX_1BUF_CAPABLE (u32)(1 << 6)
299#define IXGBE_FLAG_RX_PS_CAPABLE (u32)(1 << 7)
300#define IXGBE_FLAG_RX_PS_ENABLED (u32)(1 << 8)
301#define IXGBE_FLAG_IN_NETPOLL (u32)(1 << 9)
302#define IXGBE_FLAG_DCA_ENABLED (u32)(1 << 10)
303#define IXGBE_FLAG_DCA_CAPABLE (u32)(1 << 11)
304#define IXGBE_FLAG_IMIR_ENABLED (u32)(1 << 12)
305#define IXGBE_FLAG_MQ_CAPABLE (u32)(1 << 13)
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000306#define IXGBE_FLAG_DCB_ENABLED (u32)(1 << 14)
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700307#define IXGBE_FLAG_RSS_ENABLED (u32)(1 << 16)
308#define IXGBE_FLAG_RSS_CAPABLE (u32)(1 << 17)
309#define IXGBE_FLAG_VMDQ_CAPABLE (u32)(1 << 18)
310#define IXGBE_FLAG_VMDQ_ENABLED (u32)(1 << 19)
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700311#define IXGBE_FLAG_FAN_FAIL_CAPABLE (u32)(1 << 20)
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700312#define IXGBE_FLAG_NEED_LINK_UPDATE (u32)(1 << 22)
313#define IXGBE_FLAG_IN_WATCHDOG_TASK (u32)(1 << 23)
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000314#define IXGBE_FLAG_IN_SFP_LINK_TASK (u32)(1 << 24)
315#define IXGBE_FLAG_IN_SFP_MOD_TASK (u32)(1 << 25)
Alexander Duyckf8212f92009-04-27 22:42:37 +0000316#define IXGBE_FLAG_RSC_CAPABLE (u32)(1 << 26)
317#define IXGBE_FLAG_RSC_ENABLED (u32)(1 << 27)
Yi Zoueacd73f2009-05-13 13:11:06 +0000318#define IXGBE_FLAG_FCOE_ENABLED (u32)(1 << 29)
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700319
320/* default to trying for four seconds */
321#define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
Auke Kok9a799d72007-09-15 14:07:45 -0700322
323 /* OS defined structs */
324 struct net_device *netdev;
325 struct pci_dev *pdev;
326 struct net_device_stats net_stats;
327
328 /* structs defined in ixgbe_hw.h */
329 struct ixgbe_hw hw;
330 u16 msg_enable;
331 struct ixgbe_hw_stats stats;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800332
333 /* Interrupt Throttle Rate */
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700334 u32 eitr_param;
Auke Kok9a799d72007-09-15 14:07:45 -0700335
336 unsigned long state;
337 u64 tx_busy;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700338 unsigned int tx_ring_count;
339 unsigned int rx_ring_count;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -0700340
341 u32 link_speed;
342 bool link_up;
343 unsigned long link_check_timeout;
344
345 struct work_struct watchdog_task;
Donald Skidmorec4900be2008-11-20 21:11:42 -0800346 struct work_struct sfp_task;
347 struct timer_list sfp_timer;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000348 struct work_struct multispeed_fiber_task;
349 struct work_struct sfp_config_module_task;
Yi Zoud0ed8932009-05-13 13:11:29 +0000350#ifdef IXGBE_FCOE
351 struct ixgbe_fcoe fcoe;
352#endif /* IXGBE_FCOE */
Alexander Duyckf8212f92009-04-27 22:42:37 +0000353 u64 rsc_count;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000354 u32 wol;
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -0800355 u16 eeprom_version;
Auke Kok9a799d72007-09-15 14:07:45 -0700356};
357
358enum ixbge_state_t {
359 __IXGBE_TESTING,
360 __IXGBE_RESETTING,
Donald Skidmorec4900be2008-11-20 21:11:42 -0800361 __IXGBE_DOWN,
362 __IXGBE_SFP_MODULE_NOT_FOUND
Auke Kok9a799d72007-09-15 14:07:45 -0700363};
364
365enum ixgbe_boards {
Auke Kok3957d632007-10-31 15:22:10 -0700366 board_82598,
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000367 board_82599,
Auke Kok9a799d72007-09-15 14:07:45 -0700368};
369
Auke Kok3957d632007-10-31 15:22:10 -0700370extern struct ixgbe_info ixgbe_82598_info;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000371extern struct ixgbe_info ixgbe_82599_info;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -0800372#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -0800373extern struct dcbnl_rtnl_ops dcbnl_ops;
374extern int ixgbe_copy_dcb_cfg(struct ixgbe_dcb_config *src_dcb_cfg,
375 struct ixgbe_dcb_config *dst_dcb_cfg,
376 int tc_max);
377#endif
Auke Kok9a799d72007-09-15 14:07:45 -0700378
379extern char ixgbe_driver_name[];
Stephen Hemminger9c8eb722007-10-29 10:46:24 -0700380extern const char ixgbe_driver_version[];
Auke Kok9a799d72007-09-15 14:07:45 -0700381
382extern int ixgbe_up(struct ixgbe_adapter *adapter);
383extern void ixgbe_down(struct ixgbe_adapter *adapter);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -0800384extern void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
Auke Kok9a799d72007-09-15 14:07:45 -0700385extern void ixgbe_reset(struct ixgbe_adapter *adapter);
Auke Kok9a799d72007-09-15 14:07:45 -0700386extern void ixgbe_set_ethtool_ops(struct net_device *netdev);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700387extern int ixgbe_setup_rx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
388extern int ixgbe_setup_tx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
389extern void ixgbe_free_rx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
390extern void ixgbe_free_tx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
391extern void ixgbe_update_stats(struct ixgbe_adapter *adapter);
Alexander Duyck2f90b862008-11-20 20:52:10 -0800392extern int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
Alexander Duyck7a921c92009-05-06 10:43:28 +0000393extern void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
Jesse Brandeburg509ee932009-03-13 22:13:28 +0000394extern void ixgbe_write_eitr(struct ixgbe_adapter *, int, u32);
Yi Zoueacd73f2009-05-13 13:11:06 +0000395#ifdef IXGBE_FCOE
396extern void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
397extern int ixgbe_fso(struct ixgbe_adapter *adapter,
398 struct ixgbe_ring *tx_ring, struct sk_buff *skb,
399 u32 tx_flags, u8 *hdr_len);
Yi Zou332d4a72009-05-13 13:11:53 +0000400extern void ixgbe_cleanup_fcoe(struct ixgbe_adapter *adapter);
401extern int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
402 union ixgbe_adv_rx_desc *rx_desc,
403 struct sk_buff *skb);
404extern int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
405 struct scatterlist *sgl, unsigned int sgc);
406extern int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
Yi Zoueacd73f2009-05-13 13:11:06 +0000407#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700408
409#endif /* _IXGBE_H_ */