blob: b578307fad51a3a1b1dd9320a14ccc35de015ee0 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Bartlomiej Zolnierkiewicze98d6e52007-08-20 22:42:56 +02002 * linux/drivers/ide/pci/pdc202xx_old.c Version 0.51 Jul 27, 2007
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 1998-2002 Andre Hedrick <andre@linux-ide.org>
Sergei Shtylyovfed21642007-02-17 02:40:22 +01005 * Copyright (C) 2006-2007 MontaVista Software, Inc.
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +02006 * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * Promise Ultra33 cards with BIOS v1.20 through 1.28 will need this
9 * compiled into the kernel if you have more than one card installed.
10 * Note that BIOS v1.29 is reported to fix the problem. Since this is
11 * safe chipset tuning, including this support is harmless
12 *
13 * Promise Ultra66 cards with BIOS v1.11 this
14 * compiled into the kernel if you have more than one card installed.
15 *
16 * Promise Ultra100 cards.
17 *
18 * The latest chipset code will support the following ::
19 * Three Ultra33 controllers and 12 drives.
20 * 8 are UDMA supported and 4 are limited to DMA mode 2 multi-word.
21 * The 8/4 ratio is a BIOS code limit by promise.
22 *
23 * UNLESS you enable "CONFIG_PDC202XX_BURST"
24 *
25 */
26
27/*
28 * Portions Copyright (C) 1999 Promise Technology, Inc.
29 * Author: Frank Tiernan (frankt@promise.com)
30 * Released under terms of General Public License
31 */
32
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include <linux/types.h>
34#include <linux/module.h>
35#include <linux/kernel.h>
36#include <linux/delay.h>
37#include <linux/timer.h>
38#include <linux/mm.h>
39#include <linux/ioport.h>
40#include <linux/blkdev.h>
41#include <linux/hdreg.h>
42#include <linux/interrupt.h>
43#include <linux/pci.h>
44#include <linux/init.h>
45#include <linux/ide.h>
46
47#include <asm/io.h>
48#include <asm/irq.h>
49
Linus Torvalds1da177e2005-04-16 15:20:36 -070050#define PDC202XX_DEBUG_DRIVE_INFO 0
51
52static const char *pdc_quirk_drives[] = {
53 "QUANTUM FIREBALLlct08 08",
54 "QUANTUM FIREBALLP KA6.4",
55 "QUANTUM FIREBALLP KA9.1",
56 "QUANTUM FIREBALLP LM20.4",
57 "QUANTUM FIREBALLP KX13.6",
58 "QUANTUM FIREBALLP KX20.5",
59 "QUANTUM FIREBALLP KX27.3",
60 "QUANTUM FIREBALLP LM20.5",
61 NULL
62};
63
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020064static void pdc_old_disable_66MHz_clock(ide_hwif_t *);
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
Bartlomiej Zolnierkiewiczf212ff22007-10-11 23:53:59 +020066static int pdc202xx_tune_chipset(ide_drive_t *drive, const u8 speed)
Linus Torvalds1da177e2005-04-16 15:20:36 -070067{
68 ide_hwif_t *hwif = HWIF(drive);
69 struct pci_dev *dev = hwif->pci_dev;
70 u8 drive_pci = 0x60 + (drive->dn << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020072 u8 AP = 0, BP = 0, CP = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070073 u8 TA = 0, TB = 0, TC = 0;
74
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020075#if PDC202XX_DEBUG_DRIVE_INFO
76 u32 drive_conf = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 pci_read_config_dword(dev, drive_pci, &drive_conf);
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020078#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070079
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020080 /*
81 * TODO: do this once per channel
82 */
83 if (dev->device != PCI_DEVICE_ID_PROMISE_20246)
84 pdc_old_disable_66MHz_clock(hwif);
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020086 pci_read_config_byte(dev, drive_pci, &AP);
87 pci_read_config_byte(dev, drive_pci + 1, &BP);
88 pci_read_config_byte(dev, drive_pci + 2, &CP);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089
90 switch(speed) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070091 case XFER_UDMA_5:
92 case XFER_UDMA_4: TB = 0x20; TC = 0x01; break;
93 case XFER_UDMA_2: TB = 0x20; TC = 0x01; break;
94 case XFER_UDMA_3:
95 case XFER_UDMA_1: TB = 0x40; TC = 0x02; break;
96 case XFER_UDMA_0:
97 case XFER_MW_DMA_2: TB = 0x60; TC = 0x03; break;
98 case XFER_MW_DMA_1: TB = 0x60; TC = 0x04; break;
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020099 case XFER_MW_DMA_0: TB = 0xE0; TC = 0x0F; break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100 case XFER_SW_DMA_2: TB = 0x60; TC = 0x05; break;
101 case XFER_SW_DMA_1: TB = 0x80; TC = 0x06; break;
102 case XFER_SW_DMA_0: TB = 0xC0; TC = 0x0B; break;
103 case XFER_PIO_4: TA = 0x01; TB = 0x04; break;
104 case XFER_PIO_3: TA = 0x02; TB = 0x06; break;
105 case XFER_PIO_2: TA = 0x03; TB = 0x08; break;
106 case XFER_PIO_1: TA = 0x05; TB = 0x0C; break;
107 case XFER_PIO_0:
108 default: TA = 0x09; TB = 0x13; break;
109 }
110
111 if (speed < XFER_SW_DMA_0) {
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +0200112 /*
113 * preserve SYNC_INT / ERDDY_EN bits while clearing
114 * Prefetch_EN / IORDY_EN / PA[3:0] bits of register A
115 */
116 AP &= ~0x3f;
117 if (drive->id->capability & 4)
118 AP |= 0x20; /* set IORDY_EN bit */
119 if (drive->media == ide_disk)
120 AP |= 0x10; /* set Prefetch_EN bit */
121 /* clear PB[4:0] bits of register B */
122 BP &= ~0x1f;
123 pci_write_config_byte(dev, drive_pci, AP | TA);
124 pci_write_config_byte(dev, drive_pci + 1, BP | TB);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125 } else {
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +0200126 /* clear MB[2:0] bits of register B */
127 BP &= ~0xe0;
128 /* clear MC[3:0] bits of register C */
129 CP &= ~0x0f;
130 pci_write_config_byte(dev, drive_pci + 1, BP | TB);
131 pci_write_config_byte(dev, drive_pci + 2, CP | TC);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132 }
133
134#if PDC202XX_DEBUG_DRIVE_INFO
135 printk(KERN_DEBUG "%s: %s drive%d 0x%08x ",
136 drive->name, ide_xfer_verbose(speed),
137 drive->dn, drive_conf);
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +0200138 pci_read_config_dword(dev, drive_pci, &drive_conf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139 printk("0x%08x\n", drive_conf);
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +0200140#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +0200142 return ide_config_drive_speed(drive, speed);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143}
144
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200145static void pdc202xx_set_pio_mode(ide_drive_t *drive, const u8 pio)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146{
Sergei Shtylyovfed21642007-02-17 02:40:22 +0100147 pdc202xx_tune_chipset(drive, XFER_PIO_0 + pio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148}
149
150static u8 pdc202xx_old_cable_detect (ide_hwif_t *hwif)
151{
152 u16 CIS = 0, mask = (hwif->channel) ? (1<<11) : (1<<10);
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200153
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154 pci_read_config_word(hwif->pci_dev, 0x50, &CIS);
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200155
156 return (CIS & mask) ? ATA_CBL_PATA40 : ATA_CBL_PATA80;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157}
158
159/*
160 * Set the control register to use the 66MHz system
161 * clock for UDMA 3/4/5 mode operation when necessary.
162 *
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +0200163 * FIXME: this register is shared by both channels, some locking is needed
164 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165 * It may also be possible to leave the 66MHz clock on
166 * and readjust the timing parameters.
167 */
168static void pdc_old_enable_66MHz_clock(ide_hwif_t *hwif)
169{
170 unsigned long clock_reg = hwif->dma_master + 0x11;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100171 u8 clock = inb(clock_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100173 outb(clock | (hwif->channel ? 0x08 : 0x02), clock_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174}
175
176static void pdc_old_disable_66MHz_clock(ide_hwif_t *hwif)
177{
178 unsigned long clock_reg = hwif->dma_master + 0x11;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100179 u8 clock = inb(clock_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100181 outb(clock & ~(hwif->channel ? 0x08 : 0x02), clock_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182}
183
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184static int pdc202xx_config_drive_xfer_rate (ide_drive_t *drive)
185{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186 drive->init_speed = 0;
187
Bartlomiej Zolnierkiewiczbd203b52007-05-16 00:51:43 +0200188 if (ide_tune_dma(drive))
Bartlomiej Zolnierkiewicz3608b5d2007-02-17 02:40:26 +0100189 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190
Bartlomiej Zolnierkiewiczd8f44692007-02-17 02:40:25 +0100191 if (ide_use_fast_pio(drive))
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200192 ide_set_max_pio(drive);
Bartlomiej Zolnierkiewiczd8f44692007-02-17 02:40:25 +0100193
Bartlomiej Zolnierkiewicz3608b5d2007-02-17 02:40:26 +0100194 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195}
196
197static int pdc202xx_quirkproc (ide_drive_t *drive)
198{
Sergei Shtylyovd24ec422007-02-07 18:18:39 +0100199 const char **list, *model = drive->id->model;
200
201 for (list = pdc_quirk_drives; *list != NULL; list++)
202 if (strstr(model, *list) != NULL)
203 return 2;
204 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205}
206
207static void pdc202xx_old_ide_dma_start(ide_drive_t *drive)
208{
209 if (drive->current_speed > XFER_UDMA_2)
210 pdc_old_enable_66MHz_clock(drive->hwif);
Tobias Oedf3d5b342006-10-03 01:14:17 -0700211 if (drive->media != ide_disk || drive->addressing == 1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212 struct request *rq = HWGROUP(drive)->rq;
213 ide_hwif_t *hwif = HWIF(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 unsigned long high_16 = hwif->dma_master;
215 unsigned long atapi_reg = high_16 + (hwif->channel ? 0x24 : 0x20);
216 u32 word_count = 0;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100217 u8 clock = inb(high_16 + 0x11);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100219 outb(clock | (hwif->channel ? 0x08 : 0x02), high_16 + 0x11);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220 word_count = (rq->nr_sectors << 8);
221 word_count = (rq_data_dir(rq) == READ) ?
222 word_count | 0x05000000 :
223 word_count | 0x06000000;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100224 outl(word_count, atapi_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225 }
226 ide_dma_start(drive);
227}
228
229static int pdc202xx_old_ide_dma_end(ide_drive_t *drive)
230{
Tobias Oedf3d5b342006-10-03 01:14:17 -0700231 if (drive->media != ide_disk || drive->addressing == 1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232 ide_hwif_t *hwif = HWIF(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 unsigned long high_16 = hwif->dma_master;
234 unsigned long atapi_reg = high_16 + (hwif->channel ? 0x24 : 0x20);
235 u8 clock = 0;
236
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100237 outl(0, atapi_reg); /* zero out extra */
238 clock = inb(high_16 + 0x11);
239 outb(clock & ~(hwif->channel ? 0x08:0x02), high_16 + 0x11);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240 }
241 if (drive->current_speed > XFER_UDMA_2)
242 pdc_old_disable_66MHz_clock(drive->hwif);
243 return __ide_dma_end(drive);
244}
245
246static int pdc202xx_old_ide_dma_test_irq(ide_drive_t *drive)
247{
248 ide_hwif_t *hwif = HWIF(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249 unsigned long high_16 = hwif->dma_master;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100250 u8 dma_stat = inb(hwif->dma_status);
251 u8 sc1d = inb(high_16 + 0x001d);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252
253 if (hwif->channel) {
254 /* bit7: Error, bit6: Interrupting, bit5: FIFO Full, bit4: FIFO Empty */
255 if ((sc1d & 0x50) == 0x50)
256 goto somebody_else;
257 else if ((sc1d & 0x40) == 0x40)
258 return (dma_stat & 4) == 4;
259 } else {
260 /* bit3: Error, bit2: Interrupting, bit1: FIFO Full, bit0: FIFO Empty */
261 if ((sc1d & 0x05) == 0x05)
262 goto somebody_else;
263 else if ((sc1d & 0x04) == 0x04)
264 return (dma_stat & 4) == 4;
265 }
266somebody_else:
267 return (dma_stat & 4) == 4; /* return 1 if INTR asserted */
268}
269
Sergei Shtylyov841d2a92007-07-09 23:17:54 +0200270static void pdc202xx_dma_lost_irq(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271{
Sergei Shtylyov841d2a92007-07-09 23:17:54 +0200272 ide_hwif_t *hwif = HWIF(drive);
273
274 if (hwif->resetproc != NULL)
275 hwif->resetproc(drive);
276
277 ide_dma_lost_irq(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278}
279
Sergei Shtylyovc283f5d2007-07-09 23:17:54 +0200280static void pdc202xx_dma_timeout(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281{
Sergei Shtylyovc283f5d2007-07-09 23:17:54 +0200282 ide_hwif_t *hwif = HWIF(drive);
283
284 if (hwif->resetproc != NULL)
285 hwif->resetproc(drive);
286
287 ide_dma_timeout(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288}
289
290static void pdc202xx_reset_host (ide_hwif_t *hwif)
291{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292 unsigned long high_16 = hwif->dma_master;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100293 u8 udma_speed_flag = inb(high_16 | 0x001f);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100295 outb(udma_speed_flag | 0x10, high_16 | 0x001f);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 mdelay(100);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100297 outb(udma_speed_flag & ~0x10, high_16 | 0x001f);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 mdelay(2000); /* 2 seconds ?! */
299
300 printk(KERN_WARNING "PDC202XX: %s channel reset.\n",
301 hwif->channel ? "Secondary" : "Primary");
302}
303
304static void pdc202xx_reset (ide_drive_t *drive)
305{
306 ide_hwif_t *hwif = HWIF(drive);
307 ide_hwif_t *mate = hwif->mate;
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200308
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309 pdc202xx_reset_host(hwif);
310 pdc202xx_reset_host(mate);
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200311
312 ide_set_max_pio(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313}
314
Alan Cox57e834e2006-06-28 04:27:03 -0700315static unsigned int __devinit init_chipset_pdc202xx(struct pci_dev *dev,
316 const char *name)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 return dev->irq;
319}
320
321static void __devinit init_hwif_pdc202xx(ide_hwif_t *hwif)
322{
323 struct pci_dev *dev = hwif->pci_dev;
324
325 /* PDC20265 has problems with large LBA48 requests */
326 if ((dev->device == PCI_DEVICE_ID_PROMISE_20267) ||
327 (dev->device == PCI_DEVICE_ID_PROMISE_20265))
328 hwif->rqsize = 256;
329
330 hwif->autodma = 0;
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200331
332 hwif->set_pio_mode = &pdc202xx_set_pio_mode;
333
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 hwif->quirkproc = &pdc202xx_quirkproc;
335
Sergei Shtylyov8b6ebe02006-06-26 00:26:16 -0700336 if (hwif->pci_dev->device != PCI_DEVICE_ID_PROMISE_20246)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 hwif->resetproc = &pdc202xx_reset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338
339 hwif->speedproc = &pdc202xx_tune_chipset;
340
Bartlomiej Zolnierkiewicze98d6e52007-08-20 22:42:56 +0200341 hwif->err_stops_fifo = 1;
342
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 hwif->drives[0].autotune = hwif->drives[1].autotune = 1;
344
Bartlomiej Zolnierkiewicze98d6e52007-08-20 22:42:56 +0200345 if (hwif->dma_base == 0)
346 return;
347
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200348 hwif->ultra_mask = hwif->cds->udma_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349 hwif->mwdma_mask = 0x07;
350 hwif->swdma_mask = 0x07;
Tobias Oedf3d5b342006-10-03 01:14:17 -0700351 hwif->atapi_dma = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352
353 hwif->ide_dma_check = &pdc202xx_config_drive_xfer_rate;
Sergei Shtylyov841d2a92007-07-09 23:17:54 +0200354 hwif->dma_lost_irq = &pdc202xx_dma_lost_irq;
Sergei Shtylyovc283f5d2007-07-09 23:17:54 +0200355 hwif->dma_timeout = &pdc202xx_dma_timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356
357 if (hwif->pci_dev->device != PCI_DEVICE_ID_PROMISE_20246) {
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200358 if (hwif->cbl != ATA_CBL_PATA40_SHORT)
359 hwif->cbl = pdc202xx_old_cable_detect(hwif);
360
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361 hwif->dma_start = &pdc202xx_old_ide_dma_start;
362 hwif->ide_dma_end = &pdc202xx_old_ide_dma_end;
363 }
364 hwif->ide_dma_test_irq = &pdc202xx_old_ide_dma_test_irq;
365
366 if (!noautodma)
367 hwif->autodma = 1;
368 hwif->drives[0].autodma = hwif->drives[1].autodma = hwif->autodma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369}
370
371static void __devinit init_dma_pdc202xx(ide_hwif_t *hwif, unsigned long dmabase)
372{
373 u8 udma_speed_flag = 0, primary_mode = 0, secondary_mode = 0;
374
375 if (hwif->channel) {
376 ide_setup_dma(hwif, dmabase, 8);
377 return;
378 }
379
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100380 udma_speed_flag = inb(dmabase | 0x1f);
381 primary_mode = inb(dmabase | 0x1a);
382 secondary_mode = inb(dmabase | 0x1b);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383 printk(KERN_INFO "%s: (U)DMA Burst Bit %sABLED " \
384 "Primary %s Mode " \
385 "Secondary %s Mode.\n", hwif->cds->name,
386 (udma_speed_flag & 1) ? "EN" : "DIS",
387 (primary_mode & 1) ? "MASTER" : "PCI",
388 (secondary_mode & 1) ? "MASTER" : "PCI" );
389
390#ifdef CONFIG_PDC202XX_BURST
391 if (!(udma_speed_flag & 1)) {
392 printk(KERN_INFO "%s: FORCING BURST BIT 0x%02x->0x%02x ",
393 hwif->cds->name, udma_speed_flag,
394 (udma_speed_flag|1));
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100395 outb(udma_speed_flag | 1, dmabase | 0x1f);
396 printk("%sACTIVE\n", (inb(dmabase | 0x1f) & 1) ? "" : "IN");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397 }
398#endif /* CONFIG_PDC202XX_BURST */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399
400 ide_setup_dma(hwif, dmabase, 8);
401}
402
403static int __devinit init_setup_pdc202ata4(struct pci_dev *dev,
404 ide_pci_device_t *d)
405{
406 if ((dev->class >> 8) != PCI_CLASS_STORAGE_IDE) {
407 u8 irq = 0, irq2 = 0;
408 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
409 /* 0xbc */
410 pci_read_config_byte(dev, (PCI_INTERRUPT_LINE)|0x80, &irq2);
411 if (irq != irq2) {
412 pci_write_config_byte(dev,
413 (PCI_INTERRUPT_LINE)|0x80, irq); /* 0xbc */
414 printk(KERN_INFO "%s: pci-config space interrupt "
415 "mirror fixed.\n", d->name);
416 }
417 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 return ide_setup_pci_device(dev, d);
419}
420
421static int __devinit init_setup_pdc20265(struct pci_dev *dev,
422 ide_pci_device_t *d)
423{
424 if ((dev->bus->self) &&
425 (dev->bus->self->vendor == PCI_VENDOR_ID_INTEL) &&
426 ((dev->bus->self->device == PCI_DEVICE_ID_INTEL_I960) ||
427 (dev->bus->self->device == PCI_DEVICE_ID_INTEL_I960RM))) {
428 printk(KERN_INFO "ide: Skipping Promise PDC20265 "
429 "attached to I2O RAID controller.\n");
430 return -ENODEV;
431 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 return ide_setup_pci_device(dev, d);
433}
434
435static int __devinit init_setup_pdc202xx(struct pci_dev *dev,
436 ide_pci_device_t *d)
437{
438 return ide_setup_pci_device(dev, d);
439}
440
441static ide_pci_device_t pdc202xx_chipsets[] __devinitdata = {
442 { /* 0 */
443 .name = "PDC20246",
444 .init_setup = init_setup_pdc202ata4,
445 .init_chipset = init_chipset_pdc202xx,
446 .init_hwif = init_hwif_pdc202xx,
447 .init_dma = init_dma_pdc202xx,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448 .autodma = AUTODMA,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 .bootable = OFF_BOARD,
450 .extra = 16,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200451 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200452 .udma_mask = 0x07, /* udma0-2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 },{ /* 1 */
454 .name = "PDC20262",
455 .init_setup = init_setup_pdc202ata4,
456 .init_chipset = init_chipset_pdc202xx,
457 .init_hwif = init_hwif_pdc202xx,
458 .init_dma = init_dma_pdc202xx,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459 .autodma = AUTODMA,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 .bootable = OFF_BOARD,
461 .extra = 48,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200462 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200463 .udma_mask = 0x1f, /* udma0-4 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464 },{ /* 2 */
465 .name = "PDC20263",
466 .init_setup = init_setup_pdc202ata4,
467 .init_chipset = init_chipset_pdc202xx,
468 .init_hwif = init_hwif_pdc202xx,
469 .init_dma = init_dma_pdc202xx,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470 .autodma = AUTODMA,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 .bootable = OFF_BOARD,
472 .extra = 48,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200473 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200474 .udma_mask = 0x1f, /* udma0-4 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475 },{ /* 3 */
476 .name = "PDC20265",
477 .init_setup = init_setup_pdc20265,
478 .init_chipset = init_chipset_pdc202xx,
479 .init_hwif = init_hwif_pdc202xx,
480 .init_dma = init_dma_pdc202xx,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481 .autodma = AUTODMA,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 .bootable = OFF_BOARD,
483 .extra = 48,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200484 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200485 .udma_mask = 0x3f, /* udma0-5 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486 },{ /* 4 */
487 .name = "PDC20267",
488 .init_setup = init_setup_pdc202xx,
489 .init_chipset = init_chipset_pdc202xx,
490 .init_hwif = init_hwif_pdc202xx,
491 .init_dma = init_dma_pdc202xx,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492 .autodma = AUTODMA,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493 .bootable = OFF_BOARD,
494 .extra = 48,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200495 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200496 .udma_mask = 0x3f, /* udma0-5 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497 }
498};
499
500/**
501 * pdc202xx_init_one - called when a PDC202xx is found
502 * @dev: the pdc202xx device
503 * @id: the matching pci id
504 *
505 * Called when the PCI registration layer (or the IDE initialization)
506 * finds a device matching our IDE device tables.
507 */
508
509static int __devinit pdc202xx_init_one(struct pci_dev *dev, const struct pci_device_id *id)
510{
511 ide_pci_device_t *d = &pdc202xx_chipsets[id->driver_data];
512
513 return d->init_setup(dev, d);
514}
515
516static struct pci_device_id pdc202xx_pci_tbl[] = {
517 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20246, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
518 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20262, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1},
519 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20263, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 2},
520 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20265, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 3},
521 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20267, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 4},
522 { 0, },
523};
524MODULE_DEVICE_TABLE(pci, pdc202xx_pci_tbl);
525
526static struct pci_driver driver = {
527 .name = "Promise_Old_IDE",
528 .id_table = pdc202xx_pci_tbl,
529 .probe = pdc202xx_init_one,
530};
531
Bartlomiej Zolnierkiewicz82ab1ee2007-01-27 13:46:56 +0100532static int __init pdc202xx_ide_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533{
534 return ide_pci_register_driver(&driver);
535}
536
537module_init(pdc202xx_ide_init);
538
539MODULE_AUTHOR("Andre Hedrick, Frank Tiernan");
540MODULE_DESCRIPTION("PCI driver module for older Promise IDE");
541MODULE_LICENSE("GPL");