blob: c4ded396b78dd2d96204e117b01cf4e977c5bd5c [file] [log] [blame]
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001/*
2 * Copyright 2010 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#include <linux/firmware.h>
25#include <linux/platform_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090026#include <linux/slab.h>
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050027#include "drmP.h"
28#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000029#include "radeon_asic.h"
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050030#include "radeon_drm.h"
Alex Deucher0fcdb612010-03-24 13:20:41 -040031#include "evergreend.h"
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050032#include "atom.h"
33#include "avivod.h"
34#include "evergreen_reg.h"
Alex Deucher2281a372010-10-21 13:31:38 -040035#include "evergreen_blit_shaders.h"
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050036
Alex Deucherfe251e22010-03-24 13:36:43 -040037#define EVERGREEN_PFP_UCODE_SIZE 1120
38#define EVERGREEN_PM4_UCODE_SIZE 1376
39
Alex Deucher4a159032012-08-15 17:13:53 -040040static const u32 crtc_offsets[6] =
41{
42 EVERGREEN_CRTC0_REGISTER_OFFSET,
43 EVERGREEN_CRTC1_REGISTER_OFFSET,
44 EVERGREEN_CRTC2_REGISTER_OFFSET,
45 EVERGREEN_CRTC3_REGISTER_OFFSET,
46 EVERGREEN_CRTC4_REGISTER_OFFSET,
47 EVERGREEN_CRTC5_REGISTER_OFFSET
48};
49
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050050static void evergreen_gpu_init(struct radeon_device *rdev);
51void evergreen_fini(struct radeon_device *rdev);
Ilija Hadzicb07759b2011-09-20 10:22:58 -040052void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -050053extern void cayman_cp_int_cntl_setup(struct radeon_device *rdev,
54 int ring, u32 cp_int_cntl);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050055
Jerome Glisse285484e2011-12-16 17:03:42 -050056void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
57 unsigned *bankh, unsigned *mtaspect,
58 unsigned *tile_split)
59{
60 *bankw = (tiling_flags >> RADEON_TILING_EG_BANKW_SHIFT) & RADEON_TILING_EG_BANKW_MASK;
61 *bankh = (tiling_flags >> RADEON_TILING_EG_BANKH_SHIFT) & RADEON_TILING_EG_BANKH_MASK;
62 *mtaspect = (tiling_flags >> RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & RADEON_TILING_EG_MACRO_TILE_ASPECT_MASK;
63 *tile_split = (tiling_flags >> RADEON_TILING_EG_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_TILE_SPLIT_MASK;
64 switch (*bankw) {
65 default:
66 case 1: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_1; break;
67 case 2: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_2; break;
68 case 4: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_4; break;
69 case 8: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_8; break;
70 }
71 switch (*bankh) {
72 default:
73 case 1: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_1; break;
74 case 2: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_2; break;
75 case 4: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_4; break;
76 case 8: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_8; break;
77 }
78 switch (*mtaspect) {
79 default:
80 case 1: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_1; break;
81 case 2: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_2; break;
82 case 4: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_4; break;
83 case 8: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_8; break;
84 }
85}
86
Alex Deucherd054ac12011-09-01 17:46:15 +000087void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev)
88{
89 u16 ctl, v;
90 int cap, err;
91
92 cap = pci_pcie_cap(rdev->pdev);
93 if (!cap)
94 return;
95
96 err = pci_read_config_word(rdev->pdev, cap + PCI_EXP_DEVCTL, &ctl);
97 if (err)
98 return;
99
100 v = (ctl & PCI_EXP_DEVCTL_READRQ) >> 12;
101
102 /* if bios or OS sets MAX_READ_REQUEST_SIZE to an invalid value, fix it
103 * to avoid hangs or perfomance issues
104 */
105 if ((v == 0) || (v == 6) || (v == 7)) {
106 ctl &= ~PCI_EXP_DEVCTL_READRQ;
107 ctl |= (2 << 12);
108 pci_write_config_word(rdev->pdev, cap + PCI_EXP_DEVCTL, ctl);
109 }
110}
111
Alex Deucher377edc82012-07-17 14:02:42 -0400112/**
113 * dce4_wait_for_vblank - vblank wait asic callback.
114 *
115 * @rdev: radeon_device pointer
116 * @crtc: crtc to wait for vblank on
117 *
118 * Wait for vblank on the requested crtc (evergreen+).
119 */
Alex Deucher3ae19b72012-02-23 17:53:37 -0500120void dce4_wait_for_vblank(struct radeon_device *rdev, int crtc)
121{
Alex Deucher3ae19b72012-02-23 17:53:37 -0500122 int i;
123
Alex Deucher4a159032012-08-15 17:13:53 -0400124 if (crtc >= rdev->num_crtc)
125 return;
126
127 if (RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[crtc]) & EVERGREEN_CRTC_MASTER_EN) {
Alex Deucher3ae19b72012-02-23 17:53:37 -0500128 for (i = 0; i < rdev->usec_timeout; i++) {
Alex Deucher4a159032012-08-15 17:13:53 -0400129 if (!(RREG32(EVERGREEN_CRTC_STATUS + crtc_offsets[crtc]) & EVERGREEN_CRTC_V_BLANK))
Alex Deucher3ae19b72012-02-23 17:53:37 -0500130 break;
131 udelay(1);
132 }
133 for (i = 0; i < rdev->usec_timeout; i++) {
Alex Deucher4a159032012-08-15 17:13:53 -0400134 if (RREG32(EVERGREEN_CRTC_STATUS + crtc_offsets[crtc]) & EVERGREEN_CRTC_V_BLANK)
Alex Deucher3ae19b72012-02-23 17:53:37 -0500135 break;
136 udelay(1);
137 }
138 }
139}
140
Alex Deucher377edc82012-07-17 14:02:42 -0400141/**
142 * radeon_irq_kms_pflip_irq_get - pre-pageflip callback.
143 *
144 * @rdev: radeon_device pointer
145 * @crtc: crtc to prepare for pageflip on
146 *
147 * Pre-pageflip callback (evergreen+).
148 * Enables the pageflip irq (vblank irq).
149 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500150void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc)
151{
Alex Deucher6f34be52010-11-21 10:59:01 -0500152 /* enable the pflip int */
153 radeon_irq_kms_pflip_irq_get(rdev, crtc);
154}
155
Alex Deucher377edc82012-07-17 14:02:42 -0400156/**
157 * evergreen_post_page_flip - pos-pageflip callback.
158 *
159 * @rdev: radeon_device pointer
160 * @crtc: crtc to cleanup pageflip on
161 *
162 * Post-pageflip callback (evergreen+).
163 * Disables the pageflip irq (vblank irq).
164 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500165void evergreen_post_page_flip(struct radeon_device *rdev, int crtc)
166{
167 /* disable the pflip int */
168 radeon_irq_kms_pflip_irq_put(rdev, crtc);
169}
170
Alex Deucher377edc82012-07-17 14:02:42 -0400171/**
172 * evergreen_page_flip - pageflip callback.
173 *
174 * @rdev: radeon_device pointer
175 * @crtc_id: crtc to cleanup pageflip on
176 * @crtc_base: new address of the crtc (GPU MC address)
177 *
178 * Does the actual pageflip (evergreen+).
179 * During vblank we take the crtc lock and wait for the update_pending
180 * bit to go high, when it does, we release the lock, and allow the
181 * double buffered update to take place.
182 * Returns the current update pending status.
183 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500184u32 evergreen_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
185{
186 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
187 u32 tmp = RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset);
Alex Deucherf6496472011-11-28 14:49:26 -0500188 int i;
Alex Deucher6f34be52010-11-21 10:59:01 -0500189
190 /* Lock the graphics update lock */
191 tmp |= EVERGREEN_GRPH_UPDATE_LOCK;
192 WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
193
194 /* update the scanout addresses */
195 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
196 upper_32_bits(crtc_base));
197 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
198 (u32)crtc_base);
199
200 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
201 upper_32_bits(crtc_base));
202 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
203 (u32)crtc_base);
204
205 /* Wait for update_pending to go high. */
Alex Deucherf6496472011-11-28 14:49:26 -0500206 for (i = 0; i < rdev->usec_timeout; i++) {
207 if (RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING)
208 break;
209 udelay(1);
210 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500211 DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
212
213 /* Unlock the lock, so double-buffering can take place inside vblank */
214 tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
215 WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
216
217 /* Return current update_pending status: */
218 return RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING;
219}
220
Alex Deucher21a81222010-07-02 12:58:16 -0400221/* get temperature in millidegrees */
Alex Deucher20d391d2011-02-01 16:12:34 -0500222int evergreen_get_temp(struct radeon_device *rdev)
Alex Deucher21a81222010-07-02 12:58:16 -0400223{
Alex Deucher1c88d742011-06-14 19:15:53 +0000224 u32 temp, toffset;
225 int actual_temp = 0;
Alex Deucher21a81222010-07-02 12:58:16 -0400226
Alex Deucher67b3f822011-05-25 18:45:37 -0400227 if (rdev->family == CHIP_JUNIPER) {
228 toffset = (RREG32(CG_THERMAL_CTRL) & TOFFSET_MASK) >>
229 TOFFSET_SHIFT;
230 temp = (RREG32(CG_TS0_STATUS) & TS0_ADC_DOUT_MASK) >>
231 TS0_ADC_DOUT_SHIFT;
Alex Deucher21a81222010-07-02 12:58:16 -0400232
Alex Deucher67b3f822011-05-25 18:45:37 -0400233 if (toffset & 0x100)
234 actual_temp = temp / 2 - (0x200 - toffset);
235 else
236 actual_temp = temp / 2 + toffset;
237
238 actual_temp = actual_temp * 1000;
239
240 } else {
241 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
242 ASIC_T_SHIFT;
243
244 if (temp & 0x400)
245 actual_temp = -256;
246 else if (temp & 0x200)
247 actual_temp = 255;
248 else if (temp & 0x100) {
249 actual_temp = temp & 0x1ff;
250 actual_temp |= ~0x1ff;
251 } else
252 actual_temp = temp & 0xff;
253
254 actual_temp = (actual_temp * 1000) / 2;
255 }
256
257 return actual_temp;
Alex Deucher21a81222010-07-02 12:58:16 -0400258}
259
Alex Deucher20d391d2011-02-01 16:12:34 -0500260int sumo_get_temp(struct radeon_device *rdev)
Alex Deuchere33df252010-11-22 17:56:32 -0500261{
262 u32 temp = RREG32(CG_THERMAL_STATUS) & 0xff;
Alex Deucher20d391d2011-02-01 16:12:34 -0500263 int actual_temp = temp - 49;
Alex Deuchere33df252010-11-22 17:56:32 -0500264
265 return actual_temp * 1000;
266}
267
Alex Deucher377edc82012-07-17 14:02:42 -0400268/**
269 * sumo_pm_init_profile - Initialize power profiles callback.
270 *
271 * @rdev: radeon_device pointer
272 *
273 * Initialize the power states used in profile mode
274 * (sumo, trinity, SI).
275 * Used for profile mode only.
276 */
Alex Deuchera4c9e2e2011-11-04 10:09:41 -0400277void sumo_pm_init_profile(struct radeon_device *rdev)
278{
279 int idx;
280
281 /* default */
282 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
283 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
284 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
285 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
286
287 /* low,mid sh/mh */
288 if (rdev->flags & RADEON_IS_MOBILITY)
289 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
290 else
291 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
292
293 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
294 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
295 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
296 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
297
298 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
299 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
300 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
301 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
302
303 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
304 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
305 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
306 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
307
308 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
309 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
310 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
311 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
312
313 /* high sh/mh */
314 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
315 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
316 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
317 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
318 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx =
319 rdev->pm.power_state[idx].num_clock_modes - 1;
320
321 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
322 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
323 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
324 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx =
325 rdev->pm.power_state[idx].num_clock_modes - 1;
326}
327
Alex Deucher377edc82012-07-17 14:02:42 -0400328/**
Alex Deucher27810fb2012-10-01 19:25:11 -0400329 * btc_pm_init_profile - Initialize power profiles callback.
330 *
331 * @rdev: radeon_device pointer
332 *
333 * Initialize the power states used in profile mode
334 * (BTC, cayman).
335 * Used for profile mode only.
336 */
337void btc_pm_init_profile(struct radeon_device *rdev)
338{
339 int idx;
340
341 /* default */
342 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
343 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
344 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
345 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
346 /* starting with BTC, there is one state that is used for both
347 * MH and SH. Difference is that we always use the high clock index for
348 * mclk.
349 */
350 if (rdev->flags & RADEON_IS_MOBILITY)
351 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
352 else
353 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
354 /* low sh */
355 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
356 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
357 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
358 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
359 /* mid sh */
360 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
361 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
362 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
363 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
364 /* high sh */
365 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
366 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
367 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
368 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
369 /* low mh */
370 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
371 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
372 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
373 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
374 /* mid mh */
375 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
376 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
377 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
378 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
379 /* high mh */
380 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
381 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
382 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
383 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
384}
385
386/**
Alex Deucher377edc82012-07-17 14:02:42 -0400387 * evergreen_pm_misc - set additional pm hw parameters callback.
388 *
389 * @rdev: radeon_device pointer
390 *
391 * Set non-clock parameters associated with a power state
392 * (voltage, etc.) (evergreen+).
393 */
Alex Deucher49e02b72010-04-23 17:57:27 -0400394void evergreen_pm_misc(struct radeon_device *rdev)
395{
Rafał Miłeckia081a9d2010-06-07 18:20:25 -0400396 int req_ps_idx = rdev->pm.requested_power_state_index;
397 int req_cm_idx = rdev->pm.requested_clock_mode_index;
398 struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
399 struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
Alex Deucher49e02b72010-04-23 17:57:27 -0400400
Alex Deucher2feea492011-04-12 14:49:24 -0400401 if (voltage->type == VOLTAGE_SW) {
Alex Deuchera377e182011-06-20 13:00:31 -0400402 /* 0xff01 is a flag rather then an actual voltage */
403 if (voltage->voltage == 0xff01)
404 return;
Alex Deucher2feea492011-04-12 14:49:24 -0400405 if (voltage->voltage && (voltage->voltage != rdev->pm.current_vddc)) {
Alex Deucher8a83ec52011-04-12 14:49:23 -0400406 radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher4d601732010-06-07 18:15:18 -0400407 rdev->pm.current_vddc = voltage->voltage;
Alex Deucher2feea492011-04-12 14:49:24 -0400408 DRM_DEBUG("Setting: vddc: %d\n", voltage->voltage);
409 }
Alex Deuchera377e182011-06-20 13:00:31 -0400410 /* 0xff01 is a flag rather then an actual voltage */
411 if (voltage->vddci == 0xff01)
412 return;
Alex Deucher2feea492011-04-12 14:49:24 -0400413 if (voltage->vddci && (voltage->vddci != rdev->pm.current_vddci)) {
414 radeon_atom_set_voltage(rdev, voltage->vddci, SET_VOLTAGE_TYPE_ASIC_VDDCI);
415 rdev->pm.current_vddci = voltage->vddci;
416 DRM_DEBUG("Setting: vddci: %d\n", voltage->vddci);
Alex Deucher4d601732010-06-07 18:15:18 -0400417 }
418 }
Alex Deucher49e02b72010-04-23 17:57:27 -0400419}
420
Alex Deucher377edc82012-07-17 14:02:42 -0400421/**
422 * evergreen_pm_prepare - pre-power state change callback.
423 *
424 * @rdev: radeon_device pointer
425 *
426 * Prepare for a power state change (evergreen+).
427 */
Alex Deucher49e02b72010-04-23 17:57:27 -0400428void evergreen_pm_prepare(struct radeon_device *rdev)
429{
430 struct drm_device *ddev = rdev->ddev;
431 struct drm_crtc *crtc;
432 struct radeon_crtc *radeon_crtc;
433 u32 tmp;
434
435 /* disable any active CRTCs */
436 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
437 radeon_crtc = to_radeon_crtc(crtc);
438 if (radeon_crtc->enabled) {
439 tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
440 tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
441 WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
442 }
443 }
444}
445
Alex Deucher377edc82012-07-17 14:02:42 -0400446/**
447 * evergreen_pm_finish - post-power state change callback.
448 *
449 * @rdev: radeon_device pointer
450 *
451 * Clean up after a power state change (evergreen+).
452 */
Alex Deucher49e02b72010-04-23 17:57:27 -0400453void evergreen_pm_finish(struct radeon_device *rdev)
454{
455 struct drm_device *ddev = rdev->ddev;
456 struct drm_crtc *crtc;
457 struct radeon_crtc *radeon_crtc;
458 u32 tmp;
459
460 /* enable any active CRTCs */
461 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
462 radeon_crtc = to_radeon_crtc(crtc);
463 if (radeon_crtc->enabled) {
464 tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
465 tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
466 WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
467 }
468 }
469}
470
Alex Deucher377edc82012-07-17 14:02:42 -0400471/**
472 * evergreen_hpd_sense - hpd sense callback.
473 *
474 * @rdev: radeon_device pointer
475 * @hpd: hpd (hotplug detect) pin
476 *
477 * Checks if a digital monitor is connected (evergreen+).
478 * Returns true if connected, false if not connected.
479 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500480bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
481{
482 bool connected = false;
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500483
484 switch (hpd) {
485 case RADEON_HPD_1:
486 if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
487 connected = true;
488 break;
489 case RADEON_HPD_2:
490 if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
491 connected = true;
492 break;
493 case RADEON_HPD_3:
494 if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
495 connected = true;
496 break;
497 case RADEON_HPD_4:
498 if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
499 connected = true;
500 break;
501 case RADEON_HPD_5:
502 if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
503 connected = true;
504 break;
505 case RADEON_HPD_6:
506 if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
507 connected = true;
508 break;
509 default:
510 break;
511 }
512
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500513 return connected;
514}
515
Alex Deucher377edc82012-07-17 14:02:42 -0400516/**
517 * evergreen_hpd_set_polarity - hpd set polarity callback.
518 *
519 * @rdev: radeon_device pointer
520 * @hpd: hpd (hotplug detect) pin
521 *
522 * Set the polarity of the hpd pin (evergreen+).
523 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500524void evergreen_hpd_set_polarity(struct radeon_device *rdev,
525 enum radeon_hpd_id hpd)
526{
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500527 u32 tmp;
528 bool connected = evergreen_hpd_sense(rdev, hpd);
529
530 switch (hpd) {
531 case RADEON_HPD_1:
532 tmp = RREG32(DC_HPD1_INT_CONTROL);
533 if (connected)
534 tmp &= ~DC_HPDx_INT_POLARITY;
535 else
536 tmp |= DC_HPDx_INT_POLARITY;
537 WREG32(DC_HPD1_INT_CONTROL, tmp);
538 break;
539 case RADEON_HPD_2:
540 tmp = RREG32(DC_HPD2_INT_CONTROL);
541 if (connected)
542 tmp &= ~DC_HPDx_INT_POLARITY;
543 else
544 tmp |= DC_HPDx_INT_POLARITY;
545 WREG32(DC_HPD2_INT_CONTROL, tmp);
546 break;
547 case RADEON_HPD_3:
548 tmp = RREG32(DC_HPD3_INT_CONTROL);
549 if (connected)
550 tmp &= ~DC_HPDx_INT_POLARITY;
551 else
552 tmp |= DC_HPDx_INT_POLARITY;
553 WREG32(DC_HPD3_INT_CONTROL, tmp);
554 break;
555 case RADEON_HPD_4:
556 tmp = RREG32(DC_HPD4_INT_CONTROL);
557 if (connected)
558 tmp &= ~DC_HPDx_INT_POLARITY;
559 else
560 tmp |= DC_HPDx_INT_POLARITY;
561 WREG32(DC_HPD4_INT_CONTROL, tmp);
562 break;
563 case RADEON_HPD_5:
564 tmp = RREG32(DC_HPD5_INT_CONTROL);
565 if (connected)
566 tmp &= ~DC_HPDx_INT_POLARITY;
567 else
568 tmp |= DC_HPDx_INT_POLARITY;
569 WREG32(DC_HPD5_INT_CONTROL, tmp);
570 break;
571 case RADEON_HPD_6:
572 tmp = RREG32(DC_HPD6_INT_CONTROL);
573 if (connected)
574 tmp &= ~DC_HPDx_INT_POLARITY;
575 else
576 tmp |= DC_HPDx_INT_POLARITY;
577 WREG32(DC_HPD6_INT_CONTROL, tmp);
578 break;
579 default:
580 break;
581 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500582}
583
Alex Deucher377edc82012-07-17 14:02:42 -0400584/**
585 * evergreen_hpd_init - hpd setup callback.
586 *
587 * @rdev: radeon_device pointer
588 *
589 * Setup the hpd pins used by the card (evergreen+).
590 * Enable the pin, set the polarity, and enable the hpd interrupts.
591 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500592void evergreen_hpd_init(struct radeon_device *rdev)
593{
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500594 struct drm_device *dev = rdev->ddev;
595 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +0200596 unsigned enabled = 0;
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500597 u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
598 DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500599
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500600 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
601 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
602 switch (radeon_connector->hpd.hpd) {
603 case RADEON_HPD_1:
604 WREG32(DC_HPD1_CONTROL, tmp);
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500605 break;
606 case RADEON_HPD_2:
607 WREG32(DC_HPD2_CONTROL, tmp);
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500608 break;
609 case RADEON_HPD_3:
610 WREG32(DC_HPD3_CONTROL, tmp);
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500611 break;
612 case RADEON_HPD_4:
613 WREG32(DC_HPD4_CONTROL, tmp);
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500614 break;
615 case RADEON_HPD_5:
616 WREG32(DC_HPD5_CONTROL, tmp);
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500617 break;
618 case RADEON_HPD_6:
619 WREG32(DC_HPD6_CONTROL, tmp);
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500620 break;
621 default:
622 break;
623 }
Alex Deucher64912e92011-11-03 11:21:39 -0400624 radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
Christian Koenigfb982572012-05-17 01:33:30 +0200625 enabled |= 1 << radeon_connector->hpd.hpd;
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500626 }
Christian Koenigfb982572012-05-17 01:33:30 +0200627 radeon_irq_kms_enable_hpd(rdev, enabled);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500628}
629
Alex Deucher377edc82012-07-17 14:02:42 -0400630/**
631 * evergreen_hpd_fini - hpd tear down callback.
632 *
633 * @rdev: radeon_device pointer
634 *
635 * Tear down the hpd pins used by the card (evergreen+).
636 * Disable the hpd interrupts.
637 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500638void evergreen_hpd_fini(struct radeon_device *rdev)
639{
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500640 struct drm_device *dev = rdev->ddev;
641 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +0200642 unsigned disabled = 0;
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500643
644 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
645 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
646 switch (radeon_connector->hpd.hpd) {
647 case RADEON_HPD_1:
648 WREG32(DC_HPD1_CONTROL, 0);
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500649 break;
650 case RADEON_HPD_2:
651 WREG32(DC_HPD2_CONTROL, 0);
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500652 break;
653 case RADEON_HPD_3:
654 WREG32(DC_HPD3_CONTROL, 0);
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500655 break;
656 case RADEON_HPD_4:
657 WREG32(DC_HPD4_CONTROL, 0);
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500658 break;
659 case RADEON_HPD_5:
660 WREG32(DC_HPD5_CONTROL, 0);
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500661 break;
662 case RADEON_HPD_6:
663 WREG32(DC_HPD6_CONTROL, 0);
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500664 break;
665 default:
666 break;
667 }
Christian Koenigfb982572012-05-17 01:33:30 +0200668 disabled |= 1 << radeon_connector->hpd.hpd;
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500669 }
Christian Koenigfb982572012-05-17 01:33:30 +0200670 radeon_irq_kms_disable_hpd(rdev, disabled);
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500671}
672
Alex Deucherf9d9c362010-10-22 02:51:05 -0400673/* watermark setup */
674
675static u32 evergreen_line_buffer_adjust(struct radeon_device *rdev,
676 struct radeon_crtc *radeon_crtc,
677 struct drm_display_mode *mode,
678 struct drm_display_mode *other_mode)
679{
Alex Deucher12dfc842011-04-14 19:07:34 -0400680 u32 tmp;
Alex Deucherf9d9c362010-10-22 02:51:05 -0400681 /*
682 * Line Buffer Setup
683 * There are 3 line buffers, each one shared by 2 display controllers.
684 * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
685 * the display controllers. The paritioning is done via one of four
686 * preset allocations specified in bits 2:0:
687 * first display controller
688 * 0 - first half of lb (3840 * 2)
689 * 1 - first 3/4 of lb (5760 * 2)
Alex Deucher12dfc842011-04-14 19:07:34 -0400690 * 2 - whole lb (7680 * 2), other crtc must be disabled
Alex Deucherf9d9c362010-10-22 02:51:05 -0400691 * 3 - first 1/4 of lb (1920 * 2)
692 * second display controller
693 * 4 - second half of lb (3840 * 2)
694 * 5 - second 3/4 of lb (5760 * 2)
Alex Deucher12dfc842011-04-14 19:07:34 -0400695 * 6 - whole lb (7680 * 2), other crtc must be disabled
Alex Deucherf9d9c362010-10-22 02:51:05 -0400696 * 7 - last 1/4 of lb (1920 * 2)
697 */
Alex Deucher12dfc842011-04-14 19:07:34 -0400698 /* this can get tricky if we have two large displays on a paired group
699 * of crtcs. Ideally for multiple large displays we'd assign them to
700 * non-linked crtcs for maximum line buffer allocation.
701 */
702 if (radeon_crtc->base.enabled && mode) {
703 if (other_mode)
Alex Deucherf9d9c362010-10-22 02:51:05 -0400704 tmp = 0; /* 1/2 */
Alex Deucher12dfc842011-04-14 19:07:34 -0400705 else
706 tmp = 2; /* whole */
707 } else
708 tmp = 0;
Alex Deucherf9d9c362010-10-22 02:51:05 -0400709
710 /* second controller of the pair uses second half of the lb */
711 if (radeon_crtc->crtc_id % 2)
712 tmp += 4;
713 WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset, tmp);
714
Alex Deucher12dfc842011-04-14 19:07:34 -0400715 if (radeon_crtc->base.enabled && mode) {
716 switch (tmp) {
717 case 0:
718 case 4:
719 default:
720 if (ASIC_IS_DCE5(rdev))
721 return 4096 * 2;
722 else
723 return 3840 * 2;
724 case 1:
725 case 5:
726 if (ASIC_IS_DCE5(rdev))
727 return 6144 * 2;
728 else
729 return 5760 * 2;
730 case 2:
731 case 6:
732 if (ASIC_IS_DCE5(rdev))
733 return 8192 * 2;
734 else
735 return 7680 * 2;
736 case 3:
737 case 7:
738 if (ASIC_IS_DCE5(rdev))
739 return 2048 * 2;
740 else
741 return 1920 * 2;
742 }
Alex Deucherf9d9c362010-10-22 02:51:05 -0400743 }
Alex Deucher12dfc842011-04-14 19:07:34 -0400744
745 /* controller not enabled, so no lb used */
746 return 0;
Alex Deucherf9d9c362010-10-22 02:51:05 -0400747}
748
Alex Deucherca7db222012-03-20 17:18:30 -0400749u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev)
Alex Deucherf9d9c362010-10-22 02:51:05 -0400750{
751 u32 tmp = RREG32(MC_SHARED_CHMAP);
752
753 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
754 case 0:
755 default:
756 return 1;
757 case 1:
758 return 2;
759 case 2:
760 return 4;
761 case 3:
762 return 8;
763 }
764}
765
766struct evergreen_wm_params {
767 u32 dram_channels; /* number of dram channels */
768 u32 yclk; /* bandwidth per dram data pin in kHz */
769 u32 sclk; /* engine clock in kHz */
770 u32 disp_clk; /* display clock in kHz */
771 u32 src_width; /* viewport width */
772 u32 active_time; /* active display time in ns */
773 u32 blank_time; /* blank time in ns */
774 bool interlaced; /* mode is interlaced */
775 fixed20_12 vsc; /* vertical scale ratio */
776 u32 num_heads; /* number of active crtcs */
777 u32 bytes_per_pixel; /* bytes per pixel display + overlay */
778 u32 lb_size; /* line buffer allocated to pipe */
779 u32 vtaps; /* vertical scaler taps */
780};
781
782static u32 evergreen_dram_bandwidth(struct evergreen_wm_params *wm)
783{
784 /* Calculate DRAM Bandwidth and the part allocated to display. */
785 fixed20_12 dram_efficiency; /* 0.7 */
786 fixed20_12 yclk, dram_channels, bandwidth;
787 fixed20_12 a;
788
789 a.full = dfixed_const(1000);
790 yclk.full = dfixed_const(wm->yclk);
791 yclk.full = dfixed_div(yclk, a);
792 dram_channels.full = dfixed_const(wm->dram_channels * 4);
793 a.full = dfixed_const(10);
794 dram_efficiency.full = dfixed_const(7);
795 dram_efficiency.full = dfixed_div(dram_efficiency, a);
796 bandwidth.full = dfixed_mul(dram_channels, yclk);
797 bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
798
799 return dfixed_trunc(bandwidth);
800}
801
802static u32 evergreen_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
803{
804 /* Calculate DRAM Bandwidth and the part allocated to display. */
805 fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
806 fixed20_12 yclk, dram_channels, bandwidth;
807 fixed20_12 a;
808
809 a.full = dfixed_const(1000);
810 yclk.full = dfixed_const(wm->yclk);
811 yclk.full = dfixed_div(yclk, a);
812 dram_channels.full = dfixed_const(wm->dram_channels * 4);
813 a.full = dfixed_const(10);
814 disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
815 disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
816 bandwidth.full = dfixed_mul(dram_channels, yclk);
817 bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
818
819 return dfixed_trunc(bandwidth);
820}
821
822static u32 evergreen_data_return_bandwidth(struct evergreen_wm_params *wm)
823{
824 /* Calculate the display Data return Bandwidth */
825 fixed20_12 return_efficiency; /* 0.8 */
826 fixed20_12 sclk, bandwidth;
827 fixed20_12 a;
828
829 a.full = dfixed_const(1000);
830 sclk.full = dfixed_const(wm->sclk);
831 sclk.full = dfixed_div(sclk, a);
832 a.full = dfixed_const(10);
833 return_efficiency.full = dfixed_const(8);
834 return_efficiency.full = dfixed_div(return_efficiency, a);
835 a.full = dfixed_const(32);
836 bandwidth.full = dfixed_mul(a, sclk);
837 bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
838
839 return dfixed_trunc(bandwidth);
840}
841
842static u32 evergreen_dmif_request_bandwidth(struct evergreen_wm_params *wm)
843{
844 /* Calculate the DMIF Request Bandwidth */
845 fixed20_12 disp_clk_request_efficiency; /* 0.8 */
846 fixed20_12 disp_clk, bandwidth;
847 fixed20_12 a;
848
849 a.full = dfixed_const(1000);
850 disp_clk.full = dfixed_const(wm->disp_clk);
851 disp_clk.full = dfixed_div(disp_clk, a);
852 a.full = dfixed_const(10);
853 disp_clk_request_efficiency.full = dfixed_const(8);
854 disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
855 a.full = dfixed_const(32);
856 bandwidth.full = dfixed_mul(a, disp_clk);
857 bandwidth.full = dfixed_mul(bandwidth, disp_clk_request_efficiency);
858
859 return dfixed_trunc(bandwidth);
860}
861
862static u32 evergreen_available_bandwidth(struct evergreen_wm_params *wm)
863{
864 /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
865 u32 dram_bandwidth = evergreen_dram_bandwidth(wm);
866 u32 data_return_bandwidth = evergreen_data_return_bandwidth(wm);
867 u32 dmif_req_bandwidth = evergreen_dmif_request_bandwidth(wm);
868
869 return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
870}
871
872static u32 evergreen_average_bandwidth(struct evergreen_wm_params *wm)
873{
874 /* Calculate the display mode Average Bandwidth
875 * DisplayMode should contain the source and destination dimensions,
876 * timing, etc.
877 */
878 fixed20_12 bpp;
879 fixed20_12 line_time;
880 fixed20_12 src_width;
881 fixed20_12 bandwidth;
882 fixed20_12 a;
883
884 a.full = dfixed_const(1000);
885 line_time.full = dfixed_const(wm->active_time + wm->blank_time);
886 line_time.full = dfixed_div(line_time, a);
887 bpp.full = dfixed_const(wm->bytes_per_pixel);
888 src_width.full = dfixed_const(wm->src_width);
889 bandwidth.full = dfixed_mul(src_width, bpp);
890 bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
891 bandwidth.full = dfixed_div(bandwidth, line_time);
892
893 return dfixed_trunc(bandwidth);
894}
895
896static u32 evergreen_latency_watermark(struct evergreen_wm_params *wm)
897{
898 /* First calcualte the latency in ns */
899 u32 mc_latency = 2000; /* 2000 ns. */
900 u32 available_bandwidth = evergreen_available_bandwidth(wm);
901 u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
902 u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
903 u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
904 u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
905 (wm->num_heads * cursor_line_pair_return_time);
906 u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
907 u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
908 fixed20_12 a, b, c;
909
910 if (wm->num_heads == 0)
911 return 0;
912
913 a.full = dfixed_const(2);
914 b.full = dfixed_const(1);
915 if ((wm->vsc.full > a.full) ||
916 ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
917 (wm->vtaps >= 5) ||
918 ((wm->vsc.full >= a.full) && wm->interlaced))
919 max_src_lines_per_dst_line = 4;
920 else
921 max_src_lines_per_dst_line = 2;
922
923 a.full = dfixed_const(available_bandwidth);
924 b.full = dfixed_const(wm->num_heads);
925 a.full = dfixed_div(a, b);
926
927 b.full = dfixed_const(1000);
928 c.full = dfixed_const(wm->disp_clk);
929 b.full = dfixed_div(c, b);
930 c.full = dfixed_const(wm->bytes_per_pixel);
931 b.full = dfixed_mul(b, c);
932
933 lb_fill_bw = min(dfixed_trunc(a), dfixed_trunc(b));
934
935 a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
936 b.full = dfixed_const(1000);
937 c.full = dfixed_const(lb_fill_bw);
938 b.full = dfixed_div(c, b);
939 a.full = dfixed_div(a, b);
940 line_fill_time = dfixed_trunc(a);
941
942 if (line_fill_time < wm->active_time)
943 return latency;
944 else
945 return latency + (line_fill_time - wm->active_time);
946
947}
948
949static bool evergreen_average_bandwidth_vs_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
950{
951 if (evergreen_average_bandwidth(wm) <=
952 (evergreen_dram_bandwidth_for_display(wm) / wm->num_heads))
953 return true;
954 else
955 return false;
956};
957
958static bool evergreen_average_bandwidth_vs_available_bandwidth(struct evergreen_wm_params *wm)
959{
960 if (evergreen_average_bandwidth(wm) <=
961 (evergreen_available_bandwidth(wm) / wm->num_heads))
962 return true;
963 else
964 return false;
965};
966
967static bool evergreen_check_latency_hiding(struct evergreen_wm_params *wm)
968{
969 u32 lb_partitions = wm->lb_size / wm->src_width;
970 u32 line_time = wm->active_time + wm->blank_time;
971 u32 latency_tolerant_lines;
972 u32 latency_hiding;
973 fixed20_12 a;
974
975 a.full = dfixed_const(1);
976 if (wm->vsc.full > a.full)
977 latency_tolerant_lines = 1;
978 else {
979 if (lb_partitions <= (wm->vtaps + 1))
980 latency_tolerant_lines = 1;
981 else
982 latency_tolerant_lines = 2;
983 }
984
985 latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
986
987 if (evergreen_latency_watermark(wm) <= latency_hiding)
988 return true;
989 else
990 return false;
991}
992
993static void evergreen_program_watermarks(struct radeon_device *rdev,
994 struct radeon_crtc *radeon_crtc,
995 u32 lb_size, u32 num_heads)
996{
997 struct drm_display_mode *mode = &radeon_crtc->base.mode;
998 struct evergreen_wm_params wm;
999 u32 pixel_period;
1000 u32 line_time = 0;
1001 u32 latency_watermark_a = 0, latency_watermark_b = 0;
1002 u32 priority_a_mark = 0, priority_b_mark = 0;
1003 u32 priority_a_cnt = PRIORITY_OFF;
1004 u32 priority_b_cnt = PRIORITY_OFF;
1005 u32 pipe_offset = radeon_crtc->crtc_id * 16;
1006 u32 tmp, arb_control3;
1007 fixed20_12 a, b, c;
1008
1009 if (radeon_crtc->base.enabled && num_heads && mode) {
1010 pixel_period = 1000000 / (u32)mode->clock;
1011 line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
1012 priority_a_cnt = 0;
1013 priority_b_cnt = 0;
1014
1015 wm.yclk = rdev->pm.current_mclk * 10;
1016 wm.sclk = rdev->pm.current_sclk * 10;
1017 wm.disp_clk = mode->clock;
1018 wm.src_width = mode->crtc_hdisplay;
1019 wm.active_time = mode->crtc_hdisplay * pixel_period;
1020 wm.blank_time = line_time - wm.active_time;
1021 wm.interlaced = false;
1022 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
1023 wm.interlaced = true;
1024 wm.vsc = radeon_crtc->vsc;
1025 wm.vtaps = 1;
1026 if (radeon_crtc->rmx_type != RMX_OFF)
1027 wm.vtaps = 2;
1028 wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
1029 wm.lb_size = lb_size;
1030 wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
1031 wm.num_heads = num_heads;
1032
1033 /* set for high clocks */
1034 latency_watermark_a = min(evergreen_latency_watermark(&wm), (u32)65535);
1035 /* set for low clocks */
1036 /* wm.yclk = low clk; wm.sclk = low clk */
1037 latency_watermark_b = min(evergreen_latency_watermark(&wm), (u32)65535);
1038
1039 /* possibly force display priority to high */
1040 /* should really do this at mode validation time... */
1041 if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
1042 !evergreen_average_bandwidth_vs_available_bandwidth(&wm) ||
1043 !evergreen_check_latency_hiding(&wm) ||
1044 (rdev->disp_priority == 2)) {
Alex Deucher92bdfd42011-08-04 17:28:40 +00001045 DRM_DEBUG_KMS("force priority to high\n");
Alex Deucherf9d9c362010-10-22 02:51:05 -04001046 priority_a_cnt |= PRIORITY_ALWAYS_ON;
1047 priority_b_cnt |= PRIORITY_ALWAYS_ON;
1048 }
1049
1050 a.full = dfixed_const(1000);
1051 b.full = dfixed_const(mode->clock);
1052 b.full = dfixed_div(b, a);
1053 c.full = dfixed_const(latency_watermark_a);
1054 c.full = dfixed_mul(c, b);
1055 c.full = dfixed_mul(c, radeon_crtc->hsc);
1056 c.full = dfixed_div(c, a);
1057 a.full = dfixed_const(16);
1058 c.full = dfixed_div(c, a);
1059 priority_a_mark = dfixed_trunc(c);
1060 priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
1061
1062 a.full = dfixed_const(1000);
1063 b.full = dfixed_const(mode->clock);
1064 b.full = dfixed_div(b, a);
1065 c.full = dfixed_const(latency_watermark_b);
1066 c.full = dfixed_mul(c, b);
1067 c.full = dfixed_mul(c, radeon_crtc->hsc);
1068 c.full = dfixed_div(c, a);
1069 a.full = dfixed_const(16);
1070 c.full = dfixed_div(c, a);
1071 priority_b_mark = dfixed_trunc(c);
1072 priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
1073 }
1074
1075 /* select wm A */
1076 arb_control3 = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
1077 tmp = arb_control3;
1078 tmp &= ~LATENCY_WATERMARK_MASK(3);
1079 tmp |= LATENCY_WATERMARK_MASK(1);
1080 WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
1081 WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
1082 (LATENCY_LOW_WATERMARK(latency_watermark_a) |
1083 LATENCY_HIGH_WATERMARK(line_time)));
1084 /* select wm B */
1085 tmp = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
1086 tmp &= ~LATENCY_WATERMARK_MASK(3);
1087 tmp |= LATENCY_WATERMARK_MASK(2);
1088 WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
1089 WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
1090 (LATENCY_LOW_WATERMARK(latency_watermark_b) |
1091 LATENCY_HIGH_WATERMARK(line_time)));
1092 /* restore original selection */
1093 WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, arb_control3);
1094
1095 /* write the priority marks */
1096 WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
1097 WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
1098
1099}
1100
Alex Deucher377edc82012-07-17 14:02:42 -04001101/**
1102 * evergreen_bandwidth_update - update display watermarks callback.
1103 *
1104 * @rdev: radeon_device pointer
1105 *
1106 * Update the display watermarks based on the requested mode(s)
1107 * (evergreen+).
1108 */
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001109void evergreen_bandwidth_update(struct radeon_device *rdev)
1110{
Alex Deucherf9d9c362010-10-22 02:51:05 -04001111 struct drm_display_mode *mode0 = NULL;
1112 struct drm_display_mode *mode1 = NULL;
1113 u32 num_heads = 0, lb_size;
1114 int i;
1115
1116 radeon_update_display_priority(rdev);
1117
1118 for (i = 0; i < rdev->num_crtc; i++) {
1119 if (rdev->mode_info.crtcs[i]->base.enabled)
1120 num_heads++;
1121 }
1122 for (i = 0; i < rdev->num_crtc; i += 2) {
1123 mode0 = &rdev->mode_info.crtcs[i]->base.mode;
1124 mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
1125 lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
1126 evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
1127 lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
1128 evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
1129 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001130}
1131
Alex Deucher377edc82012-07-17 14:02:42 -04001132/**
1133 * evergreen_mc_wait_for_idle - wait for MC idle callback.
1134 *
1135 * @rdev: radeon_device pointer
1136 *
1137 * Wait for the MC (memory controller) to be idle.
1138 * (evergreen+).
1139 * Returns 0 if the MC is idle, -1 if not.
1140 */
Alex Deucherb9952a82011-03-02 20:07:33 -05001141int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001142{
1143 unsigned i;
1144 u32 tmp;
1145
1146 for (i = 0; i < rdev->usec_timeout; i++) {
1147 /* read MC_STATUS */
1148 tmp = RREG32(SRBM_STATUS) & 0x1F00;
1149 if (!tmp)
1150 return 0;
1151 udelay(1);
1152 }
1153 return -1;
1154}
1155
1156/*
1157 * GART
1158 */
Alex Deucher0fcdb612010-03-24 13:20:41 -04001159void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
1160{
1161 unsigned i;
1162 u32 tmp;
1163
Alex Deucher6f2f48a2010-12-15 11:01:56 -05001164 WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
1165
Alex Deucher0fcdb612010-03-24 13:20:41 -04001166 WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
1167 for (i = 0; i < rdev->usec_timeout; i++) {
1168 /* read MC_STATUS */
1169 tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
1170 tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
1171 if (tmp == 2) {
1172 printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
1173 return;
1174 }
1175 if (tmp) {
1176 return;
1177 }
1178 udelay(1);
1179 }
1180}
1181
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001182static int evergreen_pcie_gart_enable(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001183{
1184 u32 tmp;
Alex Deucher0fcdb612010-03-24 13:20:41 -04001185 int r;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001186
Jerome Glissec9a1be92011-11-03 11:16:49 -04001187 if (rdev->gart.robj == NULL) {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001188 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
1189 return -EINVAL;
1190 }
1191 r = radeon_gart_table_vram_pin(rdev);
1192 if (r)
1193 return r;
Dave Airlie82568562010-02-05 16:00:07 +10001194 radeon_gart_restore(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001195 /* Setup L2 cache */
1196 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
1197 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
1198 EFFECTIVE_L2_QUEUE_SIZE(7));
1199 WREG32(VM_L2_CNTL2, 0);
1200 WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
1201 /* Setup TLB control */
1202 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
1203 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
1204 SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
1205 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
Alex Deucher8aeb96f2011-05-03 19:28:02 -04001206 if (rdev->flags & RADEON_IS_IGP) {
1207 WREG32(FUS_MC_VM_MD_L1_TLB0_CNTL, tmp);
1208 WREG32(FUS_MC_VM_MD_L1_TLB1_CNTL, tmp);
1209 WREG32(FUS_MC_VM_MD_L1_TLB2_CNTL, tmp);
1210 } else {
1211 WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
1212 WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
1213 WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
Alex Deucher0b8c30b2012-05-31 18:54:43 -04001214 if ((rdev->family == CHIP_JUNIPER) ||
1215 (rdev->family == CHIP_CYPRESS) ||
1216 (rdev->family == CHIP_HEMLOCK) ||
1217 (rdev->family == CHIP_BARTS))
1218 WREG32(MC_VM_MD_L1_TLB3_CNTL, tmp);
Alex Deucher8aeb96f2011-05-03 19:28:02 -04001219 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001220 WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
1221 WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
1222 WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
1223 WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
1224 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
1225 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
1226 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
1227 WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
1228 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
1229 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
1230 (u32)(rdev->dummy_page.addr >> 12));
Alex Deucher0fcdb612010-03-24 13:20:41 -04001231 WREG32(VM_CONTEXT1_CNTL, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001232
Alex Deucher0fcdb612010-03-24 13:20:41 -04001233 evergreen_pcie_gart_tlb_flush(rdev);
Tormod Voldenfcf4de52011-08-31 21:54:07 +00001234 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
1235 (unsigned)(rdev->mc.gtt_size >> 20),
1236 (unsigned long long)rdev->gart.table_addr);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001237 rdev->gart.ready = true;
1238 return 0;
1239}
1240
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001241static void evergreen_pcie_gart_disable(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001242{
1243 u32 tmp;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001244
1245 /* Disable all tables */
Alex Deucher0fcdb612010-03-24 13:20:41 -04001246 WREG32(VM_CONTEXT0_CNTL, 0);
1247 WREG32(VM_CONTEXT1_CNTL, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001248
1249 /* Setup L2 cache */
1250 WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
1251 EFFECTIVE_L2_QUEUE_SIZE(7));
1252 WREG32(VM_L2_CNTL2, 0);
1253 WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
1254 /* Setup TLB control */
1255 tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
1256 WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
1257 WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
1258 WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
1259 WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
1260 WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
1261 WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
1262 WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
Jerome Glissec9a1be92011-11-03 11:16:49 -04001263 radeon_gart_table_vram_unpin(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001264}
1265
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001266static void evergreen_pcie_gart_fini(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001267{
1268 evergreen_pcie_gart_disable(rdev);
1269 radeon_gart_table_vram_free(rdev);
1270 radeon_gart_fini(rdev);
1271}
1272
1273
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001274static void evergreen_agp_enable(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001275{
1276 u32 tmp;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001277
1278 /* Setup L2 cache */
1279 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
1280 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
1281 EFFECTIVE_L2_QUEUE_SIZE(7));
1282 WREG32(VM_L2_CNTL2, 0);
1283 WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
1284 /* Setup TLB control */
1285 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
1286 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
1287 SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
1288 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
1289 WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
1290 WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
1291 WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
1292 WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
1293 WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
1294 WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
1295 WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
Alex Deucher0fcdb612010-03-24 13:20:41 -04001296 WREG32(VM_CONTEXT0_CNTL, 0);
1297 WREG32(VM_CONTEXT1_CNTL, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001298}
1299
Alex Deucherb9952a82011-03-02 20:07:33 -05001300void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001301{
Alex Deucher62444b72012-08-15 17:18:42 -04001302 u32 crtc_enabled, tmp, frame_count, blackout;
1303 int i, j;
1304
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001305 save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
1306 save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001307
Alex Deucher62444b72012-08-15 17:18:42 -04001308 /* disable VGA render */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001309 WREG32(VGA_RENDER_CONTROL, 0);
Alex Deucher62444b72012-08-15 17:18:42 -04001310 /* blank the display controllers */
1311 for (i = 0; i < rdev->num_crtc; i++) {
1312 crtc_enabled = RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]) & EVERGREEN_CRTC_MASTER_EN;
1313 if (crtc_enabled) {
1314 save->crtc_enabled[i] = true;
1315 if (ASIC_IS_DCE6(rdev)) {
1316 tmp = RREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i]);
1317 if (!(tmp & EVERGREEN_CRTC_BLANK_DATA_EN)) {
1318 radeon_wait_for_vblank(rdev, i);
1319 tmp |= EVERGREEN_CRTC_BLANK_DATA_EN;
1320 WREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
1321 }
1322 } else {
1323 tmp = RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]);
1324 if (!(tmp & EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE)) {
1325 radeon_wait_for_vblank(rdev, i);
1326 tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
1327 WREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i], tmp);
1328 }
1329 }
1330 /* wait for the next frame */
1331 frame_count = radeon_get_vblank_counter(rdev, i);
1332 for (j = 0; j < rdev->usec_timeout; j++) {
1333 if (radeon_get_vblank_counter(rdev, i) != frame_count)
1334 break;
1335 udelay(1);
1336 }
1337 }
Alex Deucher18007402010-11-22 17:56:28 -05001338 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001339
Alex Deucher62444b72012-08-15 17:18:42 -04001340 radeon_mc_wait_for_idle(rdev);
1341
1342 blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
1343 if ((blackout & BLACKOUT_MODE_MASK) != 1) {
1344 /* Block CPU access */
1345 WREG32(BIF_FB_EN, 0);
1346 /* blackout the MC */
1347 blackout &= ~BLACKOUT_MODE_MASK;
1348 WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
Alex Deucherb7eff392011-07-08 11:44:56 -04001349 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001350}
1351
Alex Deucherb9952a82011-03-02 20:07:33 -05001352void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001353{
Alex Deucher62444b72012-08-15 17:18:42 -04001354 u32 tmp, frame_count;
1355 int i, j;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001356
Alex Deucher62444b72012-08-15 17:18:42 -04001357 /* update crtc base addresses */
1358 for (i = 0; i < rdev->num_crtc; i++) {
1359 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
Alex Deucher18007402010-11-22 17:56:28 -05001360 upper_32_bits(rdev->mc.vram_start));
Alex Deucher62444b72012-08-15 17:18:42 -04001361 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
Alex Deucher18007402010-11-22 17:56:28 -05001362 upper_32_bits(rdev->mc.vram_start));
Alex Deucher62444b72012-08-15 17:18:42 -04001363 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i],
Alex Deucher18007402010-11-22 17:56:28 -05001364 (u32)rdev->mc.vram_start);
Alex Deucher62444b72012-08-15 17:18:42 -04001365 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + crtc_offsets[i],
Alex Deucher18007402010-11-22 17:56:28 -05001366 (u32)rdev->mc.vram_start);
Alex Deucherb7eff392011-07-08 11:44:56 -04001367 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001368 WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
1369 WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
Alex Deucher62444b72012-08-15 17:18:42 -04001370
1371 /* unblackout the MC */
1372 tmp = RREG32(MC_SHARED_BLACKOUT_CNTL);
1373 tmp &= ~BLACKOUT_MODE_MASK;
1374 WREG32(MC_SHARED_BLACKOUT_CNTL, tmp);
1375 /* allow CPU access */
1376 WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
1377
1378 for (i = 0; i < rdev->num_crtc; i++) {
1379 if (save->crtc_enabled) {
1380 if (ASIC_IS_DCE6(rdev)) {
1381 tmp = RREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i]);
1382 tmp |= EVERGREEN_CRTC_BLANK_DATA_EN;
1383 WREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
1384 } else {
1385 tmp = RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]);
1386 tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
1387 WREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i], tmp);
1388 }
1389 /* wait for the next frame */
1390 frame_count = radeon_get_vblank_counter(rdev, i);
1391 for (j = 0; j < rdev->usec_timeout; j++) {
1392 if (radeon_get_vblank_counter(rdev, i) != frame_count)
1393 break;
1394 udelay(1);
1395 }
1396 }
1397 }
1398 /* Unlock vga access */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001399 WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
1400 mdelay(1);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001401 WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
1402}
1403
Alex Deucher755d8192011-03-02 20:07:34 -05001404void evergreen_mc_program(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001405{
1406 struct evergreen_mc_save save;
1407 u32 tmp;
1408 int i, j;
1409
1410 /* Initialize HDP */
1411 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1412 WREG32((0x2c14 + j), 0x00000000);
1413 WREG32((0x2c18 + j), 0x00000000);
1414 WREG32((0x2c1c + j), 0x00000000);
1415 WREG32((0x2c20 + j), 0x00000000);
1416 WREG32((0x2c24 + j), 0x00000000);
1417 }
1418 WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
1419
1420 evergreen_mc_stop(rdev, &save);
1421 if (evergreen_mc_wait_for_idle(rdev)) {
1422 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1423 }
1424 /* Lockout access through VGA aperture*/
1425 WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
1426 /* Update configuration */
1427 if (rdev->flags & RADEON_IS_AGP) {
1428 if (rdev->mc.vram_start < rdev->mc.gtt_start) {
1429 /* VRAM before AGP */
1430 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1431 rdev->mc.vram_start >> 12);
1432 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1433 rdev->mc.gtt_end >> 12);
1434 } else {
1435 /* VRAM after AGP */
1436 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1437 rdev->mc.gtt_start >> 12);
1438 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1439 rdev->mc.vram_end >> 12);
1440 }
1441 } else {
1442 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1443 rdev->mc.vram_start >> 12);
1444 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1445 rdev->mc.vram_end >> 12);
1446 }
Alex Deucher3b9832f2011-11-10 08:59:39 -05001447 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
Alex Deucher05b3ef62012-03-20 17:18:37 -04001448 /* llano/ontario only */
1449 if ((rdev->family == CHIP_PALM) ||
1450 (rdev->family == CHIP_SUMO) ||
1451 (rdev->family == CHIP_SUMO2)) {
Alex Deucherb4183e32010-12-15 11:04:10 -05001452 tmp = RREG32(MC_FUS_VM_FB_OFFSET) & 0x000FFFFF;
1453 tmp |= ((rdev->mc.vram_end >> 20) & 0xF) << 24;
1454 tmp |= ((rdev->mc.vram_start >> 20) & 0xF) << 20;
1455 WREG32(MC_FUS_VM_FB_OFFSET, tmp);
1456 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001457 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
1458 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
1459 WREG32(MC_VM_FB_LOCATION, tmp);
1460 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
Alex Deucherc46cb4d2011-01-06 19:12:37 -05001461 WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
Jerome Glisse46fcd2b2010-06-03 19:34:48 +02001462 WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001463 if (rdev->flags & RADEON_IS_AGP) {
1464 WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
1465 WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
1466 WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
1467 } else {
1468 WREG32(MC_VM_AGP_BASE, 0);
1469 WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
1470 WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
1471 }
1472 if (evergreen_mc_wait_for_idle(rdev)) {
1473 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1474 }
1475 evergreen_mc_resume(rdev, &save);
1476 /* we need to own VRAM, so turn off the VGA renderer here
1477 * to stop it overwriting our objects */
1478 rv515_vga_render_disable(rdev);
1479}
1480
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001481/*
1482 * CP.
1483 */
Alex Deucher12920592011-02-02 12:37:40 -05001484void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
1485{
Christian König876dc9f2012-05-08 14:24:01 +02001486 struct radeon_ring *ring = &rdev->ring[ib->ring];
Alex Deucher89d35802012-07-17 14:02:31 -04001487 u32 next_rptr;
Christian König7b1f2482011-09-23 15:11:23 +02001488
Alex Deucher12920592011-02-02 12:37:40 -05001489 /* set to DX10/11 mode */
Christian Könige32eb502011-10-23 12:56:27 +02001490 radeon_ring_write(ring, PACKET3(PACKET3_MODE_CONTROL, 0));
1491 radeon_ring_write(ring, 1);
Christian König45df6802012-07-06 16:22:55 +02001492
1493 if (ring->rptr_save_reg) {
Alex Deucher89d35802012-07-17 14:02:31 -04001494 next_rptr = ring->wptr + 3 + 4;
Christian König45df6802012-07-06 16:22:55 +02001495 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
1496 radeon_ring_write(ring, ((ring->rptr_save_reg -
1497 PACKET3_SET_CONFIG_REG_START) >> 2));
1498 radeon_ring_write(ring, next_rptr);
Alex Deucher89d35802012-07-17 14:02:31 -04001499 } else if (rdev->wb.enabled) {
1500 next_rptr = ring->wptr + 5 + 4;
1501 radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
1502 radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
1503 radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
1504 radeon_ring_write(ring, next_rptr);
1505 radeon_ring_write(ring, 0);
Christian König45df6802012-07-06 16:22:55 +02001506 }
1507
Christian Könige32eb502011-10-23 12:56:27 +02001508 radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
1509 radeon_ring_write(ring,
Alex Deucher0f234f5f2011-02-13 19:06:33 -05001510#ifdef __BIG_ENDIAN
1511 (2 << 0) |
1512#endif
1513 (ib->gpu_addr & 0xFFFFFFFC));
Christian Könige32eb502011-10-23 12:56:27 +02001514 radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
1515 radeon_ring_write(ring, ib->length_dw);
Alex Deucher12920592011-02-02 12:37:40 -05001516}
1517
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001518
1519static int evergreen_cp_load_microcode(struct radeon_device *rdev)
1520{
Alex Deucherfe251e22010-03-24 13:36:43 -04001521 const __be32 *fw_data;
1522 int i;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001523
Alex Deucherfe251e22010-03-24 13:36:43 -04001524 if (!rdev->me_fw || !rdev->pfp_fw)
1525 return -EINVAL;
1526
1527 r700_cp_stop(rdev);
Alex Deucher0f234f5f2011-02-13 19:06:33 -05001528 WREG32(CP_RB_CNTL,
1529#ifdef __BIG_ENDIAN
1530 BUF_SWAP_32BIT |
1531#endif
1532 RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
Alex Deucherfe251e22010-03-24 13:36:43 -04001533
1534 fw_data = (const __be32 *)rdev->pfp_fw->data;
1535 WREG32(CP_PFP_UCODE_ADDR, 0);
1536 for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
1537 WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
1538 WREG32(CP_PFP_UCODE_ADDR, 0);
1539
1540 fw_data = (const __be32 *)rdev->me_fw->data;
1541 WREG32(CP_ME_RAM_WADDR, 0);
1542 for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
1543 WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
1544
1545 WREG32(CP_PFP_UCODE_ADDR, 0);
1546 WREG32(CP_ME_RAM_WADDR, 0);
1547 WREG32(CP_ME_RAM_RADDR, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001548 return 0;
1549}
1550
Alex Deucher7e7b41d2010-09-02 21:32:32 -04001551static int evergreen_cp_start(struct radeon_device *rdev)
1552{
Christian Könige32eb502011-10-23 12:56:27 +02001553 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Alex Deucher2281a372010-10-21 13:31:38 -04001554 int r, i;
Alex Deucher7e7b41d2010-09-02 21:32:32 -04001555 uint32_t cp_me;
1556
Christian Könige32eb502011-10-23 12:56:27 +02001557 r = radeon_ring_lock(rdev, ring, 7);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04001558 if (r) {
1559 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
1560 return r;
1561 }
Christian Könige32eb502011-10-23 12:56:27 +02001562 radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
1563 radeon_ring_write(ring, 0x1);
1564 radeon_ring_write(ring, 0x0);
1565 radeon_ring_write(ring, rdev->config.evergreen.max_hw_contexts - 1);
1566 radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
1567 radeon_ring_write(ring, 0);
1568 radeon_ring_write(ring, 0);
1569 radeon_ring_unlock_commit(rdev, ring);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04001570
1571 cp_me = 0xff;
1572 WREG32(CP_ME_CNTL, cp_me);
1573
Christian Könige32eb502011-10-23 12:56:27 +02001574 r = radeon_ring_lock(rdev, ring, evergreen_default_size + 19);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04001575 if (r) {
1576 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
1577 return r;
1578 }
Alex Deucher2281a372010-10-21 13:31:38 -04001579
1580 /* setup clear context state */
Christian Könige32eb502011-10-23 12:56:27 +02001581 radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
1582 radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
Alex Deucher2281a372010-10-21 13:31:38 -04001583
1584 for (i = 0; i < evergreen_default_size; i++)
Christian Könige32eb502011-10-23 12:56:27 +02001585 radeon_ring_write(ring, evergreen_default_state[i]);
Alex Deucher2281a372010-10-21 13:31:38 -04001586
Christian Könige32eb502011-10-23 12:56:27 +02001587 radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
1588 radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
Alex Deucher2281a372010-10-21 13:31:38 -04001589
1590 /* set clear context state */
Christian Könige32eb502011-10-23 12:56:27 +02001591 radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
1592 radeon_ring_write(ring, 0);
Alex Deucher2281a372010-10-21 13:31:38 -04001593
1594 /* SQ_VTX_BASE_VTX_LOC */
Christian Könige32eb502011-10-23 12:56:27 +02001595 radeon_ring_write(ring, 0xc0026f00);
1596 radeon_ring_write(ring, 0x00000000);
1597 radeon_ring_write(ring, 0x00000000);
1598 radeon_ring_write(ring, 0x00000000);
Alex Deucher2281a372010-10-21 13:31:38 -04001599
1600 /* Clear consts */
Christian Könige32eb502011-10-23 12:56:27 +02001601 radeon_ring_write(ring, 0xc0036f00);
1602 radeon_ring_write(ring, 0x00000bc4);
1603 radeon_ring_write(ring, 0xffffffff);
1604 radeon_ring_write(ring, 0xffffffff);
1605 radeon_ring_write(ring, 0xffffffff);
Alex Deucher2281a372010-10-21 13:31:38 -04001606
Christian Könige32eb502011-10-23 12:56:27 +02001607 radeon_ring_write(ring, 0xc0026900);
1608 radeon_ring_write(ring, 0x00000316);
1609 radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
1610 radeon_ring_write(ring, 0x00000010); /* */
Alex Deucher18ff84d2011-02-02 12:37:41 -05001611
Christian Könige32eb502011-10-23 12:56:27 +02001612 radeon_ring_unlock_commit(rdev, ring);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04001613
1614 return 0;
1615}
1616
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001617static int evergreen_cp_resume(struct radeon_device *rdev)
Alex Deucherfe251e22010-03-24 13:36:43 -04001618{
Christian Könige32eb502011-10-23 12:56:27 +02001619 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Alex Deucherfe251e22010-03-24 13:36:43 -04001620 u32 tmp;
1621 u32 rb_bufsz;
1622 int r;
1623
1624 /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
1625 WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
1626 SOFT_RESET_PA |
1627 SOFT_RESET_SH |
1628 SOFT_RESET_VGT |
Jerome Glissea49a50d2011-08-24 20:00:17 +00001629 SOFT_RESET_SPI |
Alex Deucherfe251e22010-03-24 13:36:43 -04001630 SOFT_RESET_SX));
1631 RREG32(GRBM_SOFT_RESET);
1632 mdelay(15);
1633 WREG32(GRBM_SOFT_RESET, 0);
1634 RREG32(GRBM_SOFT_RESET);
1635
1636 /* Set ring buffer size */
Christian Könige32eb502011-10-23 12:56:27 +02001637 rb_bufsz = drm_order(ring->ring_size / 8);
Alex Deucher724c80e2010-08-27 18:25:25 -04001638 tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
Alex Deucherfe251e22010-03-24 13:36:43 -04001639#ifdef __BIG_ENDIAN
1640 tmp |= BUF_SWAP_32BIT;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001641#endif
Alex Deucherfe251e22010-03-24 13:36:43 -04001642 WREG32(CP_RB_CNTL, tmp);
Christian König15d33322011-09-15 19:02:22 +02001643 WREG32(CP_SEM_WAIT_TIMER, 0x0);
Alex Deucher11ef3f12012-01-20 14:47:43 -05001644 WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
Alex Deucherfe251e22010-03-24 13:36:43 -04001645
1646 /* Set the write pointer delay */
1647 WREG32(CP_RB_WPTR_DELAY, 0);
1648
1649 /* Initialize the ring buffer's read and write pointers */
1650 WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
1651 WREG32(CP_RB_RPTR_WR, 0);
Christian Könige32eb502011-10-23 12:56:27 +02001652 ring->wptr = 0;
1653 WREG32(CP_RB_WPTR, ring->wptr);
Alex Deucher724c80e2010-08-27 18:25:25 -04001654
1655 /* set the wb address wether it's enabled or not */
Alex Deucher0f234f5f2011-02-13 19:06:33 -05001656 WREG32(CP_RB_RPTR_ADDR,
Alex Deucher0f234f5f2011-02-13 19:06:33 -05001657 ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
Alex Deucher724c80e2010-08-27 18:25:25 -04001658 WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
1659 WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
1660
1661 if (rdev->wb.enabled)
1662 WREG32(SCRATCH_UMSK, 0xff);
1663 else {
1664 tmp |= RB_NO_UPDATE;
1665 WREG32(SCRATCH_UMSK, 0);
1666 }
1667
Alex Deucherfe251e22010-03-24 13:36:43 -04001668 mdelay(1);
1669 WREG32(CP_RB_CNTL, tmp);
1670
Christian Könige32eb502011-10-23 12:56:27 +02001671 WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
Alex Deucherfe251e22010-03-24 13:36:43 -04001672 WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
1673
Christian Könige32eb502011-10-23 12:56:27 +02001674 ring->rptr = RREG32(CP_RB_RPTR);
Alex Deucherfe251e22010-03-24 13:36:43 -04001675
Alex Deucher7e7b41d2010-09-02 21:32:32 -04001676 evergreen_cp_start(rdev);
Christian Könige32eb502011-10-23 12:56:27 +02001677 ring->ready = true;
Alex Deucherf7128122012-02-23 17:53:45 -05001678 r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
Alex Deucherfe251e22010-03-24 13:36:43 -04001679 if (r) {
Christian Könige32eb502011-10-23 12:56:27 +02001680 ring->ready = false;
Alex Deucherfe251e22010-03-24 13:36:43 -04001681 return r;
1682 }
1683 return 0;
1684}
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001685
1686/*
1687 * Core functions
1688 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001689static void evergreen_gpu_init(struct radeon_device *rdev)
1690{
Alex Deucher416a2bd2012-05-31 19:00:25 -04001691 u32 gb_addr_config;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001692 u32 mc_shared_chmap, mc_arb_ramcfg;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001693 u32 sx_debug_1;
1694 u32 smx_dc_ctl0;
1695 u32 sq_config;
1696 u32 sq_lds_resource_mgmt;
1697 u32 sq_gpr_resource_mgmt_1;
1698 u32 sq_gpr_resource_mgmt_2;
1699 u32 sq_gpr_resource_mgmt_3;
1700 u32 sq_thread_resource_mgmt;
1701 u32 sq_thread_resource_mgmt_2;
1702 u32 sq_stack_resource_mgmt_1;
1703 u32 sq_stack_resource_mgmt_2;
1704 u32 sq_stack_resource_mgmt_3;
1705 u32 vgt_cache_invalidation;
Alex Deucherf25a5c62011-05-19 11:07:57 -04001706 u32 hdp_host_path_cntl, tmp;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001707 u32 disabled_rb_mask;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001708 int i, j, num_shader_engines, ps_thread_count;
1709
1710 switch (rdev->family) {
1711 case CHIP_CYPRESS:
1712 case CHIP_HEMLOCK:
1713 rdev->config.evergreen.num_ses = 2;
1714 rdev->config.evergreen.max_pipes = 4;
1715 rdev->config.evergreen.max_tile_pipes = 8;
1716 rdev->config.evergreen.max_simds = 10;
1717 rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
1718 rdev->config.evergreen.max_gprs = 256;
1719 rdev->config.evergreen.max_threads = 248;
1720 rdev->config.evergreen.max_gs_threads = 32;
1721 rdev->config.evergreen.max_stack_entries = 512;
1722 rdev->config.evergreen.sx_num_of_sets = 4;
1723 rdev->config.evergreen.sx_max_export_size = 256;
1724 rdev->config.evergreen.sx_max_export_pos_size = 64;
1725 rdev->config.evergreen.sx_max_export_smx_size = 192;
1726 rdev->config.evergreen.max_hw_contexts = 8;
1727 rdev->config.evergreen.sq_num_cf_insts = 2;
1728
1729 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
1730 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1731 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001732 gb_addr_config = CYPRESS_GB_ADDR_CONFIG_GOLDEN;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001733 break;
1734 case CHIP_JUNIPER:
1735 rdev->config.evergreen.num_ses = 1;
1736 rdev->config.evergreen.max_pipes = 4;
1737 rdev->config.evergreen.max_tile_pipes = 4;
1738 rdev->config.evergreen.max_simds = 10;
1739 rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
1740 rdev->config.evergreen.max_gprs = 256;
1741 rdev->config.evergreen.max_threads = 248;
1742 rdev->config.evergreen.max_gs_threads = 32;
1743 rdev->config.evergreen.max_stack_entries = 512;
1744 rdev->config.evergreen.sx_num_of_sets = 4;
1745 rdev->config.evergreen.sx_max_export_size = 256;
1746 rdev->config.evergreen.sx_max_export_pos_size = 64;
1747 rdev->config.evergreen.sx_max_export_smx_size = 192;
1748 rdev->config.evergreen.max_hw_contexts = 8;
1749 rdev->config.evergreen.sq_num_cf_insts = 2;
1750
1751 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
1752 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1753 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001754 gb_addr_config = JUNIPER_GB_ADDR_CONFIG_GOLDEN;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001755 break;
1756 case CHIP_REDWOOD:
1757 rdev->config.evergreen.num_ses = 1;
1758 rdev->config.evergreen.max_pipes = 4;
1759 rdev->config.evergreen.max_tile_pipes = 4;
1760 rdev->config.evergreen.max_simds = 5;
1761 rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
1762 rdev->config.evergreen.max_gprs = 256;
1763 rdev->config.evergreen.max_threads = 248;
1764 rdev->config.evergreen.max_gs_threads = 32;
1765 rdev->config.evergreen.max_stack_entries = 256;
1766 rdev->config.evergreen.sx_num_of_sets = 4;
1767 rdev->config.evergreen.sx_max_export_size = 256;
1768 rdev->config.evergreen.sx_max_export_pos_size = 64;
1769 rdev->config.evergreen.sx_max_export_smx_size = 192;
1770 rdev->config.evergreen.max_hw_contexts = 8;
1771 rdev->config.evergreen.sq_num_cf_insts = 2;
1772
1773 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
1774 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1775 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001776 gb_addr_config = REDWOOD_GB_ADDR_CONFIG_GOLDEN;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001777 break;
1778 case CHIP_CEDAR:
1779 default:
1780 rdev->config.evergreen.num_ses = 1;
1781 rdev->config.evergreen.max_pipes = 2;
1782 rdev->config.evergreen.max_tile_pipes = 2;
1783 rdev->config.evergreen.max_simds = 2;
1784 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
1785 rdev->config.evergreen.max_gprs = 256;
1786 rdev->config.evergreen.max_threads = 192;
1787 rdev->config.evergreen.max_gs_threads = 16;
1788 rdev->config.evergreen.max_stack_entries = 256;
1789 rdev->config.evergreen.sx_num_of_sets = 4;
1790 rdev->config.evergreen.sx_max_export_size = 128;
1791 rdev->config.evergreen.sx_max_export_pos_size = 32;
1792 rdev->config.evergreen.sx_max_export_smx_size = 96;
1793 rdev->config.evergreen.max_hw_contexts = 4;
1794 rdev->config.evergreen.sq_num_cf_insts = 1;
1795
1796 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
1797 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1798 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001799 gb_addr_config = CEDAR_GB_ADDR_CONFIG_GOLDEN;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001800 break;
Alex Deucherd5e455e2010-11-22 17:56:29 -05001801 case CHIP_PALM:
1802 rdev->config.evergreen.num_ses = 1;
1803 rdev->config.evergreen.max_pipes = 2;
1804 rdev->config.evergreen.max_tile_pipes = 2;
1805 rdev->config.evergreen.max_simds = 2;
1806 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
1807 rdev->config.evergreen.max_gprs = 256;
1808 rdev->config.evergreen.max_threads = 192;
1809 rdev->config.evergreen.max_gs_threads = 16;
1810 rdev->config.evergreen.max_stack_entries = 256;
1811 rdev->config.evergreen.sx_num_of_sets = 4;
1812 rdev->config.evergreen.sx_max_export_size = 128;
1813 rdev->config.evergreen.sx_max_export_pos_size = 32;
1814 rdev->config.evergreen.sx_max_export_smx_size = 96;
1815 rdev->config.evergreen.max_hw_contexts = 4;
1816 rdev->config.evergreen.sq_num_cf_insts = 1;
1817
1818 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
1819 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1820 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001821 gb_addr_config = CEDAR_GB_ADDR_CONFIG_GOLDEN;
Alex Deucherd5e455e2010-11-22 17:56:29 -05001822 break;
Alex Deucherd5c5a722011-05-31 15:42:48 -04001823 case CHIP_SUMO:
1824 rdev->config.evergreen.num_ses = 1;
1825 rdev->config.evergreen.max_pipes = 4;
1826 rdev->config.evergreen.max_tile_pipes = 2;
1827 if (rdev->pdev->device == 0x9648)
1828 rdev->config.evergreen.max_simds = 3;
1829 else if ((rdev->pdev->device == 0x9647) ||
1830 (rdev->pdev->device == 0x964a))
1831 rdev->config.evergreen.max_simds = 4;
1832 else
1833 rdev->config.evergreen.max_simds = 5;
1834 rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
1835 rdev->config.evergreen.max_gprs = 256;
1836 rdev->config.evergreen.max_threads = 248;
1837 rdev->config.evergreen.max_gs_threads = 32;
1838 rdev->config.evergreen.max_stack_entries = 256;
1839 rdev->config.evergreen.sx_num_of_sets = 4;
1840 rdev->config.evergreen.sx_max_export_size = 256;
1841 rdev->config.evergreen.sx_max_export_pos_size = 64;
1842 rdev->config.evergreen.sx_max_export_smx_size = 192;
1843 rdev->config.evergreen.max_hw_contexts = 8;
1844 rdev->config.evergreen.sq_num_cf_insts = 2;
1845
1846 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
1847 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1848 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001849 gb_addr_config = REDWOOD_GB_ADDR_CONFIG_GOLDEN;
Alex Deucherd5c5a722011-05-31 15:42:48 -04001850 break;
1851 case CHIP_SUMO2:
1852 rdev->config.evergreen.num_ses = 1;
1853 rdev->config.evergreen.max_pipes = 4;
1854 rdev->config.evergreen.max_tile_pipes = 4;
1855 rdev->config.evergreen.max_simds = 2;
1856 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
1857 rdev->config.evergreen.max_gprs = 256;
1858 rdev->config.evergreen.max_threads = 248;
1859 rdev->config.evergreen.max_gs_threads = 32;
1860 rdev->config.evergreen.max_stack_entries = 512;
1861 rdev->config.evergreen.sx_num_of_sets = 4;
1862 rdev->config.evergreen.sx_max_export_size = 256;
1863 rdev->config.evergreen.sx_max_export_pos_size = 64;
1864 rdev->config.evergreen.sx_max_export_smx_size = 192;
1865 rdev->config.evergreen.max_hw_contexts = 8;
1866 rdev->config.evergreen.sq_num_cf_insts = 2;
1867
1868 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
1869 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1870 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001871 gb_addr_config = REDWOOD_GB_ADDR_CONFIG_GOLDEN;
Alex Deucherd5c5a722011-05-31 15:42:48 -04001872 break;
Alex Deucheradb68fa2011-01-06 21:19:24 -05001873 case CHIP_BARTS:
1874 rdev->config.evergreen.num_ses = 2;
1875 rdev->config.evergreen.max_pipes = 4;
1876 rdev->config.evergreen.max_tile_pipes = 8;
1877 rdev->config.evergreen.max_simds = 7;
1878 rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
1879 rdev->config.evergreen.max_gprs = 256;
1880 rdev->config.evergreen.max_threads = 248;
1881 rdev->config.evergreen.max_gs_threads = 32;
1882 rdev->config.evergreen.max_stack_entries = 512;
1883 rdev->config.evergreen.sx_num_of_sets = 4;
1884 rdev->config.evergreen.sx_max_export_size = 256;
1885 rdev->config.evergreen.sx_max_export_pos_size = 64;
1886 rdev->config.evergreen.sx_max_export_smx_size = 192;
1887 rdev->config.evergreen.max_hw_contexts = 8;
1888 rdev->config.evergreen.sq_num_cf_insts = 2;
1889
1890 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
1891 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1892 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001893 gb_addr_config = BARTS_GB_ADDR_CONFIG_GOLDEN;
Alex Deucheradb68fa2011-01-06 21:19:24 -05001894 break;
1895 case CHIP_TURKS:
1896 rdev->config.evergreen.num_ses = 1;
1897 rdev->config.evergreen.max_pipes = 4;
1898 rdev->config.evergreen.max_tile_pipes = 4;
1899 rdev->config.evergreen.max_simds = 6;
1900 rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
1901 rdev->config.evergreen.max_gprs = 256;
1902 rdev->config.evergreen.max_threads = 248;
1903 rdev->config.evergreen.max_gs_threads = 32;
1904 rdev->config.evergreen.max_stack_entries = 256;
1905 rdev->config.evergreen.sx_num_of_sets = 4;
1906 rdev->config.evergreen.sx_max_export_size = 256;
1907 rdev->config.evergreen.sx_max_export_pos_size = 64;
1908 rdev->config.evergreen.sx_max_export_smx_size = 192;
1909 rdev->config.evergreen.max_hw_contexts = 8;
1910 rdev->config.evergreen.sq_num_cf_insts = 2;
1911
1912 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
1913 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1914 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001915 gb_addr_config = TURKS_GB_ADDR_CONFIG_GOLDEN;
Alex Deucheradb68fa2011-01-06 21:19:24 -05001916 break;
1917 case CHIP_CAICOS:
1918 rdev->config.evergreen.num_ses = 1;
1919 rdev->config.evergreen.max_pipes = 4;
1920 rdev->config.evergreen.max_tile_pipes = 2;
1921 rdev->config.evergreen.max_simds = 2;
1922 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
1923 rdev->config.evergreen.max_gprs = 256;
1924 rdev->config.evergreen.max_threads = 192;
1925 rdev->config.evergreen.max_gs_threads = 16;
1926 rdev->config.evergreen.max_stack_entries = 256;
1927 rdev->config.evergreen.sx_num_of_sets = 4;
1928 rdev->config.evergreen.sx_max_export_size = 128;
1929 rdev->config.evergreen.sx_max_export_pos_size = 32;
1930 rdev->config.evergreen.sx_max_export_smx_size = 96;
1931 rdev->config.evergreen.max_hw_contexts = 4;
1932 rdev->config.evergreen.sq_num_cf_insts = 1;
1933
1934 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
1935 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1936 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001937 gb_addr_config = CAICOS_GB_ADDR_CONFIG_GOLDEN;
Alex Deucheradb68fa2011-01-06 21:19:24 -05001938 break;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001939 }
1940
1941 /* Initialize HDP */
1942 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1943 WREG32((0x2c14 + j), 0x00000000);
1944 WREG32((0x2c18 + j), 0x00000000);
1945 WREG32((0x2c1c + j), 0x00000000);
1946 WREG32((0x2c20 + j), 0x00000000);
1947 WREG32((0x2c24 + j), 0x00000000);
1948 }
1949
1950 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
1951
Alex Deucherd054ac12011-09-01 17:46:15 +00001952 evergreen_fix_pci_max_read_req_size(rdev);
1953
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001954 mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
Alex Deucher05b3ef62012-03-20 17:18:37 -04001955 if ((rdev->family == CHIP_PALM) ||
1956 (rdev->family == CHIP_SUMO) ||
1957 (rdev->family == CHIP_SUMO2))
Alex Deucherd9282fc2011-05-11 03:15:24 -04001958 mc_arb_ramcfg = RREG32(FUS_MC_ARB_RAMCFG);
1959 else
1960 mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001961
Alex Deucher1aa52bd2010-11-17 12:11:03 -05001962 /* setup tiling info dword. gb_addr_config is not adequate since it does
1963 * not have bank info, so create a custom tiling dword.
1964 * bits 3:0 num_pipes
1965 * bits 7:4 num_banks
1966 * bits 11:8 group_size
1967 * bits 15:12 row_size
1968 */
1969 rdev->config.evergreen.tile_config = 0;
1970 switch (rdev->config.evergreen.max_tile_pipes) {
1971 case 1:
1972 default:
1973 rdev->config.evergreen.tile_config |= (0 << 0);
1974 break;
1975 case 2:
1976 rdev->config.evergreen.tile_config |= (1 << 0);
1977 break;
1978 case 4:
1979 rdev->config.evergreen.tile_config |= (2 << 0);
1980 break;
1981 case 8:
1982 rdev->config.evergreen.tile_config |= (3 << 0);
1983 break;
1984 }
Alex Deucherd698a342011-06-23 00:49:29 -04001985 /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
Alex Deucher5bfa4872011-05-20 12:35:22 -04001986 if (rdev->flags & RADEON_IS_IGP)
Alex Deucherd698a342011-06-23 00:49:29 -04001987 rdev->config.evergreen.tile_config |= 1 << 4;
Alex Deucher29d65402012-05-31 18:53:36 -04001988 else {
Alex Deucherc8d15ed2012-07-31 11:01:10 -04001989 switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) {
1990 case 0: /* four banks */
Alex Deucher29d65402012-05-31 18:53:36 -04001991 rdev->config.evergreen.tile_config |= 0 << 4;
Alex Deucherc8d15ed2012-07-31 11:01:10 -04001992 break;
1993 case 1: /* eight banks */
1994 rdev->config.evergreen.tile_config |= 1 << 4;
1995 break;
1996 case 2: /* sixteen banks */
1997 default:
1998 rdev->config.evergreen.tile_config |= 2 << 4;
1999 break;
2000 }
Alex Deucher29d65402012-05-31 18:53:36 -04002001 }
Alex Deucher416a2bd2012-05-31 19:00:25 -04002002 rdev->config.evergreen.tile_config |= 0 << 8;
Alex Deucher1aa52bd2010-11-17 12:11:03 -05002003 rdev->config.evergreen.tile_config |=
2004 ((gb_addr_config & 0x30000000) >> 28) << 12;
2005
Alex Deucher416a2bd2012-05-31 19:00:25 -04002006 num_shader_engines = (gb_addr_config & NUM_SHADER_ENGINES(3) >> 12) + 1;
2007
2008 if ((rdev->family >= CHIP_CEDAR) && (rdev->family <= CHIP_HEMLOCK)) {
2009 u32 efuse_straps_4;
2010 u32 efuse_straps_3;
2011
2012 WREG32(RCU_IND_INDEX, 0x204);
2013 efuse_straps_4 = RREG32(RCU_IND_DATA);
2014 WREG32(RCU_IND_INDEX, 0x203);
2015 efuse_straps_3 = RREG32(RCU_IND_DATA);
2016 tmp = (((efuse_straps_4 & 0xf) << 4) |
2017 ((efuse_straps_3 & 0xf0000000) >> 28));
2018 } else {
2019 tmp = 0;
2020 for (i = (rdev->config.evergreen.num_ses - 1); i >= 0; i--) {
2021 u32 rb_disable_bitmap;
2022
2023 WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
2024 WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
2025 rb_disable_bitmap = (RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000) >> 16;
2026 tmp <<= 4;
2027 tmp |= rb_disable_bitmap;
2028 }
2029 }
2030 /* enabled rb are just the one not disabled :) */
2031 disabled_rb_mask = tmp;
2032
2033 WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
2034 WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
2035
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002036 WREG32(GB_ADDR_CONFIG, gb_addr_config);
2037 WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
2038 WREG32(HDP_ADDR_CONFIG, gb_addr_config);
2039
Alex Deucher416a2bd2012-05-31 19:00:25 -04002040 tmp = gb_addr_config & NUM_PIPES_MASK;
2041 tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.evergreen.max_backends,
2042 EVERGREEN_MAX_BACKENDS, disabled_rb_mask);
2043 WREG32(GB_BACKEND_MAP, tmp);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002044
2045 WREG32(CGTS_SYS_TCC_DISABLE, 0);
2046 WREG32(CGTS_TCC_DISABLE, 0);
2047 WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
2048 WREG32(CGTS_USER_TCC_DISABLE, 0);
2049
2050 /* set HW defaults for 3D engine */
2051 WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
2052 ROQ_IB2_START(0x2b)));
2053
2054 WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
2055
2056 WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
2057 SYNC_GRADIENT |
2058 SYNC_WALKER |
2059 SYNC_ALIGNER));
2060
2061 sx_debug_1 = RREG32(SX_DEBUG_1);
2062 sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
2063 WREG32(SX_DEBUG_1, sx_debug_1);
2064
2065
2066 smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
2067 smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
2068 smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
2069 WREG32(SMX_DC_CTL0, smx_dc_ctl0);
2070
Alex Deucherb866d132012-06-14 22:06:36 +02002071 if (rdev->family <= CHIP_SUMO2)
2072 WREG32(SMX_SAR_CTL0, 0x00010000);
2073
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002074 WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
2075 POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
2076 SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
2077
2078 WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
2079 SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
2080 SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
2081
2082 WREG32(VGT_NUM_INSTANCES, 1);
2083 WREG32(SPI_CONFIG_CNTL, 0);
2084 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
2085 WREG32(CP_PERFMON_CNTL, 0);
2086
2087 WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
2088 FETCH_FIFO_HIWATER(0x4) |
2089 DONE_FIFO_HIWATER(0xe0) |
2090 ALU_UPDATE_FIFO_HIWATER(0x8)));
2091
2092 sq_config = RREG32(SQ_CONFIG);
2093 sq_config &= ~(PS_PRIO(3) |
2094 VS_PRIO(3) |
2095 GS_PRIO(3) |
2096 ES_PRIO(3));
2097 sq_config |= (VC_ENABLE |
2098 EXPORT_SRC_C |
2099 PS_PRIO(0) |
2100 VS_PRIO(1) |
2101 GS_PRIO(2) |
2102 ES_PRIO(3));
2103
Alex Deucherd5e455e2010-11-22 17:56:29 -05002104 switch (rdev->family) {
2105 case CHIP_CEDAR:
2106 case CHIP_PALM:
Alex Deucherd5c5a722011-05-31 15:42:48 -04002107 case CHIP_SUMO:
2108 case CHIP_SUMO2:
Alex Deucheradb68fa2011-01-06 21:19:24 -05002109 case CHIP_CAICOS:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002110 /* no vertex cache */
2111 sq_config &= ~VC_ENABLE;
Alex Deucherd5e455e2010-11-22 17:56:29 -05002112 break;
2113 default:
2114 break;
2115 }
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002116
2117 sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
2118
2119 sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
2120 sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
2121 sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
2122 sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
2123 sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
2124 sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
2125 sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
2126
Alex Deucherd5e455e2010-11-22 17:56:29 -05002127 switch (rdev->family) {
2128 case CHIP_CEDAR:
2129 case CHIP_PALM:
Alex Deucherd5c5a722011-05-31 15:42:48 -04002130 case CHIP_SUMO:
2131 case CHIP_SUMO2:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002132 ps_thread_count = 96;
Alex Deucherd5e455e2010-11-22 17:56:29 -05002133 break;
2134 default:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002135 ps_thread_count = 128;
Alex Deucherd5e455e2010-11-22 17:56:29 -05002136 break;
2137 }
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002138
2139 sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
Alex Deucherf96b35c2010-06-16 12:24:07 -04002140 sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
2141 sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
2142 sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
2143 sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
2144 sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002145
2146 sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2147 sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2148 sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2149 sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2150 sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2151 sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2152
2153 WREG32(SQ_CONFIG, sq_config);
2154 WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
2155 WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
2156 WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
2157 WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
2158 WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
2159 WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
2160 WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
2161 WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
2162 WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
2163 WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
2164
2165 WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
2166 FORCE_EOV_MAX_REZ_CNT(255)));
2167
Alex Deucherd5e455e2010-11-22 17:56:29 -05002168 switch (rdev->family) {
2169 case CHIP_CEDAR:
2170 case CHIP_PALM:
Alex Deucherd5c5a722011-05-31 15:42:48 -04002171 case CHIP_SUMO:
2172 case CHIP_SUMO2:
Alex Deucheradb68fa2011-01-06 21:19:24 -05002173 case CHIP_CAICOS:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002174 vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
Alex Deucherd5e455e2010-11-22 17:56:29 -05002175 break;
2176 default:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002177 vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
Alex Deucherd5e455e2010-11-22 17:56:29 -05002178 break;
2179 }
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002180 vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
2181 WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
2182
2183 WREG32(VGT_GS_VERTEX_REUSE, 16);
Alex Deucher12920592011-02-02 12:37:40 -05002184 WREG32(PA_SU_LINE_STIPPLE_VALUE, 0);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002185 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
2186
Alex Deucher60a4a3e2010-06-29 17:03:35 -04002187 WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
2188 WREG32(VGT_OUT_DEALLOC_CNTL, 16);
2189
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002190 WREG32(CB_PERF_CTR0_SEL_0, 0);
2191 WREG32(CB_PERF_CTR0_SEL_1, 0);
2192 WREG32(CB_PERF_CTR1_SEL_0, 0);
2193 WREG32(CB_PERF_CTR1_SEL_1, 0);
2194 WREG32(CB_PERF_CTR2_SEL_0, 0);
2195 WREG32(CB_PERF_CTR2_SEL_1, 0);
2196 WREG32(CB_PERF_CTR3_SEL_0, 0);
2197 WREG32(CB_PERF_CTR3_SEL_1, 0);
2198
Alex Deucher60a4a3e2010-06-29 17:03:35 -04002199 /* clear render buffer base addresses */
2200 WREG32(CB_COLOR0_BASE, 0);
2201 WREG32(CB_COLOR1_BASE, 0);
2202 WREG32(CB_COLOR2_BASE, 0);
2203 WREG32(CB_COLOR3_BASE, 0);
2204 WREG32(CB_COLOR4_BASE, 0);
2205 WREG32(CB_COLOR5_BASE, 0);
2206 WREG32(CB_COLOR6_BASE, 0);
2207 WREG32(CB_COLOR7_BASE, 0);
2208 WREG32(CB_COLOR8_BASE, 0);
2209 WREG32(CB_COLOR9_BASE, 0);
2210 WREG32(CB_COLOR10_BASE, 0);
2211 WREG32(CB_COLOR11_BASE, 0);
2212
2213 /* set the shader const cache sizes to 0 */
2214 for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
2215 WREG32(i, 0);
2216 for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
2217 WREG32(i, 0);
2218
Alex Deucherf25a5c62011-05-19 11:07:57 -04002219 tmp = RREG32(HDP_MISC_CNTL);
2220 tmp |= HDP_FLUSH_INVALIDATE_CACHE;
2221 WREG32(HDP_MISC_CNTL, tmp);
2222
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002223 hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
2224 WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
2225
2226 WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
2227
2228 udelay(50);
2229
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002230}
2231
2232int evergreen_mc_init(struct radeon_device *rdev)
2233{
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002234 u32 tmp;
2235 int chansize, numchan;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002236
2237 /* Get VRAM informations */
2238 rdev->mc.vram_is_ddr = true;
Alex Deucher05b3ef62012-03-20 17:18:37 -04002239 if ((rdev->family == CHIP_PALM) ||
2240 (rdev->family == CHIP_SUMO) ||
2241 (rdev->family == CHIP_SUMO2))
Alex Deucher82084412011-07-01 13:18:28 -04002242 tmp = RREG32(FUS_MC_ARB_RAMCFG);
2243 else
2244 tmp = RREG32(MC_ARB_RAMCFG);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002245 if (tmp & CHANSIZE_OVERRIDE) {
2246 chansize = 16;
2247 } else if (tmp & CHANSIZE_MASK) {
2248 chansize = 64;
2249 } else {
2250 chansize = 32;
2251 }
2252 tmp = RREG32(MC_SHARED_CHMAP);
2253 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
2254 case 0:
2255 default:
2256 numchan = 1;
2257 break;
2258 case 1:
2259 numchan = 2;
2260 break;
2261 case 2:
2262 numchan = 4;
2263 break;
2264 case 3:
2265 numchan = 8;
2266 break;
2267 }
2268 rdev->mc.vram_width = numchan * chansize;
2269 /* Could aper size report 0 ? */
Jordan Crouse01d73a62010-05-27 13:40:24 -06002270 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
2271 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002272 /* Setup GPU memory space */
Alex Deucher05b3ef62012-03-20 17:18:37 -04002273 if ((rdev->family == CHIP_PALM) ||
2274 (rdev->family == CHIP_SUMO) ||
2275 (rdev->family == CHIP_SUMO2)) {
Alex Deucher6eb18f82010-11-22 17:56:27 -05002276 /* size in bytes on fusion */
2277 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
2278 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
2279 } else {
Alex Deucher05b3ef62012-03-20 17:18:37 -04002280 /* size in MB on evergreen/cayman/tn */
Alex Deucher6eb18f82010-11-22 17:56:27 -05002281 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
2282 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
2283 }
Jerome Glisse51e5fcd2010-02-19 14:33:54 +00002284 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Alex Deucher0ef0c1f2010-11-22 17:56:26 -05002285 r700_vram_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -04002286 radeon_update_bandwidth_info(rdev);
2287
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002288 return 0;
2289}
Jerome Glissed594e462010-02-17 21:54:29 +00002290
Christian Könige32eb502011-10-23 12:56:27 +02002291bool evergreen_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse225758d2010-03-09 14:45:10 +00002292{
Alex Deucher17db7042010-12-21 16:05:39 -05002293 u32 srbm_status;
2294 u32 grbm_status;
2295 u32 grbm_status_se0, grbm_status_se1;
Alex Deucher17db7042010-12-21 16:05:39 -05002296
2297 srbm_status = RREG32(SRBM_STATUS);
2298 grbm_status = RREG32(GRBM_STATUS);
2299 grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
2300 grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
2301 if (!(grbm_status & GUI_ACTIVE)) {
Christian König069211e2012-05-02 15:11:20 +02002302 radeon_ring_lockup_update(ring);
Alex Deucher17db7042010-12-21 16:05:39 -05002303 return false;
2304 }
2305 /* force CP activities */
Christian König7b9ef162012-05-02 15:11:23 +02002306 radeon_ring_force_activity(rdev, ring);
Christian König069211e2012-05-02 15:11:20 +02002307 return radeon_ring_test_lockup(rdev, ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00002308}
2309
Alex Deucher747943e2010-03-24 13:26:36 -04002310static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
2311{
2312 struct evergreen_mc_save save;
Alex Deucher747943e2010-03-24 13:26:36 -04002313 u32 grbm_reset = 0;
2314
Alex Deucher8d96fe92011-01-21 15:38:22 +00002315 if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
2316 return 0;
2317
Alex Deucher747943e2010-03-24 13:26:36 -04002318 dev_info(rdev->dev, "GPU softreset \n");
2319 dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
2320 RREG32(GRBM_STATUS));
2321 dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
2322 RREG32(GRBM_STATUS_SE0));
2323 dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
2324 RREG32(GRBM_STATUS_SE1));
2325 dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
2326 RREG32(SRBM_STATUS));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04002327 dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
2328 RREG32(CP_STALLED_STAT1));
2329 dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
2330 RREG32(CP_STALLED_STAT2));
2331 dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
2332 RREG32(CP_BUSY_STAT));
2333 dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
2334 RREG32(CP_STAT));
Alex Deucher747943e2010-03-24 13:26:36 -04002335 evergreen_mc_stop(rdev, &save);
2336 if (evergreen_mc_wait_for_idle(rdev)) {
2337 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
2338 }
2339 /* Disable CP parsing/prefetching */
2340 WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
2341
2342 /* reset all the gfx blocks */
2343 grbm_reset = (SOFT_RESET_CP |
2344 SOFT_RESET_CB |
2345 SOFT_RESET_DB |
2346 SOFT_RESET_PA |
2347 SOFT_RESET_SC |
2348 SOFT_RESET_SPI |
2349 SOFT_RESET_SH |
2350 SOFT_RESET_SX |
2351 SOFT_RESET_TC |
2352 SOFT_RESET_TA |
2353 SOFT_RESET_VC |
2354 SOFT_RESET_VGT);
2355
2356 dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
2357 WREG32(GRBM_SOFT_RESET, grbm_reset);
2358 (void)RREG32(GRBM_SOFT_RESET);
2359 udelay(50);
2360 WREG32(GRBM_SOFT_RESET, 0);
2361 (void)RREG32(GRBM_SOFT_RESET);
Alex Deucher747943e2010-03-24 13:26:36 -04002362 /* Wait a little for things to settle down */
2363 udelay(50);
2364 dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
2365 RREG32(GRBM_STATUS));
2366 dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
2367 RREG32(GRBM_STATUS_SE0));
2368 dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
2369 RREG32(GRBM_STATUS_SE1));
2370 dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
2371 RREG32(SRBM_STATUS));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04002372 dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
2373 RREG32(CP_STALLED_STAT1));
2374 dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
2375 RREG32(CP_STALLED_STAT2));
2376 dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
2377 RREG32(CP_BUSY_STAT));
2378 dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
2379 RREG32(CP_STAT));
Alex Deucher747943e2010-03-24 13:26:36 -04002380 evergreen_mc_resume(rdev, &save);
2381 return 0;
2382}
2383
Jerome Glissea2d07b72010-03-09 14:45:11 +00002384int evergreen_asic_reset(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002385{
Alex Deucher747943e2010-03-24 13:26:36 -04002386 return evergreen_gpu_soft_reset(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002387}
2388
Alex Deucher45f9a392010-03-24 13:55:51 -04002389/* Interrupts */
2390
2391u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
2392{
Alex Deucher46437052012-08-15 17:10:32 -04002393 if (crtc >= rdev->num_crtc)
Alex Deucher45f9a392010-03-24 13:55:51 -04002394 return 0;
Alex Deucher46437052012-08-15 17:10:32 -04002395 else
2396 return RREG32(CRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
Alex Deucher45f9a392010-03-24 13:55:51 -04002397}
2398
2399void evergreen_disable_interrupt_state(struct radeon_device *rdev)
2400{
2401 u32 tmp;
2402
Alex Deucher1b370782011-11-17 20:13:28 -05002403 if (rdev->family >= CHIP_CAYMAN) {
2404 cayman_cp_int_cntl_setup(rdev, 0,
2405 CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
2406 cayman_cp_int_cntl_setup(rdev, 1, 0);
2407 cayman_cp_int_cntl_setup(rdev, 2, 0);
2408 } else
2409 WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
Alex Deucher45f9a392010-03-24 13:55:51 -04002410 WREG32(GRBM_INT_CNTL, 0);
2411 WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
2412 WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04002413 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05002414 WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
2415 WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04002416 }
2417 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05002418 WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
2419 WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
2420 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002421
2422 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
2423 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04002424 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05002425 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
2426 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04002427 }
2428 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05002429 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
2430 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
2431 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002432
Alex Deucher05b3ef62012-03-20 17:18:37 -04002433 /* only one DAC on DCE6 */
2434 if (!ASIC_IS_DCE6(rdev))
2435 WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
Alex Deucher45f9a392010-03-24 13:55:51 -04002436 WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
2437
2438 tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2439 WREG32(DC_HPD1_INT_CONTROL, tmp);
2440 tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2441 WREG32(DC_HPD2_INT_CONTROL, tmp);
2442 tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2443 WREG32(DC_HPD3_INT_CONTROL, tmp);
2444 tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2445 WREG32(DC_HPD4_INT_CONTROL, tmp);
2446 tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2447 WREG32(DC_HPD5_INT_CONTROL, tmp);
2448 tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2449 WREG32(DC_HPD6_INT_CONTROL, tmp);
2450
2451}
2452
2453int evergreen_irq_set(struct radeon_device *rdev)
2454{
2455 u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
Alex Deucher1b370782011-11-17 20:13:28 -05002456 u32 cp_int_cntl1 = 0, cp_int_cntl2 = 0;
Alex Deucher45f9a392010-03-24 13:55:51 -04002457 u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
2458 u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
Alex Deucher2031f772010-04-22 12:52:11 -04002459 u32 grbm_int_cntl = 0;
Alex Deucher6f34be52010-11-21 10:59:01 -05002460 u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
Alex Deucherf122c612012-03-30 08:59:57 -04002461 u32 afmt1 = 0, afmt2 = 0, afmt3 = 0, afmt4 = 0, afmt5 = 0, afmt6 = 0;
Alex Deucher45f9a392010-03-24 13:55:51 -04002462
2463 if (!rdev->irq.installed) {
Joe Perchesfce7d612010-10-30 21:08:30 +00002464 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
Alex Deucher45f9a392010-03-24 13:55:51 -04002465 return -EINVAL;
2466 }
2467 /* don't enable anything if the ih is disabled */
2468 if (!rdev->ih.enabled) {
2469 r600_disable_interrupts(rdev);
2470 /* force the active interrupt state to all disabled */
2471 evergreen_disable_interrupt_state(rdev);
2472 return 0;
2473 }
2474
2475 hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
2476 hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
2477 hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
2478 hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
2479 hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
2480 hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
2481
Alex Deucherf122c612012-03-30 08:59:57 -04002482 afmt1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
2483 afmt2 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
2484 afmt3 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
2485 afmt4 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
2486 afmt5 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
2487 afmt6 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
2488
Alex Deucher1b370782011-11-17 20:13:28 -05002489 if (rdev->family >= CHIP_CAYMAN) {
2490 /* enable CP interrupts on all rings */
Christian Koenig736fc372012-05-17 19:52:00 +02002491 if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
Alex Deucher1b370782011-11-17 20:13:28 -05002492 DRM_DEBUG("evergreen_irq_set: sw int gfx\n");
2493 cp_int_cntl |= TIME_STAMP_INT_ENABLE;
2494 }
Christian Koenig736fc372012-05-17 19:52:00 +02002495 if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
Alex Deucher1b370782011-11-17 20:13:28 -05002496 DRM_DEBUG("evergreen_irq_set: sw int cp1\n");
2497 cp_int_cntl1 |= TIME_STAMP_INT_ENABLE;
2498 }
Christian Koenig736fc372012-05-17 19:52:00 +02002499 if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
Alex Deucher1b370782011-11-17 20:13:28 -05002500 DRM_DEBUG("evergreen_irq_set: sw int cp2\n");
2501 cp_int_cntl2 |= TIME_STAMP_INT_ENABLE;
2502 }
2503 } else {
Christian Koenig736fc372012-05-17 19:52:00 +02002504 if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
Alex Deucher1b370782011-11-17 20:13:28 -05002505 DRM_DEBUG("evergreen_irq_set: sw int gfx\n");
2506 cp_int_cntl |= RB_INT_ENABLE;
2507 cp_int_cntl |= TIME_STAMP_INT_ENABLE;
2508 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002509 }
Alex Deucher1b370782011-11-17 20:13:28 -05002510
Alex Deucher6f34be52010-11-21 10:59:01 -05002511 if (rdev->irq.crtc_vblank_int[0] ||
Christian Koenig736fc372012-05-17 19:52:00 +02002512 atomic_read(&rdev->irq.pflip[0])) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002513 DRM_DEBUG("evergreen_irq_set: vblank 0\n");
2514 crtc1 |= VBLANK_INT_MASK;
2515 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002516 if (rdev->irq.crtc_vblank_int[1] ||
Christian Koenig736fc372012-05-17 19:52:00 +02002517 atomic_read(&rdev->irq.pflip[1])) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002518 DRM_DEBUG("evergreen_irq_set: vblank 1\n");
2519 crtc2 |= VBLANK_INT_MASK;
2520 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002521 if (rdev->irq.crtc_vblank_int[2] ||
Christian Koenig736fc372012-05-17 19:52:00 +02002522 atomic_read(&rdev->irq.pflip[2])) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002523 DRM_DEBUG("evergreen_irq_set: vblank 2\n");
2524 crtc3 |= VBLANK_INT_MASK;
2525 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002526 if (rdev->irq.crtc_vblank_int[3] ||
Christian Koenig736fc372012-05-17 19:52:00 +02002527 atomic_read(&rdev->irq.pflip[3])) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002528 DRM_DEBUG("evergreen_irq_set: vblank 3\n");
2529 crtc4 |= VBLANK_INT_MASK;
2530 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002531 if (rdev->irq.crtc_vblank_int[4] ||
Christian Koenig736fc372012-05-17 19:52:00 +02002532 atomic_read(&rdev->irq.pflip[4])) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002533 DRM_DEBUG("evergreen_irq_set: vblank 4\n");
2534 crtc5 |= VBLANK_INT_MASK;
2535 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002536 if (rdev->irq.crtc_vblank_int[5] ||
Christian Koenig736fc372012-05-17 19:52:00 +02002537 atomic_read(&rdev->irq.pflip[5])) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002538 DRM_DEBUG("evergreen_irq_set: vblank 5\n");
2539 crtc6 |= VBLANK_INT_MASK;
2540 }
2541 if (rdev->irq.hpd[0]) {
2542 DRM_DEBUG("evergreen_irq_set: hpd 1\n");
2543 hpd1 |= DC_HPDx_INT_EN;
2544 }
2545 if (rdev->irq.hpd[1]) {
2546 DRM_DEBUG("evergreen_irq_set: hpd 2\n");
2547 hpd2 |= DC_HPDx_INT_EN;
2548 }
2549 if (rdev->irq.hpd[2]) {
2550 DRM_DEBUG("evergreen_irq_set: hpd 3\n");
2551 hpd3 |= DC_HPDx_INT_EN;
2552 }
2553 if (rdev->irq.hpd[3]) {
2554 DRM_DEBUG("evergreen_irq_set: hpd 4\n");
2555 hpd4 |= DC_HPDx_INT_EN;
2556 }
2557 if (rdev->irq.hpd[4]) {
2558 DRM_DEBUG("evergreen_irq_set: hpd 5\n");
2559 hpd5 |= DC_HPDx_INT_EN;
2560 }
2561 if (rdev->irq.hpd[5]) {
2562 DRM_DEBUG("evergreen_irq_set: hpd 6\n");
2563 hpd6 |= DC_HPDx_INT_EN;
2564 }
Alex Deucherf122c612012-03-30 08:59:57 -04002565 if (rdev->irq.afmt[0]) {
2566 DRM_DEBUG("evergreen_irq_set: hdmi 0\n");
2567 afmt1 |= AFMT_AZ_FORMAT_WTRIG_MASK;
2568 }
2569 if (rdev->irq.afmt[1]) {
2570 DRM_DEBUG("evergreen_irq_set: hdmi 1\n");
2571 afmt2 |= AFMT_AZ_FORMAT_WTRIG_MASK;
2572 }
2573 if (rdev->irq.afmt[2]) {
2574 DRM_DEBUG("evergreen_irq_set: hdmi 2\n");
2575 afmt3 |= AFMT_AZ_FORMAT_WTRIG_MASK;
2576 }
2577 if (rdev->irq.afmt[3]) {
2578 DRM_DEBUG("evergreen_irq_set: hdmi 3\n");
2579 afmt4 |= AFMT_AZ_FORMAT_WTRIG_MASK;
2580 }
2581 if (rdev->irq.afmt[4]) {
2582 DRM_DEBUG("evergreen_irq_set: hdmi 4\n");
2583 afmt5 |= AFMT_AZ_FORMAT_WTRIG_MASK;
2584 }
2585 if (rdev->irq.afmt[5]) {
2586 DRM_DEBUG("evergreen_irq_set: hdmi 5\n");
2587 afmt6 |= AFMT_AZ_FORMAT_WTRIG_MASK;
2588 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002589
Alex Deucher1b370782011-11-17 20:13:28 -05002590 if (rdev->family >= CHIP_CAYMAN) {
2591 cayman_cp_int_cntl_setup(rdev, 0, cp_int_cntl);
2592 cayman_cp_int_cntl_setup(rdev, 1, cp_int_cntl1);
2593 cayman_cp_int_cntl_setup(rdev, 2, cp_int_cntl2);
2594 } else
2595 WREG32(CP_INT_CNTL, cp_int_cntl);
Alex Deucher2031f772010-04-22 12:52:11 -04002596 WREG32(GRBM_INT_CNTL, grbm_int_cntl);
Alex Deucher45f9a392010-03-24 13:55:51 -04002597
2598 WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
2599 WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
Alex Deucherb7eff392011-07-08 11:44:56 -04002600 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05002601 WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
2602 WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
Alex Deucherb7eff392011-07-08 11:44:56 -04002603 }
2604 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05002605 WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
2606 WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
2607 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002608
Alex Deucher6f34be52010-11-21 10:59:01 -05002609 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
2610 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
Alex Deucherb7eff392011-07-08 11:44:56 -04002611 if (rdev->num_crtc >= 4) {
2612 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
2613 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
2614 }
2615 if (rdev->num_crtc >= 6) {
2616 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
2617 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
2618 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002619
Alex Deucher45f9a392010-03-24 13:55:51 -04002620 WREG32(DC_HPD1_INT_CONTROL, hpd1);
2621 WREG32(DC_HPD2_INT_CONTROL, hpd2);
2622 WREG32(DC_HPD3_INT_CONTROL, hpd3);
2623 WREG32(DC_HPD4_INT_CONTROL, hpd4);
2624 WREG32(DC_HPD5_INT_CONTROL, hpd5);
2625 WREG32(DC_HPD6_INT_CONTROL, hpd6);
2626
Alex Deucherf122c612012-03-30 08:59:57 -04002627 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, afmt1);
2628 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, afmt2);
2629 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, afmt3);
2630 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, afmt4);
2631 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, afmt5);
2632 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, afmt6);
2633
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002634 return 0;
2635}
2636
Andi Kleencbdd4502011-10-13 16:08:46 -07002637static void evergreen_irq_ack(struct radeon_device *rdev)
Alex Deucher45f9a392010-03-24 13:55:51 -04002638{
2639 u32 tmp;
2640
Alex Deucher6f34be52010-11-21 10:59:01 -05002641 rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
2642 rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
2643 rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
2644 rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
2645 rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
2646 rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
2647 rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
2648 rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
Alex Deucherb7eff392011-07-08 11:44:56 -04002649 if (rdev->num_crtc >= 4) {
2650 rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
2651 rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
2652 }
2653 if (rdev->num_crtc >= 6) {
2654 rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
2655 rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
2656 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002657
Alex Deucherf122c612012-03-30 08:59:57 -04002658 rdev->irq.stat_regs.evergreen.afmt_status1 = RREG32(AFMT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
2659 rdev->irq.stat_regs.evergreen.afmt_status2 = RREG32(AFMT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
2660 rdev->irq.stat_regs.evergreen.afmt_status3 = RREG32(AFMT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
2661 rdev->irq.stat_regs.evergreen.afmt_status4 = RREG32(AFMT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
2662 rdev->irq.stat_regs.evergreen.afmt_status5 = RREG32(AFMT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
2663 rdev->irq.stat_regs.evergreen.afmt_status6 = RREG32(AFMT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
2664
Alex Deucher6f34be52010-11-21 10:59:01 -05002665 if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
2666 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
2667 if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
2668 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
Alex Deucher6f34be52010-11-21 10:59:01 -05002669 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
Alex Deucher45f9a392010-03-24 13:55:51 -04002670 WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05002671 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
Alex Deucher45f9a392010-03-24 13:55:51 -04002672 WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05002673 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
Alex Deucher45f9a392010-03-24 13:55:51 -04002674 WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05002675 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
Alex Deucher45f9a392010-03-24 13:55:51 -04002676 WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
2677
Alex Deucherb7eff392011-07-08 11:44:56 -04002678 if (rdev->num_crtc >= 4) {
2679 if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
2680 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
2681 if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
2682 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
2683 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
2684 WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
2685 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
2686 WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
2687 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
2688 WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
2689 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
2690 WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
2691 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002692
Alex Deucherb7eff392011-07-08 11:44:56 -04002693 if (rdev->num_crtc >= 6) {
2694 if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
2695 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
2696 if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
2697 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
2698 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
2699 WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
2700 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
2701 WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
2702 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
2703 WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
2704 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
2705 WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
2706 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002707
Alex Deucher6f34be52010-11-21 10:59:01 -05002708 if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002709 tmp = RREG32(DC_HPD1_INT_CONTROL);
2710 tmp |= DC_HPDx_INT_ACK;
2711 WREG32(DC_HPD1_INT_CONTROL, tmp);
2712 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002713 if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002714 tmp = RREG32(DC_HPD2_INT_CONTROL);
2715 tmp |= DC_HPDx_INT_ACK;
2716 WREG32(DC_HPD2_INT_CONTROL, tmp);
2717 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002718 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002719 tmp = RREG32(DC_HPD3_INT_CONTROL);
2720 tmp |= DC_HPDx_INT_ACK;
2721 WREG32(DC_HPD3_INT_CONTROL, tmp);
2722 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002723 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002724 tmp = RREG32(DC_HPD4_INT_CONTROL);
2725 tmp |= DC_HPDx_INT_ACK;
2726 WREG32(DC_HPD4_INT_CONTROL, tmp);
2727 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002728 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002729 tmp = RREG32(DC_HPD5_INT_CONTROL);
2730 tmp |= DC_HPDx_INT_ACK;
2731 WREG32(DC_HPD5_INT_CONTROL, tmp);
2732 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002733 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002734 tmp = RREG32(DC_HPD5_INT_CONTROL);
2735 tmp |= DC_HPDx_INT_ACK;
2736 WREG32(DC_HPD6_INT_CONTROL, tmp);
2737 }
Alex Deucherf122c612012-03-30 08:59:57 -04002738 if (rdev->irq.stat_regs.evergreen.afmt_status1 & AFMT_AZ_FORMAT_WTRIG) {
2739 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
2740 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
2741 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, tmp);
2742 }
2743 if (rdev->irq.stat_regs.evergreen.afmt_status2 & AFMT_AZ_FORMAT_WTRIG) {
2744 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
2745 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
2746 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, tmp);
2747 }
2748 if (rdev->irq.stat_regs.evergreen.afmt_status3 & AFMT_AZ_FORMAT_WTRIG) {
2749 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
2750 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
2751 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, tmp);
2752 }
2753 if (rdev->irq.stat_regs.evergreen.afmt_status4 & AFMT_AZ_FORMAT_WTRIG) {
2754 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
2755 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
2756 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, tmp);
2757 }
2758 if (rdev->irq.stat_regs.evergreen.afmt_status5 & AFMT_AZ_FORMAT_WTRIG) {
2759 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
2760 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
2761 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, tmp);
2762 }
2763 if (rdev->irq.stat_regs.evergreen.afmt_status6 & AFMT_AZ_FORMAT_WTRIG) {
2764 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
2765 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
2766 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, tmp);
2767 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002768}
2769
Lauri Kasanen1109ca02012-08-31 13:43:50 -04002770static void evergreen_irq_disable(struct radeon_device *rdev)
Alex Deucher45f9a392010-03-24 13:55:51 -04002771{
Alex Deucher45f9a392010-03-24 13:55:51 -04002772 r600_disable_interrupts(rdev);
2773 /* Wait and acknowledge irq */
2774 mdelay(1);
Alex Deucher6f34be52010-11-21 10:59:01 -05002775 evergreen_irq_ack(rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04002776 evergreen_disable_interrupt_state(rdev);
2777}
2778
Alex Deucher755d8192011-03-02 20:07:34 -05002779void evergreen_irq_suspend(struct radeon_device *rdev)
Alex Deucher45f9a392010-03-24 13:55:51 -04002780{
2781 evergreen_irq_disable(rdev);
2782 r600_rlc_stop(rdev);
2783}
2784
Andi Kleencbdd4502011-10-13 16:08:46 -07002785static u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
Alex Deucher45f9a392010-03-24 13:55:51 -04002786{
2787 u32 wptr, tmp;
2788
Alex Deucher724c80e2010-08-27 18:25:25 -04002789 if (rdev->wb.enabled)
Cédric Cano204ae242011-04-19 11:07:13 -04002790 wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
Alex Deucher724c80e2010-08-27 18:25:25 -04002791 else
2792 wptr = RREG32(IH_RB_WPTR);
Alex Deucher45f9a392010-03-24 13:55:51 -04002793
2794 if (wptr & RB_OVERFLOW) {
2795 /* When a ring buffer overflow happen start parsing interrupt
2796 * from the last not overwritten vector (wptr + 16). Hopefully
2797 * this should allow us to catchup.
2798 */
2799 dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
2800 wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
2801 rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
2802 tmp = RREG32(IH_RB_CNTL);
2803 tmp |= IH_WPTR_OVERFLOW_CLEAR;
2804 WREG32(IH_RB_CNTL, tmp);
2805 }
2806 return (wptr & rdev->ih.ptr_mask);
2807}
2808
2809int evergreen_irq_process(struct radeon_device *rdev)
2810{
Dave Airlie682f1a52011-06-18 03:59:51 +00002811 u32 wptr;
2812 u32 rptr;
Alex Deucher45f9a392010-03-24 13:55:51 -04002813 u32 src_id, src_data;
2814 u32 ring_index;
Alex Deucher45f9a392010-03-24 13:55:51 -04002815 bool queue_hotplug = false;
Alex Deucherf122c612012-03-30 08:59:57 -04002816 bool queue_hdmi = false;
Alex Deucher45f9a392010-03-24 13:55:51 -04002817
Dave Airlie682f1a52011-06-18 03:59:51 +00002818 if (!rdev->ih.enabled || rdev->shutdown)
Alex Deucher45f9a392010-03-24 13:55:51 -04002819 return IRQ_NONE;
2820
Dave Airlie682f1a52011-06-18 03:59:51 +00002821 wptr = evergreen_get_ih_wptr(rdev);
Christian Koenigc20dc362012-05-16 21:45:24 +02002822
2823restart_ih:
2824 /* is somebody else already processing irqs? */
2825 if (atomic_xchg(&rdev->ih.lock, 1))
2826 return IRQ_NONE;
2827
Dave Airlie682f1a52011-06-18 03:59:51 +00002828 rptr = rdev->ih.rptr;
2829 DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
Alex Deucher45f9a392010-03-24 13:55:51 -04002830
Benjamin Herrenschmidt964f6642011-07-13 16:28:19 +10002831 /* Order reading of wptr vs. reading of IH ring data */
2832 rmb();
2833
Alex Deucher45f9a392010-03-24 13:55:51 -04002834 /* display interrupts */
Alex Deucher6f34be52010-11-21 10:59:01 -05002835 evergreen_irq_ack(rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04002836
Alex Deucher45f9a392010-03-24 13:55:51 -04002837 while (rptr != wptr) {
2838 /* wptr/rptr are in bytes! */
2839 ring_index = rptr / 4;
Alex Deucher0f234f5f2011-02-13 19:06:33 -05002840 src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
2841 src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
Alex Deucher45f9a392010-03-24 13:55:51 -04002842
2843 switch (src_id) {
2844 case 1: /* D1 vblank/vline */
2845 switch (src_data) {
2846 case 0: /* D1 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05002847 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05002848 if (rdev->irq.crtc_vblank_int[0]) {
2849 drm_handle_vblank(rdev->ddev, 0);
2850 rdev->pm.vblank_sync = true;
2851 wake_up(&rdev->irq.vblank_queue);
2852 }
Christian Koenig736fc372012-05-17 19:52:00 +02002853 if (atomic_read(&rdev->irq.pflip[0]))
Mario Kleiner3e4ea742010-11-21 10:59:02 -05002854 radeon_crtc_handle_flip(rdev, 0);
Alex Deucher6f34be52010-11-21 10:59:01 -05002855 rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002856 DRM_DEBUG("IH: D1 vblank\n");
2857 }
2858 break;
2859 case 1: /* D1 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05002860 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
2861 rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002862 DRM_DEBUG("IH: D1 vline\n");
2863 }
2864 break;
2865 default:
2866 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2867 break;
2868 }
2869 break;
2870 case 2: /* D2 vblank/vline */
2871 switch (src_data) {
2872 case 0: /* D2 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05002873 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05002874 if (rdev->irq.crtc_vblank_int[1]) {
2875 drm_handle_vblank(rdev->ddev, 1);
2876 rdev->pm.vblank_sync = true;
2877 wake_up(&rdev->irq.vblank_queue);
2878 }
Christian Koenig736fc372012-05-17 19:52:00 +02002879 if (atomic_read(&rdev->irq.pflip[1]))
Mario Kleiner3e4ea742010-11-21 10:59:02 -05002880 radeon_crtc_handle_flip(rdev, 1);
Alex Deucher6f34be52010-11-21 10:59:01 -05002881 rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002882 DRM_DEBUG("IH: D2 vblank\n");
2883 }
2884 break;
2885 case 1: /* D2 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05002886 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
2887 rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002888 DRM_DEBUG("IH: D2 vline\n");
2889 }
2890 break;
2891 default:
2892 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2893 break;
2894 }
2895 break;
2896 case 3: /* D3 vblank/vline */
2897 switch (src_data) {
2898 case 0: /* D3 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05002899 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
2900 if (rdev->irq.crtc_vblank_int[2]) {
2901 drm_handle_vblank(rdev->ddev, 2);
2902 rdev->pm.vblank_sync = true;
2903 wake_up(&rdev->irq.vblank_queue);
2904 }
Christian Koenig736fc372012-05-17 19:52:00 +02002905 if (atomic_read(&rdev->irq.pflip[2]))
Alex Deucher6f34be52010-11-21 10:59:01 -05002906 radeon_crtc_handle_flip(rdev, 2);
2907 rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002908 DRM_DEBUG("IH: D3 vblank\n");
2909 }
2910 break;
2911 case 1: /* D3 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05002912 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
2913 rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002914 DRM_DEBUG("IH: D3 vline\n");
2915 }
2916 break;
2917 default:
2918 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2919 break;
2920 }
2921 break;
2922 case 4: /* D4 vblank/vline */
2923 switch (src_data) {
2924 case 0: /* D4 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05002925 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
2926 if (rdev->irq.crtc_vblank_int[3]) {
2927 drm_handle_vblank(rdev->ddev, 3);
2928 rdev->pm.vblank_sync = true;
2929 wake_up(&rdev->irq.vblank_queue);
2930 }
Christian Koenig736fc372012-05-17 19:52:00 +02002931 if (atomic_read(&rdev->irq.pflip[3]))
Alex Deucher6f34be52010-11-21 10:59:01 -05002932 radeon_crtc_handle_flip(rdev, 3);
2933 rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002934 DRM_DEBUG("IH: D4 vblank\n");
2935 }
2936 break;
2937 case 1: /* D4 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05002938 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
2939 rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002940 DRM_DEBUG("IH: D4 vline\n");
2941 }
2942 break;
2943 default:
2944 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2945 break;
2946 }
2947 break;
2948 case 5: /* D5 vblank/vline */
2949 switch (src_data) {
2950 case 0: /* D5 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05002951 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
2952 if (rdev->irq.crtc_vblank_int[4]) {
2953 drm_handle_vblank(rdev->ddev, 4);
2954 rdev->pm.vblank_sync = true;
2955 wake_up(&rdev->irq.vblank_queue);
2956 }
Christian Koenig736fc372012-05-17 19:52:00 +02002957 if (atomic_read(&rdev->irq.pflip[4]))
Alex Deucher6f34be52010-11-21 10:59:01 -05002958 radeon_crtc_handle_flip(rdev, 4);
2959 rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002960 DRM_DEBUG("IH: D5 vblank\n");
2961 }
2962 break;
2963 case 1: /* D5 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05002964 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
2965 rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002966 DRM_DEBUG("IH: D5 vline\n");
2967 }
2968 break;
2969 default:
2970 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2971 break;
2972 }
2973 break;
2974 case 6: /* D6 vblank/vline */
2975 switch (src_data) {
2976 case 0: /* D6 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05002977 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
2978 if (rdev->irq.crtc_vblank_int[5]) {
2979 drm_handle_vblank(rdev->ddev, 5);
2980 rdev->pm.vblank_sync = true;
2981 wake_up(&rdev->irq.vblank_queue);
2982 }
Christian Koenig736fc372012-05-17 19:52:00 +02002983 if (atomic_read(&rdev->irq.pflip[5]))
Alex Deucher6f34be52010-11-21 10:59:01 -05002984 radeon_crtc_handle_flip(rdev, 5);
2985 rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002986 DRM_DEBUG("IH: D6 vblank\n");
2987 }
2988 break;
2989 case 1: /* D6 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05002990 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
2991 rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002992 DRM_DEBUG("IH: D6 vline\n");
2993 }
2994 break;
2995 default:
2996 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2997 break;
2998 }
2999 break;
3000 case 42: /* HPD hotplug */
3001 switch (src_data) {
3002 case 0:
Alex Deucher6f34be52010-11-21 10:59:01 -05003003 if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
3004 rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04003005 queue_hotplug = true;
3006 DRM_DEBUG("IH: HPD1\n");
3007 }
3008 break;
3009 case 1:
Alex Deucher6f34be52010-11-21 10:59:01 -05003010 if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
3011 rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04003012 queue_hotplug = true;
3013 DRM_DEBUG("IH: HPD2\n");
3014 }
3015 break;
3016 case 2:
Alex Deucher6f34be52010-11-21 10:59:01 -05003017 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
3018 rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04003019 queue_hotplug = true;
3020 DRM_DEBUG("IH: HPD3\n");
3021 }
3022 break;
3023 case 3:
Alex Deucher6f34be52010-11-21 10:59:01 -05003024 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
3025 rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04003026 queue_hotplug = true;
3027 DRM_DEBUG("IH: HPD4\n");
3028 }
3029 break;
3030 case 4:
Alex Deucher6f34be52010-11-21 10:59:01 -05003031 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
3032 rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04003033 queue_hotplug = true;
3034 DRM_DEBUG("IH: HPD5\n");
3035 }
3036 break;
3037 case 5:
Alex Deucher6f34be52010-11-21 10:59:01 -05003038 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
3039 rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04003040 queue_hotplug = true;
3041 DRM_DEBUG("IH: HPD6\n");
3042 }
3043 break;
3044 default:
3045 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
3046 break;
3047 }
3048 break;
Alex Deucherf122c612012-03-30 08:59:57 -04003049 case 44: /* hdmi */
3050 switch (src_data) {
3051 case 0:
3052 if (rdev->irq.stat_regs.evergreen.afmt_status1 & AFMT_AZ_FORMAT_WTRIG) {
3053 rdev->irq.stat_regs.evergreen.afmt_status1 &= ~AFMT_AZ_FORMAT_WTRIG;
3054 queue_hdmi = true;
3055 DRM_DEBUG("IH: HDMI0\n");
3056 }
3057 break;
3058 case 1:
3059 if (rdev->irq.stat_regs.evergreen.afmt_status2 & AFMT_AZ_FORMAT_WTRIG) {
3060 rdev->irq.stat_regs.evergreen.afmt_status2 &= ~AFMT_AZ_FORMAT_WTRIG;
3061 queue_hdmi = true;
3062 DRM_DEBUG("IH: HDMI1\n");
3063 }
3064 break;
3065 case 2:
3066 if (rdev->irq.stat_regs.evergreen.afmt_status3 & AFMT_AZ_FORMAT_WTRIG) {
3067 rdev->irq.stat_regs.evergreen.afmt_status3 &= ~AFMT_AZ_FORMAT_WTRIG;
3068 queue_hdmi = true;
3069 DRM_DEBUG("IH: HDMI2\n");
3070 }
3071 break;
3072 case 3:
3073 if (rdev->irq.stat_regs.evergreen.afmt_status4 & AFMT_AZ_FORMAT_WTRIG) {
3074 rdev->irq.stat_regs.evergreen.afmt_status4 &= ~AFMT_AZ_FORMAT_WTRIG;
3075 queue_hdmi = true;
3076 DRM_DEBUG("IH: HDMI3\n");
3077 }
3078 break;
3079 case 4:
3080 if (rdev->irq.stat_regs.evergreen.afmt_status5 & AFMT_AZ_FORMAT_WTRIG) {
3081 rdev->irq.stat_regs.evergreen.afmt_status5 &= ~AFMT_AZ_FORMAT_WTRIG;
3082 queue_hdmi = true;
3083 DRM_DEBUG("IH: HDMI4\n");
3084 }
3085 break;
3086 case 5:
3087 if (rdev->irq.stat_regs.evergreen.afmt_status6 & AFMT_AZ_FORMAT_WTRIG) {
3088 rdev->irq.stat_regs.evergreen.afmt_status6 &= ~AFMT_AZ_FORMAT_WTRIG;
3089 queue_hdmi = true;
3090 DRM_DEBUG("IH: HDMI5\n");
3091 }
3092 break;
3093 default:
3094 DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
3095 break;
3096 }
3097 break;
Alex Deucher45f9a392010-03-24 13:55:51 -04003098 case 176: /* CP_INT in ring buffer */
3099 case 177: /* CP_INT in IB1 */
3100 case 178: /* CP_INT in IB2 */
3101 DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
Alex Deucher74652802011-08-25 13:39:48 -04003102 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucher45f9a392010-03-24 13:55:51 -04003103 break;
3104 case 181: /* CP EOP event */
3105 DRM_DEBUG("IH: CP EOP\n");
Alex Deucher1b370782011-11-17 20:13:28 -05003106 if (rdev->family >= CHIP_CAYMAN) {
3107 switch (src_data) {
3108 case 0:
3109 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
3110 break;
3111 case 1:
3112 radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
3113 break;
3114 case 2:
3115 radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
3116 break;
3117 }
3118 } else
3119 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucher45f9a392010-03-24 13:55:51 -04003120 break;
Alex Deucher2031f772010-04-22 12:52:11 -04003121 case 233: /* GUI IDLE */
Ilija Hadzic303c8052011-06-07 14:54:48 -04003122 DRM_DEBUG("IH: GUI idle\n");
Alex Deucher2031f772010-04-22 12:52:11 -04003123 break;
Alex Deucher45f9a392010-03-24 13:55:51 -04003124 default:
3125 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
3126 break;
3127 }
3128
3129 /* wptr/rptr are in bytes! */
3130 rptr += 16;
3131 rptr &= rdev->ih.ptr_mask;
3132 }
Alex Deucher45f9a392010-03-24 13:55:51 -04003133 if (queue_hotplug)
Tejun Heo32c87fc2011-01-03 14:49:32 +01003134 schedule_work(&rdev->hotplug_work);
Alex Deucherf122c612012-03-30 08:59:57 -04003135 if (queue_hdmi)
3136 schedule_work(&rdev->audio_work);
Alex Deucher45f9a392010-03-24 13:55:51 -04003137 rdev->ih.rptr = rptr;
3138 WREG32(IH_RB_RPTR, rdev->ih.rptr);
Christian Koenigc20dc362012-05-16 21:45:24 +02003139 atomic_set(&rdev->ih.lock, 0);
3140
3141 /* make sure wptr hasn't changed while processing */
3142 wptr = evergreen_get_ih_wptr(rdev);
3143 if (wptr != rptr)
3144 goto restart_ih;
3145
Alex Deucher45f9a392010-03-24 13:55:51 -04003146 return IRQ_HANDLED;
3147}
3148
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003149static int evergreen_startup(struct radeon_device *rdev)
3150{
Christian Könige32eb502011-10-23 12:56:27 +02003151 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003152 int r;
3153
Alex Deucher9e46a482011-01-06 18:49:35 -05003154 /* enable pcie gen2 link */
Ilija Hadziccd540332011-09-20 10:22:57 -04003155 evergreen_pcie_gen2_enable(rdev);
Alex Deucher9e46a482011-01-06 18:49:35 -05003156
Alex Deucher0af62b02011-01-06 21:19:31 -05003157 if (ASIC_IS_DCE5(rdev)) {
3158 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
3159 r = ni_init_microcode(rdev);
3160 if (r) {
3161 DRM_ERROR("Failed to load firmware!\n");
3162 return r;
3163 }
3164 }
Alex Deucher755d8192011-03-02 20:07:34 -05003165 r = ni_mc_load_microcode(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003166 if (r) {
Alex Deucher0af62b02011-01-06 21:19:31 -05003167 DRM_ERROR("Failed to load MC firmware!\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003168 return r;
3169 }
Alex Deucher0af62b02011-01-06 21:19:31 -05003170 } else {
3171 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
3172 r = r600_init_microcode(rdev);
3173 if (r) {
3174 DRM_ERROR("Failed to load firmware!\n");
3175 return r;
3176 }
3177 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003178 }
Alex Deucherfe251e22010-03-24 13:36:43 -04003179
Alex Deucher16cdf042011-10-28 10:30:02 -04003180 r = r600_vram_scratch_init(rdev);
3181 if (r)
3182 return r;
3183
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003184 evergreen_mc_program(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003185 if (rdev->flags & RADEON_IS_AGP) {
Alex Deucher0fcdb612010-03-24 13:20:41 -04003186 evergreen_agp_enable(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003187 } else {
3188 r = evergreen_pcie_gart_enable(rdev);
3189 if (r)
3190 return r;
3191 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003192 evergreen_gpu_init(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003193
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04003194 r = evergreen_blit_init(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003195 if (r) {
Ilija Hadzicfb3d9e92011-10-12 23:29:41 -04003196 r600_blit_fini(rdev);
Alex Deucher27cd7762012-02-23 17:53:42 -05003197 rdev->asic->copy.copy = NULL;
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04003198 dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003199 }
3200
Alex Deucher724c80e2010-08-27 18:25:25 -04003201 /* allocate wb buffer */
3202 r = radeon_wb_init(rdev);
3203 if (r)
3204 return r;
3205
Jerome Glisse30eb77f2011-11-20 20:45:34 +00003206 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
3207 if (r) {
3208 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
3209 return r;
3210 }
3211
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003212 /* Enable IRQ */
3213 r = r600_irq_init(rdev);
3214 if (r) {
3215 DRM_ERROR("radeon: IH init failed (%d).\n", r);
3216 radeon_irq_kms_fini(rdev);
3217 return r;
3218 }
Alex Deucher45f9a392010-03-24 13:55:51 -04003219 evergreen_irq_set(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003220
Christian Könige32eb502011-10-23 12:56:27 +02003221 r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
Alex Deucher78c55602011-11-17 14:25:56 -05003222 R600_CP_RB_RPTR, R600_CP_RB_WPTR,
3223 0, 0xfffff, RADEON_CP_PACKET2);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003224 if (r)
3225 return r;
3226 r = evergreen_cp_load_microcode(rdev);
3227 if (r)
3228 return r;
Alex Deucherfe251e22010-03-24 13:36:43 -04003229 r = evergreen_cp_resume(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003230 if (r)
3231 return r;
Alex Deucherfe251e22010-03-24 13:36:43 -04003232
Christian König2898c342012-07-05 11:55:34 +02003233 r = radeon_ib_pool_init(rdev);
3234 if (r) {
3235 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
Jerome Glisseb15ba512011-11-15 11:48:34 -05003236 return r;
Christian König2898c342012-07-05 11:55:34 +02003237 }
Jerome Glisseb15ba512011-11-15 11:48:34 -05003238
Rafał Miłecki69d2ae52011-12-07 23:32:24 +01003239 r = r600_audio_init(rdev);
3240 if (r) {
3241 DRM_ERROR("radeon: audio init failed\n");
Jerome Glisseb15ba512011-11-15 11:48:34 -05003242 return r;
3243 }
3244
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003245 return 0;
3246}
3247
3248int evergreen_resume(struct radeon_device *rdev)
3249{
3250 int r;
3251
Alex Deucher86f5c9e2010-12-20 12:35:04 -05003252 /* reset the asic, the gfx blocks are often in a bad state
3253 * after the driver is unloaded or after a resume
3254 */
3255 if (radeon_asic_reset(rdev))
3256 dev_warn(rdev->dev, "GPU reset failed !\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003257 /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
3258 * posting will perform necessary task to bring back GPU into good
3259 * shape.
3260 */
3261 /* post card */
3262 atom_asic_init(rdev->mode_info.atom_context);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003263
Jerome Glisseb15ba512011-11-15 11:48:34 -05003264 rdev->accel_working = true;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003265 r = evergreen_startup(rdev);
3266 if (r) {
Alex Deucher755d8192011-03-02 20:07:34 -05003267 DRM_ERROR("evergreen startup failed on resume\n");
Jerome Glisse6b7746e2012-02-20 17:57:20 -05003268 rdev->accel_working = false;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003269 return r;
3270 }
Alex Deucherfe251e22010-03-24 13:36:43 -04003271
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003272 return r;
3273
3274}
3275
3276int evergreen_suspend(struct radeon_device *rdev)
3277{
Christian Könige32eb502011-10-23 12:56:27 +02003278 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Christian König7b1f2482011-09-23 15:11:23 +02003279
Rafał Miłecki69d2ae52011-12-07 23:32:24 +01003280 r600_audio_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003281 r700_cp_stop(rdev);
Christian Könige32eb502011-10-23 12:56:27 +02003282 ring->ready = false;
Alex Deucher45f9a392010-03-24 13:55:51 -04003283 evergreen_irq_suspend(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003284 radeon_wb_disable(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003285 evergreen_pcie_gart_disable(rdev);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04003286
3287 return 0;
3288}
3289
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003290/* Plan is to move initialization in that function and use
3291 * helper function so that radeon_device_init pretty much
3292 * do nothing more than calling asic specific function. This
3293 * should also allow to remove a bunch of callback function
3294 * like vram_info.
3295 */
3296int evergreen_init(struct radeon_device *rdev)
3297{
3298 int r;
3299
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003300 /* Read BIOS */
3301 if (!radeon_get_bios(rdev)) {
3302 if (ASIC_IS_AVIVO(rdev))
3303 return -EINVAL;
3304 }
3305 /* Must be an ATOMBIOS */
3306 if (!rdev->is_atom_bios) {
Alex Deucher755d8192011-03-02 20:07:34 -05003307 dev_err(rdev->dev, "Expecting atombios for evergreen GPU\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003308 return -EINVAL;
3309 }
3310 r = radeon_atombios_init(rdev);
3311 if (r)
3312 return r;
Alex Deucher86f5c9e2010-12-20 12:35:04 -05003313 /* reset the asic, the gfx blocks are often in a bad state
3314 * after the driver is unloaded or after a resume
3315 */
3316 if (radeon_asic_reset(rdev))
3317 dev_warn(rdev->dev, "GPU reset failed !\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003318 /* Post card if necessary */
Alex Deucherfd909c32011-01-11 18:08:59 -05003319 if (!radeon_card_posted(rdev)) {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003320 if (!rdev->bios) {
3321 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
3322 return -EINVAL;
3323 }
3324 DRM_INFO("GPU not posted. posting now...\n");
3325 atom_asic_init(rdev->mode_info.atom_context);
3326 }
3327 /* Initialize scratch registers */
3328 r600_scratch_init(rdev);
3329 /* Initialize surface registers */
3330 radeon_surface_init(rdev);
3331 /* Initialize clocks */
3332 radeon_get_clock_info(rdev->ddev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003333 /* Fence driver */
3334 r = radeon_fence_driver_init(rdev);
3335 if (r)
3336 return r;
Jerome Glissed594e462010-02-17 21:54:29 +00003337 /* initialize AGP */
3338 if (rdev->flags & RADEON_IS_AGP) {
3339 r = radeon_agp_init(rdev);
3340 if (r)
3341 radeon_agp_disable(rdev);
3342 }
3343 /* initialize memory controller */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003344 r = evergreen_mc_init(rdev);
3345 if (r)
3346 return r;
3347 /* Memory manager */
3348 r = radeon_bo_init(rdev);
3349 if (r)
3350 return r;
Alex Deucher45f9a392010-03-24 13:55:51 -04003351
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003352 r = radeon_irq_kms_init(rdev);
3353 if (r)
3354 return r;
3355
Christian Könige32eb502011-10-23 12:56:27 +02003356 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
3357 r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003358
3359 rdev->ih.ring_obj = NULL;
3360 r600_ih_ring_init(rdev, 64 * 1024);
3361
3362 r = r600_pcie_gart_init(rdev);
3363 if (r)
3364 return r;
Alex Deucher0fcdb612010-03-24 13:20:41 -04003365
Alex Deucher148a03b2010-06-03 19:00:03 -04003366 rdev->accel_working = true;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003367 r = evergreen_startup(rdev);
3368 if (r) {
Alex Deucherfe251e22010-03-24 13:36:43 -04003369 dev_err(rdev->dev, "disabling GPU acceleration\n");
3370 r700_cp_fini(rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04003371 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003372 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02003373 radeon_ib_pool_fini(rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04003374 radeon_irq_kms_fini(rdev);
Alex Deucher0fcdb612010-03-24 13:20:41 -04003375 evergreen_pcie_gart_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003376 rdev->accel_working = false;
3377 }
Alex Deucher77e00f22011-12-21 11:58:17 -05003378
3379 /* Don't start up if the MC ucode is missing on BTC parts.
3380 * The default clocks and voltages before the MC ucode
3381 * is loaded are not suffient for advanced operations.
3382 */
3383 if (ASIC_IS_DCE5(rdev)) {
3384 if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
3385 DRM_ERROR("radeon: MC ucode required for NI+.\n");
3386 return -EINVAL;
3387 }
3388 }
3389
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003390 return 0;
3391}
3392
3393void evergreen_fini(struct radeon_device *rdev)
3394{
Rafał Miłecki69d2ae52011-12-07 23:32:24 +01003395 r600_audio_fini(rdev);
Ilija Hadzicfb3d9e92011-10-12 23:29:41 -04003396 r600_blit_fini(rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04003397 r700_cp_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003398 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003399 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02003400 radeon_ib_pool_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003401 radeon_irq_kms_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003402 evergreen_pcie_gart_fini(rdev);
Alex Deucher16cdf042011-10-28 10:30:02 -04003403 r600_vram_scratch_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003404 radeon_gem_fini(rdev);
3405 radeon_fence_driver_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003406 radeon_agp_fini(rdev);
3407 radeon_bo_fini(rdev);
3408 radeon_atombios_fini(rdev);
3409 kfree(rdev->bios);
3410 rdev->bios = NULL;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003411}
Alex Deucher9e46a482011-01-06 18:49:35 -05003412
Ilija Hadzicb07759b2011-09-20 10:22:58 -04003413void evergreen_pcie_gen2_enable(struct radeon_device *rdev)
Alex Deucher9e46a482011-01-06 18:49:35 -05003414{
Dave Airlie197bbb32012-06-27 08:35:54 +01003415 u32 link_width_cntl, speed_cntl, mask;
3416 int ret;
Alex Deucher9e46a482011-01-06 18:49:35 -05003417
Alex Deucherd42dd572011-01-12 20:05:11 -05003418 if (radeon_pcie_gen2 == 0)
3419 return;
3420
Alex Deucher9e46a482011-01-06 18:49:35 -05003421 if (rdev->flags & RADEON_IS_IGP)
3422 return;
3423
3424 if (!(rdev->flags & RADEON_IS_PCIE))
3425 return;
3426
3427 /* x2 cards have a special sequence */
3428 if (ASIC_IS_X2(rdev))
3429 return;
3430
Dave Airlie197bbb32012-06-27 08:35:54 +01003431 ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
3432 if (ret != 0)
3433 return;
3434
3435 if (!(mask & DRM_PCIE_SPEED_50))
3436 return;
3437
3438 DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
3439
Alex Deucher9e46a482011-01-06 18:49:35 -05003440 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3441 if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
3442 (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
3443
3444 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
3445 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
3446 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
3447
3448 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3449 speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
3450 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3451
3452 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3453 speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
3454 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3455
3456 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3457 speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
3458 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3459
3460 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3461 speed_cntl |= LC_GEN2_EN_STRAP;
3462 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3463
3464 } else {
3465 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
3466 /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
3467 if (1)
3468 link_width_cntl |= LC_UPCONFIGURE_DIS;
3469 else
3470 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
3471 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
3472 }
3473}