blob: 5e8d411b0a815133768acf80c1c842294ee765ae [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivitye4956062007-06-28 14:15:57 -040021
Avi Kivityedf88412007-12-16 11:02:48 +020022#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080023#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020024#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080025#include <linux/mm.h>
26#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040027#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020028#include <linux/moduleparam.h>
Marcelo Tosatti229456f2009-06-17 09:22:14 -030029#include <linux/ftrace_event.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040031#include <linux/tboot.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030032#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030033#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040034
Avi Kivity6aa8b732006-12-10 02:21:36 -080035#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080036#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020037#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020038#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080039#include <asm/mce.h>
Dexuan Cui2acf9232010-06-10 11:27:12 +080040#include <asm/i387.h>
41#include <asm/xcr.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080042
Marcelo Tosatti229456f2009-06-17 09:22:14 -030043#include "trace.h"
44
Avi Kivity4ecac3f2008-05-13 13:23:38 +030045#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040046#define __ex_clear(x, reg) \
47 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030048
Avi Kivity6aa8b732006-12-10 02:21:36 -080049MODULE_AUTHOR("Qumranet");
50MODULE_LICENSE("GPL");
51
Avi Kivity4462d212009-03-23 17:53:37 +020052static int __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020053module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080054
Avi Kivity4462d212009-03-23 17:53:37 +020055static int __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020056module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020057
Avi Kivity4462d212009-03-23 17:53:37 +020058static int __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020059module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080060
Nitin A Kamble3a624e22009-06-08 11:34:16 -070061static int __read_mostly enable_unrestricted_guest = 1;
62module_param_named(unrestricted_guest,
63 enable_unrestricted_guest, bool, S_IRUGO);
64
Avi Kivity4462d212009-03-23 17:53:37 +020065static int __read_mostly emulate_invalid_guest_state = 0;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020066module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030067
Dongxiao Xub923e622010-05-11 18:29:45 +080068static int __read_mostly vmm_exclusive = 1;
69module_param(vmm_exclusive, bool, S_IRUGO);
70
Anthony Liguori443381a2010-12-06 10:53:38 -060071static int __read_mostly yield_on_hlt = 1;
72module_param(yield_on_hlt, bool, S_IRUGO);
73
Nadav Har'El801d3422011-05-25 23:02:23 +030074/*
75 * If nested=1, nested virtualization is supported, i.e., guests may use
76 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
77 * use VMX instructions.
78 */
79static int __read_mostly nested = 0;
80module_param(nested, bool, S_IRUGO);
81
Avi Kivitycdc0e242009-12-06 17:21:14 +020082#define KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST \
83 (X86_CR0_WP | X86_CR0_NE | X86_CR0_NW | X86_CR0_CD)
84#define KVM_GUEST_CR0_MASK \
85 (KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
86#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST \
Avi Kivity81231c62010-01-24 16:26:40 +020087 (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +020088#define KVM_VM_CR0_ALWAYS_ON \
89 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +020090#define KVM_CR4_GUEST_OWNED_BITS \
91 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
92 | X86_CR4_OSXMMEXCPT)
93
Avi Kivitycdc0e242009-12-06 17:21:14 +020094#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
95#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
96
Avi Kivity78ac8b42010-04-08 18:19:35 +030097#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
98
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +080099/*
100 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
101 * ple_gap: upper bound on the amount of time between two successive
102 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500103 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800104 * ple_window: upper bound on the amount of time a guest is allowed to execute
105 * in a PAUSE loop. Tests indicate that most spinlocks are held for
106 * less than 2^12 cycles
107 * Time is measured based on a counter that runs at the same rate as the TSC,
108 * refer SDM volume 3b section 21.6.13 & 22.1.3.
109 */
Rik van Riel00c25bc2011-01-04 09:51:33 -0500110#define KVM_VMX_DEFAULT_PLE_GAP 128
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800111#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
112static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
113module_param(ple_gap, int, S_IRUGO);
114
115static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
116module_param(ple_window, int, S_IRUGO);
117
Avi Kivity61d2ef22010-04-28 16:40:38 +0300118#define NR_AUTOLOAD_MSRS 1
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300119#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300120
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400121struct vmcs {
122 u32 revision_id;
123 u32 abort;
124 char data[0];
125};
126
Nadav Har'Eld462b812011-05-24 15:26:10 +0300127/*
128 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
129 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
130 * loaded on this CPU (so we can clear them if the CPU goes down).
131 */
132struct loaded_vmcs {
133 struct vmcs *vmcs;
134 int cpu;
135 int launched;
136 struct list_head loaded_vmcss_on_cpu_link;
137};
138
Avi Kivity26bb0982009-09-07 11:14:12 +0300139struct shared_msr_entry {
140 unsigned index;
141 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200142 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300143};
144
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300145/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300146 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
147 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
148 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
149 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
150 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
151 * More than one of these structures may exist, if L1 runs multiple L2 guests.
152 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
153 * underlying hardware which will be used to run L2.
154 * This structure is packed to ensure that its layout is identical across
155 * machines (necessary for live migration).
156 * If there are changes in this struct, VMCS12_REVISION must be changed.
157 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300158typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300159struct __packed vmcs12 {
160 /* According to the Intel spec, a VMCS region must start with the
161 * following two fields. Then follow implementation-specific data.
162 */
163 u32 revision_id;
164 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300165
Nadav Har'El27d6c862011-05-25 23:06:59 +0300166 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
167 u32 padding[7]; /* room for future expansion */
168
Nadav Har'El22bd0352011-05-25 23:05:57 +0300169 u64 io_bitmap_a;
170 u64 io_bitmap_b;
171 u64 msr_bitmap;
172 u64 vm_exit_msr_store_addr;
173 u64 vm_exit_msr_load_addr;
174 u64 vm_entry_msr_load_addr;
175 u64 tsc_offset;
176 u64 virtual_apic_page_addr;
177 u64 apic_access_addr;
178 u64 ept_pointer;
179 u64 guest_physical_address;
180 u64 vmcs_link_pointer;
181 u64 guest_ia32_debugctl;
182 u64 guest_ia32_pat;
183 u64 guest_ia32_efer;
184 u64 guest_ia32_perf_global_ctrl;
185 u64 guest_pdptr0;
186 u64 guest_pdptr1;
187 u64 guest_pdptr2;
188 u64 guest_pdptr3;
189 u64 host_ia32_pat;
190 u64 host_ia32_efer;
191 u64 host_ia32_perf_global_ctrl;
192 u64 padding64[8]; /* room for future expansion */
193 /*
194 * To allow migration of L1 (complete with its L2 guests) between
195 * machines of different natural widths (32 or 64 bit), we cannot have
196 * unsigned long fields with no explict size. We use u64 (aliased
197 * natural_width) instead. Luckily, x86 is little-endian.
198 */
199 natural_width cr0_guest_host_mask;
200 natural_width cr4_guest_host_mask;
201 natural_width cr0_read_shadow;
202 natural_width cr4_read_shadow;
203 natural_width cr3_target_value0;
204 natural_width cr3_target_value1;
205 natural_width cr3_target_value2;
206 natural_width cr3_target_value3;
207 natural_width exit_qualification;
208 natural_width guest_linear_address;
209 natural_width guest_cr0;
210 natural_width guest_cr3;
211 natural_width guest_cr4;
212 natural_width guest_es_base;
213 natural_width guest_cs_base;
214 natural_width guest_ss_base;
215 natural_width guest_ds_base;
216 natural_width guest_fs_base;
217 natural_width guest_gs_base;
218 natural_width guest_ldtr_base;
219 natural_width guest_tr_base;
220 natural_width guest_gdtr_base;
221 natural_width guest_idtr_base;
222 natural_width guest_dr7;
223 natural_width guest_rsp;
224 natural_width guest_rip;
225 natural_width guest_rflags;
226 natural_width guest_pending_dbg_exceptions;
227 natural_width guest_sysenter_esp;
228 natural_width guest_sysenter_eip;
229 natural_width host_cr0;
230 natural_width host_cr3;
231 natural_width host_cr4;
232 natural_width host_fs_base;
233 natural_width host_gs_base;
234 natural_width host_tr_base;
235 natural_width host_gdtr_base;
236 natural_width host_idtr_base;
237 natural_width host_ia32_sysenter_esp;
238 natural_width host_ia32_sysenter_eip;
239 natural_width host_rsp;
240 natural_width host_rip;
241 natural_width paddingl[8]; /* room for future expansion */
242 u32 pin_based_vm_exec_control;
243 u32 cpu_based_vm_exec_control;
244 u32 exception_bitmap;
245 u32 page_fault_error_code_mask;
246 u32 page_fault_error_code_match;
247 u32 cr3_target_count;
248 u32 vm_exit_controls;
249 u32 vm_exit_msr_store_count;
250 u32 vm_exit_msr_load_count;
251 u32 vm_entry_controls;
252 u32 vm_entry_msr_load_count;
253 u32 vm_entry_intr_info_field;
254 u32 vm_entry_exception_error_code;
255 u32 vm_entry_instruction_len;
256 u32 tpr_threshold;
257 u32 secondary_vm_exec_control;
258 u32 vm_instruction_error;
259 u32 vm_exit_reason;
260 u32 vm_exit_intr_info;
261 u32 vm_exit_intr_error_code;
262 u32 idt_vectoring_info_field;
263 u32 idt_vectoring_error_code;
264 u32 vm_exit_instruction_len;
265 u32 vmx_instruction_info;
266 u32 guest_es_limit;
267 u32 guest_cs_limit;
268 u32 guest_ss_limit;
269 u32 guest_ds_limit;
270 u32 guest_fs_limit;
271 u32 guest_gs_limit;
272 u32 guest_ldtr_limit;
273 u32 guest_tr_limit;
274 u32 guest_gdtr_limit;
275 u32 guest_idtr_limit;
276 u32 guest_es_ar_bytes;
277 u32 guest_cs_ar_bytes;
278 u32 guest_ss_ar_bytes;
279 u32 guest_ds_ar_bytes;
280 u32 guest_fs_ar_bytes;
281 u32 guest_gs_ar_bytes;
282 u32 guest_ldtr_ar_bytes;
283 u32 guest_tr_ar_bytes;
284 u32 guest_interruptibility_info;
285 u32 guest_activity_state;
286 u32 guest_sysenter_cs;
287 u32 host_ia32_sysenter_cs;
288 u32 padding32[8]; /* room for future expansion */
289 u16 virtual_processor_id;
290 u16 guest_es_selector;
291 u16 guest_cs_selector;
292 u16 guest_ss_selector;
293 u16 guest_ds_selector;
294 u16 guest_fs_selector;
295 u16 guest_gs_selector;
296 u16 guest_ldtr_selector;
297 u16 guest_tr_selector;
298 u16 host_es_selector;
299 u16 host_cs_selector;
300 u16 host_ss_selector;
301 u16 host_ds_selector;
302 u16 host_fs_selector;
303 u16 host_gs_selector;
304 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300305};
306
307/*
308 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
309 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
310 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
311 */
312#define VMCS12_REVISION 0x11e57ed0
313
314/*
315 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
316 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
317 * current implementation, 4K are reserved to avoid future complications.
318 */
319#define VMCS12_SIZE 0x1000
320
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300321/* Used to remember the last vmcs02 used for some recently used vmcs12s */
322struct vmcs02_list {
323 struct list_head list;
324 gpa_t vmptr;
325 struct loaded_vmcs vmcs02;
326};
327
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300328/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300329 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
330 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
331 */
332struct nested_vmx {
333 /* Has the level1 guest done vmxon? */
334 bool vmxon;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300335
336 /* The guest-physical address of the current VMCS L1 keeps for L2 */
337 gpa_t current_vmptr;
338 /* The host-usable pointer to the above */
339 struct page *current_vmcs12_page;
340 struct vmcs12 *current_vmcs12;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300341
342 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
343 struct list_head vmcs02_pool;
344 int vmcs02_num;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300345 u64 vmcs01_tsc_offset;
Nadav Har'El644d7112011-05-25 23:12:35 +0300346 /* L2 must run next, and mustn't decide to exit to L1. */
347 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300348 /*
349 * Guest pages referred to in vmcs02 with host-physical pointers, so
350 * we must keep them pinned while L2 runs.
351 */
352 struct page *apic_access_page;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300353};
354
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400355struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000356 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300357 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300358 u8 fail;
Avi Kivity69c73022011-03-07 15:26:44 +0200359 u8 cpl;
Avi Kivity9d58b932011-03-07 16:52:07 +0200360 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300361 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200362 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200363 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300364 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400365 int nmsrs;
366 int save_nmsrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400367#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300368 u64 msr_host_kernel_gs_base;
369 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400370#endif
Nadav Har'Eld462b812011-05-24 15:26:10 +0300371 /*
372 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
373 * non-nested (L1) guest, it always points to vmcs01. For a nested
374 * guest (L2), it points to a different VMCS.
375 */
376 struct loaded_vmcs vmcs01;
377 struct loaded_vmcs *loaded_vmcs;
378 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300379 struct msr_autoload {
380 unsigned nr;
381 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
382 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
383 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400384 struct {
385 int loaded;
386 u16 fs_sel, gs_sel, ldt_sel;
Laurent Vivier152d3f22007-08-23 16:33:11 +0200387 int gs_ldt_reload_needed;
388 int fs_reload_needed;
Mike Dayd77c26f2007-10-08 09:02:08 -0400389 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200390 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300391 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300392 ulong save_rflags;
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300393 struct kvm_save_segment {
394 u16 selector;
395 unsigned long base;
396 u32 limit;
397 u32 ar;
398 } tr, es, ds, fs, gs;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200399 } rmode;
Avi Kivity2fb92db2011-04-27 19:42:18 +0300400 struct {
401 u32 bitmask; /* 4 bits per segment (1 bit per field) */
402 struct kvm_save_segment seg[8];
403 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800404 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300405 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200406
407 /* Support for vnmi-less CPUs */
408 int soft_vnmi_blocked;
409 ktime_t entry_time;
410 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800411 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800412
413 bool rdtscp_enabled;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300414
415 /* Support for a guest hypervisor (nested VMX) */
416 struct nested_vmx nested;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400417};
418
Avi Kivity2fb92db2011-04-27 19:42:18 +0300419enum segment_cache_field {
420 SEG_FIELD_SEL = 0,
421 SEG_FIELD_BASE = 1,
422 SEG_FIELD_LIMIT = 2,
423 SEG_FIELD_AR = 3,
424
425 SEG_FIELD_NR = 4
426};
427
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400428static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
429{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000430 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400431}
432
Nadav Har'El22bd0352011-05-25 23:05:57 +0300433#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
434#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
435#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
436 [number##_HIGH] = VMCS12_OFFSET(name)+4
437
438static unsigned short vmcs_field_to_offset_table[] = {
439 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
440 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
441 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
442 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
443 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
444 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
445 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
446 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
447 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
448 FIELD(HOST_ES_SELECTOR, host_es_selector),
449 FIELD(HOST_CS_SELECTOR, host_cs_selector),
450 FIELD(HOST_SS_SELECTOR, host_ss_selector),
451 FIELD(HOST_DS_SELECTOR, host_ds_selector),
452 FIELD(HOST_FS_SELECTOR, host_fs_selector),
453 FIELD(HOST_GS_SELECTOR, host_gs_selector),
454 FIELD(HOST_TR_SELECTOR, host_tr_selector),
455 FIELD64(IO_BITMAP_A, io_bitmap_a),
456 FIELD64(IO_BITMAP_B, io_bitmap_b),
457 FIELD64(MSR_BITMAP, msr_bitmap),
458 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
459 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
460 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
461 FIELD64(TSC_OFFSET, tsc_offset),
462 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
463 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
464 FIELD64(EPT_POINTER, ept_pointer),
465 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
466 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
467 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
468 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
469 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
470 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
471 FIELD64(GUEST_PDPTR0, guest_pdptr0),
472 FIELD64(GUEST_PDPTR1, guest_pdptr1),
473 FIELD64(GUEST_PDPTR2, guest_pdptr2),
474 FIELD64(GUEST_PDPTR3, guest_pdptr3),
475 FIELD64(HOST_IA32_PAT, host_ia32_pat),
476 FIELD64(HOST_IA32_EFER, host_ia32_efer),
477 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
478 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
479 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
480 FIELD(EXCEPTION_BITMAP, exception_bitmap),
481 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
482 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
483 FIELD(CR3_TARGET_COUNT, cr3_target_count),
484 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
485 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
486 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
487 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
488 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
489 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
490 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
491 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
492 FIELD(TPR_THRESHOLD, tpr_threshold),
493 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
494 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
495 FIELD(VM_EXIT_REASON, vm_exit_reason),
496 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
497 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
498 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
499 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
500 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
501 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
502 FIELD(GUEST_ES_LIMIT, guest_es_limit),
503 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
504 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
505 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
506 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
507 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
508 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
509 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
510 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
511 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
512 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
513 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
514 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
515 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
516 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
517 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
518 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
519 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
520 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
521 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
522 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
523 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
524 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
525 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
526 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
527 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
528 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
529 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
530 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
531 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
532 FIELD(EXIT_QUALIFICATION, exit_qualification),
533 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
534 FIELD(GUEST_CR0, guest_cr0),
535 FIELD(GUEST_CR3, guest_cr3),
536 FIELD(GUEST_CR4, guest_cr4),
537 FIELD(GUEST_ES_BASE, guest_es_base),
538 FIELD(GUEST_CS_BASE, guest_cs_base),
539 FIELD(GUEST_SS_BASE, guest_ss_base),
540 FIELD(GUEST_DS_BASE, guest_ds_base),
541 FIELD(GUEST_FS_BASE, guest_fs_base),
542 FIELD(GUEST_GS_BASE, guest_gs_base),
543 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
544 FIELD(GUEST_TR_BASE, guest_tr_base),
545 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
546 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
547 FIELD(GUEST_DR7, guest_dr7),
548 FIELD(GUEST_RSP, guest_rsp),
549 FIELD(GUEST_RIP, guest_rip),
550 FIELD(GUEST_RFLAGS, guest_rflags),
551 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
552 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
553 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
554 FIELD(HOST_CR0, host_cr0),
555 FIELD(HOST_CR3, host_cr3),
556 FIELD(HOST_CR4, host_cr4),
557 FIELD(HOST_FS_BASE, host_fs_base),
558 FIELD(HOST_GS_BASE, host_gs_base),
559 FIELD(HOST_TR_BASE, host_tr_base),
560 FIELD(HOST_GDTR_BASE, host_gdtr_base),
561 FIELD(HOST_IDTR_BASE, host_idtr_base),
562 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
563 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
564 FIELD(HOST_RSP, host_rsp),
565 FIELD(HOST_RIP, host_rip),
566};
567static const int max_vmcs_field = ARRAY_SIZE(vmcs_field_to_offset_table);
568
569static inline short vmcs_field_to_offset(unsigned long field)
570{
571 if (field >= max_vmcs_field || vmcs_field_to_offset_table[field] == 0)
572 return -1;
573 return vmcs_field_to_offset_table[field];
574}
575
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300576static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
577{
578 return to_vmx(vcpu)->nested.current_vmcs12;
579}
580
581static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
582{
583 struct page *page = gfn_to_page(vcpu->kvm, addr >> PAGE_SHIFT);
584 if (is_error_page(page)) {
585 kvm_release_page_clean(page);
586 return NULL;
587 }
588 return page;
589}
590
591static void nested_release_page(struct page *page)
592{
593 kvm_release_page_dirty(page);
594}
595
596static void nested_release_page_clean(struct page *page)
597{
598 kvm_release_page_clean(page);
599}
600
Sheng Yang4e1096d2008-07-06 19:16:51 +0800601static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800602static void kvm_cpu_vmxon(u64 addr);
603static void kvm_cpu_vmxoff(void);
Avi Kivityaff48ba2010-12-05 18:56:11 +0200604static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200605static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Avi Kivity75880a02007-06-20 11:20:04 +0300606
Avi Kivity6aa8b732006-12-10 02:21:36 -0800607static DEFINE_PER_CPU(struct vmcs *, vmxarea);
608static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300609/*
610 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
611 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
612 */
613static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300614static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800615
Avi Kivity3e7c73e2009-02-24 21:46:19 +0200616static unsigned long *vmx_io_bitmap_a;
617static unsigned long *vmx_io_bitmap_b;
Avi Kivity58972972009-02-24 22:26:47 +0200618static unsigned long *vmx_msr_bitmap_legacy;
619static unsigned long *vmx_msr_bitmap_longmode;
He, Qingfdef3ad2007-04-30 09:45:24 +0300620
Avi Kivity110312c2010-12-21 12:54:20 +0200621static bool cpu_has_load_ia32_efer;
622
Sheng Yang2384d2b2008-01-17 15:14:33 +0800623static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
624static DEFINE_SPINLOCK(vmx_vpid_lock);
625
Yang, Sheng1c3d14f2007-07-29 11:07:42 +0300626static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800627 int size;
628 int order;
629 u32 revision_id;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +0300630 u32 pin_based_exec_ctrl;
631 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800632 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +0300633 u32 vmexit_ctrl;
634 u32 vmentry_ctrl;
635} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800636
Hannes Ederefff9e52008-11-28 17:02:06 +0100637static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800638 u32 ept;
639 u32 vpid;
640} vmx_capability;
641
Avi Kivity6aa8b732006-12-10 02:21:36 -0800642#define VMX_SEGMENT_FIELD(seg) \
643 [VCPU_SREG_##seg] = { \
644 .selector = GUEST_##seg##_SELECTOR, \
645 .base = GUEST_##seg##_BASE, \
646 .limit = GUEST_##seg##_LIMIT, \
647 .ar_bytes = GUEST_##seg##_AR_BYTES, \
648 }
649
650static struct kvm_vmx_segment_field {
651 unsigned selector;
652 unsigned base;
653 unsigned limit;
654 unsigned ar_bytes;
655} kvm_vmx_segment_fields[] = {
656 VMX_SEGMENT_FIELD(CS),
657 VMX_SEGMENT_FIELD(DS),
658 VMX_SEGMENT_FIELD(ES),
659 VMX_SEGMENT_FIELD(FS),
660 VMX_SEGMENT_FIELD(GS),
661 VMX_SEGMENT_FIELD(SS),
662 VMX_SEGMENT_FIELD(TR),
663 VMX_SEGMENT_FIELD(LDTR),
664};
665
Avi Kivity26bb0982009-09-07 11:14:12 +0300666static u64 host_efer;
667
Avi Kivity6de4f3ad2009-05-31 22:58:47 +0300668static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
669
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300670/*
Brian Gerst8c065852010-07-17 09:03:26 -0400671 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300672 * away by decrementing the array size.
673 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800674static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800675#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300676 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800677#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400678 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800679};
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +0200680#define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800681
Gui Jianfeng31299942010-03-15 17:29:09 +0800682static inline bool is_page_fault(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800683{
684 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
685 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100686 (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800687}
688
Gui Jianfeng31299942010-03-15 17:29:09 +0800689static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300690{
691 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
692 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100693 (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300694}
695
Gui Jianfeng31299942010-03-15 17:29:09 +0800696static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500697{
698 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
699 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100700 (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500701}
702
Gui Jianfeng31299942010-03-15 17:29:09 +0800703static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800704{
705 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
706 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
707}
708
Gui Jianfeng31299942010-03-15 17:29:09 +0800709static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +0800710{
711 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
712 INTR_INFO_VALID_MASK)) ==
713 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
714}
715
Gui Jianfeng31299942010-03-15 17:29:09 +0800716static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +0800717{
Sheng Yang04547152009-04-01 15:52:31 +0800718 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +0800719}
720
Gui Jianfeng31299942010-03-15 17:29:09 +0800721static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800722{
Sheng Yang04547152009-04-01 15:52:31 +0800723 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800724}
725
Gui Jianfeng31299942010-03-15 17:29:09 +0800726static inline bool vm_need_tpr_shadow(struct kvm *kvm)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800727{
Sheng Yang04547152009-04-01 15:52:31 +0800728 return (cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm));
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800729}
730
Gui Jianfeng31299942010-03-15 17:29:09 +0800731static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800732{
Sheng Yang04547152009-04-01 15:52:31 +0800733 return vmcs_config.cpu_based_exec_ctrl &
734 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800735}
736
Avi Kivity774ead32007-12-26 13:57:04 +0200737static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800738{
Sheng Yang04547152009-04-01 15:52:31 +0800739 return vmcs_config.cpu_based_2nd_exec_ctrl &
740 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
741}
742
743static inline bool cpu_has_vmx_flexpriority(void)
744{
745 return cpu_has_vmx_tpr_shadow() &&
746 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +0800747}
748
Marcelo Tosattie7997942009-06-11 12:07:40 -0300749static inline bool cpu_has_vmx_ept_execute_only(void)
750{
Gui Jianfeng31299942010-03-15 17:29:09 +0800751 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300752}
753
754static inline bool cpu_has_vmx_eptp_uncacheable(void)
755{
Gui Jianfeng31299942010-03-15 17:29:09 +0800756 return vmx_capability.ept & VMX_EPTP_UC_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300757}
758
759static inline bool cpu_has_vmx_eptp_writeback(void)
760{
Gui Jianfeng31299942010-03-15 17:29:09 +0800761 return vmx_capability.ept & VMX_EPTP_WB_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300762}
763
764static inline bool cpu_has_vmx_ept_2m_page(void)
765{
Gui Jianfeng31299942010-03-15 17:29:09 +0800766 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300767}
768
Sheng Yang878403b2010-01-05 19:02:29 +0800769static inline bool cpu_has_vmx_ept_1g_page(void)
770{
Gui Jianfeng31299942010-03-15 17:29:09 +0800771 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +0800772}
773
Sheng Yang4bc9b982010-06-02 14:05:24 +0800774static inline bool cpu_has_vmx_ept_4levels(void)
775{
776 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
777}
778
Gui Jianfeng31299942010-03-15 17:29:09 +0800779static inline bool cpu_has_vmx_invept_individual_addr(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800780{
Gui Jianfeng31299942010-03-15 17:29:09 +0800781 return vmx_capability.ept & VMX_EPT_EXTENT_INDIVIDUAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800782}
783
Gui Jianfeng31299942010-03-15 17:29:09 +0800784static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800785{
Gui Jianfeng31299942010-03-15 17:29:09 +0800786 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800787}
788
Gui Jianfeng31299942010-03-15 17:29:09 +0800789static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800790{
Gui Jianfeng31299942010-03-15 17:29:09 +0800791 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800792}
793
Gui Jianfeng518c8ae2010-06-04 08:51:39 +0800794static inline bool cpu_has_vmx_invvpid_single(void)
795{
796 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
797}
798
Gui Jianfengb9d762f2010-06-07 10:32:29 +0800799static inline bool cpu_has_vmx_invvpid_global(void)
800{
801 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
802}
803
Gui Jianfeng31299942010-03-15 17:29:09 +0800804static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800805{
Sheng Yang04547152009-04-01 15:52:31 +0800806 return vmcs_config.cpu_based_2nd_exec_ctrl &
807 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800808}
809
Gui Jianfeng31299942010-03-15 17:29:09 +0800810static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -0700811{
812 return vmcs_config.cpu_based_2nd_exec_ctrl &
813 SECONDARY_EXEC_UNRESTRICTED_GUEST;
814}
815
Gui Jianfeng31299942010-03-15 17:29:09 +0800816static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800817{
818 return vmcs_config.cpu_based_2nd_exec_ctrl &
819 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
820}
821
Gui Jianfeng31299942010-03-15 17:29:09 +0800822static inline bool vm_need_virtualize_apic_accesses(struct kvm *kvm)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800823{
Gui Jianfeng6d3e4352010-01-29 15:36:59 +0800824 return flexpriority_enabled && irqchip_in_kernel(kvm);
Sheng Yangf78e0e22007-10-29 09:40:42 +0800825}
826
Gui Jianfeng31299942010-03-15 17:29:09 +0800827static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +0800828{
Sheng Yang04547152009-04-01 15:52:31 +0800829 return vmcs_config.cpu_based_2nd_exec_ctrl &
830 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800831}
832
Gui Jianfeng31299942010-03-15 17:29:09 +0800833static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800834{
835 return vmcs_config.cpu_based_2nd_exec_ctrl &
836 SECONDARY_EXEC_RDTSCP;
837}
838
Gui Jianfeng31299942010-03-15 17:29:09 +0800839static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +0800840{
841 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
842}
843
Sheng Yangf5f48ee2010-06-30 12:25:15 +0800844static inline bool cpu_has_vmx_wbinvd_exit(void)
845{
846 return vmcs_config.cpu_based_2nd_exec_ctrl &
847 SECONDARY_EXEC_WBINVD_EXITING;
848}
849
Sheng Yang04547152009-04-01 15:52:31 +0800850static inline bool report_flexpriority(void)
851{
852 return flexpriority_enabled;
853}
854
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300855static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
856{
857 return vmcs12->cpu_based_vm_exec_control & bit;
858}
859
860static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
861{
862 return (vmcs12->cpu_based_vm_exec_control &
863 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
864 (vmcs12->secondary_vm_exec_control & bit);
865}
866
Nadav Har'El644d7112011-05-25 23:12:35 +0300867static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12,
868 struct kvm_vcpu *vcpu)
869{
870 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
871}
872
873static inline bool is_exception(u32 intr_info)
874{
875 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
876 == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
877}
878
879static void nested_vmx_vmexit(struct kvm_vcpu *vcpu);
Nadav Har'El7c177932011-05-25 23:12:04 +0300880static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
881 struct vmcs12 *vmcs12,
882 u32 reason, unsigned long qualification);
883
Rusty Russell8b9cf982007-07-30 16:31:43 +1000884static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -0800885{
886 int i;
887
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400888 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +0300889 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300890 return i;
891 return -1;
892}
893
Sheng Yang2384d2b2008-01-17 15:14:33 +0800894static inline void __invvpid(int ext, u16 vpid, gva_t gva)
895{
896 struct {
897 u64 vpid : 16;
898 u64 rsvd : 48;
899 u64 gva;
900 } operand = { vpid, 0, gva };
901
Avi Kivity4ecac3f2008-05-13 13:23:38 +0300902 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +0800903 /* CF==1 or ZF==1 --> rc = -1 */
904 "; ja 1f ; ud2 ; 1:"
905 : : "a"(&operand), "c"(ext) : "cc", "memory");
906}
907
Sheng Yang14394422008-04-28 12:24:45 +0800908static inline void __invept(int ext, u64 eptp, gpa_t gpa)
909{
910 struct {
911 u64 eptp, gpa;
912 } operand = {eptp, gpa};
913
Avi Kivity4ecac3f2008-05-13 13:23:38 +0300914 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +0800915 /* CF==1 or ZF==1 --> rc = -1 */
916 "; ja 1f ; ud2 ; 1:\n"
917 : : "a" (&operand), "c" (ext) : "cc", "memory");
918}
919
Avi Kivity26bb0982009-09-07 11:14:12 +0300920static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300921{
922 int i;
923
Rusty Russell8b9cf982007-07-30 16:31:43 +1000924 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +0300925 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400926 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +0000927 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -0800928}
929
Avi Kivity6aa8b732006-12-10 02:21:36 -0800930static void vmcs_clear(struct vmcs *vmcs)
931{
932 u64 phys_addr = __pa(vmcs);
933 u8 error;
934
Avi Kivity4ecac3f2008-05-13 13:23:38 +0300935 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +0200936 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800937 : "cc", "memory");
938 if (error)
939 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
940 vmcs, phys_addr);
941}
942
Nadav Har'Eld462b812011-05-24 15:26:10 +0300943static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
944{
945 vmcs_clear(loaded_vmcs->vmcs);
946 loaded_vmcs->cpu = -1;
947 loaded_vmcs->launched = 0;
948}
949
Dongxiao Xu7725b892010-05-11 18:29:38 +0800950static void vmcs_load(struct vmcs *vmcs)
951{
952 u64 phys_addr = __pa(vmcs);
953 u8 error;
954
955 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +0200956 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +0800957 : "cc", "memory");
958 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +0300959 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +0800960 vmcs, phys_addr);
961}
962
Nadav Har'Eld462b812011-05-24 15:26:10 +0300963static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800964{
Nadav Har'Eld462b812011-05-24 15:26:10 +0300965 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -0800966 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -0800967
Nadav Har'Eld462b812011-05-24 15:26:10 +0300968 if (loaded_vmcs->cpu != cpu)
969 return; /* vcpu migration can race with cpu offline */
970 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800971 per_cpu(current_vmcs, cpu) = NULL;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300972 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
973 loaded_vmcs_init(loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800974}
975
Nadav Har'Eld462b812011-05-24 15:26:10 +0300976static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800977{
Nadav Har'Eld462b812011-05-24 15:26:10 +0300978 if (loaded_vmcs->cpu != -1)
979 smp_call_function_single(
980 loaded_vmcs->cpu, __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800981}
982
Gui Jianfeng1760dd42010-06-07 10:33:27 +0800983static inline void vpid_sync_vcpu_single(struct vcpu_vmx *vmx)
Sheng Yang2384d2b2008-01-17 15:14:33 +0800984{
985 if (vmx->vpid == 0)
986 return;
987
Gui Jianfeng518c8ae2010-06-04 08:51:39 +0800988 if (cpu_has_vmx_invvpid_single())
989 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +0800990}
991
Gui Jianfengb9d762f2010-06-07 10:32:29 +0800992static inline void vpid_sync_vcpu_global(void)
993{
994 if (cpu_has_vmx_invvpid_global())
995 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
996}
997
998static inline void vpid_sync_context(struct vcpu_vmx *vmx)
999{
1000 if (cpu_has_vmx_invvpid_single())
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001001 vpid_sync_vcpu_single(vmx);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001002 else
1003 vpid_sync_vcpu_global();
1004}
1005
Sheng Yang14394422008-04-28 12:24:45 +08001006static inline void ept_sync_global(void)
1007{
1008 if (cpu_has_vmx_invept_global())
1009 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1010}
1011
1012static inline void ept_sync_context(u64 eptp)
1013{
Avi Kivity089d0342009-03-23 18:26:32 +02001014 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001015 if (cpu_has_vmx_invept_context())
1016 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1017 else
1018 ept_sync_global();
1019 }
1020}
1021
1022static inline void ept_sync_individual_addr(u64 eptp, gpa_t gpa)
1023{
Avi Kivity089d0342009-03-23 18:26:32 +02001024 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001025 if (cpu_has_vmx_invept_individual_addr())
1026 __invept(VMX_EPT_EXTENT_INDIVIDUAL_ADDR,
1027 eptp, gpa);
1028 else
1029 ept_sync_context(eptp);
1030 }
1031}
1032
Avi Kivity96304212011-05-15 10:13:13 -04001033static __always_inline unsigned long vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001034{
Avi Kivity5e520e62011-05-15 10:13:12 -04001035 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001036
Avi Kivity5e520e62011-05-15 10:13:12 -04001037 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1038 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001039 return value;
1040}
1041
Avi Kivity96304212011-05-15 10:13:13 -04001042static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001043{
1044 return vmcs_readl(field);
1045}
1046
Avi Kivity96304212011-05-15 10:13:13 -04001047static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001048{
1049 return vmcs_readl(field);
1050}
1051
Avi Kivity96304212011-05-15 10:13:13 -04001052static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001053{
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001054#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001055 return vmcs_readl(field);
1056#else
1057 return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
1058#endif
1059}
1060
Avi Kivitye52de1b2007-01-05 16:36:56 -08001061static noinline void vmwrite_error(unsigned long field, unsigned long value)
1062{
1063 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1064 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1065 dump_stack();
1066}
1067
Avi Kivity6aa8b732006-12-10 02:21:36 -08001068static void vmcs_writel(unsigned long field, unsigned long value)
1069{
1070 u8 error;
1071
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001072 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001073 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001074 if (unlikely(error))
1075 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001076}
1077
1078static void vmcs_write16(unsigned long field, u16 value)
1079{
1080 vmcs_writel(field, value);
1081}
1082
1083static void vmcs_write32(unsigned long field, u32 value)
1084{
1085 vmcs_writel(field, value);
1086}
1087
1088static void vmcs_write64(unsigned long field, u64 value)
1089{
Avi Kivity6aa8b732006-12-10 02:21:36 -08001090 vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001091#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001092 asm volatile ("");
1093 vmcs_writel(field+1, value >> 32);
1094#endif
1095}
1096
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001097static void vmcs_clear_bits(unsigned long field, u32 mask)
1098{
1099 vmcs_writel(field, vmcs_readl(field) & ~mask);
1100}
1101
1102static void vmcs_set_bits(unsigned long field, u32 mask)
1103{
1104 vmcs_writel(field, vmcs_readl(field) | mask);
1105}
1106
Avi Kivity2fb92db2011-04-27 19:42:18 +03001107static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1108{
1109 vmx->segment_cache.bitmask = 0;
1110}
1111
1112static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1113 unsigned field)
1114{
1115 bool ret;
1116 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1117
1118 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1119 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1120 vmx->segment_cache.bitmask = 0;
1121 }
1122 ret = vmx->segment_cache.bitmask & mask;
1123 vmx->segment_cache.bitmask |= mask;
1124 return ret;
1125}
1126
1127static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1128{
1129 u16 *p = &vmx->segment_cache.seg[seg].selector;
1130
1131 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1132 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1133 return *p;
1134}
1135
1136static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1137{
1138 ulong *p = &vmx->segment_cache.seg[seg].base;
1139
1140 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1141 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1142 return *p;
1143}
1144
1145static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1146{
1147 u32 *p = &vmx->segment_cache.seg[seg].limit;
1148
1149 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1150 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1151 return *p;
1152}
1153
1154static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1155{
1156 u32 *p = &vmx->segment_cache.seg[seg].ar;
1157
1158 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1159 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1160 return *p;
1161}
1162
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001163static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1164{
1165 u32 eb;
1166
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001167 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
1168 (1u << NM_VECTOR) | (1u << DB_VECTOR);
1169 if ((vcpu->guest_debug &
1170 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1171 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1172 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001173 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001174 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001175 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001176 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001177 if (vcpu->fpu_active)
1178 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001179
1180 /* When we are running a nested L2 guest and L1 specified for it a
1181 * certain exception bitmap, we must trap the same exceptions and pass
1182 * them to L1. When running L2, we will only handle the exceptions
1183 * specified above if L1 did not want them.
1184 */
1185 if (is_guest_mode(vcpu))
1186 eb |= get_vmcs12(vcpu)->exception_bitmap;
1187
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001188 vmcs_write32(EXCEPTION_BITMAP, eb);
1189}
1190
Avi Kivity61d2ef22010-04-28 16:40:38 +03001191static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1192{
1193 unsigned i;
1194 struct msr_autoload *m = &vmx->msr_autoload;
1195
Avi Kivity110312c2010-12-21 12:54:20 +02001196 if (msr == MSR_EFER && cpu_has_load_ia32_efer) {
1197 vmcs_clear_bits(VM_ENTRY_CONTROLS, VM_ENTRY_LOAD_IA32_EFER);
1198 vmcs_clear_bits(VM_EXIT_CONTROLS, VM_EXIT_LOAD_IA32_EFER);
1199 return;
1200 }
1201
Avi Kivity61d2ef22010-04-28 16:40:38 +03001202 for (i = 0; i < m->nr; ++i)
1203 if (m->guest[i].index == msr)
1204 break;
1205
1206 if (i == m->nr)
1207 return;
1208 --m->nr;
1209 m->guest[i] = m->guest[m->nr];
1210 m->host[i] = m->host[m->nr];
1211 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1212 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1213}
1214
1215static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1216 u64 guest_val, u64 host_val)
1217{
1218 unsigned i;
1219 struct msr_autoload *m = &vmx->msr_autoload;
1220
Avi Kivity110312c2010-12-21 12:54:20 +02001221 if (msr == MSR_EFER && cpu_has_load_ia32_efer) {
1222 vmcs_write64(GUEST_IA32_EFER, guest_val);
1223 vmcs_write64(HOST_IA32_EFER, host_val);
1224 vmcs_set_bits(VM_ENTRY_CONTROLS, VM_ENTRY_LOAD_IA32_EFER);
1225 vmcs_set_bits(VM_EXIT_CONTROLS, VM_EXIT_LOAD_IA32_EFER);
1226 return;
1227 }
1228
Avi Kivity61d2ef22010-04-28 16:40:38 +03001229 for (i = 0; i < m->nr; ++i)
1230 if (m->guest[i].index == msr)
1231 break;
1232
1233 if (i == m->nr) {
1234 ++m->nr;
1235 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1236 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1237 }
1238
1239 m->guest[i].index = msr;
1240 m->guest[i].value = guest_val;
1241 m->host[i].index = msr;
1242 m->host[i].value = host_val;
1243}
1244
Avi Kivity33ed6322007-05-02 16:54:03 +03001245static void reload_tss(void)
1246{
Avi Kivity33ed6322007-05-02 16:54:03 +03001247 /*
1248 * VT restores TR but not its size. Useless.
1249 */
Avi Kivityd3591922010-07-26 18:32:39 +03001250 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001251 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001252
Avi Kivityd3591922010-07-26 18:32:39 +03001253 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03001254 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
1255 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03001256}
1257
Avi Kivity92c0d902009-10-29 11:00:16 +02001258static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001259{
Roel Kluin3a34a882009-08-04 02:08:45 -07001260 u64 guest_efer;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001261 u64 ignore_bits;
Eddie Dong2cc51562007-05-21 07:28:09 +03001262
Avi Kivityf6801df2010-01-21 15:31:50 +02001263 guest_efer = vmx->vcpu.arch.efer;
Roel Kluin3a34a882009-08-04 02:08:45 -07001264
Avi Kivity51c6cf62007-08-29 03:48:05 +03001265 /*
1266 * NX is emulated; LMA and LME handled by hardware; SCE meaninless
1267 * outside long mode
1268 */
1269 ignore_bits = EFER_NX | EFER_SCE;
1270#ifdef CONFIG_X86_64
1271 ignore_bits |= EFER_LMA | EFER_LME;
1272 /* SCE is meaningful only in long mode on Intel */
1273 if (guest_efer & EFER_LMA)
1274 ignore_bits &= ~(u64)EFER_SCE;
1275#endif
Avi Kivity51c6cf62007-08-29 03:48:05 +03001276 guest_efer &= ~ignore_bits;
1277 guest_efer |= host_efer & ignore_bits;
Avi Kivity26bb0982009-09-07 11:14:12 +03001278 vmx->guest_msrs[efer_offset].data = guest_efer;
Avi Kivityd5696722009-12-02 12:28:47 +02001279 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001280
1281 clear_atomic_switch_msr(vmx, MSR_EFER);
1282 /* On ept, can't emulate nx, and must switch nx atomically */
1283 if (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX)) {
1284 guest_efer = vmx->vcpu.arch.efer;
1285 if (!(guest_efer & EFER_LMA))
1286 guest_efer &= ~EFER_LME;
1287 add_atomic_switch_msr(vmx, MSR_EFER, guest_efer, host_efer);
1288 return false;
1289 }
1290
Avi Kivity26bb0982009-09-07 11:14:12 +03001291 return true;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001292}
1293
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001294static unsigned long segment_base(u16 selector)
1295{
Avi Kivityd3591922010-07-26 18:32:39 +03001296 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001297 struct desc_struct *d;
1298 unsigned long table_base;
1299 unsigned long v;
1300
1301 if (!(selector & ~3))
1302 return 0;
1303
Avi Kivityd3591922010-07-26 18:32:39 +03001304 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001305
1306 if (selector & 4) { /* from ldt */
1307 u16 ldt_selector = kvm_read_ldt();
1308
1309 if (!(ldt_selector & ~3))
1310 return 0;
1311
1312 table_base = segment_base(ldt_selector);
1313 }
1314 d = (struct desc_struct *)(table_base + (selector & ~7));
1315 v = get_desc_base(d);
1316#ifdef CONFIG_X86_64
1317 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
1318 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
1319#endif
1320 return v;
1321}
1322
1323static inline unsigned long kvm_read_tr_base(void)
1324{
1325 u16 tr;
1326 asm("str %0" : "=g"(tr));
1327 return segment_base(tr);
1328}
1329
Avi Kivity04d2cc72007-09-10 18:10:54 +03001330static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001331{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001332 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001333 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001334
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001335 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001336 return;
1337
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001338 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001339 /*
1340 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1341 * allow segment selectors with cpl > 0 or ti == 1.
1342 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001343 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02001344 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02001345 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001346 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001347 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001348 vmx->host_state.fs_reload_needed = 0;
1349 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03001350 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001351 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001352 }
Avi Kivity9581d442010-10-19 16:46:55 +02001353 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001354 if (!(vmx->host_state.gs_sel & 7))
1355 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001356 else {
1357 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001358 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001359 }
1360
1361#ifdef CONFIG_X86_64
1362 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
1363 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
1364#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001365 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
1366 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03001367#endif
Avi Kivity707c0872007-05-02 17:33:43 +03001368
1369#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001370 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
1371 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03001372 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03001373#endif
Avi Kivity26bb0982009-09-07 11:14:12 +03001374 for (i = 0; i < vmx->save_nmsrs; ++i)
1375 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02001376 vmx->guest_msrs[i].data,
1377 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03001378}
1379
Avi Kivitya9b21b62008-06-24 11:48:49 +03001380static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001381{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001382 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001383 return;
1384
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001385 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001386 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02001387#ifdef CONFIG_X86_64
1388 if (is_long_mode(&vmx->vcpu))
1389 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1390#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001391 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001392 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001393#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02001394 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001395#else
1396 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001397#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001398 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02001399 if (vmx->host_state.fs_reload_needed)
1400 loadsegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001401 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001402#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001403 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001404#endif
Avi Kivity1c11e712010-05-03 16:05:44 +03001405 if (current_thread_info()->status & TS_USEDFPU)
1406 clts();
Avi Kivity3444d7d2010-07-26 18:32:38 +03001407 load_gdt(&__get_cpu_var(host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03001408}
1409
Avi Kivitya9b21b62008-06-24 11:48:49 +03001410static void vmx_load_host_state(struct vcpu_vmx *vmx)
1411{
1412 preempt_disable();
1413 __vmx_load_host_state(vmx);
1414 preempt_enable();
1415}
1416
Avi Kivity6aa8b732006-12-10 02:21:36 -08001417/*
1418 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1419 * vcpu mutex is already taken.
1420 */
Avi Kivity15ad7142007-07-11 18:17:21 +03001421static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001422{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001423 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001424 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001425
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001426 if (!vmm_exclusive)
1427 kvm_cpu_vmxon(phys_addr);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001428 else if (vmx->loaded_vmcs->cpu != cpu)
1429 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001430
Nadav Har'Eld462b812011-05-24 15:26:10 +03001431 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1432 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1433 vmcs_load(vmx->loaded_vmcs->vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001434 }
1435
Nadav Har'Eld462b812011-05-24 15:26:10 +03001436 if (vmx->loaded_vmcs->cpu != cpu) {
Avi Kivityd3591922010-07-26 18:32:39 +03001437 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001438 unsigned long sysenter_esp;
1439
Avi Kivitya8eeb042010-05-10 12:34:53 +03001440 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001441 local_irq_disable();
Nadav Har'Eld462b812011-05-24 15:26:10 +03001442 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1443 &per_cpu(loaded_vmcss_on_cpu, cpu));
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001444 local_irq_enable();
1445
Avi Kivity6aa8b732006-12-10 02:21:36 -08001446 /*
1447 * Linux uses per-cpu TSS and GDT, so set these when switching
1448 * processors.
1449 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001450 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03001451 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001452
1453 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1454 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Nadav Har'Eld462b812011-05-24 15:26:10 +03001455 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001456 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001457}
1458
1459static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
1460{
Avi Kivitya9b21b62008-06-24 11:48:49 +03001461 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001462 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03001463 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
1464 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001465 kvm_cpu_vmxoff();
1466 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001467}
1468
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001469static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
1470{
Avi Kivity81231c62010-01-24 16:26:40 +02001471 ulong cr0;
1472
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001473 if (vcpu->fpu_active)
1474 return;
1475 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02001476 cr0 = vmcs_readl(GUEST_CR0);
1477 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
1478 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
1479 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001480 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001481 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001482 if (is_guest_mode(vcpu))
1483 vcpu->arch.cr0_guest_owned_bits &=
1484 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02001485 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001486}
1487
Avi Kivityedcafe32009-12-30 18:07:40 +02001488static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
1489
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001490/*
1491 * Return the cr0 value that a nested guest would read. This is a combination
1492 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
1493 * its hypervisor (cr0_read_shadow).
1494 */
1495static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
1496{
1497 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
1498 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
1499}
1500static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
1501{
1502 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
1503 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
1504}
1505
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001506static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
1507{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001508 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
1509 * set this *before* calling this function.
1510 */
Avi Kivityedcafe32009-12-30 18:07:40 +02001511 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02001512 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001513 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001514 vcpu->arch.cr0_guest_owned_bits = 0;
1515 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001516 if (is_guest_mode(vcpu)) {
1517 /*
1518 * L1's specified read shadow might not contain the TS bit,
1519 * so now that we turned on shadowing of this bit, we need to
1520 * set this bit of the shadow. Like in nested_vmx_run we need
1521 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
1522 * up-to-date here because we just decached cr0.TS (and we'll
1523 * only update vmcs12->guest_cr0 on nested exit).
1524 */
1525 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1526 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
1527 (vcpu->arch.cr0 & X86_CR0_TS);
1528 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
1529 } else
1530 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001531}
1532
Avi Kivity6aa8b732006-12-10 02:21:36 -08001533static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
1534{
Avi Kivity78ac8b42010-04-08 18:19:35 +03001535 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001536
Avi Kivity6de12732011-03-07 12:51:22 +02001537 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
1538 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1539 rflags = vmcs_readl(GUEST_RFLAGS);
1540 if (to_vmx(vcpu)->rmode.vm86_active) {
1541 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
1542 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
1543 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1544 }
1545 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001546 }
Avi Kivity6de12732011-03-07 12:51:22 +02001547 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001548}
1549
1550static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
1551{
Avi Kivity6de12732011-03-07 12:51:22 +02001552 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
Avi Kivity69c73022011-03-07 15:26:44 +02001553 __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Avi Kivity6de12732011-03-07 12:51:22 +02001554 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001555 if (to_vmx(vcpu)->rmode.vm86_active) {
1556 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001557 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001558 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001559 vmcs_writel(GUEST_RFLAGS, rflags);
1560}
1561
Glauber Costa2809f5d2009-05-12 16:21:05 -04001562static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
1563{
1564 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1565 int ret = 0;
1566
1567 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001568 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001569 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001570 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001571
1572 return ret & mask;
1573}
1574
1575static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
1576{
1577 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1578 u32 interruptibility = interruptibility_old;
1579
1580 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1581
Jan Kiszka48005f62010-02-19 19:38:07 +01001582 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001583 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001584 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001585 interruptibility |= GUEST_INTR_STATE_STI;
1586
1587 if ((interruptibility != interruptibility_old))
1588 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1589}
1590
Avi Kivity6aa8b732006-12-10 02:21:36 -08001591static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
1592{
1593 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001594
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001595 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001596 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001597 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001598
Glauber Costa2809f5d2009-05-12 16:21:05 -04001599 /* skipping an emulated instruction also counts */
1600 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001601}
1602
Anthony Liguori443381a2010-12-06 10:53:38 -06001603static void vmx_clear_hlt(struct kvm_vcpu *vcpu)
1604{
1605 /* Ensure that we clear the HLT state in the VMCS. We don't need to
1606 * explicitly skip the instruction because if the HLT state is set, then
1607 * the instruction is already executing and RIP has already been
1608 * advanced. */
1609 if (!yield_on_hlt &&
1610 vmcs_read32(GUEST_ACTIVITY_STATE) == GUEST_ACTIVITY_HLT)
1611 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
1612}
1613
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001614/*
1615 * KVM wants to inject page-faults which it got to the guest. This function
1616 * checks whether in a nested guest, we need to inject them to L1 or L2.
1617 * This function assumes it is called with the exit reason in vmcs02 being
1618 * a #PF exception (this is the only case in which KVM injects a #PF when L2
1619 * is running).
1620 */
1621static int nested_pf_handled(struct kvm_vcpu *vcpu)
1622{
1623 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1624
1625 /* TODO: also check PFEC_MATCH/MASK, not just EB.PF. */
1626 if (!(vmcs12->exception_bitmap & PF_VECTOR))
1627 return 0;
1628
1629 nested_vmx_vmexit(vcpu);
1630 return 1;
1631}
1632
Avi Kivity298101d2007-11-25 13:41:11 +02001633static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02001634 bool has_error_code, u32 error_code,
1635 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02001636{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001637 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001638 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001639
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001640 if (nr == PF_VECTOR && is_guest_mode(vcpu) &&
1641 nested_pf_handled(vcpu))
1642 return;
1643
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001644 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001645 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001646 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
1647 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001648
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001649 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05001650 int inc_eip = 0;
1651 if (kvm_exception_is_soft(nr))
1652 inc_eip = vcpu->arch.event_exit_inst_len;
1653 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02001654 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001655 return;
1656 }
1657
Gleb Natapov66fd3f72009-05-11 13:35:50 +03001658 if (kvm_exception_is_soft(nr)) {
1659 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
1660 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001661 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
1662 } else
1663 intr_info |= INTR_TYPE_HARD_EXCEPTION;
1664
1665 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Anthony Liguori443381a2010-12-06 10:53:38 -06001666 vmx_clear_hlt(vcpu);
Avi Kivity298101d2007-11-25 13:41:11 +02001667}
1668
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001669static bool vmx_rdtscp_supported(void)
1670{
1671 return cpu_has_vmx_rdtscp();
1672}
1673
Avi Kivity6aa8b732006-12-10 02:21:36 -08001674/*
Eddie Donga75beee2007-05-17 18:55:15 +03001675 * Swap MSR entry in host/guest MSR entry array.
1676 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001677static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03001678{
Avi Kivity26bb0982009-09-07 11:14:12 +03001679 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001680
1681 tmp = vmx->guest_msrs[to];
1682 vmx->guest_msrs[to] = vmx->guest_msrs[from];
1683 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03001684}
1685
1686/*
Avi Kivitye38aea32007-04-19 13:22:48 +03001687 * Set up the vmcs to automatically save and restore system
1688 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
1689 * mode, as fiddling with msrs is very expensive.
1690 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001691static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03001692{
Avi Kivity26bb0982009-09-07 11:14:12 +03001693 int save_nmsrs, index;
Avi Kivity58972972009-02-24 22:26:47 +02001694 unsigned long *msr_bitmap;
Avi Kivitye38aea32007-04-19 13:22:48 +03001695
Avi Kivity33f9c502008-02-27 16:06:57 +02001696 vmx_load_host_state(vmx);
Eddie Donga75beee2007-05-17 18:55:15 +03001697 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001698#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10001699 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10001700 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03001701 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001702 move_msr_up(vmx, index, save_nmsrs++);
1703 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001704 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001705 move_msr_up(vmx, index, save_nmsrs++);
1706 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001707 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001708 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001709 index = __find_msr_index(vmx, MSR_TSC_AUX);
1710 if (index >= 0 && vmx->rdtscp_enabled)
1711 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03001712 /*
Brian Gerst8c065852010-07-17 09:03:26 -04001713 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03001714 * if efer.sce is enabled.
1715 */
Brian Gerst8c065852010-07-17 09:03:26 -04001716 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02001717 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10001718 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001719 }
Eddie Donga75beee2007-05-17 18:55:15 +03001720#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02001721 index = __find_msr_index(vmx, MSR_EFER);
1722 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03001723 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001724
Avi Kivity26bb0982009-09-07 11:14:12 +03001725 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02001726
1727 if (cpu_has_vmx_msr_bitmap()) {
1728 if (is_long_mode(&vmx->vcpu))
1729 msr_bitmap = vmx_msr_bitmap_longmode;
1730 else
1731 msr_bitmap = vmx_msr_bitmap_legacy;
1732
1733 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
1734 }
Avi Kivitye38aea32007-04-19 13:22:48 +03001735}
1736
1737/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08001738 * reads and returns guest's timestamp counter "register"
1739 * guest_tsc = host_tsc + tsc_offset -- 21.3
1740 */
1741static u64 guest_read_tsc(void)
1742{
1743 u64 host_tsc, tsc_offset;
1744
1745 rdtscll(host_tsc);
1746 tsc_offset = vmcs_read64(TSC_OFFSET);
1747 return host_tsc + tsc_offset;
1748}
1749
1750/*
Nadav Har'Eld5c17852011-08-02 15:54:20 +03001751 * Like guest_read_tsc, but always returns L1's notion of the timestamp
1752 * counter, even if a nested guest (L2) is currently running.
1753 */
1754u64 vmx_read_l1_tsc(struct kvm_vcpu *vcpu)
1755{
1756 u64 host_tsc, tsc_offset;
1757
1758 rdtscll(host_tsc);
1759 tsc_offset = is_guest_mode(vcpu) ?
1760 to_vmx(vcpu)->nested.vmcs01_tsc_offset :
1761 vmcs_read64(TSC_OFFSET);
1762 return host_tsc + tsc_offset;
1763}
1764
1765/*
Joerg Roedel4051b182011-03-25 09:44:49 +01001766 * Empty call-back. Needs to be implemented when VMX enables the SET_TSC_KHZ
1767 * ioctl. In this case the call-back should update internal vmx state to make
1768 * the changes effective.
1769 */
1770static void vmx_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz)
1771{
1772 /* Nothing to do here */
1773}
1774
1775/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10001776 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08001777 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10001778static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001779{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03001780 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03001781 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03001782 * We're here if L1 chose not to trap WRMSR to TSC. According
1783 * to the spec, this should set L1's TSC; The offset that L1
1784 * set for L2 remains unchanged, and still needs to be added
1785 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03001786 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03001787 struct vmcs12 *vmcs12;
1788 to_vmx(vcpu)->nested.vmcs01_tsc_offset = offset;
1789 /* recalculate vmcs02.TSC_OFFSET: */
1790 vmcs12 = get_vmcs12(vcpu);
1791 vmcs_write64(TSC_OFFSET, offset +
1792 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
1793 vmcs12->tsc_offset : 0));
1794 } else {
1795 vmcs_write64(TSC_OFFSET, offset);
1796 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001797}
1798
Zachary Amsdene48672f2010-08-19 22:07:23 -10001799static void vmx_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment)
1800{
1801 u64 offset = vmcs_read64(TSC_OFFSET);
1802 vmcs_write64(TSC_OFFSET, offset + adjustment);
Nadav Har'El79918252011-05-25 23:15:39 +03001803 if (is_guest_mode(vcpu)) {
1804 /* Even when running L2, the adjustment needs to apply to L1 */
1805 to_vmx(vcpu)->nested.vmcs01_tsc_offset += adjustment;
1806 }
Zachary Amsdene48672f2010-08-19 22:07:23 -10001807}
1808
Joerg Roedel857e4092011-03-25 09:44:50 +01001809static u64 vmx_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
1810{
1811 return target_tsc - native_read_tsc();
1812}
1813
Nadav Har'El801d3422011-05-25 23:02:23 +03001814static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
1815{
1816 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
1817 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
1818}
1819
1820/*
1821 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
1822 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
1823 * all guests if the "nested" module option is off, and can also be disabled
1824 * for a single guest by disabling its VMX cpuid bit.
1825 */
1826static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
1827{
1828 return nested && guest_cpuid_has_vmx(vcpu);
1829}
1830
Avi Kivity6aa8b732006-12-10 02:21:36 -08001831/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03001832 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
1833 * returned for the various VMX controls MSRs when nested VMX is enabled.
1834 * The same values should also be used to verify that vmcs12 control fields are
1835 * valid during nested entry from L1 to L2.
1836 * Each of these control msrs has a low and high 32-bit half: A low bit is on
1837 * if the corresponding bit in the (32-bit) control field *must* be on, and a
1838 * bit in the high half is on if the corresponding bit in the control field
1839 * may be on. See also vmx_control_verify().
1840 * TODO: allow these variables to be modified (downgraded) by module options
1841 * or other means.
1842 */
1843static u32 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high;
1844static u32 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high;
1845static u32 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high;
1846static u32 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high;
1847static u32 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high;
1848static __init void nested_vmx_setup_ctls_msrs(void)
1849{
1850 /*
1851 * Note that as a general rule, the high half of the MSRs (bits in
1852 * the control fields which may be 1) should be initialized by the
1853 * intersection of the underlying hardware's MSR (i.e., features which
1854 * can be supported) and the list of features we want to expose -
1855 * because they are known to be properly supported in our code.
1856 * Also, usually, the low half of the MSRs (bits which must be 1) can
1857 * be set to 0, meaning that L1 may turn off any of these bits. The
1858 * reason is that if one of these bits is necessary, it will appear
1859 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
1860 * fields of vmcs01 and vmcs02, will turn these bits off - and
1861 * nested_vmx_exit_handled() will not pass related exits to L1.
1862 * These rules have exceptions below.
1863 */
1864
1865 /* pin-based controls */
1866 /*
1867 * According to the Intel spec, if bit 55 of VMX_BASIC is off (as it is
1868 * in our case), bits 1, 2 and 4 (i.e., 0x16) must be 1 in this MSR.
1869 */
1870 nested_vmx_pinbased_ctls_low = 0x16 ;
1871 nested_vmx_pinbased_ctls_high = 0x16 |
1872 PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING |
1873 PIN_BASED_VIRTUAL_NMIS;
1874
1875 /* exit controls */
1876 nested_vmx_exit_ctls_low = 0;
Nadav Har'Elb6f12502011-05-25 23:13:06 +03001877 /* Note that guest use of VM_EXIT_ACK_INTR_ON_EXIT is not supported. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03001878#ifdef CONFIG_X86_64
1879 nested_vmx_exit_ctls_high = VM_EXIT_HOST_ADDR_SPACE_SIZE;
1880#else
1881 nested_vmx_exit_ctls_high = 0;
1882#endif
1883
1884 /* entry controls */
1885 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
1886 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high);
1887 nested_vmx_entry_ctls_low = 0;
1888 nested_vmx_entry_ctls_high &=
1889 VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_IA32E_MODE;
1890
1891 /* cpu-based controls */
1892 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
1893 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high);
1894 nested_vmx_procbased_ctls_low = 0;
1895 nested_vmx_procbased_ctls_high &=
1896 CPU_BASED_VIRTUAL_INTR_PENDING | CPU_BASED_USE_TSC_OFFSETING |
1897 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
1898 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
1899 CPU_BASED_CR3_STORE_EXITING |
1900#ifdef CONFIG_X86_64
1901 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
1902#endif
1903 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
1904 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_EXITING |
1905 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
1906 /*
1907 * We can allow some features even when not supported by the
1908 * hardware. For example, L1 can specify an MSR bitmap - and we
1909 * can use it to avoid exits to L1 - even when L0 runs L2
1910 * without MSR bitmaps.
1911 */
1912 nested_vmx_procbased_ctls_high |= CPU_BASED_USE_MSR_BITMAPS;
1913
1914 /* secondary cpu-based controls */
1915 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
1916 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high);
1917 nested_vmx_secondary_ctls_low = 0;
1918 nested_vmx_secondary_ctls_high &=
1919 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1920}
1921
1922static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
1923{
1924 /*
1925 * Bits 0 in high must be 0, and bits 1 in low must be 1.
1926 */
1927 return ((control & high) | low) == control;
1928}
1929
1930static inline u64 vmx_control_msr(u32 low, u32 high)
1931{
1932 return low | ((u64)high << 32);
1933}
1934
1935/*
1936 * If we allow our guest to use VMX instructions (i.e., nested VMX), we should
1937 * also let it use VMX-specific MSRs.
1938 * vmx_get_vmx_msr() and vmx_set_vmx_msr() return 1 when we handled a
1939 * VMX-specific MSR, or 0 when we haven't (and the caller should handle it
1940 * like all other MSRs).
1941 */
1942static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
1943{
1944 if (!nested_vmx_allowed(vcpu) && msr_index >= MSR_IA32_VMX_BASIC &&
1945 msr_index <= MSR_IA32_VMX_TRUE_ENTRY_CTLS) {
1946 /*
1947 * According to the spec, processors which do not support VMX
1948 * should throw a #GP(0) when VMX capability MSRs are read.
1949 */
1950 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
1951 return 1;
1952 }
1953
1954 switch (msr_index) {
1955 case MSR_IA32_FEATURE_CONTROL:
1956 *pdata = 0;
1957 break;
1958 case MSR_IA32_VMX_BASIC:
1959 /*
1960 * This MSR reports some information about VMX support. We
1961 * should return information about the VMX we emulate for the
1962 * guest, and the VMCS structure we give it - not about the
1963 * VMX support of the underlying hardware.
1964 */
1965 *pdata = VMCS12_REVISION |
1966 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
1967 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
1968 break;
1969 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
1970 case MSR_IA32_VMX_PINBASED_CTLS:
1971 *pdata = vmx_control_msr(nested_vmx_pinbased_ctls_low,
1972 nested_vmx_pinbased_ctls_high);
1973 break;
1974 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
1975 case MSR_IA32_VMX_PROCBASED_CTLS:
1976 *pdata = vmx_control_msr(nested_vmx_procbased_ctls_low,
1977 nested_vmx_procbased_ctls_high);
1978 break;
1979 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
1980 case MSR_IA32_VMX_EXIT_CTLS:
1981 *pdata = vmx_control_msr(nested_vmx_exit_ctls_low,
1982 nested_vmx_exit_ctls_high);
1983 break;
1984 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
1985 case MSR_IA32_VMX_ENTRY_CTLS:
1986 *pdata = vmx_control_msr(nested_vmx_entry_ctls_low,
1987 nested_vmx_entry_ctls_high);
1988 break;
1989 case MSR_IA32_VMX_MISC:
1990 *pdata = 0;
1991 break;
1992 /*
1993 * These MSRs specify bits which the guest must keep fixed (on or off)
1994 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
1995 * We picked the standard core2 setting.
1996 */
1997#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
1998#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
1999 case MSR_IA32_VMX_CR0_FIXED0:
2000 *pdata = VMXON_CR0_ALWAYSON;
2001 break;
2002 case MSR_IA32_VMX_CR0_FIXED1:
2003 *pdata = -1ULL;
2004 break;
2005 case MSR_IA32_VMX_CR4_FIXED0:
2006 *pdata = VMXON_CR4_ALWAYSON;
2007 break;
2008 case MSR_IA32_VMX_CR4_FIXED1:
2009 *pdata = -1ULL;
2010 break;
2011 case MSR_IA32_VMX_VMCS_ENUM:
2012 *pdata = 0x1f;
2013 break;
2014 case MSR_IA32_VMX_PROCBASED_CTLS2:
2015 *pdata = vmx_control_msr(nested_vmx_secondary_ctls_low,
2016 nested_vmx_secondary_ctls_high);
2017 break;
2018 case MSR_IA32_VMX_EPT_VPID_CAP:
2019 /* Currently, no nested ept or nested vpid */
2020 *pdata = 0;
2021 break;
2022 default:
2023 return 0;
2024 }
2025
2026 return 1;
2027}
2028
2029static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
2030{
2031 if (!nested_vmx_allowed(vcpu))
2032 return 0;
2033
2034 if (msr_index == MSR_IA32_FEATURE_CONTROL)
2035 /* TODO: the right thing. */
2036 return 1;
2037 /*
2038 * No need to treat VMX capability MSRs specially: If we don't handle
2039 * them, handle_wrmsr will #GP(0), which is correct (they are readonly)
2040 */
2041 return 0;
2042}
2043
2044/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002045 * Reads an msr value (of 'msr_index') into 'pdata'.
2046 * Returns 0 on success, non-0 otherwise.
2047 * Assumes vcpu_load() was already called.
2048 */
2049static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2050{
2051 u64 data;
Avi Kivity26bb0982009-09-07 11:14:12 +03002052 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002053
2054 if (!pdata) {
2055 printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
2056 return -EINVAL;
2057 }
2058
2059 switch (msr_index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002060#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002061 case MSR_FS_BASE:
2062 data = vmcs_readl(GUEST_FS_BASE);
2063 break;
2064 case MSR_GS_BASE:
2065 data = vmcs_readl(GUEST_GS_BASE);
2066 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002067 case MSR_KERNEL_GS_BASE:
2068 vmx_load_host_state(to_vmx(vcpu));
2069 data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
2070 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03002071#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08002072 case MSR_EFER:
Avi Kivity3bab1f52006-12-29 16:49:48 -08002073 return kvm_get_msr_common(vcpu, msr_index, pdata);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302074 case MSR_IA32_TSC:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002075 data = guest_read_tsc();
2076 break;
2077 case MSR_IA32_SYSENTER_CS:
2078 data = vmcs_read32(GUEST_SYSENTER_CS);
2079 break;
2080 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002081 data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002082 break;
2083 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002084 data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002085 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002086 case MSR_TSC_AUX:
2087 if (!to_vmx(vcpu)->rdtscp_enabled)
2088 return 1;
2089 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002090 default:
Avi Kivity26bb0982009-09-07 11:14:12 +03002091 vmx_load_host_state(to_vmx(vcpu));
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002092 if (vmx_get_vmx_msr(vcpu, msr_index, pdata))
2093 return 0;
Rusty Russell8b9cf982007-07-30 16:31:43 +10002094 msr = find_msr_entry(to_vmx(vcpu), msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002095 if (msr) {
Gleb Natapov542423b2009-08-27 15:07:30 +03002096 vmx_load_host_state(to_vmx(vcpu));
Avi Kivity3bab1f52006-12-29 16:49:48 -08002097 data = msr->data;
2098 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002099 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002100 return kvm_get_msr_common(vcpu, msr_index, pdata);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002101 }
2102
2103 *pdata = data;
2104 return 0;
2105}
2106
2107/*
2108 * Writes msr value into into the appropriate "register".
2109 * Returns 0 on success, non-0 otherwise.
2110 * Assumes vcpu_load() was already called.
2111 */
2112static int vmx_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
2113{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002114 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002115 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03002116 int ret = 0;
2117
Avi Kivity6aa8b732006-12-10 02:21:36 -08002118 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08002119 case MSR_EFER:
Avi Kivitya9b21b62008-06-24 11:48:49 +03002120 vmx_load_host_state(vmx);
Eddie Dong2cc51562007-05-21 07:28:09 +03002121 ret = kvm_set_msr_common(vcpu, msr_index, data);
Eddie Dong2cc51562007-05-21 07:28:09 +03002122 break;
Avi Kivity16175a72009-03-23 22:13:44 +02002123#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002124 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002125 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002126 vmcs_writel(GUEST_FS_BASE, data);
2127 break;
2128 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002129 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002130 vmcs_writel(GUEST_GS_BASE, data);
2131 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002132 case MSR_KERNEL_GS_BASE:
2133 vmx_load_host_state(vmx);
2134 vmx->msr_guest_kernel_gs_base = data;
2135 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002136#endif
2137 case MSR_IA32_SYSENTER_CS:
2138 vmcs_write32(GUEST_SYSENTER_CS, data);
2139 break;
2140 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002141 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002142 break;
2143 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002144 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002145 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302146 case MSR_IA32_TSC:
Zachary Amsden99e3e302010-08-19 22:07:17 -10002147 kvm_write_tsc(vcpu, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002148 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002149 case MSR_IA32_CR_PAT:
2150 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2151 vmcs_write64(GUEST_IA32_PAT, data);
2152 vcpu->arch.pat = data;
2153 break;
2154 }
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002155 ret = kvm_set_msr_common(vcpu, msr_index, data);
2156 break;
2157 case MSR_TSC_AUX:
2158 if (!vmx->rdtscp_enabled)
2159 return 1;
2160 /* Check reserved bit, higher 32 bits should be zero */
2161 if ((data >> 32) != 0)
2162 return 1;
2163 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002164 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002165 if (vmx_set_vmx_msr(vcpu, msr_index, data))
2166 break;
Rusty Russell8b9cf982007-07-30 16:31:43 +10002167 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002168 if (msr) {
Gleb Natapov542423b2009-08-27 15:07:30 +03002169 vmx_load_host_state(vmx);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002170 msr->data = data;
2171 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002172 }
Eddie Dong2cc51562007-05-21 07:28:09 +03002173 ret = kvm_set_msr_common(vcpu, msr_index, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002174 }
2175
Eddie Dong2cc51562007-05-21 07:28:09 +03002176 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002177}
2178
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002179static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002180{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002181 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
2182 switch (reg) {
2183 case VCPU_REGS_RSP:
2184 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2185 break;
2186 case VCPU_REGS_RIP:
2187 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2188 break;
Avi Kivity6de4f3ad2009-05-31 22:58:47 +03002189 case VCPU_EXREG_PDPTR:
2190 if (enable_ept)
2191 ept_save_pdptrs(vcpu);
2192 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002193 default:
2194 break;
2195 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002196}
2197
Jan Kiszka355be0b2009-10-03 00:31:21 +02002198static void set_guest_debug(struct kvm_vcpu *vcpu, struct kvm_guest_debug *dbg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002199{
Jan Kiszkaae675ef2008-12-15 13:52:10 +01002200 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
2201 vmcs_writel(GUEST_DR7, dbg->arch.debugreg[7]);
2202 else
2203 vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
2204
Avi Kivityabd3f2d2007-05-02 17:57:40 +03002205 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002206}
2207
2208static __init int cpu_has_kvm_support(void)
2209{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002210 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002211}
2212
2213static __init int vmx_disabled_by_bios(void)
2214{
2215 u64 msr;
2216
2217 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04002218 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08002219 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04002220 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
2221 && tboot_enabled())
2222 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08002223 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04002224 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08002225 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08002226 && !tboot_enabled()) {
2227 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08002228 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04002229 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08002230 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08002231 /* launched w/o TXT and VMX disabled */
2232 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
2233 && !tboot_enabled())
2234 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04002235 }
2236
2237 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002238}
2239
Dongxiao Xu7725b892010-05-11 18:29:38 +08002240static void kvm_cpu_vmxon(u64 addr)
2241{
2242 asm volatile (ASM_VMX_VMXON_RAX
2243 : : "a"(&addr), "m"(addr)
2244 : "memory", "cc");
2245}
2246
Alexander Graf10474ae2009-09-15 11:37:46 +02002247static int hardware_enable(void *garbage)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002248{
2249 int cpu = raw_smp_processor_id();
2250 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04002251 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002252
Alexander Graf10474ae2009-09-15 11:37:46 +02002253 if (read_cr4() & X86_CR4_VMXE)
2254 return -EBUSY;
2255
Nadav Har'Eld462b812011-05-24 15:26:10 +03002256 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002257 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04002258
2259 test_bits = FEATURE_CONTROL_LOCKED;
2260 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
2261 if (tboot_enabled())
2262 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
2263
2264 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002265 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04002266 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
2267 }
Rusty Russell66aee912007-07-17 23:34:16 +10002268 write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
Alexander Graf10474ae2009-09-15 11:37:46 +02002269
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002270 if (vmm_exclusive) {
2271 kvm_cpu_vmxon(phys_addr);
2272 ept_sync_global();
2273 }
Alexander Graf10474ae2009-09-15 11:37:46 +02002274
Avi Kivity3444d7d2010-07-26 18:32:38 +03002275 store_gdt(&__get_cpu_var(host_gdt));
2276
Alexander Graf10474ae2009-09-15 11:37:46 +02002277 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002278}
2279
Nadav Har'Eld462b812011-05-24 15:26:10 +03002280static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002281{
2282 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002283 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002284
Nadav Har'Eld462b812011-05-24 15:26:10 +03002285 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2286 loaded_vmcss_on_cpu_link)
2287 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002288}
2289
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002290
2291/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2292 * tricks.
2293 */
2294static void kvm_cpu_vmxoff(void)
2295{
2296 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002297}
2298
Avi Kivity6aa8b732006-12-10 02:21:36 -08002299static void hardware_disable(void *garbage)
2300{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002301 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002302 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002303 kvm_cpu_vmxoff();
2304 }
Dongxiao Xu7725b892010-05-11 18:29:38 +08002305 write_cr4(read_cr4() & ~X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002306}
2307
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002308static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002309 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002310{
2311 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002312 u32 ctl = ctl_min | ctl_opt;
2313
2314 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2315
2316 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2317 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2318
2319 /* Ensure minimum (required) set of control bits are supported. */
2320 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002321 return -EIO;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002322
2323 *result = ctl;
2324 return 0;
2325}
2326
Avi Kivity110312c2010-12-21 12:54:20 +02002327static __init bool allow_1_setting(u32 msr, u32 ctl)
2328{
2329 u32 vmx_msr_low, vmx_msr_high;
2330
2331 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2332 return vmx_msr_high & ctl;
2333}
2334
Yang, Sheng002c7f72007-07-31 14:23:01 +03002335static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002336{
2337 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002338 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002339 u32 _pin_based_exec_control = 0;
2340 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002341 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002342 u32 _vmexit_control = 0;
2343 u32 _vmentry_control = 0;
2344
2345 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
Sheng Yangf08864b2008-05-15 18:23:25 +08002346 opt = PIN_BASED_VIRTUAL_NMIS;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002347 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2348 &_pin_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002349 return -EIO;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002350
Anthony Liguori443381a2010-12-06 10:53:38 -06002351 min =
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002352#ifdef CONFIG_X86_64
2353 CPU_BASED_CR8_LOAD_EXITING |
2354 CPU_BASED_CR8_STORE_EXITING |
2355#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002356 CPU_BASED_CR3_LOAD_EXITING |
2357 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002358 CPU_BASED_USE_IO_BITMAPS |
2359 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03002360 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08002361 CPU_BASED_MWAIT_EXITING |
2362 CPU_BASED_MONITOR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03002363 CPU_BASED_INVLPG_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002364
2365 if (yield_on_hlt)
2366 min |= CPU_BASED_HLT_EXITING;
2367
Sheng Yangf78e0e22007-10-29 09:40:42 +08002368 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002369 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002370 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002371 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2372 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002373 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002374#ifdef CONFIG_X86_64
2375 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2376 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2377 ~CPU_BASED_CR8_STORE_EXITING;
2378#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002379 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002380 min2 = 0;
2381 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002382 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002383 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002384 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002385 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002386 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
2387 SECONDARY_EXEC_RDTSCP;
Sheng Yangd56f5462008-04-25 10:13:16 +08002388 if (adjust_vmx_controls(min2, opt2,
2389 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002390 &_cpu_based_2nd_exec_control) < 0)
2391 return -EIO;
2392 }
2393#ifndef CONFIG_X86_64
2394 if (!(_cpu_based_2nd_exec_control &
2395 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2396 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2397#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002398 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002399 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2400 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002401 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2402 CPU_BASED_CR3_STORE_EXITING |
2403 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08002404 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
2405 vmx_capability.ept, vmx_capability.vpid);
2406 }
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002407
2408 min = 0;
2409#ifdef CONFIG_X86_64
2410 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2411#endif
Sheng Yang468d4722008-10-09 16:01:55 +08002412 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002413 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2414 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002415 return -EIO;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002416
Sheng Yang468d4722008-10-09 16:01:55 +08002417 min = 0;
2418 opt = VM_ENTRY_LOAD_IA32_PAT;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002419 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2420 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002421 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002422
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002423 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002424
2425 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2426 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002427 return -EIO;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002428
2429#ifdef CONFIG_X86_64
2430 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2431 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002432 return -EIO;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002433#endif
2434
2435 /* Require Write-Back (WB) memory type for VMCS accesses. */
2436 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002437 return -EIO;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002438
Yang, Sheng002c7f72007-07-31 14:23:01 +03002439 vmcs_conf->size = vmx_msr_high & 0x1fff;
2440 vmcs_conf->order = get_order(vmcs_config.size);
2441 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002442
Yang, Sheng002c7f72007-07-31 14:23:01 +03002443 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2444 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002445 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002446 vmcs_conf->vmexit_ctrl = _vmexit_control;
2447 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002448
Avi Kivity110312c2010-12-21 12:54:20 +02002449 cpu_has_load_ia32_efer =
2450 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
2451 VM_ENTRY_LOAD_IA32_EFER)
2452 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
2453 VM_EXIT_LOAD_IA32_EFER);
2454
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002455 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002456}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002457
2458static struct vmcs *alloc_vmcs_cpu(int cpu)
2459{
2460 int node = cpu_to_node(cpu);
2461 struct page *pages;
2462 struct vmcs *vmcs;
2463
Mel Gorman6484eb32009-06-16 15:31:54 -07002464 pages = alloc_pages_exact_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002465 if (!pages)
2466 return NULL;
2467 vmcs = page_address(pages);
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002468 memset(vmcs, 0, vmcs_config.size);
2469 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002470 return vmcs;
2471}
2472
2473static struct vmcs *alloc_vmcs(void)
2474{
Ingo Molnard3b2c332007-01-05 16:36:23 -08002475 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08002476}
2477
2478static void free_vmcs(struct vmcs *vmcs)
2479{
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002480 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002481}
2482
Nadav Har'Eld462b812011-05-24 15:26:10 +03002483/*
2484 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
2485 */
2486static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
2487{
2488 if (!loaded_vmcs->vmcs)
2489 return;
2490 loaded_vmcs_clear(loaded_vmcs);
2491 free_vmcs(loaded_vmcs->vmcs);
2492 loaded_vmcs->vmcs = NULL;
2493}
2494
Sam Ravnborg39959582007-06-01 00:47:13 -07002495static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002496{
2497 int cpu;
2498
Zachary Amsden3230bb42009-09-29 11:38:37 -10002499 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002500 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10002501 per_cpu(vmxarea, cpu) = NULL;
2502 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002503}
2504
Avi Kivity6aa8b732006-12-10 02:21:36 -08002505static __init int alloc_kvm_area(void)
2506{
2507 int cpu;
2508
Zachary Amsden3230bb42009-09-29 11:38:37 -10002509 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002510 struct vmcs *vmcs;
2511
2512 vmcs = alloc_vmcs_cpu(cpu);
2513 if (!vmcs) {
2514 free_kvm_area();
2515 return -ENOMEM;
2516 }
2517
2518 per_cpu(vmxarea, cpu) = vmcs;
2519 }
2520 return 0;
2521}
2522
2523static __init int hardware_setup(void)
2524{
Yang, Sheng002c7f72007-07-31 14:23:01 +03002525 if (setup_vmcs_config(&vmcs_config) < 0)
2526 return -EIO;
Joerg Roedel50a37eb2008-01-31 14:57:38 +01002527
2528 if (boot_cpu_has(X86_FEATURE_NX))
2529 kvm_enable_efer_bits(EFER_NX);
2530
Sheng Yang93ba03c2009-04-01 15:52:32 +08002531 if (!cpu_has_vmx_vpid())
2532 enable_vpid = 0;
2533
Sheng Yang4bc9b982010-06-02 14:05:24 +08002534 if (!cpu_has_vmx_ept() ||
2535 !cpu_has_vmx_ept_4levels()) {
Sheng Yang93ba03c2009-04-01 15:52:32 +08002536 enable_ept = 0;
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002537 enable_unrestricted_guest = 0;
2538 }
2539
2540 if (!cpu_has_vmx_unrestricted_guest())
2541 enable_unrestricted_guest = 0;
Sheng Yang93ba03c2009-04-01 15:52:32 +08002542
2543 if (!cpu_has_vmx_flexpriority())
2544 flexpriority_enabled = 0;
2545
Gleb Natapov95ba8273132009-04-21 17:45:08 +03002546 if (!cpu_has_vmx_tpr_shadow())
2547 kvm_x86_ops->update_cr8_intercept = NULL;
2548
Marcelo Tosatti54dee992009-06-11 12:07:44 -03002549 if (enable_ept && !cpu_has_vmx_ept_2m_page())
2550 kvm_disable_largepages();
2551
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002552 if (!cpu_has_vmx_ple())
2553 ple_gap = 0;
2554
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002555 if (nested)
2556 nested_vmx_setup_ctls_msrs();
2557
Avi Kivity6aa8b732006-12-10 02:21:36 -08002558 return alloc_kvm_area();
2559}
2560
2561static __exit void hardware_unsetup(void)
2562{
2563 free_kvm_area();
2564}
2565
Avi Kivity6aa8b732006-12-10 02:21:36 -08002566static void fix_pmode_dataseg(int seg, struct kvm_save_segment *save)
2567{
2568 struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
2569
Avi Kivity6af11b92007-03-19 13:18:10 +02002570 if (vmcs_readl(sf->base) == save->base && (save->base & AR_S_MASK)) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002571 vmcs_write16(sf->selector, save->selector);
2572 vmcs_writel(sf->base, save->base);
2573 vmcs_write32(sf->limit, save->limit);
2574 vmcs_write32(sf->ar_bytes, save->ar);
2575 } else {
2576 u32 dpl = (vmcs_read16(sf->selector) & SELECTOR_RPL_MASK)
2577 << AR_DPL_SHIFT;
2578 vmcs_write32(sf->ar_bytes, 0x93 | dpl);
2579 }
2580}
2581
2582static void enter_pmode(struct kvm_vcpu *vcpu)
2583{
2584 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002585 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002586
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002587 vmx->emulation_required = 1;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002588 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002589
Avi Kivity2fb92db2011-04-27 19:42:18 +03002590 vmx_segment_cache_clear(vmx);
2591
Avi Kivityd0ba64f2011-01-03 14:28:51 +02002592 vmcs_write16(GUEST_TR_SELECTOR, vmx->rmode.tr.selector);
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002593 vmcs_writel(GUEST_TR_BASE, vmx->rmode.tr.base);
2594 vmcs_write32(GUEST_TR_LIMIT, vmx->rmode.tr.limit);
2595 vmcs_write32(GUEST_TR_AR_BYTES, vmx->rmode.tr.ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002596
2597 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002598 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2599 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002600 vmcs_writel(GUEST_RFLAGS, flags);
2601
Rusty Russell66aee912007-07-17 23:34:16 +10002602 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
2603 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002604
2605 update_exception_bitmap(vcpu);
2606
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002607 if (emulate_invalid_guest_state)
2608 return;
2609
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002610 fix_pmode_dataseg(VCPU_SREG_ES, &vmx->rmode.es);
2611 fix_pmode_dataseg(VCPU_SREG_DS, &vmx->rmode.ds);
2612 fix_pmode_dataseg(VCPU_SREG_GS, &vmx->rmode.gs);
2613 fix_pmode_dataseg(VCPU_SREG_FS, &vmx->rmode.fs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002614
Avi Kivity2fb92db2011-04-27 19:42:18 +03002615 vmx_segment_cache_clear(vmx);
2616
Avi Kivity6aa8b732006-12-10 02:21:36 -08002617 vmcs_write16(GUEST_SS_SELECTOR, 0);
2618 vmcs_write32(GUEST_SS_AR_BYTES, 0x93);
2619
2620 vmcs_write16(GUEST_CS_SELECTOR,
2621 vmcs_read16(GUEST_CS_SELECTOR) & ~SELECTOR_RPL_MASK);
2622 vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
2623}
2624
Mike Dayd77c26f2007-10-08 09:02:08 -04002625static gva_t rmode_tss_base(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002626{
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08002627 if (!kvm->arch.tss_addr) {
Marcelo Tosattibc6678a2009-12-23 14:35:21 -02002628 struct kvm_memslots *slots;
2629 gfn_t base_gfn;
2630
Lai Jiangshan90d83dc2010-04-19 17:41:23 +08002631 slots = kvm_memslots(kvm);
Avi Kivityf495c6e2010-06-10 17:21:29 +03002632 base_gfn = slots->memslots[0].base_gfn +
Marcelo Tosatti46a26bf2009-12-23 14:35:16 -02002633 kvm->memslots->memslots[0].npages - 3;
Izik Eiduscbc94022007-10-25 00:29:55 +02002634 return base_gfn << PAGE_SHIFT;
2635 }
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08002636 return kvm->arch.tss_addr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002637}
2638
2639static void fix_rmode_seg(int seg, struct kvm_save_segment *save)
2640{
2641 struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
2642
2643 save->selector = vmcs_read16(sf->selector);
2644 save->base = vmcs_readl(sf->base);
2645 save->limit = vmcs_read32(sf->limit);
2646 save->ar = vmcs_read32(sf->ar_bytes);
Jan Kiszka15b00f32007-11-19 10:21:45 +01002647 vmcs_write16(sf->selector, save->base >> 4);
Gleb Natapov444e8632010-12-27 17:25:04 +02002648 vmcs_write32(sf->base, save->base & 0xffff0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002649 vmcs_write32(sf->limit, 0xffff);
2650 vmcs_write32(sf->ar_bytes, 0xf3);
Gleb Natapov444e8632010-12-27 17:25:04 +02002651 if (save->base & 0xf)
2652 printk_once(KERN_WARNING "kvm: segment base is not paragraph"
2653 " aligned when entering protected mode (seg=%d)",
2654 seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002655}
2656
2657static void enter_rmode(struct kvm_vcpu *vcpu)
2658{
2659 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002660 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002661
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002662 if (enable_unrestricted_guest)
2663 return;
2664
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002665 vmx->emulation_required = 1;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002666 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002667
Gleb Natapov776e58e2011-03-13 12:34:27 +02002668 /*
2669 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
2670 * vcpu. Call it here with phys address pointing 16M below 4G.
2671 */
2672 if (!vcpu->kvm->arch.tss_addr) {
2673 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
2674 "called before entering vcpu\n");
2675 srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
2676 vmx_set_tss_addr(vcpu->kvm, 0xfeffd000);
2677 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
2678 }
2679
Avi Kivity2fb92db2011-04-27 19:42:18 +03002680 vmx_segment_cache_clear(vmx);
2681
Avi Kivityd0ba64f2011-01-03 14:28:51 +02002682 vmx->rmode.tr.selector = vmcs_read16(GUEST_TR_SELECTOR);
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002683 vmx->rmode.tr.base = vmcs_readl(GUEST_TR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002684 vmcs_writel(GUEST_TR_BASE, rmode_tss_base(vcpu->kvm));
2685
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002686 vmx->rmode.tr.limit = vmcs_read32(GUEST_TR_LIMIT);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002687 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
2688
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002689 vmx->rmode.tr.ar = vmcs_read32(GUEST_TR_AR_BYTES);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002690 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
2691
2692 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002693 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002694
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002695 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002696
2697 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10002698 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002699 update_exception_bitmap(vcpu);
2700
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002701 if (emulate_invalid_guest_state)
2702 goto continue_rmode;
2703
Avi Kivity6aa8b732006-12-10 02:21:36 -08002704 vmcs_write16(GUEST_SS_SELECTOR, vmcs_readl(GUEST_SS_BASE) >> 4);
2705 vmcs_write32(GUEST_SS_LIMIT, 0xffff);
2706 vmcs_write32(GUEST_SS_AR_BYTES, 0xf3);
2707
2708 vmcs_write32(GUEST_CS_AR_BYTES, 0xf3);
Michael Riepeabacf8d2006-12-22 01:05:45 -08002709 vmcs_write32(GUEST_CS_LIMIT, 0xffff);
Avi Kivity8cb5b032007-03-20 18:40:40 +02002710 if (vmcs_readl(GUEST_CS_BASE) == 0xffff0000)
2711 vmcs_writel(GUEST_CS_BASE, 0xf0000);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002712 vmcs_write16(GUEST_CS_SELECTOR, vmcs_readl(GUEST_CS_BASE) >> 4);
2713
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002714 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.es);
2715 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.ds);
2716 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.gs);
2717 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.fs);
Avi Kivity75880a02007-06-20 11:20:04 +03002718
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002719continue_rmode:
Eddie Dong8668a3c2007-10-10 14:26:45 +08002720 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002721}
2722
Amit Shah401d10d2009-02-20 22:53:37 +05302723static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
2724{
2725 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002726 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
2727
2728 if (!msr)
2729 return;
Amit Shah401d10d2009-02-20 22:53:37 +05302730
Avi Kivity44ea2b12009-09-06 15:55:37 +03002731 /*
2732 * Force kernel_gs_base reloading before EFER changes, as control
2733 * of this msr depends on is_long_mode().
2734 */
2735 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02002736 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05302737 if (efer & EFER_LMA) {
2738 vmcs_write32(VM_ENTRY_CONTROLS,
2739 vmcs_read32(VM_ENTRY_CONTROLS) |
2740 VM_ENTRY_IA32E_MODE);
2741 msr->data = efer;
2742 } else {
2743 vmcs_write32(VM_ENTRY_CONTROLS,
2744 vmcs_read32(VM_ENTRY_CONTROLS) &
2745 ~VM_ENTRY_IA32E_MODE);
2746
2747 msr->data = efer & ~EFER_LME;
2748 }
2749 setup_msrs(vmx);
2750}
2751
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002752#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002753
2754static void enter_lmode(struct kvm_vcpu *vcpu)
2755{
2756 u32 guest_tr_ar;
2757
Avi Kivity2fb92db2011-04-27 19:42:18 +03002758 vmx_segment_cache_clear(to_vmx(vcpu));
2759
Avi Kivity6aa8b732006-12-10 02:21:36 -08002760 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
2761 if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
2762 printk(KERN_DEBUG "%s: tss fixup for long mode. \n",
Harvey Harrisonb8688d52008-03-03 12:59:56 -08002763 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002764 vmcs_write32(GUEST_TR_AR_BYTES,
2765 (guest_tr_ar & ~AR_TYPE_MASK)
2766 | AR_TYPE_BUSY_64_TSS);
2767 }
Avi Kivityda38f432010-07-06 11:30:49 +03002768 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002769}
2770
2771static void exit_lmode(struct kvm_vcpu *vcpu)
2772{
Avi Kivity6aa8b732006-12-10 02:21:36 -08002773 vmcs_write32(VM_ENTRY_CONTROLS,
2774 vmcs_read32(VM_ENTRY_CONTROLS)
Li, Xin B1e4e6e02007-08-01 21:49:10 +03002775 & ~VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03002776 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002777}
2778
2779#endif
2780
Sheng Yang2384d2b2008-01-17 15:14:33 +08002781static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
2782{
Gui Jianfengb9d762f2010-06-07 10:32:29 +08002783 vpid_sync_context(to_vmx(vcpu));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08002784 if (enable_ept) {
2785 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
2786 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08002787 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08002788 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08002789}
2790
Avi Kivitye8467fd2009-12-29 18:43:06 +02002791static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
2792{
2793 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
2794
2795 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
2796 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
2797}
2798
Avi Kivityaff48ba2010-12-05 18:56:11 +02002799static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
2800{
2801 if (enable_ept && is_paging(vcpu))
2802 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
2803 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
2804}
2805
Anthony Liguori25c4c272007-04-27 09:29:21 +03002806static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08002807{
Avi Kivityfc78f512009-12-07 12:16:48 +02002808 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
2809
2810 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
2811 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08002812}
2813
Sheng Yang14394422008-04-28 12:24:45 +08002814static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
2815{
Avi Kivity6de4f3ad2009-05-31 22:58:47 +03002816 if (!test_bit(VCPU_EXREG_PDPTR,
2817 (unsigned long *)&vcpu->arch.regs_dirty))
2818 return;
2819
Sheng Yang14394422008-04-28 12:24:45 +08002820 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Joerg Roedelff03a072010-09-10 17:30:57 +02002821 vmcs_write64(GUEST_PDPTR0, vcpu->arch.mmu.pdptrs[0]);
2822 vmcs_write64(GUEST_PDPTR1, vcpu->arch.mmu.pdptrs[1]);
2823 vmcs_write64(GUEST_PDPTR2, vcpu->arch.mmu.pdptrs[2]);
2824 vmcs_write64(GUEST_PDPTR3, vcpu->arch.mmu.pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08002825 }
2826}
2827
Avi Kivity8f5d5492009-05-31 18:41:29 +03002828static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
2829{
2830 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Joerg Roedelff03a072010-09-10 17:30:57 +02002831 vcpu->arch.mmu.pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
2832 vcpu->arch.mmu.pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
2833 vcpu->arch.mmu.pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
2834 vcpu->arch.mmu.pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002835 }
Avi Kivity6de4f3ad2009-05-31 22:58:47 +03002836
2837 __set_bit(VCPU_EXREG_PDPTR,
2838 (unsigned long *)&vcpu->arch.regs_avail);
2839 __set_bit(VCPU_EXREG_PDPTR,
2840 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002841}
2842
Nadav Har'El5e1746d2011-05-25 23:03:24 +03002843static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08002844
2845static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
2846 unsigned long cr0,
2847 struct kvm_vcpu *vcpu)
2848{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03002849 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
2850 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08002851 if (!(cr0 & X86_CR0_PG)) {
2852 /* From paging/starting to nonpaging */
2853 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08002854 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08002855 (CPU_BASED_CR3_LOAD_EXITING |
2856 CPU_BASED_CR3_STORE_EXITING));
2857 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002858 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002859 } else if (!is_paging(vcpu)) {
2860 /* From nonpaging to paging */
2861 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08002862 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08002863 ~(CPU_BASED_CR3_LOAD_EXITING |
2864 CPU_BASED_CR3_STORE_EXITING));
2865 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002866 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002867 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08002868
2869 if (!(cr0 & X86_CR0_WP))
2870 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08002871}
2872
Avi Kivity6aa8b732006-12-10 02:21:36 -08002873static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
2874{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002875 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002876 unsigned long hw_cr0;
2877
2878 if (enable_unrestricted_guest)
2879 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST)
2880 | KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
2881 else
2882 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK) | KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08002883
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002884 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002885 enter_pmode(vcpu);
2886
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002887 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002888 enter_rmode(vcpu);
2889
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002890#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02002891 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92f2007-07-17 23:19:08 +10002892 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002893 enter_lmode(vcpu);
Rusty Russell707d92f2007-07-17 23:19:08 +10002894 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002895 exit_lmode(vcpu);
2896 }
2897#endif
2898
Avi Kivity089d0342009-03-23 18:26:32 +02002899 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08002900 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
2901
Avi Kivity02daab22009-12-30 12:40:26 +02002902 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02002903 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02002904
Avi Kivity6aa8b732006-12-10 02:21:36 -08002905 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08002906 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002907 vcpu->arch.cr0 = cr0;
Avi Kivity69c73022011-03-07 15:26:44 +02002908 __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002909}
2910
Sheng Yang14394422008-04-28 12:24:45 +08002911static u64 construct_eptp(unsigned long root_hpa)
2912{
2913 u64 eptp;
2914
2915 /* TODO write the value reading from MSR */
2916 eptp = VMX_EPT_DEFAULT_MT |
2917 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
2918 eptp |= (root_hpa & PAGE_MASK);
2919
2920 return eptp;
2921}
2922
Avi Kivity6aa8b732006-12-10 02:21:36 -08002923static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
2924{
Sheng Yang14394422008-04-28 12:24:45 +08002925 unsigned long guest_cr3;
2926 u64 eptp;
2927
2928 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02002929 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08002930 eptp = construct_eptp(cr3);
2931 vmcs_write64(EPT_POINTER, eptp);
Avi Kivity9f8fe502010-12-05 17:30:00 +02002932 guest_cr3 = is_paging(vcpu) ? kvm_read_cr3(vcpu) :
Sheng Yangb927a3c2009-07-21 10:42:48 +08002933 vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be42009-10-26 16:48:33 -02002934 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08002935 }
2936
Sheng Yang2384d2b2008-01-17 15:14:33 +08002937 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08002938 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002939}
2940
Nadav Har'El5e1746d2011-05-25 23:03:24 +03002941static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002942{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002943 unsigned long hw_cr4 = cr4 | (to_vmx(vcpu)->rmode.vm86_active ?
Sheng Yang14394422008-04-28 12:24:45 +08002944 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
2945
Nadav Har'El5e1746d2011-05-25 23:03:24 +03002946 if (cr4 & X86_CR4_VMXE) {
2947 /*
2948 * To use VMXON (and later other VMX instructions), a guest
2949 * must first be able to turn on cr4.VMXE (see handle_vmon()).
2950 * So basically the check on whether to allow nested VMX
2951 * is here.
2952 */
2953 if (!nested_vmx_allowed(vcpu))
2954 return 1;
2955 } else if (to_vmx(vcpu)->nested.vmxon)
2956 return 1;
2957
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002958 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02002959 if (enable_ept) {
2960 if (!is_paging(vcpu)) {
2961 hw_cr4 &= ~X86_CR4_PAE;
2962 hw_cr4 |= X86_CR4_PSE;
2963 } else if (!(cr4 & X86_CR4_PAE)) {
2964 hw_cr4 &= ~X86_CR4_PAE;
2965 }
2966 }
Sheng Yang14394422008-04-28 12:24:45 +08002967
2968 vmcs_writel(CR4_READ_SHADOW, cr4);
2969 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03002970 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002971}
2972
Avi Kivity6aa8b732006-12-10 02:21:36 -08002973static void vmx_get_segment(struct kvm_vcpu *vcpu,
2974 struct kvm_segment *var, int seg)
2975{
Avi Kivitya9179492011-01-03 14:28:52 +02002976 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivitya9179492011-01-03 14:28:52 +02002977 struct kvm_save_segment *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002978 u32 ar;
2979
Avi Kivitya9179492011-01-03 14:28:52 +02002980 if (vmx->rmode.vm86_active
2981 && (seg == VCPU_SREG_TR || seg == VCPU_SREG_ES
2982 || seg == VCPU_SREG_DS || seg == VCPU_SREG_FS
2983 || seg == VCPU_SREG_GS)
2984 && !emulate_invalid_guest_state) {
2985 switch (seg) {
2986 case VCPU_SREG_TR: save = &vmx->rmode.tr; break;
2987 case VCPU_SREG_ES: save = &vmx->rmode.es; break;
2988 case VCPU_SREG_DS: save = &vmx->rmode.ds; break;
2989 case VCPU_SREG_FS: save = &vmx->rmode.fs; break;
2990 case VCPU_SREG_GS: save = &vmx->rmode.gs; break;
2991 default: BUG();
2992 }
2993 var->selector = save->selector;
2994 var->base = save->base;
2995 var->limit = save->limit;
2996 ar = save->ar;
2997 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03002998 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivitya9179492011-01-03 14:28:52 +02002999 goto use_saved_rmode_seg;
3000 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003001 var->base = vmx_read_guest_seg_base(vmx, seg);
3002 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3003 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3004 ar = vmx_read_guest_seg_ar(vmx, seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003005use_saved_rmode_seg:
Avi Kivity9fd4a3b2009-01-04 23:43:42 +02003006 if ((ar & AR_UNUSABLE_MASK) && !emulate_invalid_guest_state)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003007 ar = 0;
3008 var->type = ar & 15;
3009 var->s = (ar >> 4) & 1;
3010 var->dpl = (ar >> 5) & 3;
3011 var->present = (ar >> 7) & 1;
3012 var->avl = (ar >> 12) & 1;
3013 var->l = (ar >> 13) & 1;
3014 var->db = (ar >> 14) & 1;
3015 var->g = (ar >> 15) & 1;
3016 var->unusable = (ar >> 16) & 1;
3017}
3018
Avi Kivitya9179492011-01-03 14:28:52 +02003019static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3020{
Avi Kivitya9179492011-01-03 14:28:52 +02003021 struct kvm_segment s;
3022
3023 if (to_vmx(vcpu)->rmode.vm86_active) {
3024 vmx_get_segment(vcpu, &s, seg);
3025 return s.base;
3026 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003027 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003028}
3029
Avi Kivity69c73022011-03-07 15:26:44 +02003030static int __vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003031{
Avi Kivity3eeb3282010-01-21 15:31:48 +02003032 if (!is_protmode(vcpu))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003033 return 0;
3034
Avi Kivityf4c63e52011-03-07 14:54:28 +02003035 if (!is_long_mode(vcpu)
3036 && (kvm_get_rflags(vcpu) & X86_EFLAGS_VM)) /* if virtual 8086 */
Izik Eidus2e4d2652008-03-24 19:38:34 +02003037 return 3;
3038
Avi Kivity2fb92db2011-04-27 19:42:18 +03003039 return vmx_read_guest_seg_selector(to_vmx(vcpu), VCPU_SREG_CS) & 3;
Izik Eidus2e4d2652008-03-24 19:38:34 +02003040}
3041
Avi Kivity69c73022011-03-07 15:26:44 +02003042static int vmx_get_cpl(struct kvm_vcpu *vcpu)
3043{
3044 if (!test_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail)) {
3045 __set_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
3046 to_vmx(vcpu)->cpl = __vmx_get_cpl(vcpu);
3047 }
3048 return to_vmx(vcpu)->cpl;
3049}
3050
3051
Avi Kivity653e3102007-05-07 10:55:37 +03003052static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003053{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003054 u32 ar;
3055
Avi Kivity653e3102007-05-07 10:55:37 +03003056 if (var->unusable)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003057 ar = 1 << 16;
3058 else {
3059 ar = var->type & 15;
3060 ar |= (var->s & 1) << 4;
3061 ar |= (var->dpl & 3) << 5;
3062 ar |= (var->present & 1) << 7;
3063 ar |= (var->avl & 1) << 12;
3064 ar |= (var->l & 1) << 13;
3065 ar |= (var->db & 1) << 14;
3066 ar |= (var->g & 1) << 15;
3067 }
Uri Lublinf7fbf1f2006-12-13 00:34:00 -08003068 if (ar == 0) /* a 0 value means unusable */
3069 ar = AR_UNUSABLE_MASK;
Avi Kivity653e3102007-05-07 10:55:37 +03003070
3071 return ar;
3072}
3073
3074static void vmx_set_segment(struct kvm_vcpu *vcpu,
3075 struct kvm_segment *var, int seg)
3076{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003077 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity653e3102007-05-07 10:55:37 +03003078 struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
3079 u32 ar;
3080
Avi Kivity2fb92db2011-04-27 19:42:18 +03003081 vmx_segment_cache_clear(vmx);
3082
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003083 if (vmx->rmode.vm86_active && seg == VCPU_SREG_TR) {
Gleb Natapova8ba6c22011-02-21 12:07:58 +02003084 vmcs_write16(sf->selector, var->selector);
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003085 vmx->rmode.tr.selector = var->selector;
3086 vmx->rmode.tr.base = var->base;
3087 vmx->rmode.tr.limit = var->limit;
3088 vmx->rmode.tr.ar = vmx_segment_access_rights(var);
Avi Kivity653e3102007-05-07 10:55:37 +03003089 return;
3090 }
3091 vmcs_writel(sf->base, var->base);
3092 vmcs_write32(sf->limit, var->limit);
3093 vmcs_write16(sf->selector, var->selector);
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003094 if (vmx->rmode.vm86_active && var->s) {
Avi Kivity653e3102007-05-07 10:55:37 +03003095 /*
3096 * Hack real-mode segments into vm86 compatibility.
3097 */
3098 if (var->base == 0xffff0000 && var->selector == 0xf000)
3099 vmcs_writel(sf->base, 0xf0000);
3100 ar = 0xf3;
3101 } else
3102 ar = vmx_segment_access_rights(var);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003103
3104 /*
3105 * Fix the "Accessed" bit in AR field of segment registers for older
3106 * qemu binaries.
3107 * IA32 arch specifies that at the time of processor reset the
3108 * "Accessed" bit in the AR field of segment registers is 1. And qemu
3109 * is setting it to 0 in the usedland code. This causes invalid guest
3110 * state vmexit when "unrestricted guest" mode is turned on.
3111 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3112 * tree. Newer qemu binaries with that qemu fix would not need this
3113 * kvm hack.
3114 */
3115 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
3116 ar |= 0x1; /* Accessed */
3117
Avi Kivity6aa8b732006-12-10 02:21:36 -08003118 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003119 __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003120}
3121
Avi Kivity6aa8b732006-12-10 02:21:36 -08003122static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3123{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003124 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003125
3126 *db = (ar >> 14) & 1;
3127 *l = (ar >> 13) & 1;
3128}
3129
Gleb Natapov89a27f42010-02-16 10:51:48 +02003130static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003131{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003132 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3133 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003134}
3135
Gleb Natapov89a27f42010-02-16 10:51:48 +02003136static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003137{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003138 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3139 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003140}
3141
Gleb Natapov89a27f42010-02-16 10:51:48 +02003142static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003143{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003144 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3145 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003146}
3147
Gleb Natapov89a27f42010-02-16 10:51:48 +02003148static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003149{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003150 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3151 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003152}
3153
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003154static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3155{
3156 struct kvm_segment var;
3157 u32 ar;
3158
3159 vmx_get_segment(vcpu, &var, seg);
3160 ar = vmx_segment_access_rights(&var);
3161
3162 if (var.base != (var.selector << 4))
3163 return false;
3164 if (var.limit != 0xffff)
3165 return false;
3166 if (ar != 0xf3)
3167 return false;
3168
3169 return true;
3170}
3171
3172static bool code_segment_valid(struct kvm_vcpu *vcpu)
3173{
3174 struct kvm_segment cs;
3175 unsigned int cs_rpl;
3176
3177 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3178 cs_rpl = cs.selector & SELECTOR_RPL_MASK;
3179
Avi Kivity1872a3f2009-01-04 23:26:52 +02003180 if (cs.unusable)
3181 return false;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003182 if (~cs.type & (AR_TYPE_CODE_MASK|AR_TYPE_ACCESSES_MASK))
3183 return false;
3184 if (!cs.s)
3185 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003186 if (cs.type & AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003187 if (cs.dpl > cs_rpl)
3188 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003189 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003190 if (cs.dpl != cs_rpl)
3191 return false;
3192 }
3193 if (!cs.present)
3194 return false;
3195
3196 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3197 return true;
3198}
3199
3200static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3201{
3202 struct kvm_segment ss;
3203 unsigned int ss_rpl;
3204
3205 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3206 ss_rpl = ss.selector & SELECTOR_RPL_MASK;
3207
Avi Kivity1872a3f2009-01-04 23:26:52 +02003208 if (ss.unusable)
3209 return true;
3210 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003211 return false;
3212 if (!ss.s)
3213 return false;
3214 if (ss.dpl != ss_rpl) /* DPL != RPL */
3215 return false;
3216 if (!ss.present)
3217 return false;
3218
3219 return true;
3220}
3221
3222static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3223{
3224 struct kvm_segment var;
3225 unsigned int rpl;
3226
3227 vmx_get_segment(vcpu, &var, seg);
3228 rpl = var.selector & SELECTOR_RPL_MASK;
3229
Avi Kivity1872a3f2009-01-04 23:26:52 +02003230 if (var.unusable)
3231 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003232 if (!var.s)
3233 return false;
3234 if (!var.present)
3235 return false;
3236 if (~var.type & (AR_TYPE_CODE_MASK|AR_TYPE_WRITEABLE_MASK)) {
3237 if (var.dpl < rpl) /* DPL < RPL */
3238 return false;
3239 }
3240
3241 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3242 * rights flags
3243 */
3244 return true;
3245}
3246
3247static bool tr_valid(struct kvm_vcpu *vcpu)
3248{
3249 struct kvm_segment tr;
3250
3251 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3252
Avi Kivity1872a3f2009-01-04 23:26:52 +02003253 if (tr.unusable)
3254 return false;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003255 if (tr.selector & SELECTOR_TI_MASK) /* TI = 1 */
3256 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003257 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003258 return false;
3259 if (!tr.present)
3260 return false;
3261
3262 return true;
3263}
3264
3265static bool ldtr_valid(struct kvm_vcpu *vcpu)
3266{
3267 struct kvm_segment ldtr;
3268
3269 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3270
Avi Kivity1872a3f2009-01-04 23:26:52 +02003271 if (ldtr.unusable)
3272 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003273 if (ldtr.selector & SELECTOR_TI_MASK) /* TI = 1 */
3274 return false;
3275 if (ldtr.type != 2)
3276 return false;
3277 if (!ldtr.present)
3278 return false;
3279
3280 return true;
3281}
3282
3283static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3284{
3285 struct kvm_segment cs, ss;
3286
3287 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3288 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3289
3290 return ((cs.selector & SELECTOR_RPL_MASK) ==
3291 (ss.selector & SELECTOR_RPL_MASK));
3292}
3293
3294/*
3295 * Check if guest state is valid. Returns true if valid, false if
3296 * not.
3297 * We assume that registers are always usable
3298 */
3299static bool guest_state_valid(struct kvm_vcpu *vcpu)
3300{
3301 /* real mode guest state checks */
Avi Kivity3eeb3282010-01-21 15:31:48 +02003302 if (!is_protmode(vcpu)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003303 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3304 return false;
3305 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3306 return false;
3307 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3308 return false;
3309 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3310 return false;
3311 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3312 return false;
3313 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3314 return false;
3315 } else {
3316 /* protected mode guest state checks */
3317 if (!cs_ss_rpl_check(vcpu))
3318 return false;
3319 if (!code_segment_valid(vcpu))
3320 return false;
3321 if (!stack_segment_valid(vcpu))
3322 return false;
3323 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3324 return false;
3325 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3326 return false;
3327 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3328 return false;
3329 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3330 return false;
3331 if (!tr_valid(vcpu))
3332 return false;
3333 if (!ldtr_valid(vcpu))
3334 return false;
3335 }
3336 /* TODO:
3337 * - Add checks on RIP
3338 * - Add checks on RFLAGS
3339 */
3340
3341 return true;
3342}
3343
Mike Dayd77c26f2007-10-08 09:02:08 -04003344static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003345{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003346 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02003347 u16 data = 0;
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003348 int r, idx, ret = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003349
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003350 idx = srcu_read_lock(&kvm->srcu);
3351 fn = rmode_tss_base(kvm) >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02003352 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3353 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003354 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003355 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08003356 r = kvm_write_guest_page(kvm, fn++, &data,
3357 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02003358 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003359 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003360 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
3361 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003362 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003363 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3364 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003365 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003366 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003367 r = kvm_write_guest_page(kvm, fn, &data,
3368 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
3369 sizeof(u8));
Izik Eidus195aefd2007-10-01 22:14:18 +02003370 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003371 goto out;
3372
3373 ret = 1;
3374out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003375 srcu_read_unlock(&kvm->srcu, idx);
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003376 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003377}
3378
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003379static int init_rmode_identity_map(struct kvm *kvm)
3380{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003381 int i, idx, r, ret;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003382 pfn_t identity_map_pfn;
3383 u32 tmp;
3384
Avi Kivity089d0342009-03-23 18:26:32 +02003385 if (!enable_ept)
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003386 return 1;
3387 if (unlikely(!kvm->arch.ept_identity_pagetable)) {
3388 printk(KERN_ERR "EPT: identity-mapping pagetable "
3389 "haven't been allocated!\n");
3390 return 0;
3391 }
3392 if (likely(kvm->arch.ept_identity_pagetable_done))
3393 return 1;
3394 ret = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08003395 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003396 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003397 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
3398 if (r < 0)
3399 goto out;
3400 /* Set up identity-mapping pagetable for EPT in real mode */
3401 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3402 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3403 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
3404 r = kvm_write_guest_page(kvm, identity_map_pfn,
3405 &tmp, i * sizeof(tmp), sizeof(tmp));
3406 if (r < 0)
3407 goto out;
3408 }
3409 kvm->arch.ept_identity_pagetable_done = true;
3410 ret = 1;
3411out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003412 srcu_read_unlock(&kvm->srcu, idx);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003413 return ret;
3414}
3415
Avi Kivity6aa8b732006-12-10 02:21:36 -08003416static void seg_setup(int seg)
3417{
3418 struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003419 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003420
3421 vmcs_write16(sf->selector, 0);
3422 vmcs_writel(sf->base, 0);
3423 vmcs_write32(sf->limit, 0xffff);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003424 if (enable_unrestricted_guest) {
3425 ar = 0x93;
3426 if (seg == VCPU_SREG_CS)
3427 ar |= 0x08; /* code segment */
3428 } else
3429 ar = 0xf3;
3430
3431 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003432}
3433
Sheng Yangf78e0e22007-10-29 09:40:42 +08003434static int alloc_apic_access_page(struct kvm *kvm)
3435{
3436 struct kvm_userspace_memory_region kvm_userspace_mem;
3437 int r = 0;
3438
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003439 mutex_lock(&kvm->slots_lock);
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08003440 if (kvm->arch.apic_access_page)
Sheng Yangf78e0e22007-10-29 09:40:42 +08003441 goto out;
3442 kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
3443 kvm_userspace_mem.flags = 0;
3444 kvm_userspace_mem.guest_phys_addr = 0xfee00000ULL;
3445 kvm_userspace_mem.memory_size = PAGE_SIZE;
3446 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0);
3447 if (r)
3448 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02003449
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08003450 kvm->arch.apic_access_page = gfn_to_page(kvm, 0xfee00);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003451out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003452 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003453 return r;
3454}
3455
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003456static int alloc_identity_pagetable(struct kvm *kvm)
3457{
3458 struct kvm_userspace_memory_region kvm_userspace_mem;
3459 int r = 0;
3460
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003461 mutex_lock(&kvm->slots_lock);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003462 if (kvm->arch.ept_identity_pagetable)
3463 goto out;
3464 kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
3465 kvm_userspace_mem.flags = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08003466 kvm_userspace_mem.guest_phys_addr =
3467 kvm->arch.ept_identity_map_addr;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003468 kvm_userspace_mem.memory_size = PAGE_SIZE;
3469 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0);
3470 if (r)
3471 goto out;
3472
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003473 kvm->arch.ept_identity_pagetable = gfn_to_page(kvm,
Sheng Yangb927a3c2009-07-21 10:42:48 +08003474 kvm->arch.ept_identity_map_addr >> PAGE_SHIFT);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003475out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003476 mutex_unlock(&kvm->slots_lock);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003477 return r;
3478}
3479
Sheng Yang2384d2b2008-01-17 15:14:33 +08003480static void allocate_vpid(struct vcpu_vmx *vmx)
3481{
3482 int vpid;
3483
3484 vmx->vpid = 0;
Avi Kivity919818a2009-03-23 18:01:29 +02003485 if (!enable_vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003486 return;
3487 spin_lock(&vmx_vpid_lock);
3488 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
3489 if (vpid < VMX_NR_VPIDS) {
3490 vmx->vpid = vpid;
3491 __set_bit(vpid, vmx_vpid_bitmap);
3492 }
3493 spin_unlock(&vmx_vpid_lock);
3494}
3495
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003496static void free_vpid(struct vcpu_vmx *vmx)
3497{
3498 if (!enable_vpid)
3499 return;
3500 spin_lock(&vmx_vpid_lock);
3501 if (vmx->vpid != 0)
3502 __clear_bit(vmx->vpid, vmx_vpid_bitmap);
3503 spin_unlock(&vmx_vpid_lock);
3504}
3505
Avi Kivity58972972009-02-24 22:26:47 +02003506static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap, u32 msr)
Sheng Yang25c5f222008-03-28 13:18:56 +08003507{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003508 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08003509
3510 if (!cpu_has_vmx_msr_bitmap())
3511 return;
3512
3513 /*
3514 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3515 * have the write-low and read-high bitmap offsets the wrong way round.
3516 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3517 */
Sheng Yang25c5f222008-03-28 13:18:56 +08003518 if (msr <= 0x1fff) {
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003519 __clear_bit(msr, msr_bitmap + 0x000 / f); /* read-low */
3520 __clear_bit(msr, msr_bitmap + 0x800 / f); /* write-low */
Sheng Yang25c5f222008-03-28 13:18:56 +08003521 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3522 msr &= 0x1fff;
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003523 __clear_bit(msr, msr_bitmap + 0x400 / f); /* read-high */
3524 __clear_bit(msr, msr_bitmap + 0xc00 / f); /* write-high */
Sheng Yang25c5f222008-03-28 13:18:56 +08003525 }
Sheng Yang25c5f222008-03-28 13:18:56 +08003526}
3527
Avi Kivity58972972009-02-24 22:26:47 +02003528static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
3529{
3530 if (!longmode_only)
3531 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy, msr);
3532 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode, msr);
3533}
3534
Avi Kivity6aa8b732006-12-10 02:21:36 -08003535/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003536 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
3537 * will not change in the lifetime of the guest.
3538 * Note that host-state that does change is set elsewhere. E.g., host-state
3539 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
3540 */
3541static void vmx_set_constant_host_state(void)
3542{
3543 u32 low32, high32;
3544 unsigned long tmpl;
3545 struct desc_ptr dt;
3546
3547 vmcs_writel(HOST_CR0, read_cr0() | X86_CR0_TS); /* 22.2.3 */
3548 vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
3549 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
3550
3551 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
3552 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3553 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3554 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3555 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
3556
3557 native_store_idt(&dt);
3558 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
3559
3560 asm("mov $.Lkvm_vmx_return, %0" : "=r"(tmpl));
3561 vmcs_writel(HOST_RIP, tmpl); /* 22.2.5 */
3562
3563 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
3564 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
3565 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
3566 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
3567
3568 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
3569 rdmsr(MSR_IA32_CR_PAT, low32, high32);
3570 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
3571 }
3572}
3573
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003574static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
3575{
3576 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
3577 if (enable_ept)
3578 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03003579 if (is_guest_mode(&vmx->vcpu))
3580 vmx->vcpu.arch.cr4_guest_owned_bits &=
3581 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003582 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
3583}
3584
3585static u32 vmx_exec_control(struct vcpu_vmx *vmx)
3586{
3587 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
3588 if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
3589 exec_control &= ~CPU_BASED_TPR_SHADOW;
3590#ifdef CONFIG_X86_64
3591 exec_control |= CPU_BASED_CR8_STORE_EXITING |
3592 CPU_BASED_CR8_LOAD_EXITING;
3593#endif
3594 }
3595 if (!enable_ept)
3596 exec_control |= CPU_BASED_CR3_STORE_EXITING |
3597 CPU_BASED_CR3_LOAD_EXITING |
3598 CPU_BASED_INVLPG_EXITING;
3599 return exec_control;
3600}
3601
3602static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
3603{
3604 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
3605 if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
3606 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
3607 if (vmx->vpid == 0)
3608 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
3609 if (!enable_ept) {
3610 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
3611 enable_unrestricted_guest = 0;
3612 }
3613 if (!enable_unrestricted_guest)
3614 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
3615 if (!ple_gap)
3616 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
3617 return exec_control;
3618}
3619
Xiao Guangrongce88dec2011-07-12 03:33:44 +08003620static void ept_set_mmio_spte_mask(void)
3621{
3622 /*
3623 * EPT Misconfigurations can be generated if the value of bits 2:0
3624 * of an EPT paging-structure entry is 110b (write/execute).
3625 * Also, magic bits (0xffull << 49) is set to quickly identify mmio
3626 * spte.
3627 */
3628 kvm_mmu_set_mmio_spte_mask(0xffull << 49 | 0x6ull);
3629}
3630
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003631/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08003632 * Sets up the vmcs for emulated real mode.
3633 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10003634static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003635{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02003636#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003637 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02003638#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08003639 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003640
Avi Kivity6aa8b732006-12-10 02:21:36 -08003641 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003642 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
3643 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003644
Sheng Yang25c5f222008-03-28 13:18:56 +08003645 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02003646 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08003647
Avi Kivity6aa8b732006-12-10 02:21:36 -08003648 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
3649
Avi Kivity6aa8b732006-12-10 02:21:36 -08003650 /* Control */
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03003651 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
3652 vmcs_config.pin_based_exec_ctrl);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08003653
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003654 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003655
Sheng Yang83ff3b92007-11-21 14:33:25 +08003656 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003657 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
3658 vmx_secondary_exec_control(vmx));
Sheng Yang83ff3b92007-11-21 14:33:25 +08003659 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08003660
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003661 if (ple_gap) {
3662 vmcs_write32(PLE_GAP, ple_gap);
3663 vmcs_write32(PLE_WINDOW, ple_window);
3664 }
3665
Xiao Guangrongc3707952011-07-12 03:28:04 +08003666 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
3667 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003668 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
3669
Avi Kivity9581d442010-10-19 16:46:55 +02003670 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
3671 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003672 vmx_set_constant_host_state();
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003673#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003674 rdmsrl(MSR_FS_BASE, a);
3675 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
3676 rdmsrl(MSR_GS_BASE, a);
3677 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
3678#else
3679 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
3680 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
3681#endif
3682
Eddie Dong2cc51562007-05-21 07:28:09 +03003683 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
3684 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03003685 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03003686 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03003687 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003688
Sheng Yang468d4722008-10-09 16:01:55 +08003689 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003690 u32 msr_low, msr_high;
3691 u64 host_pat;
Sheng Yang468d4722008-10-09 16:01:55 +08003692 rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
3693 host_pat = msr_low | ((u64) msr_high << 32);
3694 /* Write the default value follow host pat */
3695 vmcs_write64(GUEST_IA32_PAT, host_pat);
3696 /* Keep arch.pat sync with GUEST_IA32_PAT */
3697 vmx->vcpu.arch.pat = host_pat;
3698 }
3699
Avi Kivity6aa8b732006-12-10 02:21:36 -08003700 for (i = 0; i < NR_VMX_MSR; ++i) {
3701 u32 index = vmx_msr_index[i];
3702 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003703 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003704
3705 if (rdmsr_safe(index, &data_low, &data_high) < 0)
3706 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08003707 if (wrmsr_safe(index, data_low, data_high) < 0)
3708 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03003709 vmx->guest_msrs[j].index = i;
3710 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02003711 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003712 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003713 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003714
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03003715 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003716
3717 /* 22.2.1, 20.8.1 */
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03003718 vmcs_write32(VM_ENTRY_CONTROLS, vmcs_config.vmentry_ctrl);
3719
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003720 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003721 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003722
Zachary Amsden99e3e302010-08-19 22:07:17 -10003723 kvm_write_tsc(&vmx->vcpu, 0);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003724
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003725 return 0;
3726}
3727
3728static int vmx_vcpu_reset(struct kvm_vcpu *vcpu)
3729{
3730 struct vcpu_vmx *vmx = to_vmx(vcpu);
3731 u64 msr;
Xiao Guangrong4b9d3a02010-06-08 10:15:51 +08003732 int ret;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003733
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003734 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP));
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003735
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003736 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003737
Jan Kiszka3b86cd92008-09-26 09:30:57 +02003738 vmx->soft_vnmi_blocked = 0;
3739
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003740 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Avi Kivity2d3ad1f2008-02-24 11:20:43 +02003741 kvm_set_cr8(&vmx->vcpu, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003742 msr = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
Gleb Natapovc5af89b2009-06-09 15:56:26 +03003743 if (kvm_vcpu_is_bsp(&vmx->vcpu))
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003744 msr |= MSR_IA32_APICBASE_BSP;
3745 kvm_set_apic_base(&vmx->vcpu, msr);
3746
Jan Kiszka10ab25c2010-05-25 16:01:50 +02003747 ret = fx_init(&vmx->vcpu);
3748 if (ret != 0)
3749 goto out;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003750
Avi Kivity2fb92db2011-04-27 19:42:18 +03003751 vmx_segment_cache_clear(vmx);
3752
Avi Kivity5706be02008-08-20 15:07:31 +03003753 seg_setup(VCPU_SREG_CS);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003754 /*
3755 * GUEST_CS_BASE should really be 0xffff0000, but VT vm86 mode
3756 * insists on having GUEST_CS_BASE == GUEST_CS_SELECTOR << 4. Sigh.
3757 */
Gleb Natapovc5af89b2009-06-09 15:56:26 +03003758 if (kvm_vcpu_is_bsp(&vmx->vcpu)) {
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003759 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
3760 vmcs_writel(GUEST_CS_BASE, 0x000f0000);
3761 } else {
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003762 vmcs_write16(GUEST_CS_SELECTOR, vmx->vcpu.arch.sipi_vector << 8);
3763 vmcs_writel(GUEST_CS_BASE, vmx->vcpu.arch.sipi_vector << 12);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003764 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003765
3766 seg_setup(VCPU_SREG_DS);
3767 seg_setup(VCPU_SREG_ES);
3768 seg_setup(VCPU_SREG_FS);
3769 seg_setup(VCPU_SREG_GS);
3770 seg_setup(VCPU_SREG_SS);
3771
3772 vmcs_write16(GUEST_TR_SELECTOR, 0);
3773 vmcs_writel(GUEST_TR_BASE, 0);
3774 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
3775 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3776
3777 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
3778 vmcs_writel(GUEST_LDTR_BASE, 0);
3779 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
3780 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
3781
3782 vmcs_write32(GUEST_SYSENTER_CS, 0);
3783 vmcs_writel(GUEST_SYSENTER_ESP, 0);
3784 vmcs_writel(GUEST_SYSENTER_EIP, 0);
3785
3786 vmcs_writel(GUEST_RFLAGS, 0x02);
Gleb Natapovc5af89b2009-06-09 15:56:26 +03003787 if (kvm_vcpu_is_bsp(&vmx->vcpu))
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003788 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003789 else
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003790 kvm_rip_write(vcpu, 0);
3791 kvm_register_write(vcpu, VCPU_REGS_RSP, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003792
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003793 vmcs_writel(GUEST_DR7, 0x400);
3794
3795 vmcs_writel(GUEST_GDTR_BASE, 0);
3796 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
3797
3798 vmcs_writel(GUEST_IDTR_BASE, 0);
3799 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
3800
Anthony Liguori443381a2010-12-06 10:53:38 -06003801 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003802 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
3803 vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
3804
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003805 /* Special registers */
3806 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
3807
3808 setup_msrs(vmx);
3809
Avi Kivity6aa8b732006-12-10 02:21:36 -08003810 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
3811
Sheng Yangf78e0e22007-10-29 09:40:42 +08003812 if (cpu_has_vmx_tpr_shadow()) {
3813 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
3814 if (vm_need_tpr_shadow(vmx->vcpu.kvm))
3815 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09003816 __pa(vmx->vcpu.arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08003817 vmcs_write32(TPR_THRESHOLD, 0);
3818 }
3819
3820 if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
3821 vmcs_write64(APIC_ACCESS_ADDR,
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08003822 page_to_phys(vmx->vcpu.kvm->arch.apic_access_page));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003823
Sheng Yang2384d2b2008-01-17 15:14:33 +08003824 if (vmx->vpid != 0)
3825 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
3826
Eduardo Habkostfa400522009-10-24 02:49:58 -02003827 vmx->vcpu.arch.cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Avi Kivity4d4ec082009-12-29 18:07:30 +02003828 vmx_set_cr0(&vmx->vcpu, kvm_read_cr0(vcpu)); /* enter rmode */
Rusty Russell8b9cf982007-07-30 16:31:43 +10003829 vmx_set_cr4(&vmx->vcpu, 0);
Rusty Russell8b9cf982007-07-30 16:31:43 +10003830 vmx_set_efer(&vmx->vcpu, 0);
Rusty Russell8b9cf982007-07-30 16:31:43 +10003831 vmx_fpu_activate(&vmx->vcpu);
3832 update_exception_bitmap(&vmx->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003833
Gui Jianfengb9d762f2010-06-07 10:32:29 +08003834 vpid_sync_context(vmx);
Sheng Yang2384d2b2008-01-17 15:14:33 +08003835
Marcelo Tosatti3200f402008-03-29 20:17:59 -03003836 ret = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003837
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003838 /* HACK: Don't enable emulation on guest boot/reset */
3839 vmx->emulation_required = 0;
3840
Avi Kivity6aa8b732006-12-10 02:21:36 -08003841out:
3842 return ret;
3843}
3844
Nadav Har'Elb6f12502011-05-25 23:13:06 +03003845/*
3846 * In nested virtualization, check if L1 asked to exit on external interrupts.
3847 * For most existing hypervisors, this will always return true.
3848 */
3849static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
3850{
3851 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
3852 PIN_BASED_EXT_INTR_MASK;
3853}
3854
Jan Kiszka3b86cd92008-09-26 09:30:57 +02003855static void enable_irq_window(struct kvm_vcpu *vcpu)
3856{
3857 u32 cpu_based_vm_exec_control;
Nadav Har'Elb6f12502011-05-25 23:13:06 +03003858 if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu))
3859 /* We can get here when nested_run_pending caused
3860 * vmx_interrupt_allowed() to return false. In this case, do
3861 * nothing - the interrupt will be injected later.
3862 */
3863 return;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02003864
3865 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
3866 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
3867 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
3868}
3869
3870static void enable_nmi_window(struct kvm_vcpu *vcpu)
3871{
3872 u32 cpu_based_vm_exec_control;
3873
3874 if (!cpu_has_virtual_nmis()) {
3875 enable_irq_window(vcpu);
3876 return;
3877 }
3878
Avi Kivity30bd0c42010-11-01 23:20:48 +02003879 if (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
3880 enable_irq_window(vcpu);
3881 return;
3882 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02003883 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
3884 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
3885 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
3886}
3887
Gleb Natapov66fd3f72009-05-11 13:35:50 +03003888static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03003889{
Avi Kivity9c8cba32007-11-22 11:42:59 +02003890 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03003891 uint32_t intr;
3892 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02003893
Marcelo Tosatti229456f2009-06-17 09:22:14 -03003894 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04003895
Avi Kivityfa89a812008-09-01 15:57:51 +03003896 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003897 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05003898 int inc_eip = 0;
3899 if (vcpu->arch.interrupt.soft)
3900 inc_eip = vcpu->arch.event_exit_inst_len;
3901 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02003902 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03003903 return;
3904 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03003905 intr = irq | INTR_INFO_VALID_MASK;
3906 if (vcpu->arch.interrupt.soft) {
3907 intr |= INTR_TYPE_SOFT_INTR;
3908 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
3909 vmx->vcpu.arch.event_exit_inst_len);
3910 } else
3911 intr |= INTR_TYPE_EXT_INTR;
3912 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Anthony Liguori443381a2010-12-06 10:53:38 -06003913 vmx_clear_hlt(vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03003914}
3915
Sheng Yangf08864b2008-05-15 18:23:25 +08003916static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
3917{
Jan Kiszka66a5a342008-09-26 09:30:51 +02003918 struct vcpu_vmx *vmx = to_vmx(vcpu);
3919
Nadav Har'El0b6ac342011-05-25 23:13:36 +03003920 if (is_guest_mode(vcpu))
3921 return;
3922
Jan Kiszka3b86cd92008-09-26 09:30:57 +02003923 if (!cpu_has_virtual_nmis()) {
3924 /*
3925 * Tracking the NMI-blocked state in software is built upon
3926 * finding the next open IRQ window. This, in turn, depends on
3927 * well-behaving guests: They have to keep IRQs disabled at
3928 * least as long as the NMI handler runs. Otherwise we may
3929 * cause NMI nesting, maybe breaking the guest. But as this is
3930 * highly unlikely, we can live with the residual risk.
3931 */
3932 vmx->soft_vnmi_blocked = 1;
3933 vmx->vnmi_blocked_time = 0;
3934 }
3935
Jan Kiszka487b3912008-09-26 09:30:56 +02003936 ++vcpu->stat.nmi_injections;
Avi Kivity9d58b932011-03-07 16:52:07 +02003937 vmx->nmi_known_unmasked = false;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003938 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05003939 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02003940 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02003941 return;
3942 }
Sheng Yangf08864b2008-05-15 18:23:25 +08003943 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
3944 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Anthony Liguori443381a2010-12-06 10:53:38 -06003945 vmx_clear_hlt(vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08003946}
3947
Gleb Natapovc4282df2009-04-21 17:45:07 +03003948static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
Jan Kiszka33f089c2008-09-26 09:30:49 +02003949{
Jan Kiszka3b86cd92008-09-26 09:30:57 +02003950 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
Gleb Natapovc4282df2009-04-21 17:45:07 +03003951 return 0;
Jan Kiszka33f089c2008-09-26 09:30:49 +02003952
Gleb Natapovc4282df2009-04-21 17:45:07 +03003953 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
Avi Kivity30bd0c42010-11-01 23:20:48 +02003954 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
3955 | GUEST_INTR_STATE_NMI));
Jan Kiszka33f089c2008-09-26 09:30:49 +02003956}
3957
Jan Kiszka3cfc3092009-11-12 01:04:25 +01003958static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
3959{
3960 if (!cpu_has_virtual_nmis())
3961 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02003962 if (to_vmx(vcpu)->nmi_known_unmasked)
3963 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03003964 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01003965}
3966
3967static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
3968{
3969 struct vcpu_vmx *vmx = to_vmx(vcpu);
3970
3971 if (!cpu_has_virtual_nmis()) {
3972 if (vmx->soft_vnmi_blocked != masked) {
3973 vmx->soft_vnmi_blocked = masked;
3974 vmx->vnmi_blocked_time = 0;
3975 }
3976 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02003977 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01003978 if (masked)
3979 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
3980 GUEST_INTR_STATE_NMI);
3981 else
3982 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
3983 GUEST_INTR_STATE_NMI);
3984 }
3985}
3986
Gleb Natapov78646122009-03-23 12:12:11 +02003987static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
3988{
Nadav Har'Elb6f12502011-05-25 23:13:06 +03003989 if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu)) {
3990 struct vmcs12 *vmcs12;
3991 if (to_vmx(vcpu)->nested.nested_run_pending)
3992 return 0;
3993 nested_vmx_vmexit(vcpu);
3994 vmcs12 = get_vmcs12(vcpu);
3995 vmcs12->vm_exit_reason = EXIT_REASON_EXTERNAL_INTERRUPT;
3996 vmcs12->vm_exit_intr_info = 0;
3997 /* fall through to normal code, but now in L1, not L2 */
3998 }
3999
Gleb Natapovc4282df2009-04-21 17:45:07 +03004000 return (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
4001 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4002 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004003}
4004
Izik Eiduscbc94022007-10-25 00:29:55 +02004005static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4006{
4007 int ret;
4008 struct kvm_userspace_memory_region tss_mem = {
Sheng Yang6fe63972008-10-16 17:30:58 +08004009 .slot = TSS_PRIVATE_MEMSLOT,
Izik Eiduscbc94022007-10-25 00:29:55 +02004010 .guest_phys_addr = addr,
4011 .memory_size = PAGE_SIZE * 3,
4012 .flags = 0,
4013 };
4014
4015 ret = kvm_set_memory_region(kvm, &tss_mem, 0);
4016 if (ret)
4017 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004018 kvm->arch.tss_addr = addr;
Gleb Natapov93ea5382011-02-21 12:07:59 +02004019 if (!init_rmode_tss(kvm))
4020 return -ENOMEM;
4021
Izik Eiduscbc94022007-10-25 00:29:55 +02004022 return 0;
4023}
4024
Avi Kivity6aa8b732006-12-10 02:21:36 -08004025static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4026 int vec, u32 err_code)
4027{
Nitin A Kambleb3f37702007-05-17 15:50:34 +03004028 /*
4029 * Instruction with address size override prefix opcode 0x67
4030 * Cause the #SS fault with 0 error code in VM86 mode.
4031 */
4032 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0)
Andre Przywara51d8b662010-12-21 11:12:02 +01004033 if (emulate_instruction(vcpu, 0) == EMULATE_DONE)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004034 return 1;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004035 /*
4036 * Forward all other exceptions that are valid in real mode.
4037 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4038 * the required debugging infrastructure rework.
4039 */
4040 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004041 case DB_VECTOR:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004042 if (vcpu->guest_debug &
4043 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4044 return 0;
4045 kvm_queue_exception(vcpu, vec);
4046 return 1;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004047 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01004048 /*
4049 * Update instruction length as we may reinject the exception
4050 * from user space while in guest debugging mode.
4051 */
4052 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4053 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004054 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
4055 return 0;
4056 /* fall through */
4057 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004058 case OF_VECTOR:
4059 case BR_VECTOR:
4060 case UD_VECTOR:
4061 case DF_VECTOR:
4062 case SS_VECTOR:
4063 case GP_VECTOR:
4064 case MF_VECTOR:
4065 kvm_queue_exception(vcpu, vec);
4066 return 1;
4067 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004068 return 0;
4069}
4070
Andi Kleena0861c02009-06-08 17:37:09 +08004071/*
4072 * Trigger machine check on the host. We assume all the MSRs are already set up
4073 * by the CPU and that we still run on the same CPU as the MCE occurred on.
4074 * We pass a fake environment to the machine check handler because we want
4075 * the guest to be always treated like user space, no matter what context
4076 * it used internally.
4077 */
4078static void kvm_machine_check(void)
4079{
4080#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
4081 struct pt_regs regs = {
4082 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
4083 .flags = X86_EFLAGS_IF,
4084 };
4085
4086 do_machine_check(&regs, 0);
4087#endif
4088}
4089
Avi Kivity851ba692009-08-24 11:10:17 +03004090static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004091{
4092 /* already handled by vcpu_run */
4093 return 1;
4094}
4095
Avi Kivity851ba692009-08-24 11:10:17 +03004096static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004097{
Avi Kivity1155f762007-11-22 11:30:47 +02004098 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004099 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004100 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004101 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004102 u32 vect_info;
4103 enum emulation_result er;
4104
Avi Kivity1155f762007-11-22 11:30:47 +02004105 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02004106 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004107
Andi Kleena0861c02009-06-08 17:37:09 +08004108 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03004109 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08004110
Avi Kivity6aa8b732006-12-10 02:21:36 -08004111 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
Avi Kivity65ac7262009-11-04 11:59:01 +02004112 !is_page_fault(intr_info)) {
4113 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4114 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
4115 vcpu->run->internal.ndata = 2;
4116 vcpu->run->internal.data[0] = vect_info;
4117 vcpu->run->internal.data[1] = intr_info;
4118 return 0;
4119 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004120
Jan Kiszkae4a41882008-09-26 09:30:46 +02004121 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
Avi Kivity1b6269d2007-10-09 12:12:19 +02004122 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004123
4124 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03004125 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004126 return 1;
4127 }
4128
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004129 if (is_invalid_opcode(intr_info)) {
Andre Przywara51d8b662010-12-21 11:12:02 +01004130 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004131 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02004132 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004133 return 1;
4134 }
4135
Avi Kivity6aa8b732006-12-10 02:21:36 -08004136 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004137 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004138 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
4139 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08004140 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02004141 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004142 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004143 trace_kvm_page_fault(cr2, error_code);
4144
Gleb Natapov3298b752009-05-11 13:35:46 +03004145 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03004146 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01004147 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004148 }
4149
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004150 if (vmx->rmode.vm86_active &&
Avi Kivity6aa8b732006-12-10 02:21:36 -08004151 handle_rmode_exception(vcpu, intr_info & INTR_INFO_VECTOR_MASK,
Avi Kivity72d6e5a2007-06-05 16:15:51 +03004152 error_code)) {
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004153 if (vcpu->arch.halt_request) {
4154 vcpu->arch.halt_request = 0;
Avi Kivity72d6e5a2007-06-05 16:15:51 +03004155 return kvm_emulate_halt(vcpu);
4156 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004157 return 1;
Avi Kivity72d6e5a2007-06-05 16:15:51 +03004158 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004159
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004160 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004161 switch (ex_no) {
4162 case DB_VECTOR:
4163 dr6 = vmcs_readl(EXIT_QUALIFICATION);
4164 if (!(vcpu->guest_debug &
4165 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
4166 vcpu->arch.dr6 = dr6 | DR6_FIXED_1;
4167 kvm_queue_exception(vcpu, DB_VECTOR);
4168 return 1;
4169 }
4170 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
4171 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4172 /* fall through */
4173 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01004174 /*
4175 * Update instruction length as we may reinject #BP from
4176 * user space while in guest debugging mode. Reading it for
4177 * #DB as well causes no harm, it is not used in that case.
4178 */
4179 vmx->vcpu.arch.event_exit_inst_len =
4180 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004181 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004182 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004183 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4184 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004185 break;
4186 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004187 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4188 kvm_run->ex.exception = ex_no;
4189 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004190 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004191 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004192 return 0;
4193}
4194
Avi Kivity851ba692009-08-24 11:10:17 +03004195static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004196{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004197 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004198 return 1;
4199}
4200
Avi Kivity851ba692009-08-24 11:10:17 +03004201static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004202{
Avi Kivity851ba692009-08-24 11:10:17 +03004203 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08004204 return 0;
4205}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004206
Avi Kivity851ba692009-08-24 11:10:17 +03004207static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004208{
He, Qingbfdaab02007-09-12 14:18:28 +08004209 unsigned long exit_qualification;
Jan Kiszka34c33d12009-02-08 13:28:15 +01004210 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004211 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004212
He, Qingbfdaab02007-09-12 14:18:28 +08004213 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02004214 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004215 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004216
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004217 ++vcpu->stat.io_exits;
4218
4219 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01004220 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004221
4222 port = exit_qualification >> 16;
4223 size = (exit_qualification & 7) + 1;
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01004224 skip_emulated_instruction(vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004225
4226 return kvm_fast_pio_out(vcpu, size, port);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004227}
4228
Ingo Molnar102d8322007-02-19 14:37:47 +02004229static void
4230vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4231{
4232 /*
4233 * Patch in the VMCALL instruction:
4234 */
4235 hypercall[0] = 0x0f;
4236 hypercall[1] = 0x01;
4237 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004238}
4239
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004240/* called to set cr0 as approriate for a mov-to-cr0 exit. */
4241static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4242{
4243 if (to_vmx(vcpu)->nested.vmxon &&
4244 ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
4245 return 1;
4246
4247 if (is_guest_mode(vcpu)) {
4248 /*
4249 * We get here when L2 changed cr0 in a way that did not change
4250 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
4251 * but did change L0 shadowed bits. This can currently happen
4252 * with the TS bit: L0 may want to leave TS on (for lazy fpu
4253 * loading) while pretending to allow the guest to change it.
4254 */
4255 if (kvm_set_cr0(vcpu, (val & vcpu->arch.cr0_guest_owned_bits) |
4256 (vcpu->arch.cr0 & ~vcpu->arch.cr0_guest_owned_bits)))
4257 return 1;
4258 vmcs_writel(CR0_READ_SHADOW, val);
4259 return 0;
4260 } else
4261 return kvm_set_cr0(vcpu, val);
4262}
4263
4264static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
4265{
4266 if (is_guest_mode(vcpu)) {
4267 if (kvm_set_cr4(vcpu, (val & vcpu->arch.cr4_guest_owned_bits) |
4268 (vcpu->arch.cr4 & ~vcpu->arch.cr4_guest_owned_bits)))
4269 return 1;
4270 vmcs_writel(CR4_READ_SHADOW, val);
4271 return 0;
4272 } else
4273 return kvm_set_cr4(vcpu, val);
4274}
4275
4276/* called to set cr0 as approriate for clts instruction exit. */
4277static void handle_clts(struct kvm_vcpu *vcpu)
4278{
4279 if (is_guest_mode(vcpu)) {
4280 /*
4281 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
4282 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
4283 * just pretend it's off (also in arch.cr0 for fpu_activate).
4284 */
4285 vmcs_writel(CR0_READ_SHADOW,
4286 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
4287 vcpu->arch.cr0 &= ~X86_CR0_TS;
4288 } else
4289 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
4290}
4291
Avi Kivity851ba692009-08-24 11:10:17 +03004292static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004293{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004294 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004295 int cr;
4296 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03004297 int err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004298
He, Qingbfdaab02007-09-12 14:18:28 +08004299 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004300 cr = exit_qualification & 15;
4301 reg = (exit_qualification >> 8) & 15;
4302 switch ((exit_qualification >> 4) & 3) {
4303 case 0: /* mov to cr */
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004304 val = kvm_register_read(vcpu, reg);
4305 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004306 switch (cr) {
4307 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004308 err = handle_set_cr0(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004309 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004310 return 1;
4311 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03004312 err = kvm_set_cr3(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004313 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004314 return 1;
4315 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004316 err = handle_set_cr4(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004317 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004318 return 1;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004319 case 8: {
4320 u8 cr8_prev = kvm_get_cr8(vcpu);
4321 u8 cr8 = kvm_register_read(vcpu, reg);
Andre Przywaraeea1cff2010-12-21 11:12:00 +01004322 err = kvm_set_cr8(vcpu, cr8);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004323 kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004324 if (irqchip_in_kernel(vcpu->kvm))
4325 return 1;
4326 if (cr8_prev <= cr8)
4327 return 1;
Avi Kivity851ba692009-08-24 11:10:17 +03004328 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004329 return 0;
4330 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004331 };
4332 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03004333 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004334 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02004335 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Anthony Liguori25c4c272007-04-27 09:29:21 +03004336 skip_emulated_instruction(vcpu);
Avi Kivity6b52d182010-01-21 15:31:47 +02004337 vmx_fpu_activate(vcpu);
Anthony Liguori25c4c272007-04-27 09:29:21 +03004338 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004339 case 1: /*mov from cr*/
4340 switch (cr) {
4341 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02004342 val = kvm_read_cr3(vcpu);
4343 kvm_register_write(vcpu, reg, val);
4344 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004345 skip_emulated_instruction(vcpu);
4346 return 1;
4347 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004348 val = kvm_get_cr8(vcpu);
4349 kvm_register_write(vcpu, reg, val);
4350 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004351 skip_emulated_instruction(vcpu);
4352 return 1;
4353 }
4354 break;
4355 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02004356 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004357 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02004358 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004359
4360 skip_emulated_instruction(vcpu);
4361 return 1;
4362 default:
4363 break;
4364 }
Avi Kivity851ba692009-08-24 11:10:17 +03004365 vcpu->run->exit_reason = 0;
Rusty Russellf0242472007-08-01 10:48:02 +10004366 pr_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08004367 (int)(exit_qualification >> 4) & 3, cr);
4368 return 0;
4369}
4370
Avi Kivity851ba692009-08-24 11:10:17 +03004371static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004372{
He, Qingbfdaab02007-09-12 14:18:28 +08004373 unsigned long exit_qualification;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004374 int dr, reg;
4375
Jan Kiszkaf2483412010-01-20 18:20:20 +01004376 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03004377 if (!kvm_require_cpl(vcpu, 0))
4378 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004379 dr = vmcs_readl(GUEST_DR7);
4380 if (dr & DR7_GD) {
4381 /*
4382 * As the vm-exit takes precedence over the debug trap, we
4383 * need to emulate the latter, either for the host or the
4384 * guest debugging itself.
4385 */
4386 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03004387 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
4388 vcpu->run->debug.arch.dr7 = dr;
4389 vcpu->run->debug.arch.pc =
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004390 vmcs_readl(GUEST_CS_BASE) +
4391 vmcs_readl(GUEST_RIP);
Avi Kivity851ba692009-08-24 11:10:17 +03004392 vcpu->run->debug.arch.exception = DB_VECTOR;
4393 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004394 return 0;
4395 } else {
4396 vcpu->arch.dr7 &= ~DR7_GD;
4397 vcpu->arch.dr6 |= DR6_BD;
4398 vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
4399 kvm_queue_exception(vcpu, DB_VECTOR);
4400 return 1;
4401 }
4402 }
4403
He, Qingbfdaab02007-09-12 14:18:28 +08004404 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004405 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
4406 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
4407 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03004408 unsigned long val;
4409 if (!kvm_get_dr(vcpu, dr, &val))
4410 kvm_register_write(vcpu, reg, val);
4411 } else
4412 kvm_set_dr(vcpu, dr, vcpu->arch.regs[reg]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004413 skip_emulated_instruction(vcpu);
4414 return 1;
4415}
4416
Gleb Natapov020df072010-04-13 10:05:23 +03004417static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
4418{
4419 vmcs_writel(GUEST_DR7, val);
4420}
4421
Avi Kivity851ba692009-08-24 11:10:17 +03004422static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004423{
Avi Kivity06465c52007-02-28 20:46:53 +02004424 kvm_emulate_cpuid(vcpu);
4425 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004426}
4427
Avi Kivity851ba692009-08-24 11:10:17 +03004428static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004429{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004430 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08004431 u64 data;
4432
4433 if (vmx_get_msr(vcpu, ecx, &data)) {
Avi Kivity59200272010-01-25 19:47:02 +02004434 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02004435 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004436 return 1;
4437 }
4438
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004439 trace_kvm_msr_read(ecx, data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004440
Avi Kivity6aa8b732006-12-10 02:21:36 -08004441 /* FIXME: handling of bits 32:63 of rax, rdx */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004442 vcpu->arch.regs[VCPU_REGS_RAX] = data & -1u;
4443 vcpu->arch.regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004444 skip_emulated_instruction(vcpu);
4445 return 1;
4446}
4447
Avi Kivity851ba692009-08-24 11:10:17 +03004448static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004449{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004450 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
4451 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
4452 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004453
4454 if (vmx_set_msr(vcpu, ecx, data) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02004455 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02004456 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004457 return 1;
4458 }
4459
Avi Kivity59200272010-01-25 19:47:02 +02004460 trace_kvm_msr_write(ecx, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004461 skip_emulated_instruction(vcpu);
4462 return 1;
4463}
4464
Avi Kivity851ba692009-08-24 11:10:17 +03004465static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004466{
Avi Kivity3842d132010-07-27 12:30:24 +03004467 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004468 return 1;
4469}
4470
Avi Kivity851ba692009-08-24 11:10:17 +03004471static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004472{
Eddie Dong85f455f2007-07-06 12:20:49 +03004473 u32 cpu_based_vm_exec_control;
4474
4475 /* clear pending irq */
4476 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4477 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
4478 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004479
Avi Kivity3842d132010-07-27 12:30:24 +03004480 kvm_make_request(KVM_REQ_EVENT, vcpu);
4481
Jan Kiszkaa26bf122008-09-26 09:30:45 +02004482 ++vcpu->stat.irq_window_exits;
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004483
Dor Laorc1150d82007-01-05 16:36:24 -08004484 /*
4485 * If the user space waits to inject interrupts, exit as soon as
4486 * possible
4487 */
Gleb Natapov80618232009-04-21 17:44:56 +03004488 if (!irqchip_in_kernel(vcpu->kvm) &&
Avi Kivity851ba692009-08-24 11:10:17 +03004489 vcpu->run->request_interrupt_window &&
Gleb Natapov80618232009-04-21 17:44:56 +03004490 !kvm_cpu_has_interrupt(vcpu)) {
Avi Kivity851ba692009-08-24 11:10:17 +03004491 vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
Dor Laorc1150d82007-01-05 16:36:24 -08004492 return 0;
4493 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004494 return 1;
4495}
4496
Avi Kivity851ba692009-08-24 11:10:17 +03004497static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004498{
4499 skip_emulated_instruction(vcpu);
Avi Kivityd3bef152007-06-05 15:53:05 +03004500 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004501}
4502
Avi Kivity851ba692009-08-24 11:10:17 +03004503static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02004504{
Dor Laor510043d2007-02-19 18:25:43 +02004505 skip_emulated_instruction(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004506 kvm_emulate_hypercall(vcpu);
4507 return 1;
Ingo Molnarc21415e2007-02-19 14:37:47 +02004508}
4509
Gleb Natapovec25d5e2010-11-01 15:35:01 +02004510static int handle_invd(struct kvm_vcpu *vcpu)
4511{
Andre Przywara51d8b662010-12-21 11:12:02 +01004512 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02004513}
4514
Avi Kivity851ba692009-08-24 11:10:17 +03004515static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03004516{
Sheng Yangf9c617f2009-03-25 10:08:52 +08004517 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03004518
4519 kvm_mmu_invlpg(vcpu, exit_qualification);
4520 skip_emulated_instruction(vcpu);
4521 return 1;
4522}
4523
Avi Kivity851ba692009-08-24 11:10:17 +03004524static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02004525{
4526 skip_emulated_instruction(vcpu);
Sheng Yangf5f48ee2010-06-30 12:25:15 +08004527 kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02004528 return 1;
4529}
4530
Dexuan Cui2acf9232010-06-10 11:27:12 +08004531static int handle_xsetbv(struct kvm_vcpu *vcpu)
4532{
4533 u64 new_bv = kvm_read_edx_eax(vcpu);
4534 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
4535
4536 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
4537 skip_emulated_instruction(vcpu);
4538 return 1;
4539}
4540
Avi Kivity851ba692009-08-24 11:10:17 +03004541static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004542{
Andre Przywara51d8b662010-12-21 11:12:02 +01004543 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004544}
4545
Avi Kivity851ba692009-08-24 11:10:17 +03004546static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02004547{
Jan Kiszka60637aa2008-09-26 09:30:47 +02004548 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02004549 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02004550 bool has_error_code = false;
4551 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02004552 u16 tss_selector;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004553 int reason, type, idt_v;
4554
4555 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
4556 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02004557
4558 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4559
4560 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004561 if (reason == TASK_SWITCH_GATE && idt_v) {
4562 switch (type) {
4563 case INTR_TYPE_NMI_INTR:
4564 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02004565 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004566 break;
4567 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004568 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004569 kvm_clear_interrupt_queue(vcpu);
4570 break;
4571 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02004572 if (vmx->idt_vectoring_info &
4573 VECTORING_INFO_DELIVER_CODE_MASK) {
4574 has_error_code = true;
4575 error_code =
4576 vmcs_read32(IDT_VECTORING_ERROR_CODE);
4577 }
4578 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004579 case INTR_TYPE_SOFT_EXCEPTION:
4580 kvm_clear_exception_queue(vcpu);
4581 break;
4582 default:
4583 break;
4584 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02004585 }
Izik Eidus37817f22008-03-24 23:14:53 +02004586 tss_selector = exit_qualification;
4587
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004588 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
4589 type != INTR_TYPE_EXT_INTR &&
4590 type != INTR_TYPE_NMI_INTR))
4591 skip_emulated_instruction(vcpu);
4592
Gleb Natapovacb54512010-04-15 21:03:50 +03004593 if (kvm_task_switch(vcpu, tss_selector, reason,
4594 has_error_code, error_code) == EMULATE_FAIL) {
4595 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4596 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
4597 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004598 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03004599 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004600
4601 /* clear all local breakpoint enable flags */
4602 vmcs_writel(GUEST_DR7, vmcs_readl(GUEST_DR7) & ~55);
4603
4604 /*
4605 * TODO: What about debug traps on tss switch?
4606 * Are we supposed to inject them and update dr6?
4607 */
4608
4609 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02004610}
4611
Avi Kivity851ba692009-08-24 11:10:17 +03004612static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08004613{
Sheng Yangf9c617f2009-03-25 10:08:52 +08004614 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08004615 gpa_t gpa;
Sheng Yang14394422008-04-28 12:24:45 +08004616 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08004617
Sheng Yangf9c617f2009-03-25 10:08:52 +08004618 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08004619
4620 if (exit_qualification & (1 << 6)) {
4621 printk(KERN_ERR "EPT: GPA exceeds GAW!\n");
Jan Kiszka7f582ab2009-07-22 23:53:01 +02004622 return -EINVAL;
Sheng Yang14394422008-04-28 12:24:45 +08004623 }
4624
4625 gla_validity = (exit_qualification >> 7) & 0x3;
4626 if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
4627 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
4628 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
4629 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08004630 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08004631 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
4632 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03004633 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
4634 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03004635 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08004636 }
4637
4638 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004639 trace_kvm_page_fault(gpa, exit_qualification);
Andre Przywaradc25e892010-12-21 11:12:07 +01004640 return kvm_mmu_page_fault(vcpu, gpa, exit_qualification & 0x3, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08004641}
4642
Marcelo Tosatti68f89402009-06-11 12:07:43 -03004643static u64 ept_rsvd_mask(u64 spte, int level)
4644{
4645 int i;
4646 u64 mask = 0;
4647
4648 for (i = 51; i > boot_cpu_data.x86_phys_bits; i--)
4649 mask |= (1ULL << i);
4650
4651 if (level > 2)
4652 /* bits 7:3 reserved */
4653 mask |= 0xf8;
4654 else if (level == 2) {
4655 if (spte & (1ULL << 7))
4656 /* 2MB ref, bits 20:12 reserved */
4657 mask |= 0x1ff000;
4658 else
4659 /* bits 6:3 reserved */
4660 mask |= 0x78;
4661 }
4662
4663 return mask;
4664}
4665
4666static void ept_misconfig_inspect_spte(struct kvm_vcpu *vcpu, u64 spte,
4667 int level)
4668{
4669 printk(KERN_ERR "%s: spte 0x%llx level %d\n", __func__, spte, level);
4670
4671 /* 010b (write-only) */
4672 WARN_ON((spte & 0x7) == 0x2);
4673
4674 /* 110b (write/execute) */
4675 WARN_ON((spte & 0x7) == 0x6);
4676
4677 /* 100b (execute-only) and value not supported by logical processor */
4678 if (!cpu_has_vmx_ept_execute_only())
4679 WARN_ON((spte & 0x7) == 0x4);
4680
4681 /* not 000b */
4682 if ((spte & 0x7)) {
4683 u64 rsvd_bits = spte & ept_rsvd_mask(spte, level);
4684
4685 if (rsvd_bits != 0) {
4686 printk(KERN_ERR "%s: rsvd_bits = 0x%llx\n",
4687 __func__, rsvd_bits);
4688 WARN_ON(1);
4689 }
4690
4691 if (level == 1 || (level == 2 && (spte & (1ULL << 7)))) {
4692 u64 ept_mem_type = (spte & 0x38) >> 3;
4693
4694 if (ept_mem_type == 2 || ept_mem_type == 3 ||
4695 ept_mem_type == 7) {
4696 printk(KERN_ERR "%s: ept_mem_type=0x%llx\n",
4697 __func__, ept_mem_type);
4698 WARN_ON(1);
4699 }
4700 }
4701 }
4702}
4703
Avi Kivity851ba692009-08-24 11:10:17 +03004704static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03004705{
4706 u64 sptes[4];
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004707 int nr_sptes, i, ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03004708 gpa_t gpa;
4709
4710 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
4711
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004712 ret = handle_mmio_page_fault_common(vcpu, gpa, true);
4713 if (likely(ret == 1))
4714 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
4715 EMULATE_DONE;
4716 if (unlikely(!ret))
4717 return 1;
4718
4719 /* It is the real ept misconfig */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03004720 printk(KERN_ERR "EPT: Misconfiguration.\n");
4721 printk(KERN_ERR "EPT: GPA: 0x%llx\n", gpa);
4722
4723 nr_sptes = kvm_mmu_get_spte_hierarchy(vcpu, gpa, sptes);
4724
4725 for (i = PT64_ROOT_LEVEL; i > PT64_ROOT_LEVEL - nr_sptes; --i)
4726 ept_misconfig_inspect_spte(vcpu, sptes[i-1], i);
4727
Avi Kivity851ba692009-08-24 11:10:17 +03004728 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
4729 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03004730
4731 return 0;
4732}
4733
Avi Kivity851ba692009-08-24 11:10:17 +03004734static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08004735{
4736 u32 cpu_based_vm_exec_control;
4737
4738 /* clear pending NMI */
4739 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4740 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
4741 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4742 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03004743 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08004744
4745 return 1;
4746}
4747
Mohammed Gamal80ced182009-09-01 12:48:18 +02004748static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03004749{
Avi Kivity8b3079a2009-01-05 12:10:54 +02004750 struct vcpu_vmx *vmx = to_vmx(vcpu);
4751 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02004752 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02004753 u32 cpu_exec_ctrl;
4754 bool intr_window_requested;
4755
4756 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4757 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03004758
4759 while (!guest_state_valid(vcpu)) {
Avi Kivity49e9d552010-09-19 14:34:08 +02004760 if (intr_window_requested
4761 && (kvm_get_rflags(&vmx->vcpu) & X86_EFLAGS_IF))
4762 return handle_interrupt_window(&vmx->vcpu);
4763
Andre Przywara51d8b662010-12-21 11:12:02 +01004764 err = emulate_instruction(vcpu, 0);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03004765
Mohammed Gamal80ced182009-09-01 12:48:18 +02004766 if (err == EMULATE_DO_MMIO) {
4767 ret = 0;
4768 goto out;
4769 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01004770
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03004771 if (err != EMULATE_DONE)
4772 return 0;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03004773
4774 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02004775 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03004776 if (need_resched())
4777 schedule();
4778 }
4779
Mohammed Gamal80ced182009-09-01 12:48:18 +02004780 vmx->emulation_required = 0;
4781out:
4782 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03004783}
4784
Avi Kivity6aa8b732006-12-10 02:21:36 -08004785/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004786 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
4787 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
4788 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03004789static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004790{
4791 skip_emulated_instruction(vcpu);
4792 kvm_vcpu_on_spin(vcpu);
4793
4794 return 1;
4795}
4796
Sheng Yang59708672009-12-15 13:29:54 +08004797static int handle_invalid_op(struct kvm_vcpu *vcpu)
4798{
4799 kvm_queue_exception(vcpu, UD_VECTOR);
4800 return 1;
4801}
4802
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004803/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03004804 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
4805 * We could reuse a single VMCS for all the L2 guests, but we also want the
4806 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
4807 * allows keeping them loaded on the processor, and in the future will allow
4808 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
4809 * every entry if they never change.
4810 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
4811 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
4812 *
4813 * The following functions allocate and free a vmcs02 in this pool.
4814 */
4815
4816/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
4817static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
4818{
4819 struct vmcs02_list *item;
4820 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
4821 if (item->vmptr == vmx->nested.current_vmptr) {
4822 list_move(&item->list, &vmx->nested.vmcs02_pool);
4823 return &item->vmcs02;
4824 }
4825
4826 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
4827 /* Recycle the least recently used VMCS. */
4828 item = list_entry(vmx->nested.vmcs02_pool.prev,
4829 struct vmcs02_list, list);
4830 item->vmptr = vmx->nested.current_vmptr;
4831 list_move(&item->list, &vmx->nested.vmcs02_pool);
4832 return &item->vmcs02;
4833 }
4834
4835 /* Create a new VMCS */
4836 item = (struct vmcs02_list *)
4837 kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
4838 if (!item)
4839 return NULL;
4840 item->vmcs02.vmcs = alloc_vmcs();
4841 if (!item->vmcs02.vmcs) {
4842 kfree(item);
4843 return NULL;
4844 }
4845 loaded_vmcs_init(&item->vmcs02);
4846 item->vmptr = vmx->nested.current_vmptr;
4847 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
4848 vmx->nested.vmcs02_num++;
4849 return &item->vmcs02;
4850}
4851
4852/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
4853static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
4854{
4855 struct vmcs02_list *item;
4856 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
4857 if (item->vmptr == vmptr) {
4858 free_loaded_vmcs(&item->vmcs02);
4859 list_del(&item->list);
4860 kfree(item);
4861 vmx->nested.vmcs02_num--;
4862 return;
4863 }
4864}
4865
4866/*
4867 * Free all VMCSs saved for this vcpu, except the one pointed by
4868 * vmx->loaded_vmcs. These include the VMCSs in vmcs02_pool (except the one
4869 * currently used, if running L2), and vmcs01 when running L2.
4870 */
4871static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
4872{
4873 struct vmcs02_list *item, *n;
4874 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
4875 if (vmx->loaded_vmcs != &item->vmcs02)
4876 free_loaded_vmcs(&item->vmcs02);
4877 list_del(&item->list);
4878 kfree(item);
4879 }
4880 vmx->nested.vmcs02_num = 0;
4881
4882 if (vmx->loaded_vmcs != &vmx->vmcs01)
4883 free_loaded_vmcs(&vmx->vmcs01);
4884}
4885
4886/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03004887 * Emulate the VMXON instruction.
4888 * Currently, we just remember that VMX is active, and do not save or even
4889 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
4890 * do not currently need to store anything in that guest-allocated memory
4891 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
4892 * argument is different from the VMXON pointer (which the spec says they do).
4893 */
4894static int handle_vmon(struct kvm_vcpu *vcpu)
4895{
4896 struct kvm_segment cs;
4897 struct vcpu_vmx *vmx = to_vmx(vcpu);
4898
4899 /* The Intel VMX Instruction Reference lists a bunch of bits that
4900 * are prerequisite to running VMXON, most notably cr4.VMXE must be
4901 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
4902 * Otherwise, we should fail with #UD. We test these now:
4903 */
4904 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
4905 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
4906 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
4907 kvm_queue_exception(vcpu, UD_VECTOR);
4908 return 1;
4909 }
4910
4911 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
4912 if (is_long_mode(vcpu) && !cs.l) {
4913 kvm_queue_exception(vcpu, UD_VECTOR);
4914 return 1;
4915 }
4916
4917 if (vmx_get_cpl(vcpu)) {
4918 kvm_inject_gp(vcpu, 0);
4919 return 1;
4920 }
4921
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03004922 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
4923 vmx->nested.vmcs02_num = 0;
4924
Nadav Har'Elec378ae2011-05-25 23:02:54 +03004925 vmx->nested.vmxon = true;
4926
4927 skip_emulated_instruction(vcpu);
4928 return 1;
4929}
4930
4931/*
4932 * Intel's VMX Instruction Reference specifies a common set of prerequisites
4933 * for running VMX instructions (except VMXON, whose prerequisites are
4934 * slightly different). It also specifies what exception to inject otherwise.
4935 */
4936static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
4937{
4938 struct kvm_segment cs;
4939 struct vcpu_vmx *vmx = to_vmx(vcpu);
4940
4941 if (!vmx->nested.vmxon) {
4942 kvm_queue_exception(vcpu, UD_VECTOR);
4943 return 0;
4944 }
4945
4946 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
4947 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
4948 (is_long_mode(vcpu) && !cs.l)) {
4949 kvm_queue_exception(vcpu, UD_VECTOR);
4950 return 0;
4951 }
4952
4953 if (vmx_get_cpl(vcpu)) {
4954 kvm_inject_gp(vcpu, 0);
4955 return 0;
4956 }
4957
4958 return 1;
4959}
4960
4961/*
4962 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
4963 * just stops using VMX.
4964 */
4965static void free_nested(struct vcpu_vmx *vmx)
4966{
4967 if (!vmx->nested.vmxon)
4968 return;
4969 vmx->nested.vmxon = false;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03004970 if (vmx->nested.current_vmptr != -1ull) {
4971 kunmap(vmx->nested.current_vmcs12_page);
4972 nested_release_page(vmx->nested.current_vmcs12_page);
4973 vmx->nested.current_vmptr = -1ull;
4974 vmx->nested.current_vmcs12 = NULL;
4975 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03004976 /* Unpin physical memory we referred to in current vmcs02 */
4977 if (vmx->nested.apic_access_page) {
4978 nested_release_page(vmx->nested.apic_access_page);
4979 vmx->nested.apic_access_page = 0;
4980 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03004981
4982 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03004983}
4984
4985/* Emulate the VMXOFF instruction */
4986static int handle_vmoff(struct kvm_vcpu *vcpu)
4987{
4988 if (!nested_vmx_check_permission(vcpu))
4989 return 1;
4990 free_nested(to_vmx(vcpu));
4991 skip_emulated_instruction(vcpu);
4992 return 1;
4993}
4994
4995/*
Nadav Har'El064aea72011-05-25 23:04:56 +03004996 * Decode the memory-address operand of a vmx instruction, as recorded on an
4997 * exit caused by such an instruction (run by a guest hypervisor).
4998 * On success, returns 0. When the operand is invalid, returns 1 and throws
4999 * #UD or #GP.
5000 */
5001static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
5002 unsigned long exit_qualification,
5003 u32 vmx_instruction_info, gva_t *ret)
5004{
5005 /*
5006 * According to Vol. 3B, "Information for VM Exits Due to Instruction
5007 * Execution", on an exit, vmx_instruction_info holds most of the
5008 * addressing components of the operand. Only the displacement part
5009 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
5010 * For how an actual address is calculated from all these components,
5011 * refer to Vol. 1, "Operand Addressing".
5012 */
5013 int scaling = vmx_instruction_info & 3;
5014 int addr_size = (vmx_instruction_info >> 7) & 7;
5015 bool is_reg = vmx_instruction_info & (1u << 10);
5016 int seg_reg = (vmx_instruction_info >> 15) & 7;
5017 int index_reg = (vmx_instruction_info >> 18) & 0xf;
5018 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
5019 int base_reg = (vmx_instruction_info >> 23) & 0xf;
5020 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
5021
5022 if (is_reg) {
5023 kvm_queue_exception(vcpu, UD_VECTOR);
5024 return 1;
5025 }
5026
5027 /* Addr = segment_base + offset */
5028 /* offset = base + [index * scale] + displacement */
5029 *ret = vmx_get_segment_base(vcpu, seg_reg);
5030 if (base_is_valid)
5031 *ret += kvm_register_read(vcpu, base_reg);
5032 if (index_is_valid)
5033 *ret += kvm_register_read(vcpu, index_reg)<<scaling;
5034 *ret += exit_qualification; /* holds the displacement */
5035
5036 if (addr_size == 1) /* 32 bit */
5037 *ret &= 0xffffffff;
5038
5039 /*
5040 * TODO: throw #GP (and return 1) in various cases that the VM*
5041 * instructions require it - e.g., offset beyond segment limit,
5042 * unusable or unreadable/unwritable segment, non-canonical 64-bit
5043 * address, and so on. Currently these are not checked.
5044 */
5045 return 0;
5046}
5047
5048/*
Nadav Har'El0140cae2011-05-25 23:06:28 +03005049 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
5050 * set the success or error code of an emulated VMX instruction, as specified
5051 * by Vol 2B, VMX Instruction Reference, "Conventions".
5052 */
5053static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
5054{
5055 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
5056 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
5057 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
5058}
5059
5060static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
5061{
5062 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
5063 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
5064 X86_EFLAGS_SF | X86_EFLAGS_OF))
5065 | X86_EFLAGS_CF);
5066}
5067
5068static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
5069 u32 vm_instruction_error)
5070{
5071 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
5072 /*
5073 * failValid writes the error number to the current VMCS, which
5074 * can't be done there isn't a current VMCS.
5075 */
5076 nested_vmx_failInvalid(vcpu);
5077 return;
5078 }
5079 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
5080 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
5081 X86_EFLAGS_SF | X86_EFLAGS_OF))
5082 | X86_EFLAGS_ZF);
5083 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
5084}
5085
Nadav Har'El27d6c862011-05-25 23:06:59 +03005086/* Emulate the VMCLEAR instruction */
5087static int handle_vmclear(struct kvm_vcpu *vcpu)
5088{
5089 struct vcpu_vmx *vmx = to_vmx(vcpu);
5090 gva_t gva;
5091 gpa_t vmptr;
5092 struct vmcs12 *vmcs12;
5093 struct page *page;
5094 struct x86_exception e;
5095
5096 if (!nested_vmx_check_permission(vcpu))
5097 return 1;
5098
5099 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
5100 vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
5101 return 1;
5102
5103 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
5104 sizeof(vmptr), &e)) {
5105 kvm_inject_page_fault(vcpu, &e);
5106 return 1;
5107 }
5108
5109 if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
5110 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_INVALID_ADDRESS);
5111 skip_emulated_instruction(vcpu);
5112 return 1;
5113 }
5114
5115 if (vmptr == vmx->nested.current_vmptr) {
5116 kunmap(vmx->nested.current_vmcs12_page);
5117 nested_release_page(vmx->nested.current_vmcs12_page);
5118 vmx->nested.current_vmptr = -1ull;
5119 vmx->nested.current_vmcs12 = NULL;
5120 }
5121
5122 page = nested_get_page(vcpu, vmptr);
5123 if (page == NULL) {
5124 /*
5125 * For accurate processor emulation, VMCLEAR beyond available
5126 * physical memory should do nothing at all. However, it is
5127 * possible that a nested vmx bug, not a guest hypervisor bug,
5128 * resulted in this case, so let's shut down before doing any
5129 * more damage:
5130 */
5131 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
5132 return 1;
5133 }
5134 vmcs12 = kmap(page);
5135 vmcs12->launch_state = 0;
5136 kunmap(page);
5137 nested_release_page(page);
5138
5139 nested_free_vmcs02(vmx, vmptr);
5140
5141 skip_emulated_instruction(vcpu);
5142 nested_vmx_succeed(vcpu);
5143 return 1;
5144}
5145
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03005146static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
5147
5148/* Emulate the VMLAUNCH instruction */
5149static int handle_vmlaunch(struct kvm_vcpu *vcpu)
5150{
5151 return nested_vmx_run(vcpu, true);
5152}
5153
5154/* Emulate the VMRESUME instruction */
5155static int handle_vmresume(struct kvm_vcpu *vcpu)
5156{
5157
5158 return nested_vmx_run(vcpu, false);
5159}
5160
Nadav Har'El49f705c2011-05-25 23:08:30 +03005161enum vmcs_field_type {
5162 VMCS_FIELD_TYPE_U16 = 0,
5163 VMCS_FIELD_TYPE_U64 = 1,
5164 VMCS_FIELD_TYPE_U32 = 2,
5165 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
5166};
5167
5168static inline int vmcs_field_type(unsigned long field)
5169{
5170 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
5171 return VMCS_FIELD_TYPE_U32;
5172 return (field >> 13) & 0x3 ;
5173}
5174
5175static inline int vmcs_field_readonly(unsigned long field)
5176{
5177 return (((field >> 10) & 0x3) == 1);
5178}
5179
5180/*
5181 * Read a vmcs12 field. Since these can have varying lengths and we return
5182 * one type, we chose the biggest type (u64) and zero-extend the return value
5183 * to that size. Note that the caller, handle_vmread, might need to use only
5184 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
5185 * 64-bit fields are to be returned).
5186 */
5187static inline bool vmcs12_read_any(struct kvm_vcpu *vcpu,
5188 unsigned long field, u64 *ret)
5189{
5190 short offset = vmcs_field_to_offset(field);
5191 char *p;
5192
5193 if (offset < 0)
5194 return 0;
5195
5196 p = ((char *)(get_vmcs12(vcpu))) + offset;
5197
5198 switch (vmcs_field_type(field)) {
5199 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
5200 *ret = *((natural_width *)p);
5201 return 1;
5202 case VMCS_FIELD_TYPE_U16:
5203 *ret = *((u16 *)p);
5204 return 1;
5205 case VMCS_FIELD_TYPE_U32:
5206 *ret = *((u32 *)p);
5207 return 1;
5208 case VMCS_FIELD_TYPE_U64:
5209 *ret = *((u64 *)p);
5210 return 1;
5211 default:
5212 return 0; /* can never happen. */
5213 }
5214}
5215
5216/*
5217 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
5218 * used before) all generate the same failure when it is missing.
5219 */
5220static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
5221{
5222 struct vcpu_vmx *vmx = to_vmx(vcpu);
5223 if (vmx->nested.current_vmptr == -1ull) {
5224 nested_vmx_failInvalid(vcpu);
5225 skip_emulated_instruction(vcpu);
5226 return 0;
5227 }
5228 return 1;
5229}
5230
5231static int handle_vmread(struct kvm_vcpu *vcpu)
5232{
5233 unsigned long field;
5234 u64 field_value;
5235 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5236 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5237 gva_t gva = 0;
5238
5239 if (!nested_vmx_check_permission(vcpu) ||
5240 !nested_vmx_check_vmcs12(vcpu))
5241 return 1;
5242
5243 /* Decode instruction info and find the field to read */
5244 field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
5245 /* Read the field, zero-extended to a u64 field_value */
5246 if (!vmcs12_read_any(vcpu, field, &field_value)) {
5247 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
5248 skip_emulated_instruction(vcpu);
5249 return 1;
5250 }
5251 /*
5252 * Now copy part of this value to register or memory, as requested.
5253 * Note that the number of bits actually copied is 32 or 64 depending
5254 * on the guest's mode (32 or 64 bit), not on the given field's length.
5255 */
5256 if (vmx_instruction_info & (1u << 10)) {
5257 kvm_register_write(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
5258 field_value);
5259 } else {
5260 if (get_vmx_mem_address(vcpu, exit_qualification,
5261 vmx_instruction_info, &gva))
5262 return 1;
5263 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
5264 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
5265 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
5266 }
5267
5268 nested_vmx_succeed(vcpu);
5269 skip_emulated_instruction(vcpu);
5270 return 1;
5271}
5272
5273
5274static int handle_vmwrite(struct kvm_vcpu *vcpu)
5275{
5276 unsigned long field;
5277 gva_t gva;
5278 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5279 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5280 char *p;
5281 short offset;
5282 /* The value to write might be 32 or 64 bits, depending on L1's long
5283 * mode, and eventually we need to write that into a field of several
5284 * possible lengths. The code below first zero-extends the value to 64
5285 * bit (field_value), and then copies only the approriate number of
5286 * bits into the vmcs12 field.
5287 */
5288 u64 field_value = 0;
5289 struct x86_exception e;
5290
5291 if (!nested_vmx_check_permission(vcpu) ||
5292 !nested_vmx_check_vmcs12(vcpu))
5293 return 1;
5294
5295 if (vmx_instruction_info & (1u << 10))
5296 field_value = kvm_register_read(vcpu,
5297 (((vmx_instruction_info) >> 3) & 0xf));
5298 else {
5299 if (get_vmx_mem_address(vcpu, exit_qualification,
5300 vmx_instruction_info, &gva))
5301 return 1;
5302 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
5303 &field_value, (is_long_mode(vcpu) ? 8 : 4), &e)) {
5304 kvm_inject_page_fault(vcpu, &e);
5305 return 1;
5306 }
5307 }
5308
5309
5310 field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
5311 if (vmcs_field_readonly(field)) {
5312 nested_vmx_failValid(vcpu,
5313 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
5314 skip_emulated_instruction(vcpu);
5315 return 1;
5316 }
5317
5318 offset = vmcs_field_to_offset(field);
5319 if (offset < 0) {
5320 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
5321 skip_emulated_instruction(vcpu);
5322 return 1;
5323 }
5324 p = ((char *) get_vmcs12(vcpu)) + offset;
5325
5326 switch (vmcs_field_type(field)) {
5327 case VMCS_FIELD_TYPE_U16:
5328 *(u16 *)p = field_value;
5329 break;
5330 case VMCS_FIELD_TYPE_U32:
5331 *(u32 *)p = field_value;
5332 break;
5333 case VMCS_FIELD_TYPE_U64:
5334 *(u64 *)p = field_value;
5335 break;
5336 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
5337 *(natural_width *)p = field_value;
5338 break;
5339 default:
5340 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
5341 skip_emulated_instruction(vcpu);
5342 return 1;
5343 }
5344
5345 nested_vmx_succeed(vcpu);
5346 skip_emulated_instruction(vcpu);
5347 return 1;
5348}
5349
Nadav Har'El63846662011-05-25 23:07:29 +03005350/* Emulate the VMPTRLD instruction */
5351static int handle_vmptrld(struct kvm_vcpu *vcpu)
5352{
5353 struct vcpu_vmx *vmx = to_vmx(vcpu);
5354 gva_t gva;
5355 gpa_t vmptr;
5356 struct x86_exception e;
5357
5358 if (!nested_vmx_check_permission(vcpu))
5359 return 1;
5360
5361 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
5362 vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
5363 return 1;
5364
5365 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
5366 sizeof(vmptr), &e)) {
5367 kvm_inject_page_fault(vcpu, &e);
5368 return 1;
5369 }
5370
5371 if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
5372 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_INVALID_ADDRESS);
5373 skip_emulated_instruction(vcpu);
5374 return 1;
5375 }
5376
5377 if (vmx->nested.current_vmptr != vmptr) {
5378 struct vmcs12 *new_vmcs12;
5379 struct page *page;
5380 page = nested_get_page(vcpu, vmptr);
5381 if (page == NULL) {
5382 nested_vmx_failInvalid(vcpu);
5383 skip_emulated_instruction(vcpu);
5384 return 1;
5385 }
5386 new_vmcs12 = kmap(page);
5387 if (new_vmcs12->revision_id != VMCS12_REVISION) {
5388 kunmap(page);
5389 nested_release_page_clean(page);
5390 nested_vmx_failValid(vcpu,
5391 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
5392 skip_emulated_instruction(vcpu);
5393 return 1;
5394 }
5395 if (vmx->nested.current_vmptr != -1ull) {
5396 kunmap(vmx->nested.current_vmcs12_page);
5397 nested_release_page(vmx->nested.current_vmcs12_page);
5398 }
5399
5400 vmx->nested.current_vmptr = vmptr;
5401 vmx->nested.current_vmcs12 = new_vmcs12;
5402 vmx->nested.current_vmcs12_page = page;
5403 }
5404
5405 nested_vmx_succeed(vcpu);
5406 skip_emulated_instruction(vcpu);
5407 return 1;
5408}
5409
Nadav Har'El6a4d7552011-05-25 23:08:00 +03005410/* Emulate the VMPTRST instruction */
5411static int handle_vmptrst(struct kvm_vcpu *vcpu)
5412{
5413 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5414 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5415 gva_t vmcs_gva;
5416 struct x86_exception e;
5417
5418 if (!nested_vmx_check_permission(vcpu))
5419 return 1;
5420
5421 if (get_vmx_mem_address(vcpu, exit_qualification,
5422 vmx_instruction_info, &vmcs_gva))
5423 return 1;
5424 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
5425 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
5426 (void *)&to_vmx(vcpu)->nested.current_vmptr,
5427 sizeof(u64), &e)) {
5428 kvm_inject_page_fault(vcpu, &e);
5429 return 1;
5430 }
5431 nested_vmx_succeed(vcpu);
5432 skip_emulated_instruction(vcpu);
5433 return 1;
5434}
5435
Nadav Har'El0140cae2011-05-25 23:06:28 +03005436/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005437 * The exit handlers return 1 if the exit was handled fully and guest execution
5438 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
5439 * to be done to userspace and return 0.
5440 */
Avi Kivity851ba692009-08-24 11:10:17 +03005441static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08005442 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
5443 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08005444 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08005445 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005446 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005447 [EXIT_REASON_CR_ACCESS] = handle_cr,
5448 [EXIT_REASON_DR_ACCESS] = handle_dr,
5449 [EXIT_REASON_CPUID] = handle_cpuid,
5450 [EXIT_REASON_MSR_READ] = handle_rdmsr,
5451 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
5452 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
5453 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005454 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03005455 [EXIT_REASON_INVLPG] = handle_invlpg,
Ingo Molnarc21415e2007-02-19 14:37:47 +02005456 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03005457 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03005458 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03005459 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03005460 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03005461 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03005462 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03005463 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005464 [EXIT_REASON_VMOFF] = handle_vmoff,
5465 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08005466 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
5467 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Eddie Donge5edaa02007-11-11 12:28:35 +02005468 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08005469 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02005470 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08005471 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005472 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
5473 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005474 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Sheng Yang59708672009-12-15 13:29:54 +08005475 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_invalid_op,
5476 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_invalid_op,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005477};
5478
5479static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04005480 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005481
Nadav Har'El644d7112011-05-25 23:12:35 +03005482/*
5483 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
5484 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
5485 * disinterest in the current event (read or write a specific MSR) by using an
5486 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
5487 */
5488static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
5489 struct vmcs12 *vmcs12, u32 exit_reason)
5490{
5491 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
5492 gpa_t bitmap;
5493
5494 if (!nested_cpu_has(get_vmcs12(vcpu), CPU_BASED_USE_MSR_BITMAPS))
5495 return 1;
5496
5497 /*
5498 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
5499 * for the four combinations of read/write and low/high MSR numbers.
5500 * First we need to figure out which of the four to use:
5501 */
5502 bitmap = vmcs12->msr_bitmap;
5503 if (exit_reason == EXIT_REASON_MSR_WRITE)
5504 bitmap += 2048;
5505 if (msr_index >= 0xc0000000) {
5506 msr_index -= 0xc0000000;
5507 bitmap += 1024;
5508 }
5509
5510 /* Then read the msr_index'th bit from this bitmap: */
5511 if (msr_index < 1024*8) {
5512 unsigned char b;
5513 kvm_read_guest(vcpu->kvm, bitmap + msr_index/8, &b, 1);
5514 return 1 & (b >> (msr_index & 7));
5515 } else
5516 return 1; /* let L1 handle the wrong parameter */
5517}
5518
5519/*
5520 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
5521 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
5522 * intercept (via guest_host_mask etc.) the current event.
5523 */
5524static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
5525 struct vmcs12 *vmcs12)
5526{
5527 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5528 int cr = exit_qualification & 15;
5529 int reg = (exit_qualification >> 8) & 15;
5530 unsigned long val = kvm_register_read(vcpu, reg);
5531
5532 switch ((exit_qualification >> 4) & 3) {
5533 case 0: /* mov to cr */
5534 switch (cr) {
5535 case 0:
5536 if (vmcs12->cr0_guest_host_mask &
5537 (val ^ vmcs12->cr0_read_shadow))
5538 return 1;
5539 break;
5540 case 3:
5541 if ((vmcs12->cr3_target_count >= 1 &&
5542 vmcs12->cr3_target_value0 == val) ||
5543 (vmcs12->cr3_target_count >= 2 &&
5544 vmcs12->cr3_target_value1 == val) ||
5545 (vmcs12->cr3_target_count >= 3 &&
5546 vmcs12->cr3_target_value2 == val) ||
5547 (vmcs12->cr3_target_count >= 4 &&
5548 vmcs12->cr3_target_value3 == val))
5549 return 0;
5550 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
5551 return 1;
5552 break;
5553 case 4:
5554 if (vmcs12->cr4_guest_host_mask &
5555 (vmcs12->cr4_read_shadow ^ val))
5556 return 1;
5557 break;
5558 case 8:
5559 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
5560 return 1;
5561 break;
5562 }
5563 break;
5564 case 2: /* clts */
5565 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
5566 (vmcs12->cr0_read_shadow & X86_CR0_TS))
5567 return 1;
5568 break;
5569 case 1: /* mov from cr */
5570 switch (cr) {
5571 case 3:
5572 if (vmcs12->cpu_based_vm_exec_control &
5573 CPU_BASED_CR3_STORE_EXITING)
5574 return 1;
5575 break;
5576 case 8:
5577 if (vmcs12->cpu_based_vm_exec_control &
5578 CPU_BASED_CR8_STORE_EXITING)
5579 return 1;
5580 break;
5581 }
5582 break;
5583 case 3: /* lmsw */
5584 /*
5585 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
5586 * cr0. Other attempted changes are ignored, with no exit.
5587 */
5588 if (vmcs12->cr0_guest_host_mask & 0xe &
5589 (val ^ vmcs12->cr0_read_shadow))
5590 return 1;
5591 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
5592 !(vmcs12->cr0_read_shadow & 0x1) &&
5593 (val & 0x1))
5594 return 1;
5595 break;
5596 }
5597 return 0;
5598}
5599
5600/*
5601 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
5602 * should handle it ourselves in L0 (and then continue L2). Only call this
5603 * when in is_guest_mode (L2).
5604 */
5605static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
5606{
5607 u32 exit_reason = vmcs_read32(VM_EXIT_REASON);
5608 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
5609 struct vcpu_vmx *vmx = to_vmx(vcpu);
5610 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5611
5612 if (vmx->nested.nested_run_pending)
5613 return 0;
5614
5615 if (unlikely(vmx->fail)) {
5616 printk(KERN_INFO "%s failed vm entry %x\n",
5617 __func__, vmcs_read32(VM_INSTRUCTION_ERROR));
5618 return 1;
5619 }
5620
5621 switch (exit_reason) {
5622 case EXIT_REASON_EXCEPTION_NMI:
5623 if (!is_exception(intr_info))
5624 return 0;
5625 else if (is_page_fault(intr_info))
5626 return enable_ept;
5627 return vmcs12->exception_bitmap &
5628 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
5629 case EXIT_REASON_EXTERNAL_INTERRUPT:
5630 return 0;
5631 case EXIT_REASON_TRIPLE_FAULT:
5632 return 1;
5633 case EXIT_REASON_PENDING_INTERRUPT:
5634 case EXIT_REASON_NMI_WINDOW:
5635 /*
5636 * prepare_vmcs02() set the CPU_BASED_VIRTUAL_INTR_PENDING bit
5637 * (aka Interrupt Window Exiting) only when L1 turned it on,
5638 * so if we got a PENDING_INTERRUPT exit, this must be for L1.
5639 * Same for NMI Window Exiting.
5640 */
5641 return 1;
5642 case EXIT_REASON_TASK_SWITCH:
5643 return 1;
5644 case EXIT_REASON_CPUID:
5645 return 1;
5646 case EXIT_REASON_HLT:
5647 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
5648 case EXIT_REASON_INVD:
5649 return 1;
5650 case EXIT_REASON_INVLPG:
5651 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
5652 case EXIT_REASON_RDPMC:
5653 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
5654 case EXIT_REASON_RDTSC:
5655 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
5656 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
5657 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
5658 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
5659 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
5660 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
5661 /*
5662 * VMX instructions trap unconditionally. This allows L1 to
5663 * emulate them for its L2 guest, i.e., allows 3-level nesting!
5664 */
5665 return 1;
5666 case EXIT_REASON_CR_ACCESS:
5667 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
5668 case EXIT_REASON_DR_ACCESS:
5669 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
5670 case EXIT_REASON_IO_INSTRUCTION:
5671 /* TODO: support IO bitmaps */
5672 return 1;
5673 case EXIT_REASON_MSR_READ:
5674 case EXIT_REASON_MSR_WRITE:
5675 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
5676 case EXIT_REASON_INVALID_STATE:
5677 return 1;
5678 case EXIT_REASON_MWAIT_INSTRUCTION:
5679 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
5680 case EXIT_REASON_MONITOR_INSTRUCTION:
5681 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
5682 case EXIT_REASON_PAUSE_INSTRUCTION:
5683 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
5684 nested_cpu_has2(vmcs12,
5685 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
5686 case EXIT_REASON_MCE_DURING_VMENTRY:
5687 return 0;
5688 case EXIT_REASON_TPR_BELOW_THRESHOLD:
5689 return 1;
5690 case EXIT_REASON_APIC_ACCESS:
5691 return nested_cpu_has2(vmcs12,
5692 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
5693 case EXIT_REASON_EPT_VIOLATION:
5694 case EXIT_REASON_EPT_MISCONFIG:
5695 return 0;
5696 case EXIT_REASON_WBINVD:
5697 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
5698 case EXIT_REASON_XSETBV:
5699 return 1;
5700 default:
5701 return 1;
5702 }
5703}
5704
Avi Kivity586f9602010-11-18 13:09:54 +02005705static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
5706{
5707 *info1 = vmcs_readl(EXIT_QUALIFICATION);
5708 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
5709}
5710
Avi Kivity6aa8b732006-12-10 02:21:36 -08005711/*
5712 * The guest has exited. See if we can fix it or if we need userspace
5713 * assistance.
5714 */
Avi Kivity851ba692009-08-24 11:10:17 +03005715static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005716{
Avi Kivity29bd8a72007-09-10 17:27:03 +03005717 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005718 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02005719 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03005720
Avi Kivityaa179112010-11-17 18:44:19 +02005721 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005722
Mohammed Gamal80ced182009-09-01 12:48:18 +02005723 /* If guest state is invalid, start emulating */
5724 if (vmx->emulation_required && emulate_invalid_guest_state)
5725 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005726
Nadav Har'Elb6f12502011-05-25 23:13:06 +03005727 /*
5728 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
5729 * we did not inject a still-pending event to L1 now because of
5730 * nested_run_pending, we need to re-enable this bit.
5731 */
5732 if (vmx->nested.nested_run_pending)
5733 kvm_make_request(KVM_REQ_EVENT, vcpu);
5734
Nadav Har'El509c75e2011-06-02 11:54:52 +03005735 if (!is_guest_mode(vcpu) && (exit_reason == EXIT_REASON_VMLAUNCH ||
5736 exit_reason == EXIT_REASON_VMRESUME))
Nadav Har'El644d7112011-05-25 23:12:35 +03005737 vmx->nested.nested_run_pending = 1;
5738 else
5739 vmx->nested.nested_run_pending = 0;
5740
5741 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
5742 nested_vmx_vmexit(vcpu);
5743 return 1;
5744 }
5745
Mohammed Gamal51207022010-05-31 22:40:54 +03005746 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
5747 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5748 vcpu->run->fail_entry.hardware_entry_failure_reason
5749 = exit_reason;
5750 return 0;
5751 }
5752
Avi Kivity29bd8a72007-09-10 17:27:03 +03005753 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03005754 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5755 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03005756 = vmcs_read32(VM_INSTRUCTION_ERROR);
5757 return 0;
5758 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005759
Mike Dayd77c26f2007-10-08 09:02:08 -04005760 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08005761 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02005762 exit_reason != EXIT_REASON_EPT_VIOLATION &&
5763 exit_reason != EXIT_REASON_TASK_SWITCH))
5764 printk(KERN_WARNING "%s: unexpected, valid vectoring info "
5765 "(0x%x) and exit reason is 0x%x\n",
5766 __func__, vectoring_info, exit_reason);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005767
Nadav Har'El644d7112011-05-25 23:12:35 +03005768 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
5769 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
5770 get_vmcs12(vcpu), vcpu)))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03005771 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005772 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005773 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01005774 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005775 /*
5776 * This CPU don't support us in finding the end of an
5777 * NMI-blocked window if the guest runs with IRQs
5778 * disabled. So we pull the trigger after 1 s of
5779 * futile waiting, but inform the user about this.
5780 */
5781 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
5782 "state on VCPU %d after 1 s timeout\n",
5783 __func__, vcpu->vcpu_id);
5784 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005785 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005786 }
5787
Avi Kivity6aa8b732006-12-10 02:21:36 -08005788 if (exit_reason < kvm_vmx_max_exit_handlers
5789 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03005790 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005791 else {
Avi Kivity851ba692009-08-24 11:10:17 +03005792 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5793 vcpu->run->hw.hardware_exit_reason = exit_reason;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005794 }
5795 return 0;
5796}
5797
Gleb Natapov95ba8273132009-04-21 17:45:08 +03005798static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005799{
Gleb Natapov95ba8273132009-04-21 17:45:08 +03005800 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005801 vmcs_write32(TPR_THRESHOLD, 0);
5802 return;
5803 }
5804
Gleb Natapov95ba8273132009-04-21 17:45:08 +03005805 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005806}
5807
Avi Kivity51aa01d2010-07-20 14:31:20 +03005808static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03005809{
Avi Kivity00eba012011-03-07 17:24:54 +02005810 u32 exit_intr_info;
5811
5812 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
5813 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
5814 return;
5815
Avi Kivityc5ca8e52011-03-07 17:37:37 +02005816 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02005817 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08005818
5819 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02005820 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08005821 kvm_machine_check();
5822
Gleb Natapov20f65982009-05-11 13:35:55 +03005823 /* We need to handle NMIs before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02005824 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08005825 (exit_intr_info & INTR_INFO_VALID_MASK)) {
5826 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03005827 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08005828 kvm_after_handle_nmi(&vmx->vcpu);
5829 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03005830}
Gleb Natapov20f65982009-05-11 13:35:55 +03005831
Avi Kivity51aa01d2010-07-20 14:31:20 +03005832static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
5833{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02005834 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03005835 bool unblock_nmi;
5836 u8 vector;
5837 bool idtv_info_valid;
5838
5839 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03005840
Avi Kivitycf393f72008-07-01 16:20:21 +03005841 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02005842 if (vmx->nmi_known_unmasked)
5843 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02005844 /*
5845 * Can't use vmx->exit_intr_info since we're not sure what
5846 * the exit reason is.
5847 */
5848 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03005849 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
5850 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
5851 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03005852 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03005853 * Re-set bit "block by NMI" before VM entry if vmexit caused by
5854 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03005855 * SDM 3: 23.2.2 (September 2008)
5856 * Bit 12 is undefined in any of the following cases:
5857 * If the VM exit sets the valid bit in the IDT-vectoring
5858 * information field.
5859 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03005860 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03005861 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
5862 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03005863 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5864 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02005865 else
5866 vmx->nmi_known_unmasked =
5867 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
5868 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005869 } else if (unlikely(vmx->soft_vnmi_blocked))
5870 vmx->vnmi_blocked_time +=
5871 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03005872}
5873
Avi Kivity83422e12010-07-20 14:43:23 +03005874static void __vmx_complete_interrupts(struct vcpu_vmx *vmx,
5875 u32 idt_vectoring_info,
5876 int instr_len_field,
5877 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03005878{
Avi Kivity51aa01d2010-07-20 14:31:20 +03005879 u8 vector;
5880 int type;
5881 bool idtv_info_valid;
5882
5883 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03005884
Gleb Natapov37b96e92009-03-30 16:03:13 +03005885 vmx->vcpu.arch.nmi_injected = false;
5886 kvm_clear_exception_queue(&vmx->vcpu);
5887 kvm_clear_interrupt_queue(&vmx->vcpu);
5888
5889 if (!idtv_info_valid)
5890 return;
5891
Avi Kivity3842d132010-07-27 12:30:24 +03005892 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
5893
Avi Kivity668f6122008-07-02 09:28:55 +03005894 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
5895 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03005896
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005897 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03005898 case INTR_TYPE_NMI_INTR:
5899 vmx->vcpu.arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03005900 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03005901 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03005902 * Clear bit "block by NMI" before VM entry if a NMI
5903 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03005904 */
Avi Kivity654f06f2011-03-23 15:02:47 +02005905 vmx_set_nmi_mask(&vmx->vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03005906 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03005907 case INTR_TYPE_SOFT_EXCEPTION:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005908 vmx->vcpu.arch.event_exit_inst_len =
Avi Kivity83422e12010-07-20 14:43:23 +03005909 vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005910 /* fall through */
5911 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03005912 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03005913 u32 err = vmcs_read32(error_code_field);
Gleb Natapov37b96e92009-03-30 16:03:13 +03005914 kvm_queue_exception_e(&vmx->vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03005915 } else
5916 kvm_queue_exception(&vmx->vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03005917 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005918 case INTR_TYPE_SOFT_INTR:
5919 vmx->vcpu.arch.event_exit_inst_len =
Avi Kivity83422e12010-07-20 14:43:23 +03005920 vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005921 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03005922 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005923 kvm_queue_interrupt(&vmx->vcpu, vector,
5924 type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03005925 break;
5926 default:
5927 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03005928 }
Avi Kivitycf393f72008-07-01 16:20:21 +03005929}
5930
Avi Kivity83422e12010-07-20 14:43:23 +03005931static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
5932{
Nadav Har'El66c78ae2011-05-25 23:14:07 +03005933 if (is_guest_mode(&vmx->vcpu))
5934 return;
Avi Kivity83422e12010-07-20 14:43:23 +03005935 __vmx_complete_interrupts(vmx, vmx->idt_vectoring_info,
5936 VM_EXIT_INSTRUCTION_LEN,
5937 IDT_VECTORING_ERROR_CODE);
5938}
5939
Avi Kivityb463a6f2010-07-20 15:06:17 +03005940static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
5941{
Nadav Har'El66c78ae2011-05-25 23:14:07 +03005942 if (is_guest_mode(vcpu))
5943 return;
Avi Kivityb463a6f2010-07-20 15:06:17 +03005944 __vmx_complete_interrupts(to_vmx(vcpu),
5945 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
5946 VM_ENTRY_INSTRUCTION_LEN,
5947 VM_ENTRY_EXCEPTION_ERROR_CODE);
5948
5949 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
5950}
5951
Avi Kivityc8019492008-07-14 14:44:59 +03005952#ifdef CONFIG_X86_64
5953#define R "r"
5954#define Q "q"
5955#else
5956#define R "e"
5957#define Q "l"
5958#endif
5959
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08005960static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005961{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005962 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity104f2262010-11-18 13:12:52 +02005963
Nadav Har'El66c78ae2011-05-25 23:14:07 +03005964 if (is_guest_mode(vcpu) && !vmx->nested.nested_run_pending) {
5965 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5966 if (vmcs12->idt_vectoring_info_field &
5967 VECTORING_INFO_VALID_MASK) {
5968 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
5969 vmcs12->idt_vectoring_info_field);
5970 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
5971 vmcs12->vm_exit_instruction_len);
5972 if (vmcs12->idt_vectoring_info_field &
5973 VECTORING_INFO_DELIVER_CODE_MASK)
5974 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
5975 vmcs12->idt_vectoring_error_code);
5976 }
5977 }
5978
Avi Kivity104f2262010-11-18 13:12:52 +02005979 /* Record the guest's net vcpu time for enforced NMI injections. */
5980 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
5981 vmx->entry_time = ktime_get();
5982
5983 /* Don't enter VMX if guest state is invalid, let the exit handler
5984 start emulation until we arrive back to a valid state */
5985 if (vmx->emulation_required && emulate_invalid_guest_state)
5986 return;
5987
5988 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
5989 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
5990 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
5991 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
5992
5993 /* When single-stepping over STI and MOV SS, we must clear the
5994 * corresponding interruptibility bits in the guest state. Otherwise
5995 * vmentry fails as it then expects bit 14 (BS) in pending debug
5996 * exceptions being set, but that's not correct for the guest debugging
5997 * case. */
5998 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
5999 vmx_set_interrupt_shadow(vcpu, 0);
6000
Nadav Har'Eld462b812011-05-24 15:26:10 +03006001 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02006002 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08006003 /* Store host registers */
Avi Kivityc8019492008-07-14 14:44:59 +03006004 "push %%"R"dx; push %%"R"bp;"
Avi Kivity40712fa2011-01-06 18:09:12 +02006005 "push %%"R"cx \n\t" /* placeholder for guest rcx */
Avi Kivityc8019492008-07-14 14:44:59 +03006006 "push %%"R"cx \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03006007 "cmp %%"R"sp, %c[host_rsp](%0) \n\t"
6008 "je 1f \n\t"
6009 "mov %%"R"sp, %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03006010 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03006011 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03006012 /* Reload cr2 if changed */
6013 "mov %c[cr2](%0), %%"R"ax \n\t"
6014 "mov %%cr2, %%"R"dx \n\t"
6015 "cmp %%"R"ax, %%"R"dx \n\t"
6016 "je 2f \n\t"
6017 "mov %%"R"ax, %%cr2 \n\t"
6018 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08006019 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02006020 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08006021 /* Load guest registers. Don't clobber flags. */
Avi Kivityc8019492008-07-14 14:44:59 +03006022 "mov %c[rax](%0), %%"R"ax \n\t"
6023 "mov %c[rbx](%0), %%"R"bx \n\t"
6024 "mov %c[rdx](%0), %%"R"dx \n\t"
6025 "mov %c[rsi](%0), %%"R"si \n\t"
6026 "mov %c[rdi](%0), %%"R"di \n\t"
6027 "mov %c[rbp](%0), %%"R"bp \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08006028#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02006029 "mov %c[r8](%0), %%r8 \n\t"
6030 "mov %c[r9](%0), %%r9 \n\t"
6031 "mov %c[r10](%0), %%r10 \n\t"
6032 "mov %c[r11](%0), %%r11 \n\t"
6033 "mov %c[r12](%0), %%r12 \n\t"
6034 "mov %c[r13](%0), %%r13 \n\t"
6035 "mov %c[r14](%0), %%r14 \n\t"
6036 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08006037#endif
Avi Kivityc8019492008-07-14 14:44:59 +03006038 "mov %c[rcx](%0), %%"R"cx \n\t" /* kills %0 (ecx) */
6039
Avi Kivity6aa8b732006-12-10 02:21:36 -08006040 /* Enter guest mode */
Avi Kivitycd2276a2007-05-14 20:41:13 +03006041 "jne .Llaunched \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03006042 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivitycd2276a2007-05-14 20:41:13 +03006043 "jmp .Lkvm_vmx_return \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03006044 ".Llaunched: " __ex(ASM_VMX_VMRESUME) "\n\t"
Avi Kivitycd2276a2007-05-14 20:41:13 +03006045 ".Lkvm_vmx_return: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08006046 /* Save guest registers, load host registers, keep flags */
Avi Kivity40712fa2011-01-06 18:09:12 +02006047 "mov %0, %c[wordsize](%%"R"sp) \n\t"
6048 "pop %0 \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03006049 "mov %%"R"ax, %c[rax](%0) \n\t"
6050 "mov %%"R"bx, %c[rbx](%0) \n\t"
Avi Kivity1c696d02011-01-06 18:09:11 +02006051 "pop"Q" %c[rcx](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03006052 "mov %%"R"dx, %c[rdx](%0) \n\t"
6053 "mov %%"R"si, %c[rsi](%0) \n\t"
6054 "mov %%"R"di, %c[rdi](%0) \n\t"
6055 "mov %%"R"bp, %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08006056#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02006057 "mov %%r8, %c[r8](%0) \n\t"
6058 "mov %%r9, %c[r9](%0) \n\t"
6059 "mov %%r10, %c[r10](%0) \n\t"
6060 "mov %%r11, %c[r11](%0) \n\t"
6061 "mov %%r12, %c[r12](%0) \n\t"
6062 "mov %%r13, %c[r13](%0) \n\t"
6063 "mov %%r14, %c[r14](%0) \n\t"
6064 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08006065#endif
Avi Kivityc8019492008-07-14 14:44:59 +03006066 "mov %%cr2, %%"R"ax \n\t"
6067 "mov %%"R"ax, %c[cr2](%0) \n\t"
6068
Avi Kivity1c696d02011-01-06 18:09:11 +02006069 "pop %%"R"bp; pop %%"R"dx \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02006070 "setbe %c[fail](%0) \n\t"
6071 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03006072 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02006073 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03006074 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006075 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
6076 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
6077 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
6078 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
6079 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
6080 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
6081 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08006082#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006083 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
6084 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
6085 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
6086 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
6087 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
6088 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
6089 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
6090 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08006091#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02006092 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
6093 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02006094 : "cc", "memory"
Jan Kiszka07d6f552010-09-28 16:37:42 +02006095 , R"ax", R"bx", R"di", R"si"
Laurent Vivierc2036302007-10-25 14:18:52 +02006096#ifdef CONFIG_X86_64
Laurent Vivierc2036302007-10-25 14:18:52 +02006097 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
6098#endif
6099 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08006100
Avi Kivity6de4f3ad2009-05-31 22:58:47 +03006101 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02006102 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivity69c73022011-03-07 15:26:44 +02006103 | (1 << VCPU_EXREG_CPL)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006104 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03006105 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006106 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03006107 vcpu->arch.regs_dirty = 0;
6108
Avi Kivity1155f762007-11-22 11:30:47 +02006109 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
6110
Nadav Har'El66c78ae2011-05-25 23:14:07 +03006111 if (is_guest_mode(vcpu)) {
6112 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
6113 vmcs12->idt_vectoring_info_field = vmx->idt_vectoring_info;
6114 if (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK) {
6115 vmcs12->idt_vectoring_error_code =
6116 vmcs_read32(IDT_VECTORING_ERROR_CODE);
6117 vmcs12->vm_exit_instruction_len =
6118 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
6119 }
6120 }
6121
Mike Dayd77c26f2007-10-08 09:02:08 -04006122 asm("mov %0, %%ds; mov %0, %%es" : : "r"(__USER_DS));
Nadav Har'Eld462b812011-05-24 15:26:10 +03006123 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02006124
Avi Kivity51aa01d2010-07-20 14:31:20 +03006125 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Avi Kivity51aa01d2010-07-20 14:31:20 +03006126
6127 vmx_complete_atomic_exit(vmx);
6128 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03006129 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006130}
6131
Avi Kivityc8019492008-07-14 14:44:59 +03006132#undef R
6133#undef Q
6134
Avi Kivity6aa8b732006-12-10 02:21:36 -08006135static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
6136{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006137 struct vcpu_vmx *vmx = to_vmx(vcpu);
6138
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08006139 free_vpid(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006140 free_nested(vmx);
Nadav Har'Eld462b812011-05-24 15:26:10 +03006141 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006142 kfree(vmx->guest_msrs);
6143 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10006144 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006145}
6146
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006147static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006148{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006149 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10006150 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03006151 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006152
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006153 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006154 return ERR_PTR(-ENOMEM);
6155
Sheng Yang2384d2b2008-01-17 15:14:33 +08006156 allocate_vpid(vmx);
6157
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006158 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
6159 if (err)
6160 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006161
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006162 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006163 err = -ENOMEM;
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006164 if (!vmx->guest_msrs) {
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006165 goto uninit_vcpu;
6166 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08006167
Nadav Har'Eld462b812011-05-24 15:26:10 +03006168 vmx->loaded_vmcs = &vmx->vmcs01;
6169 vmx->loaded_vmcs->vmcs = alloc_vmcs();
6170 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006171 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03006172 if (!vmm_exclusive)
6173 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
6174 loaded_vmcs_init(vmx->loaded_vmcs);
6175 if (!vmm_exclusive)
6176 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006177
Avi Kivity15ad7142007-07-11 18:17:21 +03006178 cpu = get_cpu();
6179 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10006180 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10006181 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006182 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03006183 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006184 if (err)
6185 goto free_vmcs;
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006186 if (vm_need_virtualize_apic_accesses(kvm))
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006187 err = alloc_apic_access_page(kvm);
6188 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006189 goto free_vmcs;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006190
Sheng Yangb927a3c2009-07-21 10:42:48 +08006191 if (enable_ept) {
6192 if (!kvm->arch.ept_identity_map_addr)
6193 kvm->arch.ept_identity_map_addr =
6194 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Gleb Natapov93ea5382011-02-21 12:07:59 +02006195 err = -ENOMEM;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006196 if (alloc_identity_pagetable(kvm) != 0)
6197 goto free_vmcs;
Gleb Natapov93ea5382011-02-21 12:07:59 +02006198 if (!init_rmode_identity_map(kvm))
6199 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08006200 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006201
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006202 vmx->nested.current_vmptr = -1ull;
6203 vmx->nested.current_vmcs12 = NULL;
6204
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006205 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006206
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006207free_vmcs:
Nadav Har'Eld462b812011-05-24 15:26:10 +03006208 free_vmcs(vmx->loaded_vmcs->vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006209free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006210 kfree(vmx->guest_msrs);
6211uninit_vcpu:
6212 kvm_vcpu_uninit(&vmx->vcpu);
6213free_vcpu:
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08006214 free_vpid(vmx);
Rusty Russella4770342007-08-01 14:46:11 +10006215 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006216 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006217}
6218
Yang, Sheng002c7f72007-07-31 14:23:01 +03006219static void __init vmx_check_processor_compat(void *rtn)
6220{
6221 struct vmcs_config vmcs_conf;
6222
6223 *(int *)rtn = 0;
6224 if (setup_vmcs_config(&vmcs_conf) < 0)
6225 *(int *)rtn = -EIO;
6226 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
6227 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
6228 smp_processor_id());
6229 *(int *)rtn = -EIO;
6230 }
6231}
6232
Sheng Yang67253af2008-04-25 10:20:22 +08006233static int get_ept_level(void)
6234{
6235 return VMX_EPT_DEFAULT_GAW + 1;
6236}
6237
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006238static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08006239{
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006240 u64 ret;
6241
Sheng Yang522c68c2009-04-27 20:35:43 +08006242 /* For VT-d and EPT combination
6243 * 1. MMIO: always map as UC
6244 * 2. EPT with VT-d:
6245 * a. VT-d without snooping control feature: can't guarantee the
6246 * result, try to trust guest.
6247 * b. VT-d with snooping control feature: snooping control feature of
6248 * VT-d engine can guarantee the cache correctness. Just set it
6249 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08006250 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08006251 * consistent with host MTRR
6252 */
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006253 if (is_mmio)
6254 ret = MTRR_TYPE_UNCACHABLE << VMX_EPT_MT_EPTE_SHIFT;
Sheng Yang522c68c2009-04-27 20:35:43 +08006255 else if (vcpu->kvm->arch.iommu_domain &&
6256 !(vcpu->kvm->arch.iommu_flags & KVM_IOMMU_CACHE_COHERENCY))
6257 ret = kvm_get_guest_memory_type(vcpu, gfn) <<
6258 VMX_EPT_MT_EPTE_SHIFT;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006259 else
Sheng Yang522c68c2009-04-27 20:35:43 +08006260 ret = (MTRR_TYPE_WRBACK << VMX_EPT_MT_EPTE_SHIFT)
Sheng Yanga19a6d12010-02-09 16:41:53 +08006261 | VMX_EPT_IPAT_BIT;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006262
6263 return ret;
Sheng Yang64d4d522008-10-09 16:01:57 +08006264}
6265
Sheng Yang17cc3932010-01-05 19:02:27 +08006266static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02006267{
Sheng Yang878403b2010-01-05 19:02:29 +08006268 if (enable_ept && !cpu_has_vmx_ept_1g_page())
6269 return PT_DIRECTORY_LEVEL;
6270 else
6271 /* For shadow and EPT supported 1GB page */
6272 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02006273}
6274
Sheng Yang0e851882009-12-18 16:48:46 +08006275static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
6276{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08006277 struct kvm_cpuid_entry2 *best;
6278 struct vcpu_vmx *vmx = to_vmx(vcpu);
6279 u32 exec_control;
6280
6281 vmx->rdtscp_enabled = false;
6282 if (vmx_rdtscp_supported()) {
6283 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6284 if (exec_control & SECONDARY_EXEC_RDTSCP) {
6285 best = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
6286 if (best && (best->edx & bit(X86_FEATURE_RDTSCP)))
6287 vmx->rdtscp_enabled = true;
6288 else {
6289 exec_control &= ~SECONDARY_EXEC_RDTSCP;
6290 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
6291 exec_control);
6292 }
6293 }
6294 }
Sheng Yang0e851882009-12-18 16:48:46 +08006295}
6296
Joerg Roedeld4330ef2010-04-22 12:33:11 +02006297static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
6298{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03006299 if (func == 1 && nested)
6300 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02006301}
6302
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006303/*
6304 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
6305 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
6306 * with L0's requirements for its guest (a.k.a. vmsc01), so we can run the L2
6307 * guest in a way that will both be appropriate to L1's requests, and our
6308 * needs. In addition to modifying the active vmcs (which is vmcs02), this
6309 * function also has additional necessary side-effects, like setting various
6310 * vcpu->arch fields.
6311 */
6312static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
6313{
6314 struct vcpu_vmx *vmx = to_vmx(vcpu);
6315 u32 exec_control;
6316
6317 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
6318 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
6319 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
6320 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
6321 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
6322 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
6323 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
6324 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
6325 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
6326 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
6327 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
6328 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
6329 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
6330 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
6331 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
6332 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
6333 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
6334 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
6335 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
6336 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
6337 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
6338 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
6339 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
6340 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
6341 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
6342 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
6343 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
6344 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
6345 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
6346 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
6347 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
6348 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
6349 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
6350 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
6351 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
6352 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
6353
6354 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
6355 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
6356 vmcs12->vm_entry_intr_info_field);
6357 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
6358 vmcs12->vm_entry_exception_error_code);
6359 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
6360 vmcs12->vm_entry_instruction_len);
6361 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
6362 vmcs12->guest_interruptibility_info);
6363 vmcs_write32(GUEST_ACTIVITY_STATE, vmcs12->guest_activity_state);
6364 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
6365 vmcs_writel(GUEST_DR7, vmcs12->guest_dr7);
6366 vmcs_writel(GUEST_RFLAGS, vmcs12->guest_rflags);
6367 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
6368 vmcs12->guest_pending_dbg_exceptions);
6369 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
6370 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
6371
6372 vmcs_write64(VMCS_LINK_POINTER, -1ull);
6373
6374 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
6375 (vmcs_config.pin_based_exec_ctrl |
6376 vmcs12->pin_based_vm_exec_control));
6377
6378 /*
6379 * Whether page-faults are trapped is determined by a combination of
6380 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
6381 * If enable_ept, L0 doesn't care about page faults and we should
6382 * set all of these to L1's desires. However, if !enable_ept, L0 does
6383 * care about (at least some) page faults, and because it is not easy
6384 * (if at all possible?) to merge L0 and L1's desires, we simply ask
6385 * to exit on each and every L2 page fault. This is done by setting
6386 * MASK=MATCH=0 and (see below) EB.PF=1.
6387 * Note that below we don't need special code to set EB.PF beyond the
6388 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
6389 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
6390 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
6391 *
6392 * A problem with this approach (when !enable_ept) is that L1 may be
6393 * injected with more page faults than it asked for. This could have
6394 * caused problems, but in practice existing hypervisors don't care.
6395 * To fix this, we will need to emulate the PFEC checking (on the L1
6396 * page tables), using walk_addr(), when injecting PFs to L1.
6397 */
6398 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
6399 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
6400 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
6401 enable_ept ? vmcs12->page_fault_error_code_match : 0);
6402
6403 if (cpu_has_secondary_exec_ctrls()) {
6404 u32 exec_control = vmx_secondary_exec_control(vmx);
6405 if (!vmx->rdtscp_enabled)
6406 exec_control &= ~SECONDARY_EXEC_RDTSCP;
6407 /* Take the following fields only from vmcs12 */
6408 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6409 if (nested_cpu_has(vmcs12,
6410 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
6411 exec_control |= vmcs12->secondary_vm_exec_control;
6412
6413 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
6414 /*
6415 * Translate L1 physical address to host physical
6416 * address for vmcs02. Keep the page pinned, so this
6417 * physical address remains valid. We keep a reference
6418 * to it so we can release it later.
6419 */
6420 if (vmx->nested.apic_access_page) /* shouldn't happen */
6421 nested_release_page(vmx->nested.apic_access_page);
6422 vmx->nested.apic_access_page =
6423 nested_get_page(vcpu, vmcs12->apic_access_addr);
6424 /*
6425 * If translation failed, no matter: This feature asks
6426 * to exit when accessing the given address, and if it
6427 * can never be accessed, this feature won't do
6428 * anything anyway.
6429 */
6430 if (!vmx->nested.apic_access_page)
6431 exec_control &=
6432 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6433 else
6434 vmcs_write64(APIC_ACCESS_ADDR,
6435 page_to_phys(vmx->nested.apic_access_page));
6436 }
6437
6438 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
6439 }
6440
6441
6442 /*
6443 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
6444 * Some constant fields are set here by vmx_set_constant_host_state().
6445 * Other fields are different per CPU, and will be set later when
6446 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
6447 */
6448 vmx_set_constant_host_state();
6449
6450 /*
6451 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
6452 * entry, but only if the current (host) sp changed from the value
6453 * we wrote last (vmx->host_rsp). This cache is no longer relevant
6454 * if we switch vmcs, and rather than hold a separate cache per vmcs,
6455 * here we just force the write to happen on entry.
6456 */
6457 vmx->host_rsp = 0;
6458
6459 exec_control = vmx_exec_control(vmx); /* L0's desires */
6460 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
6461 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
6462 exec_control &= ~CPU_BASED_TPR_SHADOW;
6463 exec_control |= vmcs12->cpu_based_vm_exec_control;
6464 /*
6465 * Merging of IO and MSR bitmaps not currently supported.
6466 * Rather, exit every time.
6467 */
6468 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
6469 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
6470 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
6471
6472 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
6473
6474 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
6475 * bitwise-or of what L1 wants to trap for L2, and what we want to
6476 * trap. Note that CR0.TS also needs updating - we do this later.
6477 */
6478 update_exception_bitmap(vcpu);
6479 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
6480 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
6481
6482 /* Note: IA32_MODE, LOAD_IA32_EFER are modified by vmx_set_efer below */
6483 vmcs_write32(VM_EXIT_CONTROLS,
6484 vmcs12->vm_exit_controls | vmcs_config.vmexit_ctrl);
6485 vmcs_write32(VM_ENTRY_CONTROLS, vmcs12->vm_entry_controls |
6486 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
6487
6488 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT)
6489 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
6490 else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
6491 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
6492
6493
6494 set_cr4_guest_host_mask(vmx);
6495
Nadav Har'El27fc51b2011-08-02 15:54:52 +03006496 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
6497 vmcs_write64(TSC_OFFSET,
6498 vmx->nested.vmcs01_tsc_offset + vmcs12->tsc_offset);
6499 else
6500 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006501
6502 if (enable_vpid) {
6503 /*
6504 * Trivially support vpid by letting L2s share their parent
6505 * L1's vpid. TODO: move to a more elaborate solution, giving
6506 * each L2 its own vpid and exposing the vpid feature to L1.
6507 */
6508 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
6509 vmx_flush_tlb(vcpu);
6510 }
6511
6512 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
6513 vcpu->arch.efer = vmcs12->guest_ia32_efer;
6514 if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
6515 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
6516 else
6517 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
6518 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
6519 vmx_set_efer(vcpu, vcpu->arch.efer);
6520
6521 /*
6522 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
6523 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
6524 * The CR0_READ_SHADOW is what L2 should have expected to read given
6525 * the specifications by L1; It's not enough to take
6526 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
6527 * have more bits than L1 expected.
6528 */
6529 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
6530 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
6531
6532 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
6533 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
6534
6535 /* shadow page tables on either EPT or shadow page tables */
6536 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
6537 kvm_mmu_reset_context(vcpu);
6538
6539 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
6540 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
6541}
6542
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006543/*
6544 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
6545 * for running an L2 nested guest.
6546 */
6547static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
6548{
6549 struct vmcs12 *vmcs12;
6550 struct vcpu_vmx *vmx = to_vmx(vcpu);
6551 int cpu;
6552 struct loaded_vmcs *vmcs02;
6553
6554 if (!nested_vmx_check_permission(vcpu) ||
6555 !nested_vmx_check_vmcs12(vcpu))
6556 return 1;
6557
6558 skip_emulated_instruction(vcpu);
6559 vmcs12 = get_vmcs12(vcpu);
6560
Nadav Har'El7c177932011-05-25 23:12:04 +03006561 /*
6562 * The nested entry process starts with enforcing various prerequisites
6563 * on vmcs12 as required by the Intel SDM, and act appropriately when
6564 * they fail: As the SDM explains, some conditions should cause the
6565 * instruction to fail, while others will cause the instruction to seem
6566 * to succeed, but return an EXIT_REASON_INVALID_STATE.
6567 * To speed up the normal (success) code path, we should avoid checking
6568 * for misconfigurations which will anyway be caught by the processor
6569 * when using the merged vmcs02.
6570 */
6571 if (vmcs12->launch_state == launch) {
6572 nested_vmx_failValid(vcpu,
6573 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
6574 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
6575 return 1;
6576 }
6577
6578 if ((vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_MSR_BITMAPS) &&
6579 !IS_ALIGNED(vmcs12->msr_bitmap, PAGE_SIZE)) {
6580 /*TODO: Also verify bits beyond physical address width are 0*/
6581 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
6582 return 1;
6583 }
6584
6585 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) &&
6586 !IS_ALIGNED(vmcs12->apic_access_addr, PAGE_SIZE)) {
6587 /*TODO: Also verify bits beyond physical address width are 0*/
6588 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
6589 return 1;
6590 }
6591
6592 if (vmcs12->vm_entry_msr_load_count > 0 ||
6593 vmcs12->vm_exit_msr_load_count > 0 ||
6594 vmcs12->vm_exit_msr_store_count > 0) {
6595 if (printk_ratelimit())
6596 printk(KERN_WARNING
6597 "%s: VMCS MSR_{LOAD,STORE} unsupported\n", __func__);
6598 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
6599 return 1;
6600 }
6601
6602 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
6603 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high) ||
6604 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
6605 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high) ||
6606 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
6607 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high) ||
6608 !vmx_control_verify(vmcs12->vm_exit_controls,
6609 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high) ||
6610 !vmx_control_verify(vmcs12->vm_entry_controls,
6611 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high))
6612 {
6613 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
6614 return 1;
6615 }
6616
6617 if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
6618 ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
6619 nested_vmx_failValid(vcpu,
6620 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
6621 return 1;
6622 }
6623
6624 if (((vmcs12->guest_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
6625 ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
6626 nested_vmx_entry_failure(vcpu, vmcs12,
6627 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
6628 return 1;
6629 }
6630 if (vmcs12->vmcs_link_pointer != -1ull) {
6631 nested_vmx_entry_failure(vcpu, vmcs12,
6632 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
6633 return 1;
6634 }
6635
6636 /*
6637 * We're finally done with prerequisite checking, and can start with
6638 * the nested entry.
6639 */
6640
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006641 vmcs02 = nested_get_current_vmcs02(vmx);
6642 if (!vmcs02)
6643 return -ENOMEM;
6644
6645 enter_guest_mode(vcpu);
6646
6647 vmx->nested.vmcs01_tsc_offset = vmcs_read64(TSC_OFFSET);
6648
6649 cpu = get_cpu();
6650 vmx->loaded_vmcs = vmcs02;
6651 vmx_vcpu_put(vcpu);
6652 vmx_vcpu_load(vcpu, cpu);
6653 vcpu->cpu = cpu;
6654 put_cpu();
6655
6656 vmcs12->launch_state = 1;
6657
6658 prepare_vmcs02(vcpu, vmcs12);
6659
6660 /*
6661 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
6662 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
6663 * returned as far as L1 is concerned. It will only return (and set
6664 * the success flag) when L2 exits (see nested_vmx_vmexit()).
6665 */
6666 return 1;
6667}
6668
Nadav Har'El4704d0b2011-05-25 23:11:34 +03006669/*
6670 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
6671 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
6672 * This function returns the new value we should put in vmcs12.guest_cr0.
6673 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
6674 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
6675 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
6676 * didn't trap the bit, because if L1 did, so would L0).
6677 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
6678 * been modified by L2, and L1 knows it. So just leave the old value of
6679 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
6680 * isn't relevant, because if L0 traps this bit it can set it to anything.
6681 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
6682 * changed these bits, and therefore they need to be updated, but L0
6683 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
6684 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
6685 */
6686static inline unsigned long
6687vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
6688{
6689 return
6690 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
6691 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
6692 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
6693 vcpu->arch.cr0_guest_owned_bits));
6694}
6695
6696static inline unsigned long
6697vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
6698{
6699 return
6700 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
6701 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
6702 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
6703 vcpu->arch.cr4_guest_owned_bits));
6704}
6705
6706/*
6707 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
6708 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
6709 * and this function updates it to reflect the changes to the guest state while
6710 * L2 was running (and perhaps made some exits which were handled directly by L0
6711 * without going back to L1), and to reflect the exit reason.
6712 * Note that we do not have to copy here all VMCS fields, just those that
6713 * could have changed by the L2 guest or the exit - i.e., the guest-state and
6714 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
6715 * which already writes to vmcs12 directly.
6716 */
6717void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
6718{
6719 /* update guest state fields: */
6720 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
6721 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
6722
6723 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
6724 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
6725 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
6726 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
6727
6728 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
6729 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
6730 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
6731 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
6732 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
6733 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
6734 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
6735 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
6736 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
6737 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
6738 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
6739 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
6740 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
6741 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
6742 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
6743 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
6744 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
6745 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
6746 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
6747 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
6748 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
6749 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
6750 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
6751 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
6752 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
6753 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
6754 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
6755 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
6756 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
6757 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
6758 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
6759 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
6760 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
6761 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
6762 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
6763 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
6764
6765 vmcs12->guest_activity_state = vmcs_read32(GUEST_ACTIVITY_STATE);
6766 vmcs12->guest_interruptibility_info =
6767 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
6768 vmcs12->guest_pending_dbg_exceptions =
6769 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
6770
6771 /* TODO: These cannot have changed unless we have MSR bitmaps and
6772 * the relevant bit asks not to trap the change */
6773 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
6774 if (vmcs12->vm_entry_controls & VM_EXIT_SAVE_IA32_PAT)
6775 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
6776 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
6777 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
6778 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
6779
6780 /* update exit information fields: */
6781
6782 vmcs12->vm_exit_reason = vmcs_read32(VM_EXIT_REASON);
6783 vmcs12->exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6784
6785 vmcs12->vm_exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6786 vmcs12->vm_exit_intr_error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
6787 vmcs12->idt_vectoring_info_field =
6788 vmcs_read32(IDT_VECTORING_INFO_FIELD);
6789 vmcs12->idt_vectoring_error_code =
6790 vmcs_read32(IDT_VECTORING_ERROR_CODE);
6791 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
6792 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
6793
6794 /* clear vm-entry fields which are to be cleared on exit */
6795 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
6796 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
6797}
6798
6799/*
6800 * A part of what we need to when the nested L2 guest exits and we want to
6801 * run its L1 parent, is to reset L1's guest state to the host state specified
6802 * in vmcs12.
6803 * This function is to be called not only on normal nested exit, but also on
6804 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
6805 * Failures During or After Loading Guest State").
6806 * This function should be called when the active VMCS is L1's (vmcs01).
6807 */
6808void load_vmcs12_host_state(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
6809{
6810 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
6811 vcpu->arch.efer = vmcs12->host_ia32_efer;
6812 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
6813 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
6814 else
6815 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
6816 vmx_set_efer(vcpu, vcpu->arch.efer);
6817
6818 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
6819 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
6820 /*
6821 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
6822 * actually changed, because it depends on the current state of
6823 * fpu_active (which may have changed).
6824 * Note that vmx_set_cr0 refers to efer set above.
6825 */
6826 kvm_set_cr0(vcpu, vmcs12->host_cr0);
6827 /*
6828 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
6829 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
6830 * but we also need to update cr0_guest_host_mask and exception_bitmap.
6831 */
6832 update_exception_bitmap(vcpu);
6833 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
6834 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
6835
6836 /*
6837 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
6838 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
6839 */
6840 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
6841 kvm_set_cr4(vcpu, vmcs12->host_cr4);
6842
6843 /* shadow page tables on either EPT or shadow page tables */
6844 kvm_set_cr3(vcpu, vmcs12->host_cr3);
6845 kvm_mmu_reset_context(vcpu);
6846
6847 if (enable_vpid) {
6848 /*
6849 * Trivially support vpid by letting L2s share their parent
6850 * L1's vpid. TODO: move to a more elaborate solution, giving
6851 * each L2 its own vpid and exposing the vpid feature to L1.
6852 */
6853 vmx_flush_tlb(vcpu);
6854 }
6855
6856
6857 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
6858 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
6859 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
6860 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
6861 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
6862 vmcs_writel(GUEST_TR_BASE, vmcs12->host_tr_base);
6863 vmcs_writel(GUEST_GS_BASE, vmcs12->host_gs_base);
6864 vmcs_writel(GUEST_FS_BASE, vmcs12->host_fs_base);
6865 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->host_es_selector);
6866 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->host_cs_selector);
6867 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->host_ss_selector);
6868 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->host_ds_selector);
6869 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->host_fs_selector);
6870 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->host_gs_selector);
6871 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->host_tr_selector);
6872
6873 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT)
6874 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
6875 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
6876 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
6877 vmcs12->host_ia32_perf_global_ctrl);
6878}
6879
6880/*
6881 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
6882 * and modify vmcs12 to make it see what it would expect to see there if
6883 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
6884 */
6885static void nested_vmx_vmexit(struct kvm_vcpu *vcpu)
6886{
6887 struct vcpu_vmx *vmx = to_vmx(vcpu);
6888 int cpu;
6889 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
6890
6891 leave_guest_mode(vcpu);
6892 prepare_vmcs12(vcpu, vmcs12);
6893
6894 cpu = get_cpu();
6895 vmx->loaded_vmcs = &vmx->vmcs01;
6896 vmx_vcpu_put(vcpu);
6897 vmx_vcpu_load(vcpu, cpu);
6898 vcpu->cpu = cpu;
6899 put_cpu();
6900
6901 /* if no vmcs02 cache requested, remove the one we used */
6902 if (VMCS02_POOL_SIZE == 0)
6903 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
6904
6905 load_vmcs12_host_state(vcpu, vmcs12);
6906
Nadav Har'El27fc51b2011-08-02 15:54:52 +03006907 /* Update TSC_OFFSET if TSC was changed while L2 ran */
Nadav Har'El4704d0b2011-05-25 23:11:34 +03006908 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
6909
6910 /* This is needed for same reason as it was needed in prepare_vmcs02 */
6911 vmx->host_rsp = 0;
6912
6913 /* Unpin physical memory we referred to in vmcs02 */
6914 if (vmx->nested.apic_access_page) {
6915 nested_release_page(vmx->nested.apic_access_page);
6916 vmx->nested.apic_access_page = 0;
6917 }
6918
6919 /*
6920 * Exiting from L2 to L1, we're now back to L1 which thinks it just
6921 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
6922 * success or failure flag accordingly.
6923 */
6924 if (unlikely(vmx->fail)) {
6925 vmx->fail = 0;
6926 nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
6927 } else
6928 nested_vmx_succeed(vcpu);
6929}
6930
Nadav Har'El7c177932011-05-25 23:12:04 +03006931/*
6932 * L1's failure to enter L2 is a subset of a normal exit, as explained in
6933 * 23.7 "VM-entry failures during or after loading guest state" (this also
6934 * lists the acceptable exit-reason and exit-qualification parameters).
6935 * It should only be called before L2 actually succeeded to run, and when
6936 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
6937 */
6938static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
6939 struct vmcs12 *vmcs12,
6940 u32 reason, unsigned long qualification)
6941{
6942 load_vmcs12_host_state(vcpu, vmcs12);
6943 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
6944 vmcs12->exit_qualification = qualification;
6945 nested_vmx_succeed(vcpu);
6946}
6947
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02006948static int vmx_check_intercept(struct kvm_vcpu *vcpu,
6949 struct x86_instruction_info *info,
6950 enum x86_intercept_stage stage)
6951{
6952 return X86EMUL_CONTINUE;
6953}
6954
Christian Ehrhardtcbdd1be2007-09-09 15:41:59 +03006955static struct kvm_x86_ops vmx_x86_ops = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08006956 .cpu_has_kvm_support = cpu_has_kvm_support,
6957 .disabled_by_bios = vmx_disabled_by_bios,
6958 .hardware_setup = hardware_setup,
6959 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +03006960 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006961 .hardware_enable = hardware_enable,
6962 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08006963 .cpu_has_accelerated_tpr = report_flexpriority,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006964
6965 .vcpu_create = vmx_create_vcpu,
6966 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03006967 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006968
Avi Kivity04d2cc72007-09-10 18:10:54 +03006969 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006970 .vcpu_load = vmx_vcpu_load,
6971 .vcpu_put = vmx_vcpu_put,
6972
6973 .set_guest_debug = set_guest_debug,
6974 .get_msr = vmx_get_msr,
6975 .set_msr = vmx_set_msr,
6976 .get_segment_base = vmx_get_segment_base,
6977 .get_segment = vmx_get_segment,
6978 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02006979 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006980 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +02006981 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +02006982 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +03006983 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006984 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006985 .set_cr3 = vmx_set_cr3,
6986 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006987 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006988 .get_idt = vmx_get_idt,
6989 .set_idt = vmx_set_idt,
6990 .get_gdt = vmx_get_gdt,
6991 .set_gdt = vmx_set_gdt,
Gleb Natapov020df072010-04-13 10:05:23 +03006992 .set_dr7 = vmx_set_dr7,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03006993 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006994 .get_rflags = vmx_get_rflags,
6995 .set_rflags = vmx_set_rflags,
Avi Kivityebcbab42010-02-07 11:56:52 +02006996 .fpu_activate = vmx_fpu_activate,
Avi Kivity02daab22009-12-30 12:40:26 +02006997 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006998
6999 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007000
Avi Kivity6aa8b732006-12-10 02:21:36 -08007001 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02007002 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007003 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04007004 .set_interrupt_shadow = vmx_set_interrupt_shadow,
7005 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02007006 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03007007 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007008 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02007009 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007010 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02007011 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007012 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01007013 .get_nmi_mask = vmx_get_nmi_mask,
7014 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007015 .enable_nmi_window = enable_nmi_window,
7016 .enable_irq_window = enable_irq_window,
7017 .update_cr8_intercept = update_cr8_intercept,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007018
Izik Eiduscbc94022007-10-25 00:29:55 +02007019 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +08007020 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007021 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007022
Avi Kivity586f9602010-11-18 13:09:54 +02007023 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02007024
Sheng Yang17cc3932010-01-05 19:02:27 +08007025 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +08007026
7027 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007028
7029 .rdtscp_supported = vmx_rdtscp_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007030
7031 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +08007032
7033 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007034
Joerg Roedel4051b182011-03-25 09:44:49 +01007035 .set_tsc_khz = vmx_set_tsc_khz,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007036 .write_tsc_offset = vmx_write_tsc_offset,
Zachary Amsdene48672f2010-08-19 22:07:23 -10007037 .adjust_tsc_offset = vmx_adjust_tsc_offset,
Joerg Roedel857e4092011-03-25 09:44:50 +01007038 .compute_tsc_offset = vmx_compute_tsc_offset,
Nadav Har'Eld5c17852011-08-02 15:54:20 +03007039 .read_l1_tsc = vmx_read_l1_tsc,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02007040
7041 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007042
7043 .check_intercept = vmx_check_intercept,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007044};
7045
7046static int __init vmx_init(void)
7047{
Avi Kivity26bb0982009-09-07 11:14:12 +03007048 int r, i;
7049
7050 rdmsrl_safe(MSR_EFER, &host_efer);
7051
7052 for (i = 0; i < NR_VMX_MSR; ++i)
7053 kvm_define_shared_msr(i, vmx_msr_index[i]);
He, Qingfdef3ad2007-04-30 09:45:24 +03007054
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007055 vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
He, Qingfdef3ad2007-04-30 09:45:24 +03007056 if (!vmx_io_bitmap_a)
7057 return -ENOMEM;
7058
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007059 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
He, Qingfdef3ad2007-04-30 09:45:24 +03007060 if (!vmx_io_bitmap_b) {
7061 r = -ENOMEM;
7062 goto out;
7063 }
7064
Avi Kivity58972972009-02-24 22:26:47 +02007065 vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
7066 if (!vmx_msr_bitmap_legacy) {
Sheng Yang25c5f222008-03-28 13:18:56 +08007067 r = -ENOMEM;
7068 goto out1;
7069 }
7070
Avi Kivity58972972009-02-24 22:26:47 +02007071 vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
7072 if (!vmx_msr_bitmap_longmode) {
7073 r = -ENOMEM;
7074 goto out2;
7075 }
7076
He, Qingfdef3ad2007-04-30 09:45:24 +03007077 /*
7078 * Allow direct access to the PC debug port (it is often used for I/O
7079 * delays, but the vmexits simply slow things down).
7080 */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007081 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
7082 clear_bit(0x80, vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03007083
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007084 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
He, Qingfdef3ad2007-04-30 09:45:24 +03007085
Avi Kivity58972972009-02-24 22:26:47 +02007086 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
7087 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
Sheng Yang25c5f222008-03-28 13:18:56 +08007088
Sheng Yang2384d2b2008-01-17 15:14:33 +08007089 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
7090
Avi Kivity0ee75be2010-04-28 15:39:01 +03007091 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
7092 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +03007093 if (r)
Avi Kivity58972972009-02-24 22:26:47 +02007094 goto out3;
Sheng Yang25c5f222008-03-28 13:18:56 +08007095
Avi Kivity58972972009-02-24 22:26:47 +02007096 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
7097 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
7098 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
7099 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
7100 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
7101 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
He, Qingfdef3ad2007-04-30 09:45:24 +03007102
Avi Kivity089d0342009-03-23 18:26:32 +02007103 if (enable_ept) {
Sheng Yang534e38b2008-09-08 15:12:30 +08007104 kvm_mmu_set_mask_ptes(0ull, 0ull, 0ull, 0ull,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007105 VMX_EPT_EXECUTABLE_MASK);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08007106 ept_set_mmio_spte_mask();
Sheng Yang5fdbcb92008-07-16 09:25:40 +08007107 kvm_enable_tdp();
7108 } else
7109 kvm_disable_tdp();
Sheng Yang14394422008-04-28 12:24:45 +08007110
He, Qingfdef3ad2007-04-30 09:45:24 +03007111 return 0;
7112
Avi Kivity58972972009-02-24 22:26:47 +02007113out3:
7114 free_page((unsigned long)vmx_msr_bitmap_longmode);
Sheng Yang25c5f222008-03-28 13:18:56 +08007115out2:
Avi Kivity58972972009-02-24 22:26:47 +02007116 free_page((unsigned long)vmx_msr_bitmap_legacy);
He, Qingfdef3ad2007-04-30 09:45:24 +03007117out1:
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007118 free_page((unsigned long)vmx_io_bitmap_b);
He, Qingfdef3ad2007-04-30 09:45:24 +03007119out:
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007120 free_page((unsigned long)vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03007121 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007122}
7123
7124static void __exit vmx_exit(void)
7125{
Avi Kivity58972972009-02-24 22:26:47 +02007126 free_page((unsigned long)vmx_msr_bitmap_legacy);
7127 free_page((unsigned long)vmx_msr_bitmap_longmode);
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007128 free_page((unsigned long)vmx_io_bitmap_b);
7129 free_page((unsigned long)vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03007130
Zhang Xiantaocb498ea2007-11-14 20:39:31 +08007131 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -08007132}
7133
7134module_init(vmx_init)
7135module_exit(vmx_exit)