blob: 2288e1bcf0166454e83d5a9b42db975cd4efaa7f [file] [log] [blame]
Bryan Wud24ecfc2007-05-01 23:26:32 +02001/*
Mike Frysingerbd584992008-04-22 22:16:48 +02002 * Blackfin On-Chip Two Wire Interface Driver
Bryan Wud24ecfc2007-05-01 23:26:32 +02003 *
Mike Frysingerbd584992008-04-22 22:16:48 +02004 * Copyright 2005-2007 Analog Devices Inc.
Bryan Wud24ecfc2007-05-01 23:26:32 +02005 *
Mike Frysingerbd584992008-04-22 22:16:48 +02006 * Enter bugs at http://blackfin.uclinux.org/
Bryan Wud24ecfc2007-05-01 23:26:32 +02007 *
Mike Frysingerbd584992008-04-22 22:16:48 +02008 * Licensed under the GPL-2 or later.
Bryan Wud24ecfc2007-05-01 23:26:32 +02009 */
10
11#include <linux/module.h>
12#include <linux/kernel.h>
13#include <linux/init.h>
14#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090015#include <linux/slab.h>
Mike Frysinger6df263c2009-06-14 01:55:37 -040016#include <linux/io.h>
Bryan Wud24ecfc2007-05-01 23:26:32 +020017#include <linux/mm.h>
18#include <linux/timer.h>
19#include <linux/spinlock.h>
20#include <linux/completion.h>
21#include <linux/interrupt.h>
22#include <linux/platform_device.h>
Michael Hennerich540ac552011-01-11 00:25:08 -050023#include <linux/delay.h>
Bryan Wud24ecfc2007-05-01 23:26:32 +020024
25#include <asm/blackfin.h>
Bryan Wu74d362e2008-04-22 22:16:48 +020026#include <asm/portmux.h>
Bryan Wud24ecfc2007-05-01 23:26:32 +020027#include <asm/irq.h>
28
Bryan Wud24ecfc2007-05-01 23:26:32 +020029/* SMBus mode*/
Sonic Zhang4dd39bb2008-04-22 22:16:47 +020030#define TWI_I2C_MODE_STANDARD 1
31#define TWI_I2C_MODE_STANDARDSUB 2
32#define TWI_I2C_MODE_COMBINED 3
33#define TWI_I2C_MODE_REPEAT 4
Bryan Wud24ecfc2007-05-01 23:26:32 +020034
35struct bfin_twi_iface {
Bryan Wud24ecfc2007-05-01 23:26:32 +020036 int irq;
37 spinlock_t lock;
38 char read_write;
39 u8 command;
40 u8 *transPtr;
41 int readNum;
42 int writeNum;
43 int cur_mode;
44 int manual_stop;
45 int result;
Bryan Wud24ecfc2007-05-01 23:26:32 +020046 struct i2c_adapter adap;
47 struct completion complete;
Sonic Zhang4dd39bb2008-04-22 22:16:47 +020048 struct i2c_msg *pmsg;
49 int msg_num;
50 int cur_msg;
Michael Hennerich958585f2008-07-27 14:41:54 +080051 u16 saved_clkdiv;
52 u16 saved_control;
Bryan Wuaa3d0202008-04-22 22:16:48 +020053 void __iomem *regs_base;
Bryan Wud24ecfc2007-05-01 23:26:32 +020054};
55
Bryan Wuaa3d0202008-04-22 22:16:48 +020056
57#define DEFINE_TWI_REG(reg, off) \
58static inline u16 read_##reg(struct bfin_twi_iface *iface) \
59 { return bfin_read16(iface->regs_base + (off)); } \
60static inline void write_##reg(struct bfin_twi_iface *iface, u16 v) \
61 { bfin_write16(iface->regs_base + (off), v); }
62
63DEFINE_TWI_REG(CLKDIV, 0x00)
64DEFINE_TWI_REG(CONTROL, 0x04)
65DEFINE_TWI_REG(SLAVE_CTL, 0x08)
66DEFINE_TWI_REG(SLAVE_STAT, 0x0C)
67DEFINE_TWI_REG(SLAVE_ADDR, 0x10)
68DEFINE_TWI_REG(MASTER_CTL, 0x14)
69DEFINE_TWI_REG(MASTER_STAT, 0x18)
70DEFINE_TWI_REG(MASTER_ADDR, 0x1C)
71DEFINE_TWI_REG(INT_STAT, 0x20)
72DEFINE_TWI_REG(INT_MASK, 0x24)
73DEFINE_TWI_REG(FIFO_CTL, 0x28)
74DEFINE_TWI_REG(FIFO_STAT, 0x2C)
75DEFINE_TWI_REG(XMT_DATA8, 0x80)
76DEFINE_TWI_REG(XMT_DATA16, 0x84)
77DEFINE_TWI_REG(RCV_DATA8, 0x88)
78DEFINE_TWI_REG(RCV_DATA16, 0x8C)
Bryan Wud24ecfc2007-05-01 23:26:32 +020079
Bryan Wu74d362e2008-04-22 22:16:48 +020080static const u16 pin_req[2][3] = {
81 {P_TWI0_SCL, P_TWI0_SDA, 0},
82 {P_TWI1_SCL, P_TWI1_SDA, 0},
83};
84
Sonic Zhang5481d072010-03-22 03:23:18 -040085static void bfin_twi_handle_interrupt(struct bfin_twi_iface *iface,
86 unsigned short twi_int_status)
Bryan Wud24ecfc2007-05-01 23:26:32 +020087{
Bryan Wuaa3d0202008-04-22 22:16:48 +020088 unsigned short mast_stat = read_MASTER_STAT(iface);
Bryan Wud24ecfc2007-05-01 23:26:32 +020089
90 if (twi_int_status & XMTSERV) {
91 /* Transmit next data */
92 if (iface->writeNum > 0) {
Sonic Zhang5481d072010-03-22 03:23:18 -040093 SSYNC();
Bryan Wuaa3d0202008-04-22 22:16:48 +020094 write_XMT_DATA8(iface, *(iface->transPtr++));
Bryan Wud24ecfc2007-05-01 23:26:32 +020095 iface->writeNum--;
96 }
97 /* start receive immediately after complete sending in
98 * combine mode.
99 */
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200100 else if (iface->cur_mode == TWI_I2C_MODE_COMBINED)
Bryan Wuaa3d0202008-04-22 22:16:48 +0200101 write_MASTER_CTL(iface,
Sonic Zhang28a377c2012-06-13 16:22:44 +0800102 read_MASTER_CTL(iface) | MDIR);
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200103 else if (iface->manual_stop)
Bryan Wuaa3d0202008-04-22 22:16:48 +0200104 write_MASTER_CTL(iface,
105 read_MASTER_CTL(iface) | STOP);
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200106 else if (iface->cur_mode == TWI_I2C_MODE_REPEAT &&
Frank Shew94327d02009-05-19 07:23:49 -0400107 iface->cur_msg + 1 < iface->msg_num) {
108 if (iface->pmsg[iface->cur_msg + 1].flags & I2C_M_RD)
109 write_MASTER_CTL(iface,
Sonic Zhang28a377c2012-06-13 16:22:44 +0800110 read_MASTER_CTL(iface) | MDIR);
Frank Shew94327d02009-05-19 07:23:49 -0400111 else
112 write_MASTER_CTL(iface,
Sonic Zhang28a377c2012-06-13 16:22:44 +0800113 read_MASTER_CTL(iface) & ~MDIR);
Frank Shew94327d02009-05-19 07:23:49 -0400114 }
Bryan Wud24ecfc2007-05-01 23:26:32 +0200115 }
116 if (twi_int_status & RCVSERV) {
117 if (iface->readNum > 0) {
118 /* Receive next data */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200119 *(iface->transPtr) = read_RCV_DATA8(iface);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200120 if (iface->cur_mode == TWI_I2C_MODE_COMBINED) {
121 /* Change combine mode into sub mode after
122 * read first data.
123 */
124 iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
125 /* Get read number from first byte in block
126 * combine mode.
127 */
128 if (iface->readNum == 1 && iface->manual_stop)
129 iface->readNum = *iface->transPtr + 1;
130 }
131 iface->transPtr++;
132 iface->readNum--;
Sonic Zhanga20a64d2012-06-13 16:22:41 +0800133 }
134
135 if (iface->readNum == 0) {
136 if (iface->manual_stop) {
137 /* Temporary workaround to avoid possible bus stall -
138 * Flush FIFO before issuing the STOP condition
139 */
140 read_RCV_DATA16(iface);
Frank Shew94327d02009-05-19 07:23:49 -0400141 write_MASTER_CTL(iface,
Sonic Zhanga20a64d2012-06-13 16:22:41 +0800142 read_MASTER_CTL(iface) | STOP);
143 } else if (iface->cur_mode == TWI_I2C_MODE_REPEAT &&
144 iface->cur_msg + 1 < iface->msg_num) {
145 if (iface->pmsg[iface->cur_msg + 1].flags & I2C_M_RD)
146 write_MASTER_CTL(iface,
Sonic Zhang28a377c2012-06-13 16:22:44 +0800147 read_MASTER_CTL(iface) | MDIR);
Sonic Zhanga20a64d2012-06-13 16:22:41 +0800148 else
149 write_MASTER_CTL(iface,
Sonic Zhang28a377c2012-06-13 16:22:44 +0800150 read_MASTER_CTL(iface) & ~MDIR);
Sonic Zhanga20a64d2012-06-13 16:22:41 +0800151 }
Bryan Wud24ecfc2007-05-01 23:26:32 +0200152 }
Bryan Wud24ecfc2007-05-01 23:26:32 +0200153 }
154 if (twi_int_status & MERR) {
Bryan Wuaa3d0202008-04-22 22:16:48 +0200155 write_INT_MASK(iface, 0);
156 write_MASTER_STAT(iface, 0x3e);
157 write_MASTER_CTL(iface, 0);
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200158 iface->result = -EIO;
Michael Hennerich5cfafc12010-03-22 03:23:17 -0400159
160 if (mast_stat & LOSTARB)
161 dev_dbg(&iface->adap.dev, "Lost Arbitration\n");
162 if (mast_stat & ANAK)
163 dev_dbg(&iface->adap.dev, "Address Not Acknowledged\n");
164 if (mast_stat & DNAK)
165 dev_dbg(&iface->adap.dev, "Data Not Acknowledged\n");
166 if (mast_stat & BUFRDERR)
167 dev_dbg(&iface->adap.dev, "Buffer Read Error\n");
168 if (mast_stat & BUFWRERR)
169 dev_dbg(&iface->adap.dev, "Buffer Write Error\n");
170
Michael Hennerich540ac552011-01-11 00:25:08 -0500171 /* Faulty slave devices, may drive SDA low after a transfer
172 * finishes. To release the bus this code generates up to 9
173 * extra clocks until SDA is released.
174 */
175
176 if (read_MASTER_STAT(iface) & SDASEN) {
177 int cnt = 9;
178 do {
179 write_MASTER_CTL(iface, SCLOVR);
180 udelay(6);
181 write_MASTER_CTL(iface, 0);
182 udelay(6);
183 } while ((read_MASTER_STAT(iface) & SDASEN) && cnt--);
184
185 write_MASTER_CTL(iface, SDAOVR | SCLOVR);
186 udelay(6);
187 write_MASTER_CTL(iface, SDAOVR);
188 udelay(6);
189 write_MASTER_CTL(iface, 0);
190 }
191
Sonic Zhangf0ac1312010-03-22 03:23:20 -0400192 /* If it is a quick transfer, only address without data,
193 * not an err, return 1.
Bryan Wud24ecfc2007-05-01 23:26:32 +0200194 */
Sonic Zhangf0ac1312010-03-22 03:23:20 -0400195 if (iface->cur_mode == TWI_I2C_MODE_STANDARD &&
196 iface->transPtr == NULL &&
197 (twi_int_status & MCOMP) && (mast_stat & DNAK))
198 iface->result = 1;
199
Bryan Wud24ecfc2007-05-01 23:26:32 +0200200 complete(&iface->complete);
201 return;
202 }
203 if (twi_int_status & MCOMP) {
Sonic Zhang2ee74eb2012-06-13 16:22:43 +0800204 if (twi_int_status & (XMTSERV | RCVSERV) &&
205 (read_MASTER_CTL(iface) & MEN) == 0 &&
Sonic Zhang4a651632011-06-23 17:07:54 -0400206 (iface->cur_mode == TWI_I2C_MODE_REPEAT ||
207 iface->cur_mode == TWI_I2C_MODE_COMBINED)) {
208 iface->result = -1;
209 write_INT_MASK(iface, 0);
210 write_MASTER_CTL(iface, 0);
211 } else if (iface->cur_mode == TWI_I2C_MODE_COMBINED) {
Bryan Wud24ecfc2007-05-01 23:26:32 +0200212 if (iface->readNum == 0) {
213 /* set the read number to 1 and ask for manual
214 * stop in block combine mode
215 */
216 iface->readNum = 1;
217 iface->manual_stop = 1;
Bryan Wuaa3d0202008-04-22 22:16:48 +0200218 write_MASTER_CTL(iface,
219 read_MASTER_CTL(iface) | (0xff << 6));
Bryan Wud24ecfc2007-05-01 23:26:32 +0200220 } else {
221 /* set the readd number in other
222 * combine mode.
223 */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200224 write_MASTER_CTL(iface,
225 (read_MASTER_CTL(iface) &
Bryan Wud24ecfc2007-05-01 23:26:32 +0200226 (~(0xff << 6))) |
Bryan Wuaa3d0202008-04-22 22:16:48 +0200227 (iface->readNum << 6));
Bryan Wud24ecfc2007-05-01 23:26:32 +0200228 }
229 /* remove restart bit and enable master receive */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200230 write_MASTER_CTL(iface,
231 read_MASTER_CTL(iface) & ~RSTART);
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200232 } else if (iface->cur_mode == TWI_I2C_MODE_REPEAT &&
Sonic Zhang28a377c2012-06-13 16:22:44 +0800233 iface->cur_msg + 1 < iface->msg_num) {
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200234 iface->cur_msg++;
235 iface->transPtr = iface->pmsg[iface->cur_msg].buf;
236 iface->writeNum = iface->readNum =
237 iface->pmsg[iface->cur_msg].len;
238 /* Set Transmit device address */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200239 write_MASTER_ADDR(iface,
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200240 iface->pmsg[iface->cur_msg].addr);
241 if (iface->pmsg[iface->cur_msg].flags & I2C_M_RD)
242 iface->read_write = I2C_SMBUS_READ;
243 else {
244 iface->read_write = I2C_SMBUS_WRITE;
245 /* Transmit first data */
246 if (iface->writeNum > 0) {
Bryan Wuaa3d0202008-04-22 22:16:48 +0200247 write_XMT_DATA8(iface,
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200248 *(iface->transPtr++));
249 iface->writeNum--;
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200250 }
251 }
252
Sonic Zhanga20a64d2012-06-13 16:22:41 +0800253 if (iface->pmsg[iface->cur_msg].len <= 255) {
254 write_MASTER_CTL(iface,
Sonic Zhang57a8f322009-05-19 07:21:58 -0400255 (read_MASTER_CTL(iface) &
256 (~(0xff << 6))) |
Sonic Zhanga20a64d2012-06-13 16:22:41 +0800257 (iface->pmsg[iface->cur_msg].len << 6));
258 iface->manual_stop = 0;
259 } else {
Sonic Zhang57a8f322009-05-19 07:21:58 -0400260 write_MASTER_CTL(iface,
261 (read_MASTER_CTL(iface) |
262 (0xff << 6)));
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200263 iface->manual_stop = 1;
264 }
Sonic Zhang28a377c2012-06-13 16:22:44 +0800265 /* remove restart bit before last message */
266 if (iface->cur_msg + 1 == iface->msg_num)
267 write_MASTER_CTL(iface,
268 read_MASTER_CTL(iface) & ~RSTART);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200269 } else {
270 iface->result = 1;
Bryan Wuaa3d0202008-04-22 22:16:48 +0200271 write_INT_MASK(iface, 0);
272 write_MASTER_CTL(iface, 0);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200273 }
Sonic Zhanga20a64d2012-06-13 16:22:41 +0800274 complete(&iface->complete);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200275 }
276}
277
278/* Interrupt handler */
279static irqreturn_t bfin_twi_interrupt_entry(int irq, void *dev_id)
280{
281 struct bfin_twi_iface *iface = dev_id;
282 unsigned long flags;
Sonic Zhang5481d072010-03-22 03:23:18 -0400283 unsigned short twi_int_status;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200284
285 spin_lock_irqsave(&iface->lock, flags);
Sonic Zhang5481d072010-03-22 03:23:18 -0400286 while (1) {
287 twi_int_status = read_INT_STAT(iface);
288 if (!twi_int_status)
289 break;
290 /* Clear interrupt status */
291 write_INT_STAT(iface, twi_int_status);
292 bfin_twi_handle_interrupt(iface, twi_int_status);
293 SSYNC();
294 }
Bryan Wud24ecfc2007-05-01 23:26:32 +0200295 spin_unlock_irqrestore(&iface->lock, flags);
296 return IRQ_HANDLED;
297}
298
Bryan Wud24ecfc2007-05-01 23:26:32 +0200299/*
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400300 * One i2c master transfer
Bryan Wud24ecfc2007-05-01 23:26:32 +0200301 */
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400302static int bfin_twi_do_master_xfer(struct i2c_adapter *adap,
Bryan Wud24ecfc2007-05-01 23:26:32 +0200303 struct i2c_msg *msgs, int num)
304{
305 struct bfin_twi_iface *iface = adap->algo_data;
306 struct i2c_msg *pmsg;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200307 int rc = 0;
308
Bryan Wuaa3d0202008-04-22 22:16:48 +0200309 if (!(read_CONTROL(iface) & TWI_ENA))
Bryan Wud24ecfc2007-05-01 23:26:32 +0200310 return -ENXIO;
311
Sonic Zhanga25733d2012-06-13 16:22:42 +0800312 if (read_MASTER_STAT(iface) & BUSBUSY)
313 return -EAGAIN;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200314
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200315 iface->pmsg = msgs;
316 iface->msg_num = num;
317 iface->cur_msg = 0;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200318
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200319 pmsg = &msgs[0];
320 if (pmsg->flags & I2C_M_TEN) {
321 dev_err(&adap->dev, "10 bits addr not supported!\n");
322 return -EINVAL;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200323 }
324
Sonic Zhang28a377c2012-06-13 16:22:44 +0800325 if (iface->msg_num > 1)
326 iface->cur_mode = TWI_I2C_MODE_REPEAT;
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200327 iface->manual_stop = 0;
328 iface->transPtr = pmsg->buf;
329 iface->writeNum = iface->readNum = pmsg->len;
330 iface->result = 0;
Hans Schillstromafc13b72008-04-22 22:16:48 +0200331 init_completion(&(iface->complete));
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200332 /* Set Transmit device address */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200333 write_MASTER_ADDR(iface, pmsg->addr);
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200334
335 /* FIFO Initiation. Data in FIFO should be
336 * discarded before start a new operation.
337 */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200338 write_FIFO_CTL(iface, 0x3);
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200339 SSYNC();
Bryan Wuaa3d0202008-04-22 22:16:48 +0200340 write_FIFO_CTL(iface, 0);
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200341 SSYNC();
342
343 if (pmsg->flags & I2C_M_RD)
344 iface->read_write = I2C_SMBUS_READ;
345 else {
346 iface->read_write = I2C_SMBUS_WRITE;
347 /* Transmit first data */
348 if (iface->writeNum > 0) {
Bryan Wuaa3d0202008-04-22 22:16:48 +0200349 write_XMT_DATA8(iface, *(iface->transPtr++));
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200350 iface->writeNum--;
351 SSYNC();
352 }
353 }
354
355 /* clear int stat */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200356 write_INT_STAT(iface, MERR | MCOMP | XMTSERV | RCVSERV);
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200357
358 /* Interrupt mask . Enable XMT, RCV interrupt */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200359 write_INT_MASK(iface, MCOMP | MERR | RCVSERV | XMTSERV);
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200360 SSYNC();
361
362 if (pmsg->len <= 255)
Bryan Wuaa3d0202008-04-22 22:16:48 +0200363 write_MASTER_CTL(iface, pmsg->len << 6);
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200364 else {
Bryan Wuaa3d0202008-04-22 22:16:48 +0200365 write_MASTER_CTL(iface, 0xff << 6);
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200366 iface->manual_stop = 1;
367 }
368
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200369 /* Master enable */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200370 write_MASTER_CTL(iface, read_MASTER_CTL(iface) | MEN |
Sonic Zhang28a377c2012-06-13 16:22:44 +0800371 (iface->msg_num > 1 ? RSTART : 0) |
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200372 ((iface->read_write == I2C_SMBUS_READ) ? MDIR : 0) |
373 ((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ > 100) ? FAST : 0));
374 SSYNC();
375
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400376 while (!iface->result) {
377 if (!wait_for_completion_timeout(&iface->complete,
378 adap->timeout)) {
379 iface->result = -1;
380 dev_err(&adap->dev, "master transfer timeout\n");
381 }
382 }
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200383
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400384 if (iface->result == 1)
385 rc = iface->cur_msg + 1;
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200386 else
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400387 rc = iface->result;
388
389 return rc;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200390}
391
392/*
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400393 * Generic i2c master transfer entrypoint
Bryan Wud24ecfc2007-05-01 23:26:32 +0200394 */
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400395static int bfin_twi_master_xfer(struct i2c_adapter *adap,
396 struct i2c_msg *msgs, int num)
397{
Sonic Zhangbe2f80f2010-03-22 03:23:19 -0400398 return bfin_twi_do_master_xfer(adap, msgs, num);
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400399}
400
401/*
402 * One I2C SMBus transfer
403 */
404int bfin_twi_do_smbus_xfer(struct i2c_adapter *adap, u16 addr,
Bryan Wud24ecfc2007-05-01 23:26:32 +0200405 unsigned short flags, char read_write,
406 u8 command, int size, union i2c_smbus_data *data)
407{
408 struct bfin_twi_iface *iface = adap->algo_data;
409 int rc = 0;
410
Bryan Wuaa3d0202008-04-22 22:16:48 +0200411 if (!(read_CONTROL(iface) & TWI_ENA))
Bryan Wud24ecfc2007-05-01 23:26:32 +0200412 return -ENXIO;
413
Sonic Zhanga25733d2012-06-13 16:22:42 +0800414 if (read_MASTER_STAT(iface) & BUSBUSY)
415 return -EAGAIN;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200416
417 iface->writeNum = 0;
418 iface->readNum = 0;
419
420 /* Prepare datas & select mode */
421 switch (size) {
422 case I2C_SMBUS_QUICK:
423 iface->transPtr = NULL;
424 iface->cur_mode = TWI_I2C_MODE_STANDARD;
425 break;
426 case I2C_SMBUS_BYTE:
427 if (data == NULL)
428 iface->transPtr = NULL;
429 else {
430 if (read_write == I2C_SMBUS_READ)
431 iface->readNum = 1;
432 else
433 iface->writeNum = 1;
434 iface->transPtr = &data->byte;
435 }
436 iface->cur_mode = TWI_I2C_MODE_STANDARD;
437 break;
438 case I2C_SMBUS_BYTE_DATA:
439 if (read_write == I2C_SMBUS_READ) {
440 iface->readNum = 1;
441 iface->cur_mode = TWI_I2C_MODE_COMBINED;
442 } else {
443 iface->writeNum = 1;
444 iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
445 }
446 iface->transPtr = &data->byte;
447 break;
448 case I2C_SMBUS_WORD_DATA:
449 if (read_write == I2C_SMBUS_READ) {
450 iface->readNum = 2;
451 iface->cur_mode = TWI_I2C_MODE_COMBINED;
452 } else {
453 iface->writeNum = 2;
454 iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
455 }
456 iface->transPtr = (u8 *)&data->word;
457 break;
458 case I2C_SMBUS_PROC_CALL:
459 iface->writeNum = 2;
460 iface->readNum = 2;
461 iface->cur_mode = TWI_I2C_MODE_COMBINED;
462 iface->transPtr = (u8 *)&data->word;
463 break;
464 case I2C_SMBUS_BLOCK_DATA:
465 if (read_write == I2C_SMBUS_READ) {
466 iface->readNum = 0;
467 iface->cur_mode = TWI_I2C_MODE_COMBINED;
468 } else {
469 iface->writeNum = data->block[0] + 1;
470 iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
471 }
472 iface->transPtr = data->block;
473 break;
Michael Henneriche0cd2dd2009-05-27 09:24:10 +0000474 case I2C_SMBUS_I2C_BLOCK_DATA:
475 if (read_write == I2C_SMBUS_READ) {
476 iface->readNum = data->block[0];
477 iface->cur_mode = TWI_I2C_MODE_COMBINED;
478 } else {
479 iface->writeNum = data->block[0];
480 iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
481 }
482 iface->transPtr = (u8 *)&data->block[1];
483 break;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200484 default:
485 return -1;
486 }
487
488 iface->result = 0;
489 iface->manual_stop = 0;
490 iface->read_write = read_write;
491 iface->command = command;
Hans Schillstromafc13b72008-04-22 22:16:48 +0200492 init_completion(&(iface->complete));
Bryan Wud24ecfc2007-05-01 23:26:32 +0200493
494 /* FIFO Initiation. Data in FIFO should be discarded before
495 * start a new operation.
496 */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200497 write_FIFO_CTL(iface, 0x3);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200498 SSYNC();
Bryan Wuaa3d0202008-04-22 22:16:48 +0200499 write_FIFO_CTL(iface, 0);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200500
501 /* clear int stat */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200502 write_INT_STAT(iface, MERR | MCOMP | XMTSERV | RCVSERV);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200503
504 /* Set Transmit device address */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200505 write_MASTER_ADDR(iface, addr);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200506 SSYNC();
507
Bryan Wud24ecfc2007-05-01 23:26:32 +0200508 switch (iface->cur_mode) {
509 case TWI_I2C_MODE_STANDARDSUB:
Bryan Wuaa3d0202008-04-22 22:16:48 +0200510 write_XMT_DATA8(iface, iface->command);
511 write_INT_MASK(iface, MCOMP | MERR |
Bryan Wud24ecfc2007-05-01 23:26:32 +0200512 ((iface->read_write == I2C_SMBUS_READ) ?
513 RCVSERV : XMTSERV));
514 SSYNC();
515
516 if (iface->writeNum + 1 <= 255)
Bryan Wuaa3d0202008-04-22 22:16:48 +0200517 write_MASTER_CTL(iface, (iface->writeNum + 1) << 6);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200518 else {
Bryan Wuaa3d0202008-04-22 22:16:48 +0200519 write_MASTER_CTL(iface, 0xff << 6);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200520 iface->manual_stop = 1;
521 }
522 /* Master enable */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200523 write_MASTER_CTL(iface, read_MASTER_CTL(iface) | MEN |
Bryan Wud24ecfc2007-05-01 23:26:32 +0200524 ((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ>100) ? FAST : 0));
525 break;
526 case TWI_I2C_MODE_COMBINED:
Bryan Wuaa3d0202008-04-22 22:16:48 +0200527 write_XMT_DATA8(iface, iface->command);
528 write_INT_MASK(iface, MCOMP | MERR | RCVSERV | XMTSERV);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200529 SSYNC();
530
531 if (iface->writeNum > 0)
Bryan Wuaa3d0202008-04-22 22:16:48 +0200532 write_MASTER_CTL(iface, (iface->writeNum + 1) << 6);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200533 else
Bryan Wuaa3d0202008-04-22 22:16:48 +0200534 write_MASTER_CTL(iface, 0x1 << 6);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200535 /* Master enable */
Sonic Zhang28a377c2012-06-13 16:22:44 +0800536 write_MASTER_CTL(iface, read_MASTER_CTL(iface) | MEN | RSTART |
Bryan Wud24ecfc2007-05-01 23:26:32 +0200537 ((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ>100) ? FAST : 0));
538 break;
539 default:
Bryan Wuaa3d0202008-04-22 22:16:48 +0200540 write_MASTER_CTL(iface, 0);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200541 if (size != I2C_SMBUS_QUICK) {
542 /* Don't access xmit data register when this is a
543 * read operation.
544 */
545 if (iface->read_write != I2C_SMBUS_READ) {
546 if (iface->writeNum > 0) {
Bryan Wuaa3d0202008-04-22 22:16:48 +0200547 write_XMT_DATA8(iface,
548 *(iface->transPtr++));
Bryan Wud24ecfc2007-05-01 23:26:32 +0200549 if (iface->writeNum <= 255)
Bryan Wuaa3d0202008-04-22 22:16:48 +0200550 write_MASTER_CTL(iface,
551 iface->writeNum << 6);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200552 else {
Bryan Wuaa3d0202008-04-22 22:16:48 +0200553 write_MASTER_CTL(iface,
554 0xff << 6);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200555 iface->manual_stop = 1;
556 }
557 iface->writeNum--;
558 } else {
Bryan Wuaa3d0202008-04-22 22:16:48 +0200559 write_XMT_DATA8(iface, iface->command);
560 write_MASTER_CTL(iface, 1 << 6);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200561 }
562 } else {
563 if (iface->readNum > 0 && iface->readNum <= 255)
Bryan Wuaa3d0202008-04-22 22:16:48 +0200564 write_MASTER_CTL(iface,
565 iface->readNum << 6);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200566 else if (iface->readNum > 255) {
Bryan Wuaa3d0202008-04-22 22:16:48 +0200567 write_MASTER_CTL(iface, 0xff << 6);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200568 iface->manual_stop = 1;
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400569 } else
Bryan Wud24ecfc2007-05-01 23:26:32 +0200570 break;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200571 }
572 }
Bryan Wuaa3d0202008-04-22 22:16:48 +0200573 write_INT_MASK(iface, MCOMP | MERR |
Bryan Wud24ecfc2007-05-01 23:26:32 +0200574 ((iface->read_write == I2C_SMBUS_READ) ?
575 RCVSERV : XMTSERV));
576 SSYNC();
577
578 /* Master enable */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200579 write_MASTER_CTL(iface, read_MASTER_CTL(iface) | MEN |
Bryan Wud24ecfc2007-05-01 23:26:32 +0200580 ((iface->read_write == I2C_SMBUS_READ) ? MDIR : 0) |
581 ((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ > 100) ? FAST : 0));
582 break;
583 }
584 SSYNC();
585
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400586 while (!iface->result) {
587 if (!wait_for_completion_timeout(&iface->complete,
588 adap->timeout)) {
589 iface->result = -1;
590 dev_err(&adap->dev, "smbus transfer timeout\n");
591 }
592 }
Bryan Wud24ecfc2007-05-01 23:26:32 +0200593
594 rc = (iface->result >= 0) ? 0 : -1;
595
Bryan Wud24ecfc2007-05-01 23:26:32 +0200596 return rc;
597}
598
599/*
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400600 * Generic I2C SMBus transfer entrypoint
601 */
602int bfin_twi_smbus_xfer(struct i2c_adapter *adap, u16 addr,
603 unsigned short flags, char read_write,
604 u8 command, int size, union i2c_smbus_data *data)
605{
Sonic Zhangbe2f80f2010-03-22 03:23:19 -0400606 return bfin_twi_do_smbus_xfer(adap, addr, flags,
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400607 read_write, command, size, data);
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400608}
609
610/*
Bryan Wud24ecfc2007-05-01 23:26:32 +0200611 * Return what the adapter supports
612 */
613static u32 bfin_twi_functionality(struct i2c_adapter *adap)
614{
615 return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE |
616 I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA |
617 I2C_FUNC_SMBUS_BLOCK_DATA | I2C_FUNC_SMBUS_PROC_CALL |
Michael Henneriche0cd2dd2009-05-27 09:24:10 +0000618 I2C_FUNC_I2C | I2C_FUNC_SMBUS_I2C_BLOCK;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200619}
620
Bryan Wud24ecfc2007-05-01 23:26:32 +0200621static struct i2c_algorithm bfin_twi_algorithm = {
622 .master_xfer = bfin_twi_master_xfer,
623 .smbus_xfer = bfin_twi_smbus_xfer,
624 .functionality = bfin_twi_functionality,
625};
626
Rafael J. Wysocki85777ad2012-07-11 21:23:31 +0200627static int i2c_bfin_twi_suspend(struct device *dev)
Bryan Wud24ecfc2007-05-01 23:26:32 +0200628{
Rafael J. Wysocki85777ad2012-07-11 21:23:31 +0200629 struct bfin_twi_iface *iface = dev_get_drvdata(dev);
Michael Hennerich958585f2008-07-27 14:41:54 +0800630
631 iface->saved_clkdiv = read_CLKDIV(iface);
632 iface->saved_control = read_CONTROL(iface);
633
634 free_irq(iface->irq, iface);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200635
636 /* Disable TWI */
Michael Hennerich958585f2008-07-27 14:41:54 +0800637 write_CONTROL(iface, iface->saved_control & ~TWI_ENA);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200638
639 return 0;
640}
641
Rafael J. Wysocki85777ad2012-07-11 21:23:31 +0200642static int i2c_bfin_twi_resume(struct device *dev)
Bryan Wud24ecfc2007-05-01 23:26:32 +0200643{
Rafael J. Wysocki85777ad2012-07-11 21:23:31 +0200644 struct bfin_twi_iface *iface = dev_get_drvdata(dev);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200645
Michael Hennerich958585f2008-07-27 14:41:54 +0800646 int rc = request_irq(iface->irq, bfin_twi_interrupt_entry,
Rafael J. Wysocki85777ad2012-07-11 21:23:31 +0200647 0, to_platform_device(dev)->name, iface);
Michael Hennerich958585f2008-07-27 14:41:54 +0800648 if (rc) {
Rafael J. Wysocki85777ad2012-07-11 21:23:31 +0200649 dev_err(dev, "Can't get IRQ %d !\n", iface->irq);
Michael Hennerich958585f2008-07-27 14:41:54 +0800650 return -ENODEV;
651 }
652
653 /* Resume TWI interface clock as specified */
654 write_CLKDIV(iface, iface->saved_clkdiv);
655
656 /* Resume TWI */
657 write_CONTROL(iface, iface->saved_control);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200658
659 return 0;
660}
661
Rafael J. Wysocki85777ad2012-07-11 21:23:31 +0200662static SIMPLE_DEV_PM_OPS(i2c_bfin_twi_pm,
663 i2c_bfin_twi_suspend, i2c_bfin_twi_resume);
664
Bryan Wuaa3d0202008-04-22 22:16:48 +0200665static int i2c_bfin_twi_probe(struct platform_device *pdev)
Bryan Wud24ecfc2007-05-01 23:26:32 +0200666{
Bryan Wuaa3d0202008-04-22 22:16:48 +0200667 struct bfin_twi_iface *iface;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200668 struct i2c_adapter *p_adap;
Bryan Wuaa3d0202008-04-22 22:16:48 +0200669 struct resource *res;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200670 int rc;
Michael Hennerich9528d1c2009-05-18 08:14:41 -0400671 unsigned int clkhilow;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200672
Bryan Wuaa3d0202008-04-22 22:16:48 +0200673 iface = kzalloc(sizeof(struct bfin_twi_iface), GFP_KERNEL);
674 if (!iface) {
675 dev_err(&pdev->dev, "Cannot allocate memory\n");
676 rc = -ENOMEM;
677 goto out_error_nomem;
678 }
679
Bryan Wud24ecfc2007-05-01 23:26:32 +0200680 spin_lock_init(&(iface->lock));
Bryan Wuaa3d0202008-04-22 22:16:48 +0200681
682 /* Find and map our resources */
683 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
684 if (res == NULL) {
685 dev_err(&pdev->dev, "Cannot get IORESOURCE_MEM\n");
686 rc = -ENOENT;
687 goto out_error_get_res;
688 }
689
Linus Walleijc6ffdde2009-06-14 00:20:36 +0200690 iface->regs_base = ioremap(res->start, resource_size(res));
Bryan Wuaa3d0202008-04-22 22:16:48 +0200691 if (iface->regs_base == NULL) {
692 dev_err(&pdev->dev, "Cannot map IO\n");
693 rc = -ENXIO;
694 goto out_error_ioremap;
695 }
696
697 iface->irq = platform_get_irq(pdev, 0);
698 if (iface->irq < 0) {
699 dev_err(&pdev->dev, "No IRQ specified\n");
700 rc = -ENOENT;
701 goto out_error_no_irq;
702 }
Bryan Wud24ecfc2007-05-01 23:26:32 +0200703
Bryan Wud24ecfc2007-05-01 23:26:32 +0200704 p_adap = &iface->adap;
Bryan Wuaa3d0202008-04-22 22:16:48 +0200705 p_adap->nr = pdev->id;
706 strlcpy(p_adap->name, pdev->name, sizeof(p_adap->name));
Bryan Wud24ecfc2007-05-01 23:26:32 +0200707 p_adap->algo = &bfin_twi_algorithm;
708 p_adap->algo_data = iface;
Jean Delvaree1995f62009-01-07 14:29:16 +0100709 p_adap->class = I2C_CLASS_HWMON | I2C_CLASS_SPD;
Bryan Wuaa3d0202008-04-22 22:16:48 +0200710 p_adap->dev.parent = &pdev->dev;
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400711 p_adap->timeout = 5 * HZ;
712 p_adap->retries = 3;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200713
Bryan Wu74d362e2008-04-22 22:16:48 +0200714 rc = peripheral_request_list(pin_req[pdev->id], "i2c-bfin-twi");
715 if (rc) {
716 dev_err(&pdev->dev, "Can't setup pin mux!\n");
717 goto out_error_pin_mux;
718 }
719
Bryan Wud24ecfc2007-05-01 23:26:32 +0200720 rc = request_irq(iface->irq, bfin_twi_interrupt_entry,
Yong Zhang43110512011-09-21 17:28:33 +0800721 0, pdev->name, iface);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200722 if (rc) {
Bryan Wuaa3d0202008-04-22 22:16:48 +0200723 dev_err(&pdev->dev, "Can't get IRQ %d !\n", iface->irq);
724 rc = -ENODEV;
725 goto out_error_req_irq;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200726 }
727
728 /* Set TWI internal clock as 10MHz */
Sonic Zhangac07fb42009-12-21 09:28:30 -0500729 write_CONTROL(iface, ((get_sclk() / 1000 / 1000 + 5) / 10) & 0x7F);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200730
Michael Hennerich9528d1c2009-05-18 08:14:41 -0400731 /*
732 * We will not end up with a CLKDIV=0 because no one will specify
Sonic Zhangac07fb42009-12-21 09:28:30 -0500733 * 20kHz SCL or less in Kconfig now. (5 * 1000 / 20 = 250)
Michael Hennerich9528d1c2009-05-18 08:14:41 -0400734 */
Sonic Zhangac07fb42009-12-21 09:28:30 -0500735 clkhilow = ((10 * 1000 / CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ) + 1) / 2;
Michael Hennerich9528d1c2009-05-18 08:14:41 -0400736
Bryan Wud24ecfc2007-05-01 23:26:32 +0200737 /* Set Twi interface clock as specified */
Michael Hennerich9528d1c2009-05-18 08:14:41 -0400738 write_CLKDIV(iface, (clkhilow << 8) | clkhilow);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200739
740 /* Enable TWI */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200741 write_CONTROL(iface, read_CONTROL(iface) | TWI_ENA);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200742 SSYNC();
743
Kalle Pokki991dee52008-01-27 18:14:52 +0100744 rc = i2c_add_numbered_adapter(p_adap);
Bryan Wuaa3d0202008-04-22 22:16:48 +0200745 if (rc < 0) {
746 dev_err(&pdev->dev, "Can't add i2c adapter!\n");
747 goto out_error_add_adapter;
748 }
Bryan Wud24ecfc2007-05-01 23:26:32 +0200749
Bryan Wuaa3d0202008-04-22 22:16:48 +0200750 platform_set_drvdata(pdev, iface);
751
Bryan Wufa6ad222008-04-22 22:16:48 +0200752 dev_info(&pdev->dev, "Blackfin BF5xx on-chip I2C TWI Contoller, "
753 "regs_base@%p\n", iface->regs_base);
Bryan Wuaa3d0202008-04-22 22:16:48 +0200754
755 return 0;
756
757out_error_add_adapter:
758 free_irq(iface->irq, iface);
759out_error_req_irq:
760out_error_no_irq:
Bryan Wu74d362e2008-04-22 22:16:48 +0200761 peripheral_free_list(pin_req[pdev->id]);
762out_error_pin_mux:
Bryan Wuaa3d0202008-04-22 22:16:48 +0200763 iounmap(iface->regs_base);
764out_error_ioremap:
765out_error_get_res:
766 kfree(iface);
767out_error_nomem:
Bryan Wud24ecfc2007-05-01 23:26:32 +0200768 return rc;
769}
770
771static int i2c_bfin_twi_remove(struct platform_device *pdev)
772{
773 struct bfin_twi_iface *iface = platform_get_drvdata(pdev);
774
775 platform_set_drvdata(pdev, NULL);
776
777 i2c_del_adapter(&(iface->adap));
778 free_irq(iface->irq, iface);
Bryan Wu74d362e2008-04-22 22:16:48 +0200779 peripheral_free_list(pin_req[pdev->id]);
Bryan Wuaa3d0202008-04-22 22:16:48 +0200780 iounmap(iface->regs_base);
781 kfree(iface);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200782
783 return 0;
784}
785
786static struct platform_driver i2c_bfin_twi_driver = {
787 .probe = i2c_bfin_twi_probe,
788 .remove = i2c_bfin_twi_remove,
Bryan Wud24ecfc2007-05-01 23:26:32 +0200789 .driver = {
790 .name = "i2c-bfin-twi",
791 .owner = THIS_MODULE,
Rafael J. Wysocki85777ad2012-07-11 21:23:31 +0200792 .pm = &i2c_bfin_twi_pm,
Bryan Wud24ecfc2007-05-01 23:26:32 +0200793 },
794};
795
796static int __init i2c_bfin_twi_init(void)
797{
Bryan Wud24ecfc2007-05-01 23:26:32 +0200798 return platform_driver_register(&i2c_bfin_twi_driver);
799}
800
801static void __exit i2c_bfin_twi_exit(void)
802{
803 platform_driver_unregister(&i2c_bfin_twi_driver);
804}
805
Michael Hennerich74f56c42011-01-11 00:25:09 -0500806subsys_initcall(i2c_bfin_twi_init);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200807module_exit(i2c_bfin_twi_exit);
Bryan Wufa6ad222008-04-22 22:16:48 +0200808
809MODULE_AUTHOR("Bryan Wu, Sonic Zhang");
810MODULE_DESCRIPTION("Blackfin BF5xx on-chip I2C TWI Contoller Driver");
811MODULE_LICENSE("GPL");
Kay Sieversadd8eda2008-04-22 22:16:49 +0200812MODULE_ALIAS("platform:i2c-bfin-twi");