blob: 112b80753ee2134a06fba3fb7c5926d7b749e1bc [file] [log] [blame]
Tony Lindgren92105bb2005-09-07 17:20:26 +01001/*
2 * linux/arch/arm/plat-omap/sram.c
3 *
4 * OMAP SRAM detection and management
5 *
6 * Copyright (C) 2005 Nokia Corporation
7 * Written by Tony Lindgren <tony@atomide.com>
8 *
Santosh Shilimkar44169072009-05-28 14:16:04 -07009 * Copyright (C) 2009 Texas Instruments
10 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
11 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010012 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030016#undef DEBUG
Tony Lindgren92105bb2005-09-07 17:20:26 +010017
Tony Lindgren92105bb2005-09-07 17:20:26 +010018#include <linux/module.h>
19#include <linux/kernel.h>
20#include <linux/init.h>
Russell Kingfced80c2008-09-06 12:10:45 +010021#include <linux/io.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010022
Tony Lindgren53d9cc72006-02-08 22:06:45 +000023#include <asm/tlb.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010024#include <asm/cacheflush.h>
25
Tony Lindgren670c1042006-04-02 17:46:25 +010026#include <asm/mach/map.h>
27
Tony Lindgrence491cf2009-10-20 09:40:47 -070028#include <plat/sram.h>
29#include <plat/board.h>
30#include <plat/cpu.h>
Tomi Valkeinenafedec12009-08-07 12:01:55 +030031#include <plat/vram.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010032
Tony Lindgrence491cf2009-10-20 09:40:47 -070033#include <plat/control.h>
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030034
35#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
36# include "../mach-omap2/prm.h"
37# include "../mach-omap2/cm.h"
38# include "../mach-omap2/sdrc.h"
39#endif
40
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000041#define OMAP1_SRAM_PA 0x20000000
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030042#define OMAP1_SRAM_VA VMALLOC_END
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000043#define OMAP2_SRAM_PA 0x40200000
Tony Lindgren670c1042006-04-02 17:46:25 +010044#define OMAP2_SRAM_PUB_PA 0x4020f800
Santosh Shilimkare49b8242009-10-19 17:25:53 -070045#define OMAP2_SRAM_VA 0xfe400000
Mans Rullgarde85c2052009-05-25 11:08:41 -070046#define OMAP2_SRAM_PUB_VA (OMAP2_SRAM_VA + 0x800)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030047#define OMAP3_SRAM_PA 0x40200000
Santosh Shilimkare49b8242009-10-19 17:25:53 -070048#define OMAP3_SRAM_VA 0xfe400000
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030049#define OMAP3_SRAM_PUB_PA 0x40208000
Janboe Ye370bc1f2009-08-10 14:49:50 +030050#define OMAP3_SRAM_PUB_VA (OMAP3_SRAM_VA + 0x8000)
Santosh Shilimkara7c3ae22009-12-11 16:16:35 -080051#define OMAP4_SRAM_PA 0x40300000
52#define OMAP4_SRAM_VA 0xfe400000
53#define OMAP4_SRAM_PUB_PA (OMAP4_SRAM_PA + 0x4000)
54#define OMAP4_SRAM_PUB_VA (OMAP4_SRAM_VA + 0x4000)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000055
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -080056#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren670c1042006-04-02 17:46:25 +010057#define SRAM_BOOTLOADER_SZ 0x00
58#else
Tony Lindgren92105bb2005-09-07 17:20:26 +010059#define SRAM_BOOTLOADER_SZ 0x80
Tony Lindgren670c1042006-04-02 17:46:25 +010060#endif
61
Santosh Shilimkar233fd642009-10-19 15:25:31 -070062#define OMAP24XX_VA_REQINFOPERM0 OMAP2_L3_IO_ADDRESS(0x68005048)
63#define OMAP24XX_VA_READPERM0 OMAP2_L3_IO_ADDRESS(0x68005050)
64#define OMAP24XX_VA_WRITEPERM0 OMAP2_L3_IO_ADDRESS(0x68005058)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030065
Santosh Shilimkar233fd642009-10-19 15:25:31 -070066#define OMAP34XX_VA_REQINFOPERM0 OMAP2_L3_IO_ADDRESS(0x68012848)
67#define OMAP34XX_VA_READPERM0 OMAP2_L3_IO_ADDRESS(0x68012850)
68#define OMAP34XX_VA_WRITEPERM0 OMAP2_L3_IO_ADDRESS(0x68012858)
69#define OMAP34XX_VA_ADDR_MATCH2 OMAP2_L3_IO_ADDRESS(0x68012880)
70#define OMAP34XX_VA_SMS_RG_ATT0 OMAP2_L3_IO_ADDRESS(0x6C000048)
71#define OMAP34XX_VA_CONTROL_STAT OMAP2_L4_IO_ADDRESS(0x480022F0)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030072
Tony Lindgren670c1042006-04-02 17:46:25 +010073#define GP_DEVICE 0x300
Tony Lindgren670c1042006-04-02 17:46:25 +010074
75#define ROUND_DOWN(value,boundary) ((value) & (~((boundary)-1)))
Tony Lindgren92105bb2005-09-07 17:20:26 +010076
Tony Lindgrenc40fae952006-12-07 13:58:10 -080077static unsigned long omap_sram_start;
Tony Lindgren92105bb2005-09-07 17:20:26 +010078static unsigned long omap_sram_base;
79static unsigned long omap_sram_size;
80static unsigned long omap_sram_ceil;
81
Imre Deakb7cc6d42007-03-06 03:16:36 -080082extern unsigned long omapfb_reserve_sram(unsigned long sram_pstart,
83 unsigned long sram_vstart,
84 unsigned long sram_size,
85 unsigned long pstart_avail,
86 unsigned long size_avail);
Tony Lindgren670c1042006-04-02 17:46:25 +010087
Imre Deakb7cc6d42007-03-06 03:16:36 -080088/*
89 * Depending on the target RAMFS firewall setup, the public usable amount of
Simon Arlott6cbdc8c2007-05-11 20:40:30 +010090 * SRAM varies. The default accessible size for all device types is 2k. A GP
91 * device allows ARM11 but not other initiators for full size. This
Tony Lindgren670c1042006-04-02 17:46:25 +010092 * functionality seems ok until some nice security API happens.
93 */
94static int is_sram_locked(void)
95{
Vikram Pandita2a277532010-09-16 18:19:24 +053096 if (OMAP2_DEVICE_TYPE_GP == omap_type()) {
Simon Arlott6cbdc8c2007-05-11 20:40:30 +010097 /* RAMFW: R/W access to all initiators for all qualifier sets */
Tony Lindgren670c1042006-04-02 17:46:25 +010098 if (cpu_is_omap242x()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030099 __raw_writel(0xFF, OMAP24XX_VA_REQINFOPERM0); /* all q-vects */
100 __raw_writel(0xCFDE, OMAP24XX_VA_READPERM0); /* all i-read */
101 __raw_writel(0xCFDE, OMAP24XX_VA_WRITEPERM0); /* all i-write */
102 }
103 if (cpu_is_omap34xx()) {
104 __raw_writel(0xFFFF, OMAP34XX_VA_REQINFOPERM0); /* all q-vects */
105 __raw_writel(0xFFFF, OMAP34XX_VA_READPERM0); /* all i-read */
106 __raw_writel(0xFFFF, OMAP34XX_VA_WRITEPERM0); /* all i-write */
107 __raw_writel(0x0, OMAP34XX_VA_ADDR_MATCH2);
108 __raw_writel(0xFFFFFFFF, OMAP34XX_VA_SMS_RG_ATT0);
Tony Lindgren670c1042006-04-02 17:46:25 +0100109 }
110 return 0;
111 } else
112 return 1; /* assume locked with no PPA or security driver */
113}
114
Tony Lindgren92105bb2005-09-07 17:20:26 +0100115/*
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000116 * The amount of SRAM depends on the core type.
Tony Lindgren92105bb2005-09-07 17:20:26 +0100117 * Note that we cannot try to test for SRAM here because writes
118 * to secure SRAM will hang the system. Also the SRAM is not
119 * yet mapped at this point.
120 */
121void __init omap_detect_sram(void)
122{
Imre Deakb7cc6d42007-03-06 03:16:36 -0800123 unsigned long reserved;
Tony Lindgren670c1042006-04-02 17:46:25 +0100124
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300125 if (cpu_class_is_omap2()) {
Tony Lindgren670c1042006-04-02 17:46:25 +0100126 if (is_sram_locked()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300127 if (cpu_is_omap34xx()) {
128 omap_sram_base = OMAP3_SRAM_PUB_VA;
129 omap_sram_start = OMAP3_SRAM_PUB_PA;
Tero Kristo5b0acc52009-06-23 13:30:23 +0300130 if ((omap_type() == OMAP2_DEVICE_TYPE_EMU) ||
131 (omap_type() == OMAP2_DEVICE_TYPE_SEC)) {
132 omap_sram_size = 0x7000; /* 28K */
133 } else {
134 omap_sram_size = 0x8000; /* 32K */
135 }
Santosh Shilimkara7c3ae22009-12-11 16:16:35 -0800136 } else if (cpu_is_omap44xx()) {
137 omap_sram_base = OMAP4_SRAM_PUB_VA;
138 omap_sram_start = OMAP4_SRAM_PUB_PA;
139 omap_sram_size = 0xa000; /* 40K */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300140 } else {
141 omap_sram_base = OMAP2_SRAM_PUB_VA;
142 omap_sram_start = OMAP2_SRAM_PUB_PA;
143 omap_sram_size = 0x800; /* 2K */
144 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100145 } else {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300146 if (cpu_is_omap34xx()) {
147 omap_sram_base = OMAP3_SRAM_VA;
148 omap_sram_start = OMAP3_SRAM_PA;
Tony Lindgren670c1042006-04-02 17:46:25 +0100149 omap_sram_size = 0x10000; /* 64K */
Santosh Shilimkar44169072009-05-28 14:16:04 -0700150 } else if (cpu_is_omap44xx()) {
151 omap_sram_base = OMAP4_SRAM_VA;
152 omap_sram_start = OMAP4_SRAM_PA;
Santosh Shilimkara7c3ae22009-12-11 16:16:35 -0800153 omap_sram_size = 0xe000; /* 56K */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300154 } else {
155 omap_sram_base = OMAP2_SRAM_VA;
156 omap_sram_start = OMAP2_SRAM_PA;
157 if (cpu_is_omap242x())
158 omap_sram_size = 0xa0000; /* 640K */
159 else if (cpu_is_omap243x())
160 omap_sram_size = 0x10000; /* 64K */
161 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100162 }
163 } else {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000164 omap_sram_base = OMAP1_SRAM_VA;
Tony Lindgrenc40fae952006-12-07 13:58:10 -0800165 omap_sram_start = OMAP1_SRAM_PA;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100166
Zebediah C. McClure557096f2009-03-23 18:07:44 -0700167 if (cpu_is_omap7xx())
Tony Lindgren670c1042006-04-02 17:46:25 +0100168 omap_sram_size = 0x32000; /* 200K */
169 else if (cpu_is_omap15xx())
170 omap_sram_size = 0x30000; /* 192K */
171 else if (cpu_is_omap1610() || cpu_is_omap1621() ||
172 cpu_is_omap1710())
173 omap_sram_size = 0x4000; /* 16K */
174 else if (cpu_is_omap1611())
175 omap_sram_size = 0x3e800; /* 250K */
176 else {
177 printk(KERN_ERR "Could not detect SRAM size\n");
178 omap_sram_size = 0x4000;
179 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100180 }
Imre Deakb7cc6d42007-03-06 03:16:36 -0800181 reserved = omapfb_reserve_sram(omap_sram_start, omap_sram_base,
182 omap_sram_size,
183 omap_sram_start + SRAM_BOOTLOADER_SZ,
184 omap_sram_size - SRAM_BOOTLOADER_SZ);
185 omap_sram_size -= reserved;
Tomi Valkeinenafedec12009-08-07 12:01:55 +0300186
187 reserved = omap_vram_reserve_sram(omap_sram_start, omap_sram_base,
188 omap_sram_size,
189 omap_sram_start + SRAM_BOOTLOADER_SZ,
190 omap_sram_size - SRAM_BOOTLOADER_SZ);
191 omap_sram_size -= reserved;
192
Tony Lindgren92105bb2005-09-07 17:20:26 +0100193 omap_sram_ceil = omap_sram_base + omap_sram_size;
194}
195
196static struct map_desc omap_sram_io_desc[] __initdata = {
Deepak Saxena9fe133b2005-10-28 15:19:00 +0100197 { /* .length gets filled in at runtime */
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000198 .virtual = OMAP1_SRAM_VA,
199 .pfn = __phys_to_pfn(OMAP1_SRAM_PA),
Tony Lindgrence2deca2006-06-26 16:16:24 -0700200 .type = MT_MEMORY
Deepak Saxena9fe133b2005-10-28 15:19:00 +0100201 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100202};
203
204/*
Tony Lindgrence2deca2006-06-26 16:16:24 -0700205 * Note that we cannot use ioremap for SRAM, as clock init needs SRAM early.
Tony Lindgren92105bb2005-09-07 17:20:26 +0100206 */
207void __init omap_map_sram(void)
208{
Tony Lindgren670c1042006-04-02 17:46:25 +0100209 unsigned long base;
210
Tony Lindgren92105bb2005-09-07 17:20:26 +0100211 if (omap_sram_size == 0)
212 return;
213
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000214 if (cpu_is_omap24xx()) {
215 omap_sram_io_desc[0].virtual = OMAP2_SRAM_VA;
Tony Lindgren670c1042006-04-02 17:46:25 +0100216
Kevin Hilmand1284b52006-09-25 12:41:24 +0300217 base = OMAP2_SRAM_PA;
Tony Lindgren670c1042006-04-02 17:46:25 +0100218 base = ROUND_DOWN(base, PAGE_SIZE);
219 omap_sram_io_desc[0].pfn = __phys_to_pfn(base);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000220 }
221
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300222 if (cpu_is_omap34xx()) {
223 omap_sram_io_desc[0].virtual = OMAP3_SRAM_VA;
224 base = OMAP3_SRAM_PA;
225 base = ROUND_DOWN(base, PAGE_SIZE);
226 omap_sram_io_desc[0].pfn = __phys_to_pfn(base);
Paul Walmsleyd9295742009-05-12 17:27:09 -0600227
228 /*
229 * SRAM must be marked as non-cached on OMAP3 since the
230 * CORE DPLL M2 divider change code (in SRAM) runs with the
231 * SDRAM controller disabled, and if it is marked cached,
232 * the ARM may attempt to write cache lines back to SDRAM
233 * which will cause the system to hang.
234 */
235 omap_sram_io_desc[0].type = MT_MEMORY_NONCACHED;
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300236 }
237
Santosh Shilimkar44169072009-05-28 14:16:04 -0700238 if (cpu_is_omap44xx()) {
239 omap_sram_io_desc[0].virtual = OMAP4_SRAM_VA;
240 base = OMAP4_SRAM_PA;
241 base = ROUND_DOWN(base, PAGE_SIZE);
242 omap_sram_io_desc[0].pfn = __phys_to_pfn(base);
243 }
Tony Lindgrence2deca2006-06-26 16:16:24 -0700244 omap_sram_io_desc[0].length = 1024 * 1024; /* Use section desc */
Tony Lindgren92105bb2005-09-07 17:20:26 +0100245 iotable_init(omap_sram_io_desc, ARRAY_SIZE(omap_sram_io_desc));
246
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000247 printk(KERN_INFO "SRAM: Mapped pa 0x%08lx to va 0x%08lx size: 0x%lx\n",
Tony Lindgren670c1042006-04-02 17:46:25 +0100248 __pfn_to_phys(omap_sram_io_desc[0].pfn),
249 omap_sram_io_desc[0].virtual,
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000250 omap_sram_io_desc[0].length);
251
Tony Lindgren92105bb2005-09-07 17:20:26 +0100252 /*
Tony Lindgren53d9cc72006-02-08 22:06:45 +0000253 * Normally devicemaps_init() would flush caches and tlb after
254 * mdesc->map_io(), but since we're called from map_io(), we
255 * must do it here.
256 */
257 local_flush_tlb_all();
258 flush_cache_all();
259
260 /*
Tony Lindgren92105bb2005-09-07 17:20:26 +0100261 * Looks like we need to preserve some bootloader code at the
262 * beginning of SRAM for jumping to flash for reboot to work...
263 */
264 memset((void *)omap_sram_base + SRAM_BOOTLOADER_SZ, 0,
265 omap_sram_size - SRAM_BOOTLOADER_SZ);
266}
267
Tony Lindgren92105bb2005-09-07 17:20:26 +0100268void * omap_sram_push(void * start, unsigned long size)
269{
270 if (size > (omap_sram_ceil - (omap_sram_base + SRAM_BOOTLOADER_SZ))) {
271 printk(KERN_ERR "Not enough space in SRAM\n");
272 return NULL;
273 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100274
Tony Lindgren92105bb2005-09-07 17:20:26 +0100275 omap_sram_ceil -= size;
Tony Lindgren670c1042006-04-02 17:46:25 +0100276 omap_sram_ceil = ROUND_DOWN(omap_sram_ceil, sizeof(void *));
Tony Lindgren92105bb2005-09-07 17:20:26 +0100277 memcpy((void *)omap_sram_ceil, start, size);
ye janboe913b1432009-10-05 13:31:44 -0700278 flush_icache_range((unsigned long)omap_sram_ceil,
279 (unsigned long)(omap_sram_ceil + size));
Tony Lindgren92105bb2005-09-07 17:20:26 +0100280
281 return (void *)omap_sram_ceil;
282}
283
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000284#ifdef CONFIG_ARCH_OMAP1
285
286static void (*_omap_sram_reprogram_clock)(u32 dpllctl, u32 ckctl);
287
288void omap_sram_reprogram_clock(u32 dpllctl, u32 ckctl)
289{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700290 BUG_ON(!_omap_sram_reprogram_clock);
Russell King020f9702008-12-01 17:40:54 +0000291 _omap_sram_reprogram_clock(dpllctl, ckctl);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000292}
293
294int __init omap1_sram_init(void)
295{
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300296 _omap_sram_reprogram_clock =
297 omap_sram_push(omap1_sram_reprogram_clock,
298 omap1_sram_reprogram_clock_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000299
300 return 0;
301}
302
303#else
304#define omap1_sram_init() do {} while (0)
305#endif
306
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300307#if defined(CONFIG_ARCH_OMAP2)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000308
309static void (*_omap2_sram_ddr_init)(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
310 u32 base_cs, u32 force_unlock);
311
312void omap2_sram_ddr_init(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
313 u32 base_cs, u32 force_unlock)
314{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700315 BUG_ON(!_omap2_sram_ddr_init);
Russell King020f9702008-12-01 17:40:54 +0000316 _omap2_sram_ddr_init(slow_dll_ctrl, fast_dll_ctrl,
317 base_cs, force_unlock);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000318}
319
320static void (*_omap2_sram_reprogram_sdrc)(u32 perf_level, u32 dll_val,
321 u32 mem_type);
322
323void omap2_sram_reprogram_sdrc(u32 perf_level, u32 dll_val, u32 mem_type)
324{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700325 BUG_ON(!_omap2_sram_reprogram_sdrc);
Russell King020f9702008-12-01 17:40:54 +0000326 _omap2_sram_reprogram_sdrc(perf_level, dll_val, mem_type);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000327}
328
329static u32 (*_omap2_set_prcm)(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass);
330
331u32 omap2_set_prcm(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass)
332{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700333 BUG_ON(!_omap2_set_prcm);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000334 return _omap2_set_prcm(dpll_ctrl_val, sdrc_rfr_val, bypass);
335}
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300336#endif
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000337
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300338#ifdef CONFIG_ARCH_OMAP2420
339int __init omap242x_sram_init(void)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000340{
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300341 _omap2_sram_ddr_init = omap_sram_push(omap242x_sram_ddr_init,
342 omap242x_sram_ddr_init_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000343
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300344 _omap2_sram_reprogram_sdrc = omap_sram_push(omap242x_sram_reprogram_sdrc,
345 omap242x_sram_reprogram_sdrc_sz);
346
347 _omap2_set_prcm = omap_sram_push(omap242x_sram_set_prcm,
348 omap242x_sram_set_prcm_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000349
350 return 0;
351}
352#else
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300353static inline int omap242x_sram_init(void)
354{
355 return 0;
356}
357#endif
358
359#ifdef CONFIG_ARCH_OMAP2430
360int __init omap243x_sram_init(void)
361{
362 _omap2_sram_ddr_init = omap_sram_push(omap243x_sram_ddr_init,
363 omap243x_sram_ddr_init_sz);
364
365 _omap2_sram_reprogram_sdrc = omap_sram_push(omap243x_sram_reprogram_sdrc,
366 omap243x_sram_reprogram_sdrc_sz);
367
368 _omap2_set_prcm = omap_sram_push(omap243x_sram_set_prcm,
369 omap243x_sram_set_prcm_sz);
370
371 return 0;
372}
373#else
374static inline int omap243x_sram_init(void)
375{
376 return 0;
377}
378#endif
379
380#ifdef CONFIG_ARCH_OMAP3
381
Jean Pihet58cda882009-07-24 19:43:25 -0600382static u32 (*_omap3_sram_configure_core_dpll)(
383 u32 m2, u32 unlock_dll, u32 f, u32 inc,
384 u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
385 u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
386 u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
387 u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1);
388
389u32 omap3_configure_core_dpll(u32 m2, u32 unlock_dll, u32 f, u32 inc,
390 u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
391 u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
392 u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
393 u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300394{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700395 BUG_ON(!_omap3_sram_configure_core_dpll);
Jean Pihet58cda882009-07-24 19:43:25 -0600396 return _omap3_sram_configure_core_dpll(
397 m2, unlock_dll, f, inc,
398 sdrc_rfr_ctrl_0, sdrc_actim_ctrl_a_0,
399 sdrc_actim_ctrl_b_0, sdrc_mr_0,
400 sdrc_rfr_ctrl_1, sdrc_actim_ctrl_a_1,
401 sdrc_actim_ctrl_b_1, sdrc_mr_1);
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300402}
403
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530404#ifdef CONFIG_PM
405void omap3_sram_restore_context(void)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300406{
407 omap_sram_ceil = omap_sram_base + omap_sram_size;
408
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300409 _omap3_sram_configure_core_dpll =
410 omap_sram_push(omap3_sram_configure_core_dpll,
411 omap3_sram_configure_core_dpll_sz);
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530412 omap_push_sram_idle();
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300413}
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530414#endif /* CONFIG_PM */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300415
416int __init omap34xx_sram_init(void)
417{
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300418 _omap3_sram_configure_core_dpll =
419 omap_sram_push(omap3_sram_configure_core_dpll,
420 omap3_sram_configure_core_dpll_sz);
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530421 omap_push_sram_idle();
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300422 return 0;
423}
424#else
425static inline int omap34xx_sram_init(void)
426{
427 return 0;
428}
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000429#endif
430
Tony Lindgren82cd4ad2010-04-30 12:57:15 -0700431#ifdef CONFIG_ARCH_OMAP4
432int __init omap44xx_sram_init(void)
433{
434 printk(KERN_ERR "FIXME: %s not implemented\n", __func__);
435
436 return -ENODEV;
437}
438#else
439static inline int omap44xx_sram_init(void)
440{
441 return 0;
442}
443#endif
444
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000445int __init omap_sram_init(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100446{
447 omap_detect_sram();
448 omap_map_sram();
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000449
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300450 if (!(cpu_class_is_omap2()))
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000451 omap1_sram_init();
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300452 else if (cpu_is_omap242x())
453 omap242x_sram_init();
454 else if (cpu_is_omap2430())
455 omap243x_sram_init();
456 else if (cpu_is_omap34xx())
457 omap34xx_sram_init();
Santosh Shilimkar44169072009-05-28 14:16:04 -0700458 else if (cpu_is_omap44xx())
Tony Lindgren82cd4ad2010-04-30 12:57:15 -0700459 omap44xx_sram_init();
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000460
461 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100462}