blob: 4fe8992b291c84e509804c8059a670ac88336cb2 [file] [log] [blame]
Jayachandran C5c642502011-05-07 01:36:40 +05301/*
2 * Copyright 2003-2011 NetLogic Microsystems, Inc. (NetLogic). All rights
3 * reserved.
4 *
5 * This software is available to you under a choice of one of two
6 * licenses. You may choose to be licensed under the terms of the GNU
7 * General Public License (GPL) Version 2, available from the file
8 * COPYING in the main directory of this source tree, or the NetLogic
9 * license below:
10 *
11 * Redistribution and use in source and binary forms, with or without
12 * modification, are permitted provided that the following conditions
13 * are met:
14 *
15 * 1. Redistributions of source code must retain the above copyright
16 * notice, this list of conditions and the following disclaimer.
17 * 2. Redistributions in binary form must reproduce the above copyright
18 * notice, this list of conditions and the following disclaimer in
19 * the documentation and/or other materials provided with the
20 * distribution.
21 *
22 * THIS SOFTWARE IS PROVIDED BY NETLOGIC ``AS IS'' AND ANY EXPRESS OR
23 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
24 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 * ARE DISCLAIMED. IN NO EVENT SHALL NETLOGIC OR CONTRIBUTORS BE LIABLE
26 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
27 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
28 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
29 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
30 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
31 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
32 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 */
34
35#include <linux/kernel.h>
36#include <linux/delay.h>
37#include <linux/init.h>
38#include <linux/smp.h>
39#include <linux/irq.h>
40
41#include <asm/mmu_context.h>
42
43#include <asm/netlogic/interrupt.h>
44#include <asm/netlogic/mips-extns.h>
Jayachandran C0c965402011-11-11 17:08:29 +053045#include <asm/netlogic/haldefs.h>
46#include <asm/netlogic/common.h>
Jayachandran C5c642502011-05-07 01:36:40 +053047
Jayachandran C65040e22011-11-16 00:21:28 +000048#if defined(CONFIG_CPU_XLP)
49#include <asm/netlogic/xlp-hal/iomap.h>
Jayachandran C66d29982011-11-16 00:21:29 +000050#include <asm/netlogic/xlp-hal/xlp.h>
Jayachandran C65040e22011-11-16 00:21:28 +000051#include <asm/netlogic/xlp-hal/pic.h>
52#elif defined(CONFIG_CPU_XLR)
Jayachandran C5c642502011-05-07 01:36:40 +053053#include <asm/netlogic/xlr/iomap.h>
54#include <asm/netlogic/xlr/pic.h>
Jayachandran C66d29982011-11-16 00:21:29 +000055#include <asm/netlogic/xlr/xlr.h>
Jayachandran C65040e22011-11-16 00:21:28 +000056#else
57#error "Unknown CPU"
58#endif
Jayachandran C5c642502011-05-07 01:36:40 +053059
Jayachandran C0c965402011-11-11 17:08:29 +053060void nlm_send_ipi_single(int logical_cpu, unsigned int action)
Jayachandran C5c642502011-05-07 01:36:40 +053061{
62 int cpu = cpu_logical_map(logical_cpu);
Jayachandran C5c642502011-05-07 01:36:40 +053063
64 if (action & SMP_CALL_FUNCTION)
Jayachandran C0c965402011-11-11 17:08:29 +053065 nlm_pic_send_ipi(nlm_pic_base, cpu, IRQ_IPI_SMP_FUNCTION, 0);
66 if (action & SMP_RESCHEDULE_YOURSELF)
67 nlm_pic_send_ipi(nlm_pic_base, cpu, IRQ_IPI_SMP_RESCHEDULE, 0);
Jayachandran C5c642502011-05-07 01:36:40 +053068}
69
70void nlm_send_ipi_mask(const struct cpumask *mask, unsigned int action)
71{
72 int cpu;
73
74 for_each_cpu(cpu, mask) {
Jayachandran C0c965402011-11-11 17:08:29 +053075 nlm_send_ipi_single(cpu, action);
Jayachandran C5c642502011-05-07 01:36:40 +053076 }
77}
78
79/* IRQ_IPI_SMP_FUNCTION Handler */
80void nlm_smp_function_ipi_handler(unsigned int irq, struct irq_desc *desc)
81{
Jayachandran C0c965402011-11-11 17:08:29 +053082 write_c0_eirr(1ull << irq);
Jayachandran C65040e22011-11-16 00:21:28 +000083 smp_call_function_interrupt();
Jayachandran C5c642502011-05-07 01:36:40 +053084}
85
86/* IRQ_IPI_SMP_RESCHEDULE handler */
87void nlm_smp_resched_ipi_handler(unsigned int irq, struct irq_desc *desc)
88{
Jayachandran C0c965402011-11-11 17:08:29 +053089 write_c0_eirr(1ull << irq);
Jayachandran C65040e22011-11-16 00:21:28 +000090 scheduler_ipi();
Jayachandran C5c642502011-05-07 01:36:40 +053091}
92
93/*
94 * Called before going into mips code, early cpu init
95 */
Jayachandran C0c965402011-11-11 17:08:29 +053096void nlm_early_init_secondary(int cpu)
Jayachandran C5c642502011-05-07 01:36:40 +053097{
Jayachandran C65040e22011-11-16 00:21:28 +000098 change_c0_config(CONF_CM_CMASK, 0x3);
Jayachandran C5c642502011-05-07 01:36:40 +053099 write_c0_ebase((uint32_t)nlm_common_ebase);
Jayachandran C65040e22011-11-16 00:21:28 +0000100#ifdef CONFIG_CPU_XLP
Jayachandran Cfeddaf72012-10-31 12:01:35 +0000101 if (cpu % 4 == 0)
Jayachandran C0c965402011-11-11 17:08:29 +0530102 xlp_mmu_init();
103#endif
Jayachandran C5c642502011-05-07 01:36:40 +0530104}
105
106/*
107 * Code to run on secondary just after probing the CPU
108 */
109static void __cpuinit nlm_init_secondary(void)
110{
Hillf Dantonb3ea5812011-11-16 00:21:29 +0000111 current_cpu_data.core = hard_smp_processor_id() / 4;
Jayachandran C5c642502011-05-07 01:36:40 +0530112 nlm_smp_irq_init();
113}
114
Hillf Dantonb3ea5812011-11-16 00:21:29 +0000115void nlm_prepare_cpus(unsigned int max_cpus)
116{
117 /* declare we are SMT capable */
118 smp_num_siblings = nlm_threads_per_core;
119}
120
Jayachandran C5c642502011-05-07 01:36:40 +0530121void nlm_smp_finish(void)
122{
123#ifdef notyet
124 nlm_common_msgring_cpu_init();
125#endif
Jayachandran C39263ee2011-06-07 03:14:12 +0530126 local_irq_enable();
Jayachandran C5c642502011-05-07 01:36:40 +0530127}
128
129void nlm_cpus_done(void)
130{
131}
132
133/*
134 * Boot all other cpus in the system, initialize them, and bring them into
135 * the boot function
136 */
Jayachandran C5c642502011-05-07 01:36:40 +0530137int nlm_cpu_ready[NR_CPUS];
138unsigned long nlm_next_gp;
139unsigned long nlm_next_sp;
Jayachandran C66d29982011-11-16 00:21:29 +0000140
Jayachandran C5c642502011-05-07 01:36:40 +0530141cpumask_t phys_cpu_present_map;
142
143void nlm_boot_secondary(int logical_cpu, struct task_struct *idle)
144{
145 unsigned long gp = (unsigned long)task_thread_info(idle);
146 unsigned long sp = (unsigned long)__KSTK_TOS(idle);
147 int cpu = cpu_logical_map(logical_cpu);
148
149 nlm_next_sp = sp;
150 nlm_next_gp = gp;
151
152 /* barrier */
153 __sync();
Jayachandran C66d29982011-11-16 00:21:29 +0000154 nlm_pic_send_ipi(nlm_pic_base, cpu, 1, 1);
Jayachandran C5c642502011-05-07 01:36:40 +0530155}
156
157void __init nlm_smp_setup(void)
158{
159 unsigned int boot_cpu;
160 int num_cpus, i;
161
162 boot_cpu = hard_smp_processor_id();
Jayachandran C2a37b1a2012-10-31 12:01:37 +0000163 cpumask_clear(&phys_cpu_present_map);
Jayachandran C5c642502011-05-07 01:36:40 +0530164
Jayachandran C2a37b1a2012-10-31 12:01:37 +0000165 cpumask_set_cpu(boot_cpu, &phys_cpu_present_map);
Jayachandran C5c642502011-05-07 01:36:40 +0530166 __cpu_number_map[boot_cpu] = 0;
167 __cpu_logical_map[0] = boot_cpu;
Rusty Russell0b5f9c02012-03-29 15:38:30 +1030168 set_cpu_possible(0, true);
Jayachandran C5c642502011-05-07 01:36:40 +0530169
170 num_cpus = 1;
171 for (i = 0; i < NR_CPUS; i++) {
Hillf Dantonb2788962011-09-24 02:29:54 +0200172 /*
Jayachandran C0c965402011-11-11 17:08:29 +0530173 * nlm_cpu_ready array is not set for the boot_cpu,
174 * it is only set for ASPs (see smpboot.S)
Hillf Dantonb2788962011-09-24 02:29:54 +0200175 */
Jayachandran C5c642502011-05-07 01:36:40 +0530176 if (nlm_cpu_ready[i]) {
Jayachandran C2a37b1a2012-10-31 12:01:37 +0000177 cpumask_set_cpu(i, &phys_cpu_present_map);
Jayachandran C5c642502011-05-07 01:36:40 +0530178 __cpu_number_map[i] = num_cpus;
179 __cpu_logical_map[num_cpus] = i;
Rusty Russell0b5f9c02012-03-29 15:38:30 +1030180 set_cpu_possible(num_cpus, true);
Jayachandran C5c642502011-05-07 01:36:40 +0530181 ++num_cpus;
182 }
183 }
184
185 pr_info("Phys CPU present map: %lx, possible map %lx\n",
Jayachandran C2a37b1a2012-10-31 12:01:37 +0000186 (unsigned long)cpumask_bits(&phys_cpu_present_map)[0],
Rusty Russell0b5f9c02012-03-29 15:38:30 +1030187 (unsigned long)cpumask_bits(cpu_possible_mask)[0]);
Jayachandran C5c642502011-05-07 01:36:40 +0530188
189 pr_info("Detected %i Slave CPU(s)\n", num_cpus);
Jayachandran C66d29982011-11-16 00:21:29 +0000190 nlm_set_nmi_handler(nlm_boot_secondary_cpus);
Jayachandran C5c642502011-05-07 01:36:40 +0530191}
192
Jayachandran C2a37b1a2012-10-31 12:01:37 +0000193static int nlm_parse_cpumask(cpumask_t *wakeup_mask)
Jayachandran C66d29982011-11-16 00:21:29 +0000194{
195 uint32_t core0_thr_mask, core_thr_mask;
Jayachandran C2a37b1a2012-10-31 12:01:37 +0000196 int threadmode, i, j;
Jayachandran C66d29982011-11-16 00:21:29 +0000197
Jayachandran C2a37b1a2012-10-31 12:01:37 +0000198 core0_thr_mask = 0;
199 for (i = 0; i < 4; i++)
200 if (cpumask_test_cpu(i, wakeup_mask))
201 core0_thr_mask |= (1 << i);
Jayachandran C66d29982011-11-16 00:21:29 +0000202 switch (core0_thr_mask) {
203 case 1:
204 nlm_threads_per_core = 1;
205 threadmode = 0;
206 break;
207 case 3:
208 nlm_threads_per_core = 2;
209 threadmode = 2;
210 break;
211 case 0xf:
212 nlm_threads_per_core = 4;
213 threadmode = 3;
214 break;
215 default:
216 goto unsupp;
217 }
218
219 /* Verify other cores CPU masks */
Jayachandran C2a37b1a2012-10-31 12:01:37 +0000220 for (i = 0; i < NR_CPUS; i += 4) {
221 core_thr_mask = 0;
222 for (j = 0; j < 4; j++)
223 if (cpumask_test_cpu(i + j, wakeup_mask))
224 core_thr_mask |= (1 << j);
225 if (core_thr_mask != 0 && core_thr_mask != core0_thr_mask)
Jayachandran C66d29982011-11-16 00:21:29 +0000226 goto unsupp;
Jayachandran C66d29982011-11-16 00:21:29 +0000227 }
228 return threadmode;
229
230unsupp:
Jayachandran C2a37b1a2012-10-31 12:01:37 +0000231 panic("Unsupported CPU mask %lx\n",
232 (unsigned long)cpumask_bits(wakeup_mask)[0]);
Jayachandran C66d29982011-11-16 00:21:29 +0000233 return 0;
234}
235
Jayachandran C2a37b1a2012-10-31 12:01:37 +0000236int __cpuinit nlm_wakeup_secondary_cpus(void)
Jayachandran C66d29982011-11-16 00:21:29 +0000237{
238 unsigned long reset_vec;
239 char *reset_data;
240 int threadmode;
241
242 /* Update reset entry point with CPU init code */
243 reset_vec = CKSEG1ADDR(RESET_VEC_PHYS);
244 memcpy((void *)reset_vec, (void *)nlm_reset_entry,
245 (nlm_reset_entry_end - nlm_reset_entry));
246
247 /* verify the mask and setup core config variables */
Jayachandran C2a37b1a2012-10-31 12:01:37 +0000248 threadmode = nlm_parse_cpumask(&nlm_cpumask);
Jayachandran C66d29982011-11-16 00:21:29 +0000249
250 /* Setup CPU init parameters */
251 reset_data = (char *)CKSEG1ADDR(RESET_DATA_PHYS);
252 *(int *)(reset_data + BOOT_THREAD_MODE) = threadmode;
253
254#ifdef CONFIG_CPU_XLP
255 xlp_wakeup_secondary_cpus();
256#else
257 xlr_wakeup_secondary_cpus();
258#endif
259 return 0;
260}
261
Jayachandran C5c642502011-05-07 01:36:40 +0530262struct plat_smp_ops nlm_smp_ops = {
263 .send_ipi_single = nlm_send_ipi_single,
264 .send_ipi_mask = nlm_send_ipi_mask,
265 .init_secondary = nlm_init_secondary,
266 .smp_finish = nlm_smp_finish,
267 .cpus_done = nlm_cpus_done,
268 .boot_secondary = nlm_boot_secondary,
269 .smp_setup = nlm_smp_setup,
270 .prepare_cpus = nlm_prepare_cpus,
271};