Jayachandran C | 65040e2 | 2011-11-16 00:21:28 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2003-2011 NetLogic Microsystems, Inc. (NetLogic). All rights |
| 3 | * reserved. |
| 4 | * |
| 5 | * This software is available to you under a choice of one of two |
| 6 | * licenses. You may choose to be licensed under the terms of the GNU |
| 7 | * General Public License (GPL) Version 2, available from the file |
| 8 | * COPYING in the main directory of this source tree, or the NetLogic |
| 9 | * license below: |
| 10 | * |
| 11 | * Redistribution and use in source and binary forms, with or without |
| 12 | * modification, are permitted provided that the following conditions |
| 13 | * are met: |
| 14 | * |
| 15 | * 1. Redistributions of source code must retain the above copyright |
| 16 | * notice, this list of conditions and the following disclaimer. |
| 17 | * 2. Redistributions in binary form must reproduce the above copyright |
| 18 | * notice, this list of conditions and the following disclaimer in |
| 19 | * the documentation and/or other materials provided with the |
| 20 | * distribution. |
| 21 | * |
| 22 | * THIS SOFTWARE IS PROVIDED BY NETLOGIC ``AS IS'' AND ANY EXPRESS OR |
| 23 | * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED |
| 24 | * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE |
| 25 | * ARE DISCLAIMED. IN NO EVENT SHALL NETLOGIC OR CONTRIBUTORS BE LIABLE |
| 26 | * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR |
| 27 | * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF |
| 28 | * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR |
| 29 | * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, |
| 30 | * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE |
| 31 | * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN |
| 32 | * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
| 33 | */ |
| 34 | |
| 35 | #include <linux/init.h> |
| 36 | #include <linux/kernel.h> |
| 37 | #include <linux/threads.h> |
| 38 | |
| 39 | #include <asm/asm.h> |
| 40 | #include <asm/asm-offsets.h> |
| 41 | #include <asm/mipsregs.h> |
| 42 | #include <asm/addrspace.h> |
| 43 | #include <asm/string.h> |
| 44 | |
| 45 | #include <asm/netlogic/haldefs.h> |
| 46 | #include <asm/netlogic/common.h> |
| 47 | #include <asm/netlogic/mips-extns.h> |
| 48 | |
| 49 | #include <asm/netlogic/xlp-hal/iomap.h> |
| 50 | #include <asm/netlogic/xlp-hal/pic.h> |
| 51 | #include <asm/netlogic/xlp-hal/xlp.h> |
| 52 | #include <asm/netlogic/xlp-hal/sys.h> |
| 53 | |
Jayachandran C | 2a37b1a | 2012-10-31 12:01:37 +0000 | [diff] [blame^] | 54 | static int xlp_wakeup_core(uint64_t sysbase, int core) |
Jayachandran C | 65040e2 | 2011-11-16 00:21:28 +0000 | [diff] [blame] | 55 | { |
Jayachandran C | 2a37b1a | 2012-10-31 12:01:37 +0000 | [diff] [blame^] | 56 | uint32_t coremask, value; |
Jayachandran C | 66d2998 | 2011-11-16 00:21:29 +0000 | [diff] [blame] | 57 | int count; |
| 58 | |
Jayachandran C | 2a37b1a | 2012-10-31 12:01:37 +0000 | [diff] [blame^] | 59 | coremask = (1 << core); |
Jayachandran C | 66d2998 | 2011-11-16 00:21:29 +0000 | [diff] [blame] | 60 | |
Jayachandran C | 2a37b1a | 2012-10-31 12:01:37 +0000 | [diff] [blame^] | 61 | /* Enable CPU clock */ |
| 62 | value = nlm_read_sys_reg(sysbase, SYS_CORE_DFS_DIS_CTRL); |
| 63 | value &= ~coremask; |
| 64 | nlm_write_sys_reg(sysbase, SYS_CORE_DFS_DIS_CTRL, value); |
Jayachandran C | 65040e2 | 2011-11-16 00:21:28 +0000 | [diff] [blame] | 65 | |
Jayachandran C | 2a37b1a | 2012-10-31 12:01:37 +0000 | [diff] [blame^] | 66 | /* Remove CPU Reset */ |
| 67 | value = nlm_read_sys_reg(sysbase, SYS_CPU_RESET); |
| 68 | value &= ~coremask; |
| 69 | nlm_write_sys_reg(sysbase, SYS_CPU_RESET, value); |
Jayachandran C | 65040e2 | 2011-11-16 00:21:28 +0000 | [diff] [blame] | 70 | |
Jayachandran C | 2a37b1a | 2012-10-31 12:01:37 +0000 | [diff] [blame^] | 71 | /* Poll for CPU to mark itself coherent */ |
| 72 | count = 100000; |
| 73 | do { |
| 74 | value = nlm_read_sys_reg(sysbase, SYS_CPU_NONCOHERENT_MODE); |
| 75 | } while ((value & coremask) != 0 && --count > 0); |
Jayachandran C | 65040e2 | 2011-11-16 00:21:28 +0000 | [diff] [blame] | 76 | |
Jayachandran C | 2a37b1a | 2012-10-31 12:01:37 +0000 | [diff] [blame^] | 77 | return count != 0; |
| 78 | } |
Jayachandran C | 65040e2 | 2011-11-16 00:21:28 +0000 | [diff] [blame] | 79 | |
Jayachandran C | 2a37b1a | 2012-10-31 12:01:37 +0000 | [diff] [blame^] | 80 | static void xlp_enable_secondary_cores(const cpumask_t *wakeup_mask) |
| 81 | { |
| 82 | uint64_t syspcibase, sysbase; |
| 83 | uint32_t syscoremask; |
| 84 | int core, n; |
Jayachandran C | 66d2998 | 2011-11-16 00:21:29 +0000 | [diff] [blame] | 85 | |
Jayachandran C | 2a37b1a | 2012-10-31 12:01:37 +0000 | [diff] [blame^] | 86 | for (n = 0; n < 4; n++) { |
| 87 | syspcibase = nlm_get_sys_pcibase(n); |
| 88 | if (nlm_read_reg(syspcibase, 0) == 0xffffffff) |
| 89 | break; |
| 90 | |
| 91 | /* read cores in reset from SYS and account for boot cpu */ |
| 92 | sysbase = nlm_get_sys_regbase(n); |
| 93 | syscoremask = nlm_read_sys_reg(sysbase, SYS_CPU_RESET); |
| 94 | if (n == 0) |
| 95 | syscoremask |= 1; |
| 96 | |
| 97 | for (core = 0; core < 8; core++) { |
| 98 | /* see if the core exists */ |
| 99 | if ((syscoremask & (1 << core)) == 0) |
| 100 | continue; |
| 101 | |
| 102 | /* see if at least the first thread is enabled */ |
| 103 | if (!cpumask_test_cpu((n * 8 + core) * 4, wakeup_mask)) |
| 104 | continue; |
| 105 | |
| 106 | /* wake up the core */ |
| 107 | if (!xlp_wakeup_core(sysbase, core)) |
| 108 | pr_err("Failed to enable core %d\n", core); |
| 109 | } |
Jayachandran C | 65040e2 | 2011-11-16 00:21:28 +0000 | [diff] [blame] | 110 | } |
| 111 | } |
| 112 | |
Jayachandran C | 2a37b1a | 2012-10-31 12:01:37 +0000 | [diff] [blame^] | 113 | void xlp_wakeup_secondary_cpus() |
Jayachandran C | 65040e2 | 2011-11-16 00:21:28 +0000 | [diff] [blame] | 114 | { |
Jayachandran C | 66d2998 | 2011-11-16 00:21:29 +0000 | [diff] [blame] | 115 | /* |
| 116 | * In case of u-boot, the secondaries are in reset |
| 117 | * first wakeup core 0 threads |
| 118 | */ |
| 119 | xlp_boot_core0_siblings(); |
Jayachandran C | 65040e2 | 2011-11-16 00:21:28 +0000 | [diff] [blame] | 120 | |
Jayachandran C | 66d2998 | 2011-11-16 00:21:29 +0000 | [diff] [blame] | 121 | /* now get other cores out of reset */ |
Jayachandran C | 2a37b1a | 2012-10-31 12:01:37 +0000 | [diff] [blame^] | 122 | xlp_enable_secondary_cores(&nlm_cpumask); |
Jayachandran C | 65040e2 | 2011-11-16 00:21:28 +0000 | [diff] [blame] | 123 | } |