blob: 70c4ed2e67cc7828b38699fbe5ef7638e4e468d6 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080012#include <linux/pci-aspm.h>
Matt Domsch05843962009-11-02 11:51:24 -060013#include <acpi/acpi_hest.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090014#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070015
16#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
17#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
19/* Ugh. Need to stop exporting this to modules. */
20LIST_HEAD(pci_root_buses);
21EXPORT_SYMBOL(pci_root_buses);
22
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080023
24static int find_anything(struct device *dev, void *data)
25{
26 return 1;
27}
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070029/*
30 * Some device drivers need know if pci is initiated.
31 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080032 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070033 */
34int no_pci_devices(void)
35{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080036 struct device *dev;
37 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070038
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080039 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
40 no_devices = (dev == NULL);
41 put_device(dev);
42 return no_devices;
43}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070044EXPORT_SYMBOL(no_pci_devices);
45
Linus Torvalds1da177e2005-04-16 15:20:36 -070046/*
47 * PCI Bus Class Devices
48 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040049static ssize_t pci_bus_show_cpuaffinity(struct device *dev,
Mike Travis39106dc2008-04-08 11:43:03 -070050 int type,
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040051 struct device_attribute *attr,
Alan Cox4327edf2005-09-10 00:25:49 -070052 char *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -070053{
Linus Torvalds1da177e2005-04-16 15:20:36 -070054 int ret;
Mike Travis588235b2009-01-04 05:18:02 -080055 const struct cpumask *cpumask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Mike Travis588235b2009-01-04 05:18:02 -080057 cpumask = cpumask_of_pcibus(to_pci_bus(dev));
Mike Travis39106dc2008-04-08 11:43:03 -070058 ret = type?
Mike Travis588235b2009-01-04 05:18:02 -080059 cpulist_scnprintf(buf, PAGE_SIZE-2, cpumask) :
60 cpumask_scnprintf(buf, PAGE_SIZE-2, cpumask);
Mike Travis39106dc2008-04-08 11:43:03 -070061 buf[ret++] = '\n';
62 buf[ret] = '\0';
Linus Torvalds1da177e2005-04-16 15:20:36 -070063 return ret;
64}
Mike Travis39106dc2008-04-08 11:43:03 -070065
66static ssize_t inline pci_bus_show_cpumaskaffinity(struct device *dev,
67 struct device_attribute *attr,
68 char *buf)
69{
70 return pci_bus_show_cpuaffinity(dev, 0, attr, buf);
71}
72
73static ssize_t inline pci_bus_show_cpulistaffinity(struct device *dev,
74 struct device_attribute *attr,
75 char *buf)
76{
77 return pci_bus_show_cpuaffinity(dev, 1, attr, buf);
78}
79
80DEVICE_ATTR(cpuaffinity, S_IRUGO, pci_bus_show_cpumaskaffinity, NULL);
81DEVICE_ATTR(cpulistaffinity, S_IRUGO, pci_bus_show_cpulistaffinity, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
83/*
84 * PCI Bus Class
85 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040086static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070087{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040088 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089
90 if (pci_bus->bridge)
91 put_device(pci_bus->bridge);
92 kfree(pci_bus);
93}
94
95static struct class pcibus_class = {
96 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040097 .dev_release = &release_pcibus_dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -070098};
99
100static int __init pcibus_class_init(void)
101{
102 return class_register(&pcibus_class);
103}
104postcore_initcall(pcibus_class_init);
105
106/*
107 * Translate the low bits of the PCI base
108 * to the resource type
109 */
110static inline unsigned int pci_calc_resource_flags(unsigned int flags)
111{
112 if (flags & PCI_BASE_ADDRESS_SPACE_IO)
113 return IORESOURCE_IO;
114
115 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
116 return IORESOURCE_MEM | IORESOURCE_PREFETCH;
117
118 return IORESOURCE_MEM;
119}
120
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400121static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800122{
123 u64 size = mask & maxbase; /* Find the significant bits */
124 if (!size)
125 return 0;
126
127 /* Get the lowest of them to find the decode size, and
128 from that the extent. */
129 size = (size & ~(size-1)) - 1;
130
131 /* base == maxbase can be valid only if the BAR has
132 already been programmed with all 1s. */
133 if (base == maxbase && ((base | size) & mask) != mask)
134 return 0;
135
136 return size;
137}
138
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400139static inline enum pci_bar_type decode_bar(struct resource *res, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800140{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400141 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
142 res->flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
143 return pci_bar_io;
144 }
145
146 res->flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
147
Peter Chubbe3545972008-10-13 11:49:04 +1100148 if (res->flags & PCI_BASE_ADDRESS_MEM_TYPE_64)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400149 return pci_bar_mem64;
150 return pci_bar_mem32;
151}
152
Yu Zhao0b400c72008-11-22 02:40:40 +0800153/**
154 * pci_read_base - read a PCI BAR
155 * @dev: the PCI device
156 * @type: type of the BAR
157 * @res: resource buffer to be filled in
158 * @pos: BAR position in the config space
159 *
160 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400161 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800162int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400163 struct resource *res, unsigned int pos)
164{
165 u32 l, sz, mask;
166
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200167 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400168
169 res->name = pci_name(dev);
170
171 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200172 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400173 pci_read_config_dword(dev, pos, &sz);
174 pci_write_config_dword(dev, pos, l);
175
176 /*
177 * All bits set in sz means the device isn't working properly.
178 * If the BAR isn't implemented, all bits must be 0. If it's a
179 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
180 * 1 must be clear.
181 */
182 if (!sz || sz == 0xffffffff)
183 goto fail;
184
185 /*
186 * I don't know how l can have all bits set. Copied from old code.
187 * Maybe it fixes a bug on some ancient platform.
188 */
189 if (l == 0xffffffff)
190 l = 0;
191
192 if (type == pci_bar_unknown) {
193 type = decode_bar(res, l);
194 res->flags |= pci_calc_resource_flags(l) | IORESOURCE_SIZEALIGN;
195 if (type == pci_bar_io) {
196 l &= PCI_BASE_ADDRESS_IO_MASK;
Yinghai Lu1f82de12009-04-23 20:48:32 -0700197 mask = PCI_BASE_ADDRESS_IO_MASK & IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400198 } else {
199 l &= PCI_BASE_ADDRESS_MEM_MASK;
200 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
201 }
202 } else {
203 res->flags |= (l & IORESOURCE_ROM_ENABLE);
204 l &= PCI_ROM_ADDRESS_MASK;
205 mask = (u32)PCI_ROM_ADDRESS_MASK;
206 }
207
208 if (type == pci_bar_mem64) {
209 u64 l64 = l;
210 u64 sz64 = sz;
211 u64 mask64 = mask | (u64)~0 << 32;
212
213 pci_read_config_dword(dev, pos + 4, &l);
214 pci_write_config_dword(dev, pos + 4, ~0);
215 pci_read_config_dword(dev, pos + 4, &sz);
216 pci_write_config_dword(dev, pos + 4, l);
217
218 l64 |= ((u64)l << 32);
219 sz64 |= ((u64)sz << 32);
220
221 sz64 = pci_size(l64, sz64, mask64);
222
223 if (!sz64)
224 goto fail;
225
Matthew Wilcoxcc5499c2008-07-28 13:39:00 -0400226 if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
Bjorn Helgaas865df572009-11-04 10:32:57 -0700227 dev_err(&dev->dev, "reg %x: can't handle 64-bit BAR\n",
228 pos);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400229 goto fail;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600230 }
231
232 res->flags |= IORESOURCE_MEM_64;
233 if ((sizeof(resource_size_t) < 8) && l) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400234 /* Address above 32-bit boundary; disable the BAR */
235 pci_write_config_dword(dev, pos, 0);
236 pci_write_config_dword(dev, pos + 4, 0);
237 res->start = 0;
238 res->end = sz64;
239 } else {
240 res->start = l64;
241 res->end = l64 + sz64;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600242 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n",
Bjorn Helgaasa369c792009-10-06 15:33:44 -0600243 pos, res);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400244 }
245 } else {
246 sz = pci_size(l, sz, mask);
247
248 if (!sz)
249 goto fail;
250
251 res->start = l;
252 res->end = l + sz;
Vincent Legollf393d9b2008-10-12 12:26:12 +0200253
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600254 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n", pos, res);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400255 }
256
257 out:
258 return (type == pci_bar_mem64) ? 1 : 0;
259 fail:
260 res->flags = 0;
261 goto out;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800262}
263
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
265{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400266 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400268 for (pos = 0; pos < howmany; pos++) {
269 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400271 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400273
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400275 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400277 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
278 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
279 IORESOURCE_SIZEALIGN;
280 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281 }
282}
283
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700284static void __devinit pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285{
286 struct pci_dev *dev = child->self;
287 u8 io_base_lo, io_limit_lo;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288 unsigned long base, limit;
289 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 res = child->resource[0];
292 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
293 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
294 base = (io_base_lo & PCI_IO_RANGE_MASK) << 8;
295 limit = (io_limit_lo & PCI_IO_RANGE_MASK) << 8;
296
297 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
298 u16 io_base_hi, io_limit_hi;
299 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
300 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
301 base |= (io_base_hi << 16);
302 limit |= (io_limit_hi << 16);
303 }
304
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800305 if (base && base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Daniel Yeisley9d265122005-12-05 07:06:43 -0500307 if (!res->start)
308 res->start = base;
309 if (!res->end)
310 res->end = limit + 0xfff;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600311 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800312 } else {
313 dev_printk(KERN_DEBUG, &dev->dev,
314 " bridge window [io %04lx - %04lx] reg reading\n",
315 base, limit);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700317}
318
319static void __devinit pci_read_bridge_mmio(struct pci_bus *child)
320{
321 struct pci_dev *dev = child->self;
322 u16 mem_base_lo, mem_limit_lo;
323 unsigned long base, limit;
324 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325
326 res = child->resource[1];
327 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
328 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
329 base = (mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
330 limit = (mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800331 if (base && base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
333 res->start = base;
334 res->end = limit + 0xfffff;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600335 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800336 } else {
337 dev_printk(KERN_DEBUG, &dev->dev,
338 " bridge window [mem 0x%08lx - 0x%08lx] reg reading\n",
339 base, limit + 0xfffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700341}
342
343static void __devinit pci_read_bridge_mmio_pref(struct pci_bus *child)
344{
345 struct pci_dev *dev = child->self;
346 u16 mem_base_lo, mem_limit_lo;
347 unsigned long base, limit;
348 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349
350 res = child->resource[2];
351 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
352 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
353 base = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
354 limit = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
355
356 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
357 u32 mem_base_hi, mem_limit_hi;
358 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
359 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
360
361 /*
362 * Some bridges set the base > limit by default, and some
363 * (broken) BIOSes do not initialize them. If we find
364 * this, just assume they are not being used.
365 */
366 if (mem_base_hi <= mem_limit_hi) {
367#if BITS_PER_LONG == 64
368 base |= ((long) mem_base_hi) << 32;
369 limit |= ((long) mem_limit_hi) << 32;
370#else
371 if (mem_base_hi || mem_limit_hi) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600372 dev_err(&dev->dev, "can't handle 64-bit "
373 "address space for bridge\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 return;
375 }
376#endif
377 }
378 }
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800379 if (base && base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700380 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
381 IORESOURCE_MEM | IORESOURCE_PREFETCH;
382 if (res->flags & PCI_PREF_RANGE_TYPE_64)
383 res->flags |= IORESOURCE_MEM_64;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 res->start = base;
385 res->end = limit + 0xfffff;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600386 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800387 } else {
388 dev_printk(KERN_DEBUG, &dev->dev,
389 " bridge window [mem 0x%08lx - %08lx pref] reg reading\n",
390 base, limit + 0xfffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391 }
392}
393
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700394void __devinit pci_read_bridge_bases(struct pci_bus *child)
395{
396 struct pci_dev *dev = child->self;
397 int i;
398
399 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
400 return;
401
402 dev_info(&dev->dev, "PCI bridge to [bus %02x-%02x]%s\n",
403 child->secondary, child->subordinate,
404 dev->transparent ? " (subtractive decode)" : "");
405
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700406 pci_read_bridge_io(child);
407 pci_read_bridge_mmio(child);
408 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700409
410 if (dev->transparent) {
411 for (i = 3; i < PCI_BUS_NUM_RESOURCES; i++) {
412 child->resource[i] = child->parent->resource[i - 3];
413 if (child->resource[i])
414 dev_printk(KERN_DEBUG, &dev->dev,
415 " bridge window %pR (subtractive decode)\n",
416 child->resource[i]);
417 }
418 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700419}
420
Sam Ravnborg96bde062007-03-26 21:53:30 -0800421static struct pci_bus * pci_alloc_bus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422{
423 struct pci_bus *b;
424
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100425 b = kzalloc(sizeof(*b), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426 if (b) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427 INIT_LIST_HEAD(&b->node);
428 INIT_LIST_HEAD(&b->children);
429 INIT_LIST_HEAD(&b->devices);
Alex Chiangf46753c2008-06-10 15:28:50 -0600430 INIT_LIST_HEAD(&b->slots);
Matthew Wilcox3749c512009-12-13 08:11:32 -0500431 b->max_bus_speed = PCI_SPEED_UNKNOWN;
432 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 }
434 return b;
435}
436
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500437static unsigned char pcix_bus_speed[] = {
438 PCI_SPEED_UNKNOWN, /* 0 */
439 PCI_SPEED_66MHz_PCIX, /* 1 */
440 PCI_SPEED_100MHz_PCIX, /* 2 */
441 PCI_SPEED_133MHz_PCIX, /* 3 */
442 PCI_SPEED_UNKNOWN, /* 4 */
443 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
444 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
445 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
446 PCI_SPEED_UNKNOWN, /* 8 */
447 PCI_SPEED_66MHz_PCIX_266, /* 9 */
448 PCI_SPEED_100MHz_PCIX_266, /* A */
449 PCI_SPEED_133MHz_PCIX_266, /* B */
450 PCI_SPEED_UNKNOWN, /* C */
451 PCI_SPEED_66MHz_PCIX_533, /* D */
452 PCI_SPEED_100MHz_PCIX_533, /* E */
453 PCI_SPEED_133MHz_PCIX_533 /* F */
454};
455
Matthew Wilcox3749c512009-12-13 08:11:32 -0500456static unsigned char pcie_link_speed[] = {
457 PCI_SPEED_UNKNOWN, /* 0 */
458 PCIE_SPEED_2_5GT, /* 1 */
459 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500460 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500461 PCI_SPEED_UNKNOWN, /* 4 */
462 PCI_SPEED_UNKNOWN, /* 5 */
463 PCI_SPEED_UNKNOWN, /* 6 */
464 PCI_SPEED_UNKNOWN, /* 7 */
465 PCI_SPEED_UNKNOWN, /* 8 */
466 PCI_SPEED_UNKNOWN, /* 9 */
467 PCI_SPEED_UNKNOWN, /* A */
468 PCI_SPEED_UNKNOWN, /* B */
469 PCI_SPEED_UNKNOWN, /* C */
470 PCI_SPEED_UNKNOWN, /* D */
471 PCI_SPEED_UNKNOWN, /* E */
472 PCI_SPEED_UNKNOWN /* F */
473};
474
475void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
476{
477 bus->cur_bus_speed = pcie_link_speed[linksta & 0xf];
478}
479EXPORT_SYMBOL_GPL(pcie_update_link_speed);
480
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500481static unsigned char agp_speeds[] = {
482 AGP_UNKNOWN,
483 AGP_1X,
484 AGP_2X,
485 AGP_4X,
486 AGP_8X
487};
488
489static enum pci_bus_speed agp_speed(int agp3, int agpstat)
490{
491 int index = 0;
492
493 if (agpstat & 4)
494 index = 3;
495 else if (agpstat & 2)
496 index = 2;
497 else if (agpstat & 1)
498 index = 1;
499 else
500 goto out;
501
502 if (agp3) {
503 index += 2;
504 if (index == 5)
505 index = 0;
506 }
507
508 out:
509 return agp_speeds[index];
510}
511
512
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500513static void pci_set_bus_speed(struct pci_bus *bus)
514{
515 struct pci_dev *bridge = bus->self;
516 int pos;
517
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500518 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
519 if (!pos)
520 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
521 if (pos) {
522 u32 agpstat, agpcmd;
523
524 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
525 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
526
527 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
528 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
529 }
530
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500531 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
532 if (pos) {
533 u16 status;
534 enum pci_bus_speed max;
535 pci_read_config_word(bridge, pos + 2, &status);
536
537 if (status & 0x8000) {
538 max = PCI_SPEED_133MHz_PCIX_533;
539 } else if (status & 0x4000) {
540 max = PCI_SPEED_133MHz_PCIX_266;
541 } else if (status & 0x0002) {
542 if (((status >> 12) & 0x3) == 2) {
543 max = PCI_SPEED_133MHz_PCIX_ECC;
544 } else {
545 max = PCI_SPEED_133MHz_PCIX;
546 }
547 } else {
548 max = PCI_SPEED_66MHz_PCIX;
549 }
550
551 bus->max_bus_speed = max;
552 bus->cur_bus_speed = pcix_bus_speed[(status >> 6) & 0xf];
553
554 return;
555 }
556
557 pos = pci_find_capability(bridge, PCI_CAP_ID_EXP);
558 if (pos) {
559 u32 linkcap;
560 u16 linksta;
561
562 pci_read_config_dword(bridge, pos + PCI_EXP_LNKCAP, &linkcap);
563 bus->max_bus_speed = pcie_link_speed[linkcap & 0xf];
564
565 pci_read_config_word(bridge, pos + PCI_EXP_LNKSTA, &linksta);
566 pcie_update_link_speed(bus, linksta);
567 }
568}
569
570
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700571static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
572 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573{
574 struct pci_bus *child;
575 int i;
576
577 /*
578 * Allocate a new bus, and inherit stuff from the parent..
579 */
580 child = pci_alloc_bus();
581 if (!child)
582 return NULL;
583
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584 child->parent = parent;
585 child->ops = parent->ops;
586 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200587 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400589 /* initialize some portions of the bus device, but don't register it
590 * now as the parent is not properly set up yet. This device will get
591 * registered later in pci_bus_add_devices()
592 */
593 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100594 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595
596 /*
597 * Set up the primary, secondary and subordinate
598 * bus numbers.
599 */
600 child->number = child->secondary = busnr;
601 child->primary = parent->secondary;
602 child->subordinate = 0xff;
603
Yu Zhao3789fa82008-11-22 02:41:07 +0800604 if (!bridge)
605 return child;
606
607 child->self = bridge;
608 child->bridge = get_device(&bridge->dev);
609
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500610 pci_set_bus_speed(child);
611
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800613 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
615 child->resource[i]->name = child->name;
616 }
617 bridge->subordinate = child;
618
619 return child;
620}
621
Sam Ravnborg451124a2008-02-02 22:33:43 +0100622struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623{
624 struct pci_bus *child;
625
626 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700627 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800628 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800630 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700631 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 return child;
633}
634
Sam Ravnborg96bde062007-03-26 21:53:30 -0800635static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700636{
637 struct pci_bus *parent = child->parent;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700638
639 /* Attempts to fix that up are really dangerous unless
640 we're going to re-assign all bus numbers. */
641 if (!pcibios_assign_all_busses())
642 return;
643
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700644 while (parent->parent && parent->subordinate < max) {
645 parent->subordinate = max;
646 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
647 parent = parent->parent;
648 }
649}
650
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651/*
652 * If it's a bridge, configure it and scan the bus behind it.
653 * For CardBus bridges, we don't scan behind as the devices will
654 * be handled by the bridge driver itself.
655 *
656 * We need to process bridges in two passes -- first we scan those
657 * already configured by the BIOS and after we are done with all of
658 * them, we proceed to assigning numbers to the remaining buses in
659 * order to avoid overlaps between old and new bus numbers.
660 */
Sam Ravnborg0ab2b572008-02-17 10:45:28 +0100661int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662{
663 struct pci_bus *child;
664 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100665 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666 u16 bctl;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100667 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668
669 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
670
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600671 dev_dbg(&dev->dev, "scanning behind bridge, config %06x, pass %d\n",
672 buses & 0xffffff, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100674 /* Check if setup is sensible at all */
675 if (!pass &&
676 ((buses & 0xff) != bus->number || ((buses >> 8) & 0xff) <= bus->number)) {
677 dev_dbg(&dev->dev, "bus configuration invalid, reconfiguring\n");
678 broken = 1;
679 }
680
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 /* Disable MasterAbortMode during probing to avoid reporting
682 of bus errors (in some architectures) */
683 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
684 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
685 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
686
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100687 if ((buses & 0xffff00) && !pcibios_assign_all_busses() && !is_cardbus && !broken) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688 unsigned int cmax, busnr;
689 /*
690 * Bus already configured by firmware, process it in the first
691 * pass and just note the configuration.
692 */
693 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000694 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695 busnr = (buses >> 8) & 0xFF;
696
697 /*
698 * If we already got to this bus through a different bridge,
Alex Chiang74710de2009-03-20 14:56:10 -0600699 * don't re-add it. This can happen with the i450NX chipset.
700 *
701 * However, we continue to descend down the hierarchy and
702 * scan remaining child buses.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 */
Alex Chiang74710de2009-03-20 14:56:10 -0600704 child = pci_find_bus(pci_domain_nr(bus), busnr);
705 if (!child) {
706 child = pci_add_new_bus(bus, dev, busnr);
707 if (!child)
708 goto out;
709 child->primary = buses & 0xFF;
710 child->subordinate = (buses >> 16) & 0xFF;
711 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712 }
713
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714 cmax = pci_scan_child_bus(child);
715 if (cmax > max)
716 max = cmax;
717 if (child->subordinate > max)
718 max = child->subordinate;
719 } else {
720 /*
721 * We need to assign a number to this bus which we always
722 * do in the second pass.
723 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700724 if (!pass) {
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100725 if (pcibios_assign_all_busses() || broken)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700726 /* Temporarily disable forwarding of the
727 configuration cycles on all bridges in
728 this bus segment to avoid possible
729 conflicts in the second pass between two
730 bridges programmed with overlapping
731 bus ranges. */
732 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
733 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000734 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700735 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736
737 /* Clear errors */
738 pci_write_config_word(dev, PCI_STATUS, 0xffff);
739
Rajesh Shahcc574502005-04-28 00:25:47 -0700740 /* Prevent assigning a bus number that already exists.
741 * This can happen when a bridge is hot-plugged */
742 if (pci_find_bus(pci_domain_nr(bus), max+1))
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000743 goto out;
Rajesh Shah6ef6f0e2005-04-28 00:25:49 -0700744 child = pci_add_new_bus(bus, dev, ++max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 buses = (buses & 0xff000000)
746 | ((unsigned int)(child->primary) << 0)
747 | ((unsigned int)(child->secondary) << 8)
748 | ((unsigned int)(child->subordinate) << 16);
749
750 /*
751 * yenta.c forces a secondary latency timer of 176.
752 * Copy that behaviour here.
753 */
754 if (is_cardbus) {
755 buses &= ~0xff000000;
756 buses |= CARDBUS_LATENCY_TIMER << 24;
757 }
758
759 /*
760 * We need to blast all three values with a single write.
761 */
762 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
763
764 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700765 child->bridge_ctl = bctl;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700766 /*
767 * Adjust subordinate busnr in parent buses.
768 * We do this before scanning for children because
769 * some devices may not be detected if the bios
770 * was lazy.
771 */
772 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773 /* Now we can scan all subordinate buses... */
774 max = pci_scan_child_bus(child);
Kristen Accardie3ac86d2006-01-17 16:57:01 -0800775 /*
776 * now fix it up again since we have found
777 * the real value of max.
778 */
779 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780 } else {
781 /*
782 * For CardBus bridges, we leave 4 bus numbers
783 * as cards with a PCI-to-PCI bridge can be
784 * inserted later.
785 */
Dominik Brodowski49887942005-12-08 16:53:12 +0100786 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
787 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700788 if (pci_find_bus(pci_domain_nr(bus),
789 max+i+1))
790 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100791 while (parent->parent) {
792 if ((!pcibios_assign_all_busses()) &&
793 (parent->subordinate > max) &&
794 (parent->subordinate <= max+i)) {
795 j = 1;
796 }
797 parent = parent->parent;
798 }
799 if (j) {
800 /*
801 * Often, there are two cardbus bridges
802 * -- try to leave one valid bus number
803 * for each one.
804 */
805 i /= 2;
806 break;
807 }
808 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700809 max += i;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700810 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811 }
812 /*
813 * Set the subordinate bus number to its real value.
814 */
815 child->subordinate = max;
816 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
817 }
818
Gary Hadecb3576f2008-02-08 14:00:52 -0800819 sprintf(child->name,
820 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
821 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200823 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100824 while (bus->parent) {
825 if ((child->subordinate > bus->subordinate) ||
826 (child->number > bus->subordinate) ||
827 (child->number < bus->number) ||
828 (child->subordinate < bus->number)) {
Bjorn Helgaas865df572009-11-04 10:32:57 -0700829 dev_info(&child->dev, "[bus %02x-%02x] %s "
830 "hidden behind%s bridge %s [bus %02x-%02x]\n",
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200831 child->number, child->subordinate,
832 (bus->number > child->subordinate &&
833 bus->subordinate < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800834 "wholly" : "partially",
835 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700836 dev_name(&bus->dev),
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200837 bus->number, bus->subordinate);
Dominik Brodowski49887942005-12-08 16:53:12 +0100838 }
839 bus = bus->parent;
840 }
841
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000842out:
843 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
844
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845 return max;
846}
847
848/*
849 * Read interrupt line and base address registers.
850 * The architecture-dependent code can tweak these, of course.
851 */
852static void pci_read_irq(struct pci_dev *dev)
853{
854 unsigned char irq;
855
856 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800857 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858 if (irq)
859 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
860 dev->irq = irq;
861}
862
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000863void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +0800864{
865 int pos;
866 u16 reg16;
867
868 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
869 if (!pos)
870 return;
871 pdev->is_pcie = 1;
Kenji Kaneshige0efea002009-11-05 12:05:11 +0900872 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +0800873 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
874 pdev->pcie_type = (reg16 & PCI_EXP_FLAGS_TYPE) >> 4;
875}
876
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000877void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -0700878{
879 int pos;
880 u16 reg16;
881 u32 reg32;
882
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +0900883 pos = pci_pcie_cap(pdev);
Eric W. Biederman28760482009-09-09 14:09:24 -0700884 if (!pos)
885 return;
886 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
887 if (!(reg16 & PCI_EXP_FLAGS_SLOT))
888 return;
889 pci_read_config_dword(pdev, pos + PCI_EXP_SLTCAP, &reg32);
890 if (reg32 & PCI_EXP_SLTCAP_HPC)
891 pdev->is_hotplug_bridge = 1;
892}
893
Matt Domsch05843962009-11-02 11:51:24 -0600894static void set_pci_aer_firmware_first(struct pci_dev *pdev)
895{
896 if (acpi_hest_firmware_first_pci(pdev))
897 pdev->aer_firmware_first = 1;
898}
899
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +0200900#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -0800901
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902/**
903 * pci_setup_device - fill in class and map information of a device
904 * @dev: the device structure to fill
905 *
906 * Initialize the device structure with information about the device's
907 * vendor,class,memory and IO-space addresses,IRQ lines etc.
908 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +0800909 * Returns 0 on success and negative if unknown type of device (not normal,
910 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 */
Yu Zhao480b93b2009-03-20 11:25:14 +0800912int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913{
914 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +0800915 u8 hdr_type;
916 struct pci_slot *slot;
Gabe Blackbc577d22009-10-06 10:45:19 -0500917 int pos = 0;
Yu Zhao480b93b2009-03-20 11:25:14 +0800918
919 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
920 return -EIO;
921
922 dev->sysdata = dev->bus->sysdata;
923 dev->dev.parent = dev->bus->bridge;
924 dev->dev.bus = &pci_bus_type;
925 dev->hdr_type = hdr_type & 0x7f;
926 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +0800927 dev->error_state = pci_channel_io_normal;
928 set_pcie_port_type(dev);
Matt Domsch05843962009-11-02 11:51:24 -0600929 set_pci_aer_firmware_first(dev);
Yu Zhao480b93b2009-03-20 11:25:14 +0800930
931 list_for_each_entry(slot, &dev->bus->slots, list)
932 if (PCI_SLOT(dev->devfn) == slot->number)
933 dev->slot = slot;
934
935 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
936 set this higher, assuming the system even supports it. */
937 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -0700939 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
940 dev->bus->number, PCI_SLOT(dev->devfn),
941 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942
943 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -0700944 dev->revision = class & 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945 class >>= 8; /* upper 3 bytes */
946 dev->class = class;
947 class >>= 8;
948
Bjorn Helgaas34a2e152008-08-25 15:45:20 -0600949 dev_dbg(&dev->dev, "found [%04x:%04x] class %06x header type %02x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950 dev->vendor, dev->device, class, dev->hdr_type);
951
Yu Zhao853346e2009-03-21 22:05:11 +0800952 /* need to have dev->class ready */
953 dev->cfg_size = pci_cfg_space_size(dev);
954
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700956 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957
958 /* Early fixups, before probing the BARs */
959 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +0800960 /* device class may be changed after fixup */
961 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962
963 switch (dev->hdr_type) { /* header type */
964 case PCI_HEADER_TYPE_NORMAL: /* standard header */
965 if (class == PCI_CLASS_BRIDGE_PCI)
966 goto bad;
967 pci_read_irq(dev);
968 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
969 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
970 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +0100971
972 /*
973 * Do the ugly legacy mode stuff here rather than broken chip
974 * quirk code. Legacy mode ATA controllers have fixed
975 * addresses. These are not always echoed in BAR0-3, and
976 * BAR0-3 in a few cases contain junk!
977 */
978 if (class == PCI_CLASS_STORAGE_IDE) {
979 u8 progif;
980 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
981 if ((progif & 1) == 0) {
Linus Torvaldsaf1bff42007-12-10 07:40:54 -0800982 dev->resource[0].start = 0x1F0;
983 dev->resource[0].end = 0x1F7;
984 dev->resource[0].flags = LEGACY_IO_RESOURCE;
985 dev->resource[1].start = 0x3F6;
986 dev->resource[1].end = 0x3F6;
987 dev->resource[1].flags = LEGACY_IO_RESOURCE;
Alan Cox368c73d2006-10-04 00:41:26 +0100988 }
989 if ((progif & 4) == 0) {
Linus Torvaldsaf1bff42007-12-10 07:40:54 -0800990 dev->resource[2].start = 0x170;
991 dev->resource[2].end = 0x177;
992 dev->resource[2].flags = LEGACY_IO_RESOURCE;
993 dev->resource[3].start = 0x376;
994 dev->resource[3].end = 0x376;
995 dev->resource[3].flags = LEGACY_IO_RESOURCE;
Alan Cox368c73d2006-10-04 00:41:26 +0100996 }
997 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998 break;
999
1000 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1001 if (class != PCI_CLASS_BRIDGE_PCI)
1002 goto bad;
1003 /* The PCI-to-PCI bridge spec requires that subtractive
1004 decoding (i.e. transparent) bridge must have programming
1005 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001006 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007 dev->transparent = ((dev->class & 0xff) == 1);
1008 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001009 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001010 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1011 if (pos) {
1012 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1013 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1014 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015 break;
1016
1017 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1018 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1019 goto bad;
1020 pci_read_irq(dev);
1021 pci_read_bases(dev, 1, 0);
1022 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1023 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1024 break;
1025
1026 default: /* unknown header */
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06001027 dev_err(&dev->dev, "unknown header type %02x, "
1028 "ignoring device\n", dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001029 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030
1031 bad:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06001032 dev_err(&dev->dev, "ignoring class %02x (doesn't match header "
1033 "type %02x)\n", class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034 dev->class = PCI_CLASS_NOT_DEFINED;
1035 }
1036
1037 /* We found a fine healthy device, go go go... */
1038 return 0;
1039}
1040
Zhao, Yu201de562008-10-13 19:49:55 +08001041static void pci_release_capabilities(struct pci_dev *dev)
1042{
1043 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001044 pci_iov_release(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001045}
1046
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047/**
1048 * pci_release_dev - free a pci device structure when all users of it are finished.
1049 * @dev: device that's been disconnected
1050 *
1051 * Will be called only by the device core when all users of this pci device are
1052 * done.
1053 */
1054static void pci_release_dev(struct device *dev)
1055{
1056 struct pci_dev *pci_dev;
1057
1058 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001059 pci_release_capabilities(pci_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060 kfree(pci_dev);
1061}
1062
1063/**
1064 * pci_cfg_space_size - get the configuration space size of the PCI device.
Randy Dunlap8f7020d2005-10-23 11:57:38 -07001065 * @dev: PCI device
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066 *
1067 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1068 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1069 * access it. Maybe we don't have a way to generate extended config space
1070 * accesses, or the device is behind a reverse Express bridge. So we try
1071 * reading the dword at 0x100 which must either be 0 or a valid extended
1072 * capability header.
1073 */
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001074int pci_cfg_space_size_ext(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076 u32 status;
Zhao, Yu557848c2008-10-13 19:18:07 +08001077 int pos = PCI_CFG_SPACE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078
Zhao, Yu557848c2008-10-13 19:18:07 +08001079 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080 goto fail;
1081 if (status == 0xffffffff)
1082 goto fail;
1083
1084 return PCI_CFG_SPACE_EXP_SIZE;
1085
1086 fail:
1087 return PCI_CFG_SPACE_SIZE;
1088}
1089
Yinghai Lu57741a72008-02-15 01:32:50 -08001090int pci_cfg_space_size(struct pci_dev *dev)
1091{
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001092 int pos;
1093 u32 status;
Yinghai Ludfadd9ed2009-03-08 21:35:37 -07001094 u16 class;
1095
1096 class = dev->class >> 8;
1097 if (class == PCI_CLASS_BRIDGE_HOST)
1098 return pci_cfg_space_size_ext(dev);
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001099
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09001100 pos = pci_pcie_cap(dev);
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001101 if (!pos) {
1102 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1103 if (!pos)
1104 goto fail;
1105
1106 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1107 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1108 goto fail;
1109 }
1110
1111 return pci_cfg_space_size_ext(dev);
1112
1113 fail:
1114 return PCI_CFG_SPACE_SIZE;
Yinghai Lu57741a72008-02-15 01:32:50 -08001115}
1116
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117static void pci_release_bus_bridge_dev(struct device *dev)
1118{
1119 kfree(dev);
1120}
1121
Michael Ellerman65891212007-04-05 17:19:08 +10001122struct pci_dev *alloc_pci_dev(void)
1123{
1124 struct pci_dev *dev;
1125
1126 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1127 if (!dev)
1128 return NULL;
1129
Michael Ellerman65891212007-04-05 17:19:08 +10001130 INIT_LIST_HEAD(&dev->bus_list);
1131
1132 return dev;
1133}
1134EXPORT_SYMBOL(alloc_pci_dev);
1135
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136/*
1137 * Read the config data for a PCI device, sanity-check it
1138 * and fill in the dev structure...
1139 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001140static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141{
1142 struct pci_dev *dev;
1143 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144 int delay = 1;
1145
1146 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
1147 return NULL;
1148
1149 /* some broken boards return 0 or ~0 if a slot is empty: */
1150 if (l == 0xffffffff || l == 0x00000000 ||
1151 l == 0x0000ffff || l == 0xffff0000)
1152 return NULL;
1153
1154 /* Configuration request Retry Status */
1155 while (l == 0xffff0001) {
1156 msleep(delay);
1157 delay *= 2;
1158 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
1159 return NULL;
1160 /* Card hasn't responded in 60 seconds? Must be stuck. */
1161 if (delay > 60 * 1000) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06001162 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
Linus Torvalds1da177e2005-04-16 15:20:36 -07001163 "responding\n", pci_domain_nr(bus),
1164 bus->number, PCI_SLOT(devfn),
1165 PCI_FUNC(devfn));
1166 return NULL;
1167 }
1168 }
1169
Michael Ellermanbab41e92007-04-05 17:19:09 +10001170 dev = alloc_pci_dev();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171 if (!dev)
1172 return NULL;
1173
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174 dev->bus = bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176 dev->vendor = l & 0xffff;
1177 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178
Yu Zhao480b93b2009-03-20 11:25:14 +08001179 if (pci_setup_device(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001180 kfree(dev);
1181 return NULL;
1182 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001183
1184 return dev;
1185}
1186
Zhao, Yu201de562008-10-13 19:49:55 +08001187static void pci_init_capabilities(struct pci_dev *dev)
1188{
1189 /* MSI/MSI-X list */
1190 pci_msi_init_pci_dev(dev);
1191
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001192 /* Buffers for saving PCIe and PCI-X capabilities */
1193 pci_allocate_cap_save_buffers(dev);
1194
Zhao, Yu201de562008-10-13 19:49:55 +08001195 /* Power Management */
1196 pci_pm_init(dev);
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001197 platform_pci_wakeup_init(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001198
1199 /* Vital Product Data */
1200 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001201
1202 /* Alternative Routing-ID Forwarding */
1203 pci_enable_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001204
1205 /* Single Root I/O Virtualization */
1206 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001207
1208 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001209 pci_enable_acs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001210}
1211
Sam Ravnborg96bde062007-03-26 21:53:30 -08001212void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001213{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214 device_initialize(&dev->dev);
1215 dev->dev.release = pci_release_dev;
1216 pci_dev_get(dev);
1217
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001219 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220 dev->dev.coherent_dma_mask = 0xffffffffull;
1221
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001222 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001223 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001224
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225 /* Fix up broken headers */
1226 pci_fixup_device(pci_fixup_header, dev);
1227
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001228 /* Clear the state_saved flag. */
1229 dev->state_saved = false;
1230
Zhao, Yu201de562008-10-13 19:49:55 +08001231 /* Initialize various capabilities */
1232 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001233
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234 /*
1235 * Add the device to our list of discovered devices
1236 * and the bus list for fixup functions, etc.
1237 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001238 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001240 up_write(&pci_bus_sem);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001241}
1242
Sam Ravnborg451124a2008-02-02 22:33:43 +01001243struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001244{
1245 struct pci_dev *dev;
1246
Trent Piepho90bdb312009-03-20 14:56:00 -06001247 dev = pci_get_slot(bus, devfn);
1248 if (dev) {
1249 pci_dev_put(dev);
1250 return dev;
1251 }
1252
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001253 dev = pci_scan_device(bus, devfn);
1254 if (!dev)
1255 return NULL;
1256
1257 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001258
1259 return dev;
1260}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001261EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001263static unsigned next_ari_fn(struct pci_dev *dev, unsigned fn)
1264{
1265 u16 cap;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001266 unsigned pos, next_fn;
1267
1268 if (!dev)
1269 return 0;
1270
1271 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001272 if (!pos)
1273 return 0;
1274 pci_read_config_word(dev, pos + 4, &cap);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001275 next_fn = cap >> 8;
1276 if (next_fn <= fn)
1277 return 0;
1278 return next_fn;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001279}
1280
1281static unsigned next_trad_fn(struct pci_dev *dev, unsigned fn)
1282{
1283 return (fn + 1) % 8;
1284}
1285
1286static unsigned no_next_fn(struct pci_dev *dev, unsigned fn)
1287{
1288 return 0;
1289}
1290
1291static int only_one_child(struct pci_bus *bus)
1292{
1293 struct pci_dev *parent = bus->self;
1294 if (!parent || !pci_is_pcie(parent))
1295 return 0;
1296 if (parent->pcie_type == PCI_EXP_TYPE_ROOT_PORT ||
1297 parent->pcie_type == PCI_EXP_TYPE_DOWNSTREAM)
1298 return 1;
1299 return 0;
1300}
1301
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302/**
1303 * pci_scan_slot - scan a PCI slot on a bus for devices.
1304 * @bus: PCI bus to scan
1305 * @devfn: slot number to scan (must have zero function.)
1306 *
1307 * Scan a PCI slot on the specified PCI bus for devices, adding
1308 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001309 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001310 *
1311 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001313int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001314{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001315 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001316 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001317 unsigned (*next_fn)(struct pci_dev *, unsigned) = no_next_fn;
1318
1319 if (only_one_child(bus) && (devfn > 0))
1320 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001321
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001322 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001323 if (!dev)
1324 return 0;
1325 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001326 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001328 if (pci_ari_enabled(bus))
1329 next_fn = next_ari_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001330 else if (dev->multifunction)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001331 next_fn = next_trad_fn;
1332
1333 for (fn = next_fn(dev, 0); fn > 0; fn = next_fn(dev, fn)) {
1334 dev = pci_scan_single_device(bus, devfn + fn);
1335 if (dev) {
1336 if (!dev->is_added)
1337 nr++;
1338 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001339 }
1340 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001341
Shaohua Li149e1632008-07-23 10:32:31 +08001342 /* only one slot has pcie device */
1343 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001344 pcie_aspm_init_link_state(bus->self);
1345
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346 return nr;
1347}
1348
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001349unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350{
1351 unsigned int devfn, pass, max = bus->secondary;
1352 struct pci_dev *dev;
1353
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001354 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355
1356 /* Go find them, Rover! */
1357 for (devfn = 0; devfn < 0x100; devfn += 8)
1358 pci_scan_slot(bus, devfn);
1359
Yu Zhaoa28724b2009-03-20 11:25:13 +08001360 /* Reserve buses for SR-IOV capability. */
1361 max += pci_iov_bus_range(bus);
1362
Linus Torvalds1da177e2005-04-16 15:20:36 -07001363 /*
1364 * After performing arch-dependent fixup of the bus, look behind
1365 * all PCI-to-PCI bridges on this bus.
1366 */
Alex Chiang74710de2009-03-20 14:56:10 -06001367 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001368 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06001369 pcibios_fixup_bus(bus);
1370 if (pci_is_root_bus(bus))
1371 bus->is_added = 1;
1372 }
1373
Linus Torvalds1da177e2005-04-16 15:20:36 -07001374 for (pass=0; pass < 2; pass++)
1375 list_for_each_entry(dev, &bus->devices, bus_list) {
1376 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1377 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1378 max = pci_scan_bridge(bus, dev, max, pass);
1379 }
1380
1381 /*
1382 * We've scanned the bus and so we know all about what's on
1383 * the other side of any bridges that may be on this bus plus
1384 * any devices.
1385 *
1386 * Return how far we've got finding sub-buses.
1387 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001388 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389 return max;
1390}
1391
Sam Ravnborg96bde062007-03-26 21:53:30 -08001392struct pci_bus * pci_create_bus(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001393 int bus, struct pci_ops *ops, void *sysdata)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001394{
1395 int error;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001396 struct pci_bus *b, *b2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001397 struct device *dev;
1398
1399 b = pci_alloc_bus();
1400 if (!b)
1401 return NULL;
1402
Geert Uytterhoeven6a3b3e22009-03-15 20:14:37 +01001403 dev = kzalloc(sizeof(*dev), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001404 if (!dev){
1405 kfree(b);
1406 return NULL;
1407 }
1408
1409 b->sysdata = sysdata;
1410 b->ops = ops;
1411
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001412 b2 = pci_find_bus(pci_domain_nr(b), bus);
1413 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001414 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001415 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001416 goto err_out;
1417 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001418
1419 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001420 list_add_tail(&b->node, &pci_root_buses);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001421 up_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423 dev->parent = parent;
1424 dev->release = pci_release_bus_bridge_dev;
Kay Sievers1a927132008-10-30 02:17:49 +01001425 dev_set_name(dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001426 error = device_register(dev);
1427 if (error)
1428 goto dev_reg_err;
1429 b->bridge = get_device(dev);
1430
Yinghai Lu0d358f22008-02-19 03:20:41 -08001431 if (!parent)
1432 set_dev_node(b->bridge, pcibus_to_node(b));
1433
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001434 b->dev.class = &pcibus_class;
1435 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01001436 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001437 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438 if (error)
1439 goto class_dev_reg_err;
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001440 error = device_create_file(&b->dev, &dev_attr_cpuaffinity);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001441 if (error)
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001442 goto dev_create_file_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001443
1444 /* Create legacy_io and legacy_mem files for this bus */
1445 pci_create_legacy_files(b);
1446
Linus Torvalds1da177e2005-04-16 15:20:36 -07001447 b->number = b->secondary = bus;
1448 b->resource[0] = &ioport_resource;
1449 b->resource[1] = &iomem_resource;
1450
Linus Torvalds1da177e2005-04-16 15:20:36 -07001451 return b;
1452
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001453dev_create_file_err:
1454 device_unregister(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001455class_dev_reg_err:
1456 device_unregister(dev);
1457dev_reg_err:
Zhang Yanmind71374d2006-06-02 12:35:43 +08001458 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001459 list_del(&b->node);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001460 up_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461err_out:
1462 kfree(dev);
1463 kfree(b);
1464 return NULL;
1465}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001466
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001467struct pci_bus * __devinit pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001468 int bus, struct pci_ops *ops, void *sysdata)
1469{
1470 struct pci_bus *b;
1471
1472 b = pci_create_bus(parent, bus, ops, sysdata);
1473 if (b)
1474 b->subordinate = pci_scan_child_bus(b);
1475 return b;
1476}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001477EXPORT_SYMBOL(pci_scan_bus_parented);
1478
1479#ifdef CONFIG_HOTPLUG
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001480/**
1481 * pci_rescan_bus - scan a PCI bus for devices.
1482 * @bus: PCI bus to scan
1483 *
1484 * Scan a PCI bus and child buses for new devices, adds them,
1485 * and enables them.
1486 *
1487 * Returns the max number of subordinate bus discovered.
1488 */
Alex Chiang5446a6b2009-04-01 18:24:12 -06001489unsigned int __ref pci_rescan_bus(struct pci_bus *bus)
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001490{
1491 unsigned int max;
1492 struct pci_dev *dev;
1493
1494 max = pci_scan_child_bus(bus);
1495
Alex Chiang705b1aa2009-03-20 14:56:31 -06001496 down_read(&pci_bus_sem);
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001497 list_for_each_entry(dev, &bus->devices, bus_list)
1498 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1499 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1500 if (dev->subordinate)
1501 pci_bus_size_bridges(dev->subordinate);
Alex Chiang705b1aa2009-03-20 14:56:31 -06001502 up_read(&pci_bus_sem);
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001503
1504 pci_bus_assign_resources(bus);
1505 pci_enable_bridges(bus);
1506 pci_bus_add_devices(bus);
1507
1508 return max;
1509}
1510EXPORT_SYMBOL_GPL(pci_rescan_bus);
1511
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513EXPORT_SYMBOL(pci_scan_slot);
1514EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515EXPORT_SYMBOL_GPL(pci_scan_child_bus);
1516#endif
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001517
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001518static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001519{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001520 const struct pci_dev *a = to_pci_dev(d_a);
1521 const struct pci_dev *b = to_pci_dev(d_b);
1522
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001523 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
1524 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
1525
1526 if (a->bus->number < b->bus->number) return -1;
1527 else if (a->bus->number > b->bus->number) return 1;
1528
1529 if (a->devfn < b->devfn) return -1;
1530 else if (a->devfn > b->devfn) return 1;
1531
1532 return 0;
1533}
1534
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08001535void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001536{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001537 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001538}